11802d0beSThomas Gleixner // SPDX-License-Identifier: GPL-2.0-only 20df4fabeSYong Wu /* 30df4fabeSYong Wu * Copyright (c) 2015-2016 MediaTek Inc. 40df4fabeSYong Wu * Author: Yong Wu <yong.wu@mediatek.com> 50df4fabeSYong Wu */ 657c8a661SMike Rapoport #include <linux/memblock.h> 70df4fabeSYong Wu #include <linux/bug.h> 80df4fabeSYong Wu #include <linux/clk.h> 90df4fabeSYong Wu #include <linux/component.h> 100df4fabeSYong Wu #include <linux/device.h> 110df4fabeSYong Wu #include <linux/dma-iommu.h> 120df4fabeSYong Wu #include <linux/err.h> 130df4fabeSYong Wu #include <linux/interrupt.h> 140df4fabeSYong Wu #include <linux/io.h> 150df4fabeSYong Wu #include <linux/iommu.h> 160df4fabeSYong Wu #include <linux/iopoll.h> 170df4fabeSYong Wu #include <linux/list.h> 180df4fabeSYong Wu #include <linux/of_address.h> 190df4fabeSYong Wu #include <linux/of_iommu.h> 200df4fabeSYong Wu #include <linux/of_irq.h> 210df4fabeSYong Wu #include <linux/of_platform.h> 220df4fabeSYong Wu #include <linux/platform_device.h> 230df4fabeSYong Wu #include <linux/slab.h> 240df4fabeSYong Wu #include <linux/spinlock.h> 250df4fabeSYong Wu #include <asm/barrier.h> 260df4fabeSYong Wu #include <soc/mediatek/smi.h> 270df4fabeSYong Wu 289ca340c9SHonghui Zhang #include "mtk_iommu.h" 290df4fabeSYong Wu 300df4fabeSYong Wu #define REG_MMU_PT_BASE_ADDR 0x000 31907ba6a1SYong Wu #define MMU_PT_ADDR_MASK GENMASK(31, 7) 320df4fabeSYong Wu 330df4fabeSYong Wu #define REG_MMU_INVALIDATE 0x020 340df4fabeSYong Wu #define F_ALL_INVLD 0x2 350df4fabeSYong Wu #define F_MMU_INV_RANGE 0x1 360df4fabeSYong Wu 370df4fabeSYong Wu #define REG_MMU_INVLD_START_A 0x024 380df4fabeSYong Wu #define REG_MMU_INVLD_END_A 0x028 390df4fabeSYong Wu 400df4fabeSYong Wu #define REG_MMU_INV_SEL 0x038 410df4fabeSYong Wu #define F_INVLD_EN0 BIT(0) 420df4fabeSYong Wu #define F_INVLD_EN1 BIT(1) 430df4fabeSYong Wu 440df4fabeSYong Wu #define REG_MMU_STANDARD_AXI_MODE 0x048 450df4fabeSYong Wu #define REG_MMU_DCM_DIS 0x050 460df4fabeSYong Wu 470df4fabeSYong Wu #define REG_MMU_CTRL_REG 0x110 48acb3c92aSYong Wu #define F_MMU_TF_PROT_TO_PROGRAM_ADDR (2 << 4) 490df4fabeSYong Wu #define F_MMU_PREFETCH_RT_REPLACE_MOD BIT(4) 50acb3c92aSYong Wu #define F_MMU_TF_PROT_TO_PROGRAM_ADDR_MT8173 (2 << 5) 510df4fabeSYong Wu 520df4fabeSYong Wu #define REG_MMU_IVRP_PADDR 0x114 5370ca608bSYong Wu 5430e2fccfSYong Wu #define REG_MMU_VLD_PA_RNG 0x118 5530e2fccfSYong Wu #define F_MMU_VLD_PA_RNG(EA, SA) (((EA) << 8) | (SA)) 560df4fabeSYong Wu 570df4fabeSYong Wu #define REG_MMU_INT_CONTROL0 0x120 580df4fabeSYong Wu #define F_L2_MULIT_HIT_EN BIT(0) 590df4fabeSYong Wu #define F_TABLE_WALK_FAULT_INT_EN BIT(1) 600df4fabeSYong Wu #define F_PREETCH_FIFO_OVERFLOW_INT_EN BIT(2) 610df4fabeSYong Wu #define F_MISS_FIFO_OVERFLOW_INT_EN BIT(3) 620df4fabeSYong Wu #define F_PREFETCH_FIFO_ERR_INT_EN BIT(5) 630df4fabeSYong Wu #define F_MISS_FIFO_ERR_INT_EN BIT(6) 640df4fabeSYong Wu #define F_INT_CLR_BIT BIT(12) 650df4fabeSYong Wu 660df4fabeSYong Wu #define REG_MMU_INT_MAIN_CONTROL 0x124 6715a01f4cSYong Wu /* mmu0 | mmu1 */ 6815a01f4cSYong Wu #define F_INT_TRANSLATION_FAULT (BIT(0) | BIT(7)) 6915a01f4cSYong Wu #define F_INT_MAIN_MULTI_HIT_FAULT (BIT(1) | BIT(8)) 7015a01f4cSYong Wu #define F_INT_INVALID_PA_FAULT (BIT(2) | BIT(9)) 7115a01f4cSYong Wu #define F_INT_ENTRY_REPLACEMENT_FAULT (BIT(3) | BIT(10)) 7215a01f4cSYong Wu #define F_INT_TLB_MISS_FAULT (BIT(4) | BIT(11)) 7315a01f4cSYong Wu #define F_INT_MISS_TRANSACTION_FIFO_FAULT (BIT(5) | BIT(12)) 7415a01f4cSYong Wu #define F_INT_PRETETCH_TRANSATION_FIFO_FAULT (BIT(6) | BIT(13)) 750df4fabeSYong Wu 760df4fabeSYong Wu #define REG_MMU_CPE_DONE 0x12C 770df4fabeSYong Wu 780df4fabeSYong Wu #define REG_MMU_FAULT_ST1 0x134 7915a01f4cSYong Wu #define F_REG_MMU0_FAULT_MASK GENMASK(6, 0) 8015a01f4cSYong Wu #define F_REG_MMU1_FAULT_MASK GENMASK(13, 7) 810df4fabeSYong Wu 8215a01f4cSYong Wu #define REG_MMU0_FAULT_VA 0x13c 830df4fabeSYong Wu #define F_MMU_FAULT_VA_WRITE_BIT BIT(1) 840df4fabeSYong Wu #define F_MMU_FAULT_VA_LAYER_BIT BIT(0) 850df4fabeSYong Wu 8615a01f4cSYong Wu #define REG_MMU0_INVLD_PA 0x140 8715a01f4cSYong Wu #define REG_MMU1_FAULT_VA 0x144 8815a01f4cSYong Wu #define REG_MMU1_INVLD_PA 0x148 8915a01f4cSYong Wu #define REG_MMU0_INT_ID 0x150 9015a01f4cSYong Wu #define REG_MMU1_INT_ID 0x154 9115a01f4cSYong Wu #define F_MMU_INT_ID_LARB_ID(a) (((a) >> 7) & 0x7) 9215a01f4cSYong Wu #define F_MMU_INT_ID_PORT_ID(a) (((a) >> 2) & 0x1f) 930df4fabeSYong Wu 940df4fabeSYong Wu #define MTK_PROTECT_PA_ALIGN 128 950df4fabeSYong Wu 96a9467d95SYong Wu /* 97a9467d95SYong Wu * Get the local arbiter ID and the portid within the larb arbiter 98a9467d95SYong Wu * from mtk_m4u_id which is defined by MTK_M4U_ID. 99a9467d95SYong Wu */ 100e6dec923SYong Wu #define MTK_M4U_TO_LARB(id) (((id) >> 5) & 0xf) 101a9467d95SYong Wu #define MTK_M4U_TO_PORT(id) ((id) & 0x1f) 102a9467d95SYong Wu 1030df4fabeSYong Wu struct mtk_iommu_domain { 1040df4fabeSYong Wu struct io_pgtable_cfg cfg; 1050df4fabeSYong Wu struct io_pgtable_ops *iop; 1060df4fabeSYong Wu 1070df4fabeSYong Wu struct iommu_domain domain; 1080df4fabeSYong Wu }; 1090df4fabeSYong Wu 110b65f5016SArvind Yadav static const struct iommu_ops mtk_iommu_ops; 1110df4fabeSYong Wu 11276ce6546SYong Wu /* 11376ce6546SYong Wu * In M4U 4GB mode, the physical address is remapped as below: 11476ce6546SYong Wu * 11576ce6546SYong Wu * CPU Physical address: 11676ce6546SYong Wu * ==================== 11776ce6546SYong Wu * 11876ce6546SYong Wu * 0 1G 2G 3G 4G 5G 11976ce6546SYong Wu * |---A---|---B---|---C---|---D---|---E---| 12076ce6546SYong Wu * +--I/O--+------------Memory-------------+ 12176ce6546SYong Wu * 12276ce6546SYong Wu * IOMMU output physical address: 12376ce6546SYong Wu * ============================= 12476ce6546SYong Wu * 12576ce6546SYong Wu * 4G 5G 6G 7G 8G 12676ce6546SYong Wu * |---E---|---B---|---C---|---D---| 12776ce6546SYong Wu * +------------Memory-------------+ 12876ce6546SYong Wu * 12976ce6546SYong Wu * The Region 'A'(I/O) can NOT be mapped by M4U; For Region 'B'/'C'/'D', the 13076ce6546SYong Wu * bit32 of the CPU physical address always is needed to set, and for Region 13176ce6546SYong Wu * 'E', the CPU physical address keep as is. 13276ce6546SYong Wu * Additionally, The iommu consumers always use the CPU phyiscal address. 13376ce6546SYong Wu */ 134b4dad40eSYong Wu #define MTK_IOMMU_4GB_MODE_REMAP_BASE 0x140000000UL 13576ce6546SYong Wu 1367c3a2ec0SYong Wu static LIST_HEAD(m4ulist); /* List all the M4U HWs */ 1377c3a2ec0SYong Wu 1387c3a2ec0SYong Wu #define for_each_m4u(data) list_for_each_entry(data, &m4ulist, list) 1397c3a2ec0SYong Wu 1407c3a2ec0SYong Wu /* 1417c3a2ec0SYong Wu * There may be 1 or 2 M4U HWs, But we always expect they are in the same domain 1427c3a2ec0SYong Wu * for the performance. 1437c3a2ec0SYong Wu * 1447c3a2ec0SYong Wu * Here always return the mtk_iommu_data of the first probed M4U where the 1457c3a2ec0SYong Wu * iommu domain information is recorded. 1467c3a2ec0SYong Wu */ 1477c3a2ec0SYong Wu static struct mtk_iommu_data *mtk_iommu_get_m4u_data(void) 1487c3a2ec0SYong Wu { 1497c3a2ec0SYong Wu struct mtk_iommu_data *data; 1507c3a2ec0SYong Wu 1517c3a2ec0SYong Wu for_each_m4u(data) 1527c3a2ec0SYong Wu return data; 1537c3a2ec0SYong Wu 1547c3a2ec0SYong Wu return NULL; 1557c3a2ec0SYong Wu } 1567c3a2ec0SYong Wu 1570df4fabeSYong Wu static struct mtk_iommu_domain *to_mtk_domain(struct iommu_domain *dom) 1580df4fabeSYong Wu { 1590df4fabeSYong Wu return container_of(dom, struct mtk_iommu_domain, domain); 1600df4fabeSYong Wu } 1610df4fabeSYong Wu 1620df4fabeSYong Wu static void mtk_iommu_tlb_flush_all(void *cookie) 1630df4fabeSYong Wu { 1640df4fabeSYong Wu struct mtk_iommu_data *data = cookie; 1650df4fabeSYong Wu 1667c3a2ec0SYong Wu for_each_m4u(data) { 1677c3a2ec0SYong Wu writel_relaxed(F_INVLD_EN1 | F_INVLD_EN0, 1687c3a2ec0SYong Wu data->base + REG_MMU_INV_SEL); 1690df4fabeSYong Wu writel_relaxed(F_ALL_INVLD, data->base + REG_MMU_INVALIDATE); 1700df4fabeSYong Wu wmb(); /* Make sure the tlb flush all done */ 1710df4fabeSYong Wu } 1727c3a2ec0SYong Wu } 1730df4fabeSYong Wu 1741f4fd624SYong Wu static void mtk_iommu_tlb_flush_range_sync(unsigned long iova, size_t size, 17567caf7e2SYong Wu size_t granule, void *cookie) 1760df4fabeSYong Wu { 1770df4fabeSYong Wu struct mtk_iommu_data *data = cookie; 1781f4fd624SYong Wu unsigned long flags; 1791f4fd624SYong Wu int ret; 1801f4fd624SYong Wu u32 tmp; 1810df4fabeSYong Wu 1827c3a2ec0SYong Wu for_each_m4u(data) { 1831f4fd624SYong Wu spin_lock_irqsave(&data->tlb_lock, flags); 1847c3a2ec0SYong Wu writel_relaxed(F_INVLD_EN1 | F_INVLD_EN0, 1857c3a2ec0SYong Wu data->base + REG_MMU_INV_SEL); 1860df4fabeSYong Wu 1870df4fabeSYong Wu writel_relaxed(iova, data->base + REG_MMU_INVLD_START_A); 1887c3a2ec0SYong Wu writel_relaxed(iova + size - 1, 1897c3a2ec0SYong Wu data->base + REG_MMU_INVLD_END_A); 1907c3a2ec0SYong Wu writel_relaxed(F_MMU_INV_RANGE, 1917c3a2ec0SYong Wu data->base + REG_MMU_INVALIDATE); 1920df4fabeSYong Wu 1931f4fd624SYong Wu /* tlb sync */ 1947c3a2ec0SYong Wu ret = readl_poll_timeout_atomic(data->base + REG_MMU_CPE_DONE, 195*c90ae4a6SYong Wu tmp, tmp != 0, 10, 1000); 1960df4fabeSYong Wu if (ret) { 1970df4fabeSYong Wu dev_warn(data->dev, 1980df4fabeSYong Wu "Partial TLB flush timed out, falling back to full flush\n"); 1990df4fabeSYong Wu mtk_iommu_tlb_flush_all(cookie); 2000df4fabeSYong Wu } 2010df4fabeSYong Wu /* Clear the CPE status */ 2020df4fabeSYong Wu writel_relaxed(0, data->base + REG_MMU_CPE_DONE); 203da3cc91bSYong Wu spin_unlock_irqrestore(&data->tlb_lock, flags); 20405aed941SWill Deacon } 2051f4fd624SYong Wu } 20605aed941SWill Deacon 2073951c41aSWill Deacon static void mtk_iommu_tlb_flush_page_nosync(struct iommu_iotlb_gather *gather, 2083951c41aSWill Deacon unsigned long iova, size_t granule, 209abfd6fe0SWill Deacon void *cookie) 210abfd6fe0SWill Deacon { 211da3cc91bSYong Wu struct mtk_iommu_data *data = cookie; 212a7a04ea3SYong Wu struct iommu_domain *domain = &data->m4u_dom->domain; 213da3cc91bSYong Wu 214a7a04ea3SYong Wu iommu_iotlb_gather_add_page(domain, gather, iova, granule); 215abfd6fe0SWill Deacon } 216abfd6fe0SWill Deacon 217298f7889SWill Deacon static const struct iommu_flush_ops mtk_iommu_flush_ops = { 2180df4fabeSYong Wu .tlb_flush_all = mtk_iommu_tlb_flush_all, 2191f4fd624SYong Wu .tlb_flush_walk = mtk_iommu_tlb_flush_range_sync, 2201f4fd624SYong Wu .tlb_flush_leaf = mtk_iommu_tlb_flush_range_sync, 221abfd6fe0SWill Deacon .tlb_add_page = mtk_iommu_tlb_flush_page_nosync, 2220df4fabeSYong Wu }; 2230df4fabeSYong Wu 2240df4fabeSYong Wu static irqreturn_t mtk_iommu_isr(int irq, void *dev_id) 2250df4fabeSYong Wu { 2260df4fabeSYong Wu struct mtk_iommu_data *data = dev_id; 2270df4fabeSYong Wu struct mtk_iommu_domain *dom = data->m4u_dom; 2280df4fabeSYong Wu u32 int_state, regval, fault_iova, fault_pa; 2290df4fabeSYong Wu unsigned int fault_larb, fault_port; 2300df4fabeSYong Wu bool layer, write; 2310df4fabeSYong Wu 2320df4fabeSYong Wu /* Read error info from registers */ 2330df4fabeSYong Wu int_state = readl_relaxed(data->base + REG_MMU_FAULT_ST1); 23415a01f4cSYong Wu if (int_state & F_REG_MMU0_FAULT_MASK) { 23515a01f4cSYong Wu regval = readl_relaxed(data->base + REG_MMU0_INT_ID); 23615a01f4cSYong Wu fault_iova = readl_relaxed(data->base + REG_MMU0_FAULT_VA); 23715a01f4cSYong Wu fault_pa = readl_relaxed(data->base + REG_MMU0_INVLD_PA); 23815a01f4cSYong Wu } else { 23915a01f4cSYong Wu regval = readl_relaxed(data->base + REG_MMU1_INT_ID); 24015a01f4cSYong Wu fault_iova = readl_relaxed(data->base + REG_MMU1_FAULT_VA); 24115a01f4cSYong Wu fault_pa = readl_relaxed(data->base + REG_MMU1_INVLD_PA); 24215a01f4cSYong Wu } 2430df4fabeSYong Wu layer = fault_iova & F_MMU_FAULT_VA_LAYER_BIT; 2440df4fabeSYong Wu write = fault_iova & F_MMU_FAULT_VA_WRITE_BIT; 24515a01f4cSYong Wu fault_larb = F_MMU_INT_ID_LARB_ID(regval); 24615a01f4cSYong Wu fault_port = F_MMU_INT_ID_PORT_ID(regval); 2470df4fabeSYong Wu 248b3e5eee7SYong Wu fault_larb = data->plat_data->larbid_remap[fault_larb]; 249b3e5eee7SYong Wu 2500df4fabeSYong Wu if (report_iommu_fault(&dom->domain, data->dev, fault_iova, 2510df4fabeSYong Wu write ? IOMMU_FAULT_WRITE : IOMMU_FAULT_READ)) { 2520df4fabeSYong Wu dev_err_ratelimited( 2530df4fabeSYong Wu data->dev, 2540df4fabeSYong Wu "fault type=0x%x iova=0x%x pa=0x%x larb=%d port=%d layer=%d %s\n", 2550df4fabeSYong Wu int_state, fault_iova, fault_pa, fault_larb, fault_port, 2560df4fabeSYong Wu layer, write ? "write" : "read"); 2570df4fabeSYong Wu } 2580df4fabeSYong Wu 2590df4fabeSYong Wu /* Interrupt clear */ 2600df4fabeSYong Wu regval = readl_relaxed(data->base + REG_MMU_INT_CONTROL0); 2610df4fabeSYong Wu regval |= F_INT_CLR_BIT; 2620df4fabeSYong Wu writel_relaxed(regval, data->base + REG_MMU_INT_CONTROL0); 2630df4fabeSYong Wu 2640df4fabeSYong Wu mtk_iommu_tlb_flush_all(data); 2650df4fabeSYong Wu 2660df4fabeSYong Wu return IRQ_HANDLED; 2670df4fabeSYong Wu } 2680df4fabeSYong Wu 2690df4fabeSYong Wu static void mtk_iommu_config(struct mtk_iommu_data *data, 2700df4fabeSYong Wu struct device *dev, bool enable) 2710df4fabeSYong Wu { 2720df4fabeSYong Wu struct mtk_smi_larb_iommu *larb_mmu; 2730df4fabeSYong Wu unsigned int larbid, portid; 274a9bf2eecSJoerg Roedel struct iommu_fwspec *fwspec = dev_iommu_fwspec_get(dev); 27558f0d1d5SRobin Murphy int i; 2760df4fabeSYong Wu 27758f0d1d5SRobin Murphy for (i = 0; i < fwspec->num_ids; ++i) { 27858f0d1d5SRobin Murphy larbid = MTK_M4U_TO_LARB(fwspec->ids[i]); 27958f0d1d5SRobin Murphy portid = MTK_M4U_TO_PORT(fwspec->ids[i]); 2801ee9feb2SYong Wu larb_mmu = &data->larb_imu[larbid]; 2810df4fabeSYong Wu 2820df4fabeSYong Wu dev_dbg(dev, "%s iommu port: %d\n", 2830df4fabeSYong Wu enable ? "enable" : "disable", portid); 2840df4fabeSYong Wu 2850df4fabeSYong Wu if (enable) 2860df4fabeSYong Wu larb_mmu->mmu |= MTK_SMI_MMU_EN(portid); 2870df4fabeSYong Wu else 2880df4fabeSYong Wu larb_mmu->mmu &= ~MTK_SMI_MMU_EN(portid); 2890df4fabeSYong Wu } 2900df4fabeSYong Wu } 2910df4fabeSYong Wu 2924b00f5acSYong Wu static int mtk_iommu_domain_finalise(struct mtk_iommu_domain *dom) 2930df4fabeSYong Wu { 2944b00f5acSYong Wu struct mtk_iommu_data *data = mtk_iommu_get_m4u_data(); 2950df4fabeSYong Wu 2960df4fabeSYong Wu dom->cfg = (struct io_pgtable_cfg) { 2970df4fabeSYong Wu .quirks = IO_PGTABLE_QUIRK_ARM_NS | 2980df4fabeSYong Wu IO_PGTABLE_QUIRK_NO_PERMS | 299b4dad40eSYong Wu IO_PGTABLE_QUIRK_TLBI_ON_MAP | 300b4dad40eSYong Wu IO_PGTABLE_QUIRK_ARM_MTK_EXT, 3010df4fabeSYong Wu .pgsize_bitmap = mtk_iommu_ops.pgsize_bitmap, 3020df4fabeSYong Wu .ias = 32, 303b4dad40eSYong Wu .oas = 34, 304298f7889SWill Deacon .tlb = &mtk_iommu_flush_ops, 3050df4fabeSYong Wu .iommu_dev = data->dev, 3060df4fabeSYong Wu }; 3070df4fabeSYong Wu 3080df4fabeSYong Wu dom->iop = alloc_io_pgtable_ops(ARM_V7S, &dom->cfg, data); 3090df4fabeSYong Wu if (!dom->iop) { 3100df4fabeSYong Wu dev_err(data->dev, "Failed to alloc io pgtable\n"); 3110df4fabeSYong Wu return -EINVAL; 3120df4fabeSYong Wu } 3130df4fabeSYong Wu 3140df4fabeSYong Wu /* Update our support page sizes bitmap */ 315d16e0faaSRobin Murphy dom->domain.pgsize_bitmap = dom->cfg.pgsize_bitmap; 3160df4fabeSYong Wu return 0; 3170df4fabeSYong Wu } 3180df4fabeSYong Wu 3190df4fabeSYong Wu static struct iommu_domain *mtk_iommu_domain_alloc(unsigned type) 3200df4fabeSYong Wu { 3210df4fabeSYong Wu struct mtk_iommu_domain *dom; 3220df4fabeSYong Wu 3230df4fabeSYong Wu if (type != IOMMU_DOMAIN_DMA) 3240df4fabeSYong Wu return NULL; 3250df4fabeSYong Wu 3260df4fabeSYong Wu dom = kzalloc(sizeof(*dom), GFP_KERNEL); 3270df4fabeSYong Wu if (!dom) 3280df4fabeSYong Wu return NULL; 3290df4fabeSYong Wu 3304b00f5acSYong Wu if (iommu_get_dma_cookie(&dom->domain)) 3314b00f5acSYong Wu goto free_dom; 3324b00f5acSYong Wu 3334b00f5acSYong Wu if (mtk_iommu_domain_finalise(dom)) 3344b00f5acSYong Wu goto put_dma_cookie; 3350df4fabeSYong Wu 3360df4fabeSYong Wu dom->domain.geometry.aperture_start = 0; 3370df4fabeSYong Wu dom->domain.geometry.aperture_end = DMA_BIT_MASK(32); 3380df4fabeSYong Wu dom->domain.geometry.force_aperture = true; 3390df4fabeSYong Wu 3400df4fabeSYong Wu return &dom->domain; 3414b00f5acSYong Wu 3424b00f5acSYong Wu put_dma_cookie: 3434b00f5acSYong Wu iommu_put_dma_cookie(&dom->domain); 3444b00f5acSYong Wu free_dom: 3454b00f5acSYong Wu kfree(dom); 3464b00f5acSYong Wu return NULL; 3470df4fabeSYong Wu } 3480df4fabeSYong Wu 3490df4fabeSYong Wu static void mtk_iommu_domain_free(struct iommu_domain *domain) 3500df4fabeSYong Wu { 3514b00f5acSYong Wu struct mtk_iommu_domain *dom = to_mtk_domain(domain); 3524b00f5acSYong Wu 3534b00f5acSYong Wu free_io_pgtable_ops(dom->iop); 3540df4fabeSYong Wu iommu_put_dma_cookie(domain); 3550df4fabeSYong Wu kfree(to_mtk_domain(domain)); 3560df4fabeSYong Wu } 3570df4fabeSYong Wu 3580df4fabeSYong Wu static int mtk_iommu_attach_device(struct iommu_domain *domain, 3590df4fabeSYong Wu struct device *dev) 3600df4fabeSYong Wu { 3610df4fabeSYong Wu struct mtk_iommu_domain *dom = to_mtk_domain(domain); 362a9bf2eecSJoerg Roedel struct mtk_iommu_data *data = dev_iommu_fwspec_get(dev)->iommu_priv; 3630df4fabeSYong Wu 3644b00f5acSYong Wu if (!data) 3650df4fabeSYong Wu return -ENODEV; 3660df4fabeSYong Wu 3674b00f5acSYong Wu /* Update the pgtable base address register of the M4U HW */ 3680df4fabeSYong Wu if (!data->m4u_dom) { 3690df4fabeSYong Wu data->m4u_dom = dom; 370907ba6a1SYong Wu writel(dom->cfg.arm_v7s_cfg.ttbr[0] & MMU_PT_ADDR_MASK, 3714b00f5acSYong Wu data->base + REG_MMU_PT_BASE_ADDR); 3720df4fabeSYong Wu } 3730df4fabeSYong Wu 3744b00f5acSYong Wu mtk_iommu_config(data, dev, true); 3750df4fabeSYong Wu return 0; 3760df4fabeSYong Wu } 3770df4fabeSYong Wu 3780df4fabeSYong Wu static void mtk_iommu_detach_device(struct iommu_domain *domain, 3790df4fabeSYong Wu struct device *dev) 3800df4fabeSYong Wu { 381a9bf2eecSJoerg Roedel struct mtk_iommu_data *data = dev_iommu_fwspec_get(dev)->iommu_priv; 3820df4fabeSYong Wu 38358f0d1d5SRobin Murphy if (!data) 3840df4fabeSYong Wu return; 3850df4fabeSYong Wu 3860df4fabeSYong Wu mtk_iommu_config(data, dev, false); 3870df4fabeSYong Wu } 3880df4fabeSYong Wu 3890df4fabeSYong Wu static int mtk_iommu_map(struct iommu_domain *domain, unsigned long iova, 3900df4fabeSYong Wu phys_addr_t paddr, size_t size, int prot) 3910df4fabeSYong Wu { 3920df4fabeSYong Wu struct mtk_iommu_domain *dom = to_mtk_domain(domain); 393b4dad40eSYong Wu struct mtk_iommu_data *data = mtk_iommu_get_m4u_data(); 3940df4fabeSYong Wu 395b4dad40eSYong Wu /* The "4GB mode" M4U physically can not use the lower remap of Dram. */ 396b4dad40eSYong Wu if (data->enable_4GB) 397b4dad40eSYong Wu paddr |= BIT_ULL(32); 398b4dad40eSYong Wu 39960829b4dSYong Wu /* Synchronize with the tlb_lock */ 40060829b4dSYong Wu return dom->iop->map(dom->iop, iova, paddr, size, prot); 4010df4fabeSYong Wu } 4020df4fabeSYong Wu 4030df4fabeSYong Wu static size_t mtk_iommu_unmap(struct iommu_domain *domain, 40456f8af5eSWill Deacon unsigned long iova, size_t size, 40556f8af5eSWill Deacon struct iommu_iotlb_gather *gather) 4060df4fabeSYong Wu { 4070df4fabeSYong Wu struct mtk_iommu_domain *dom = to_mtk_domain(domain); 4080df4fabeSYong Wu 40960829b4dSYong Wu return dom->iop->unmap(dom->iop, iova, size, gather); 4100df4fabeSYong Wu } 4110df4fabeSYong Wu 41256f8af5eSWill Deacon static void mtk_iommu_flush_iotlb_all(struct iommu_domain *domain) 41356f8af5eSWill Deacon { 4142009122fSYong Wu mtk_iommu_tlb_flush_all(mtk_iommu_get_m4u_data()); 41556f8af5eSWill Deacon } 41656f8af5eSWill Deacon 41756f8af5eSWill Deacon static void mtk_iommu_iotlb_sync(struct iommu_domain *domain, 41856f8af5eSWill Deacon struct iommu_iotlb_gather *gather) 4194d689b61SRobin Murphy { 420da3cc91bSYong Wu struct mtk_iommu_data *data = mtk_iommu_get_m4u_data(); 421a7a04ea3SYong Wu size_t length = gather->end - gather->start; 422da3cc91bSYong Wu 423a7a04ea3SYong Wu if (gather->start == ULONG_MAX) 424a7a04ea3SYong Wu return; 425a7a04ea3SYong Wu 4261f4fd624SYong Wu mtk_iommu_tlb_flush_range_sync(gather->start, length, gather->pgsize, 42767caf7e2SYong Wu data); 4284d689b61SRobin Murphy } 4294d689b61SRobin Murphy 4300df4fabeSYong Wu static phys_addr_t mtk_iommu_iova_to_phys(struct iommu_domain *domain, 4310df4fabeSYong Wu dma_addr_t iova) 4320df4fabeSYong Wu { 4330df4fabeSYong Wu struct mtk_iommu_domain *dom = to_mtk_domain(domain); 43430e2fccfSYong Wu struct mtk_iommu_data *data = mtk_iommu_get_m4u_data(); 4350df4fabeSYong Wu phys_addr_t pa; 4360df4fabeSYong Wu 4370df4fabeSYong Wu pa = dom->iop->iova_to_phys(dom->iop, iova); 438b4dad40eSYong Wu if (data->enable_4GB && pa >= MTK_IOMMU_4GB_MODE_REMAP_BASE) 439b4dad40eSYong Wu pa &= ~BIT_ULL(32); 44030e2fccfSYong Wu 4410df4fabeSYong Wu return pa; 4420df4fabeSYong Wu } 4430df4fabeSYong Wu 4440df4fabeSYong Wu static int mtk_iommu_add_device(struct device *dev) 4450df4fabeSYong Wu { 446a9bf2eecSJoerg Roedel struct iommu_fwspec *fwspec = dev_iommu_fwspec_get(dev); 447b16c0170SJoerg Roedel struct mtk_iommu_data *data; 4480df4fabeSYong Wu struct iommu_group *group; 4490df4fabeSYong Wu 450a9bf2eecSJoerg Roedel if (!fwspec || fwspec->ops != &mtk_iommu_ops) 45158f0d1d5SRobin Murphy return -ENODEV; /* Not a iommu client device */ 4520df4fabeSYong Wu 453a9bf2eecSJoerg Roedel data = fwspec->iommu_priv; 454b16c0170SJoerg Roedel iommu_device_link(&data->iommu, dev); 455b16c0170SJoerg Roedel 4560df4fabeSYong Wu group = iommu_group_get_for_dev(dev); 4570df4fabeSYong Wu if (IS_ERR(group)) 4580df4fabeSYong Wu return PTR_ERR(group); 4590df4fabeSYong Wu 4600df4fabeSYong Wu iommu_group_put(group); 4610df4fabeSYong Wu return 0; 4620df4fabeSYong Wu } 4630df4fabeSYong Wu 4640df4fabeSYong Wu static void mtk_iommu_remove_device(struct device *dev) 4650df4fabeSYong Wu { 466a9bf2eecSJoerg Roedel struct iommu_fwspec *fwspec = dev_iommu_fwspec_get(dev); 467b16c0170SJoerg Roedel struct mtk_iommu_data *data; 468b16c0170SJoerg Roedel 469a9bf2eecSJoerg Roedel if (!fwspec || fwspec->ops != &mtk_iommu_ops) 4700df4fabeSYong Wu return; 4710df4fabeSYong Wu 472a9bf2eecSJoerg Roedel data = fwspec->iommu_priv; 473b16c0170SJoerg Roedel iommu_device_unlink(&data->iommu, dev); 474b16c0170SJoerg Roedel 4750df4fabeSYong Wu iommu_group_remove_device(dev); 47658f0d1d5SRobin Murphy iommu_fwspec_free(dev); 4770df4fabeSYong Wu } 4780df4fabeSYong Wu 4790df4fabeSYong Wu static struct iommu_group *mtk_iommu_device_group(struct device *dev) 4800df4fabeSYong Wu { 4817c3a2ec0SYong Wu struct mtk_iommu_data *data = mtk_iommu_get_m4u_data(); 4820df4fabeSYong Wu 48358f0d1d5SRobin Murphy if (!data) 4840df4fabeSYong Wu return ERR_PTR(-ENODEV); 4850df4fabeSYong Wu 4860df4fabeSYong Wu /* All the client devices are in the same m4u iommu-group */ 4870df4fabeSYong Wu if (!data->m4u_group) { 4880df4fabeSYong Wu data->m4u_group = iommu_group_alloc(); 4890df4fabeSYong Wu if (IS_ERR(data->m4u_group)) 4900df4fabeSYong Wu dev_err(dev, "Failed to allocate M4U IOMMU group\n"); 4913a8d40b6SRobin Murphy } else { 4923a8d40b6SRobin Murphy iommu_group_ref_get(data->m4u_group); 4930df4fabeSYong Wu } 4940df4fabeSYong Wu return data->m4u_group; 4950df4fabeSYong Wu } 4960df4fabeSYong Wu 4970df4fabeSYong Wu static int mtk_iommu_of_xlate(struct device *dev, struct of_phandle_args *args) 4980df4fabeSYong Wu { 499a9bf2eecSJoerg Roedel struct iommu_fwspec *fwspec = dev_iommu_fwspec_get(dev); 5000df4fabeSYong Wu struct platform_device *m4updev; 5010df4fabeSYong Wu 5020df4fabeSYong Wu if (args->args_count != 1) { 5030df4fabeSYong Wu dev_err(dev, "invalid #iommu-cells(%d) property for IOMMU\n", 5040df4fabeSYong Wu args->args_count); 5050df4fabeSYong Wu return -EINVAL; 5060df4fabeSYong Wu } 5070df4fabeSYong Wu 508a9bf2eecSJoerg Roedel if (!fwspec->iommu_priv) { 5090df4fabeSYong Wu /* Get the m4u device */ 5100df4fabeSYong Wu m4updev = of_find_device_by_node(args->np); 5110df4fabeSYong Wu if (WARN_ON(!m4updev)) 5120df4fabeSYong Wu return -EINVAL; 5130df4fabeSYong Wu 514a9bf2eecSJoerg Roedel fwspec->iommu_priv = platform_get_drvdata(m4updev); 5150df4fabeSYong Wu } 5160df4fabeSYong Wu 51758f0d1d5SRobin Murphy return iommu_fwspec_add_ids(dev, args->args, 1); 5180df4fabeSYong Wu } 5190df4fabeSYong Wu 520b65f5016SArvind Yadav static const struct iommu_ops mtk_iommu_ops = { 5210df4fabeSYong Wu .domain_alloc = mtk_iommu_domain_alloc, 5220df4fabeSYong Wu .domain_free = mtk_iommu_domain_free, 5230df4fabeSYong Wu .attach_dev = mtk_iommu_attach_device, 5240df4fabeSYong Wu .detach_dev = mtk_iommu_detach_device, 5250df4fabeSYong Wu .map = mtk_iommu_map, 5260df4fabeSYong Wu .unmap = mtk_iommu_unmap, 52756f8af5eSWill Deacon .flush_iotlb_all = mtk_iommu_flush_iotlb_all, 5284d689b61SRobin Murphy .iotlb_sync = mtk_iommu_iotlb_sync, 5290df4fabeSYong Wu .iova_to_phys = mtk_iommu_iova_to_phys, 5300df4fabeSYong Wu .add_device = mtk_iommu_add_device, 5310df4fabeSYong Wu .remove_device = mtk_iommu_remove_device, 5320df4fabeSYong Wu .device_group = mtk_iommu_device_group, 5330df4fabeSYong Wu .of_xlate = mtk_iommu_of_xlate, 5340df4fabeSYong Wu .pgsize_bitmap = SZ_4K | SZ_64K | SZ_1M | SZ_16M, 5350df4fabeSYong Wu }; 5360df4fabeSYong Wu 5370df4fabeSYong Wu static int mtk_iommu_hw_init(const struct mtk_iommu_data *data) 5380df4fabeSYong Wu { 5390df4fabeSYong Wu u32 regval; 5400df4fabeSYong Wu int ret; 5410df4fabeSYong Wu 5420df4fabeSYong Wu ret = clk_prepare_enable(data->bclk); 5430df4fabeSYong Wu if (ret) { 5440df4fabeSYong Wu dev_err(data->dev, "Failed to enable iommu bclk(%d)\n", ret); 5450df4fabeSYong Wu return ret; 5460df4fabeSYong Wu } 5470df4fabeSYong Wu 548cecdce9dSYong Wu if (data->plat_data->m4u_plat == M4U_MT8173) 549acb3c92aSYong Wu regval = F_MMU_PREFETCH_RT_REPLACE_MOD | 550acb3c92aSYong Wu F_MMU_TF_PROT_TO_PROGRAM_ADDR_MT8173; 551acb3c92aSYong Wu else 552acb3c92aSYong Wu regval = F_MMU_TF_PROT_TO_PROGRAM_ADDR; 5530df4fabeSYong Wu writel_relaxed(regval, data->base + REG_MMU_CTRL_REG); 5540df4fabeSYong Wu 5550df4fabeSYong Wu regval = F_L2_MULIT_HIT_EN | 5560df4fabeSYong Wu F_TABLE_WALK_FAULT_INT_EN | 5570df4fabeSYong Wu F_PREETCH_FIFO_OVERFLOW_INT_EN | 5580df4fabeSYong Wu F_MISS_FIFO_OVERFLOW_INT_EN | 5590df4fabeSYong Wu F_PREFETCH_FIFO_ERR_INT_EN | 5600df4fabeSYong Wu F_MISS_FIFO_ERR_INT_EN; 5610df4fabeSYong Wu writel_relaxed(regval, data->base + REG_MMU_INT_CONTROL0); 5620df4fabeSYong Wu 5630df4fabeSYong Wu regval = F_INT_TRANSLATION_FAULT | 5640df4fabeSYong Wu F_INT_MAIN_MULTI_HIT_FAULT | 5650df4fabeSYong Wu F_INT_INVALID_PA_FAULT | 5660df4fabeSYong Wu F_INT_ENTRY_REPLACEMENT_FAULT | 5670df4fabeSYong Wu F_INT_TLB_MISS_FAULT | 5680df4fabeSYong Wu F_INT_MISS_TRANSACTION_FIFO_FAULT | 5690df4fabeSYong Wu F_INT_PRETETCH_TRANSATION_FIFO_FAULT; 5700df4fabeSYong Wu writel_relaxed(regval, data->base + REG_MMU_INT_MAIN_CONTROL); 5710df4fabeSYong Wu 572cecdce9dSYong Wu if (data->plat_data->m4u_plat == M4U_MT8173) 57370ca608bSYong Wu regval = (data->protect_base >> 1) | (data->enable_4GB << 31); 57470ca608bSYong Wu else 57570ca608bSYong Wu regval = lower_32_bits(data->protect_base) | 57670ca608bSYong Wu upper_32_bits(data->protect_base); 57770ca608bSYong Wu writel_relaxed(regval, data->base + REG_MMU_IVRP_PADDR); 57870ca608bSYong Wu 5792b326d8bSYong Wu if (data->enable_4GB && data->plat_data->has_vld_pa_rng) { 58030e2fccfSYong Wu /* 58130e2fccfSYong Wu * If 4GB mode is enabled, the validate PA range is from 58230e2fccfSYong Wu * 0x1_0000_0000 to 0x1_ffff_ffff. here record bit[32:30]. 58330e2fccfSYong Wu */ 58430e2fccfSYong Wu regval = F_MMU_VLD_PA_RNG(7, 4); 58530e2fccfSYong Wu writel_relaxed(regval, data->base + REG_MMU_VLD_PA_RNG); 58630e2fccfSYong Wu } 5870df4fabeSYong Wu writel_relaxed(0, data->base + REG_MMU_DCM_DIS); 588e6dec923SYong Wu 58950822b0bSYong Wu if (data->plat_data->reset_axi) 5900df4fabeSYong Wu writel_relaxed(0, data->base + REG_MMU_STANDARD_AXI_MODE); 5910df4fabeSYong Wu 5920df4fabeSYong Wu if (devm_request_irq(data->dev, data->irq, mtk_iommu_isr, 0, 5930df4fabeSYong Wu dev_name(data->dev), (void *)data)) { 5940df4fabeSYong Wu writel_relaxed(0, data->base + REG_MMU_PT_BASE_ADDR); 5950df4fabeSYong Wu clk_disable_unprepare(data->bclk); 5960df4fabeSYong Wu dev_err(data->dev, "Failed @ IRQ-%d Request\n", data->irq); 5970df4fabeSYong Wu return -ENODEV; 5980df4fabeSYong Wu } 5990df4fabeSYong Wu 6000df4fabeSYong Wu return 0; 6010df4fabeSYong Wu } 6020df4fabeSYong Wu 6030df4fabeSYong Wu static const struct component_master_ops mtk_iommu_com_ops = { 6040df4fabeSYong Wu .bind = mtk_iommu_bind, 6050df4fabeSYong Wu .unbind = mtk_iommu_unbind, 6060df4fabeSYong Wu }; 6070df4fabeSYong Wu 6080df4fabeSYong Wu static int mtk_iommu_probe(struct platform_device *pdev) 6090df4fabeSYong Wu { 6100df4fabeSYong Wu struct mtk_iommu_data *data; 6110df4fabeSYong Wu struct device *dev = &pdev->dev; 6120df4fabeSYong Wu struct resource *res; 613b16c0170SJoerg Roedel resource_size_t ioaddr; 6140df4fabeSYong Wu struct component_match *match = NULL; 6150df4fabeSYong Wu void *protect; 6160b6c0ad3SAndrzej Hajda int i, larb_nr, ret; 6170df4fabeSYong Wu 6180df4fabeSYong Wu data = devm_kzalloc(dev, sizeof(*data), GFP_KERNEL); 6190df4fabeSYong Wu if (!data) 6200df4fabeSYong Wu return -ENOMEM; 6210df4fabeSYong Wu data->dev = dev; 622cecdce9dSYong Wu data->plat_data = of_device_get_match_data(dev); 6230df4fabeSYong Wu 6240df4fabeSYong Wu /* Protect memory. HW will access here while translation fault.*/ 6250df4fabeSYong Wu protect = devm_kzalloc(dev, MTK_PROTECT_PA_ALIGN * 2, GFP_KERNEL); 6260df4fabeSYong Wu if (!protect) 6270df4fabeSYong Wu return -ENOMEM; 6280df4fabeSYong Wu data->protect_base = ALIGN(virt_to_phys(protect), MTK_PROTECT_PA_ALIGN); 6290df4fabeSYong Wu 63001e23c93SYong Wu /* Whether the current dram is over 4GB */ 63141939980SYong Wu data->enable_4GB = !!(max_pfn > (BIT_ULL(32) >> PAGE_SHIFT)); 632b4dad40eSYong Wu if (!data->plat_data->has_4gb_mode) 633b4dad40eSYong Wu data->enable_4GB = false; 63401e23c93SYong Wu 6350df4fabeSYong Wu res = platform_get_resource(pdev, IORESOURCE_MEM, 0); 6360df4fabeSYong Wu data->base = devm_ioremap_resource(dev, res); 6370df4fabeSYong Wu if (IS_ERR(data->base)) 6380df4fabeSYong Wu return PTR_ERR(data->base); 639b16c0170SJoerg Roedel ioaddr = res->start; 6400df4fabeSYong Wu 6410df4fabeSYong Wu data->irq = platform_get_irq(pdev, 0); 6420df4fabeSYong Wu if (data->irq < 0) 6430df4fabeSYong Wu return data->irq; 6440df4fabeSYong Wu 6452aa4c259SYong Wu if (data->plat_data->has_bclk) { 6460df4fabeSYong Wu data->bclk = devm_clk_get(dev, "bclk"); 6470df4fabeSYong Wu if (IS_ERR(data->bclk)) 6480df4fabeSYong Wu return PTR_ERR(data->bclk); 6492aa4c259SYong Wu } 6500df4fabeSYong Wu 6510df4fabeSYong Wu larb_nr = of_count_phandle_with_args(dev->of_node, 6520df4fabeSYong Wu "mediatek,larbs", NULL); 6530df4fabeSYong Wu if (larb_nr < 0) 6540df4fabeSYong Wu return larb_nr; 6550df4fabeSYong Wu 6560df4fabeSYong Wu for (i = 0; i < larb_nr; i++) { 6570df4fabeSYong Wu struct device_node *larbnode; 6580df4fabeSYong Wu struct platform_device *plarbdev; 659e6dec923SYong Wu u32 id; 6600df4fabeSYong Wu 6610df4fabeSYong Wu larbnode = of_parse_phandle(dev->of_node, "mediatek,larbs", i); 6620df4fabeSYong Wu if (!larbnode) 6630df4fabeSYong Wu return -EINVAL; 6640df4fabeSYong Wu 6651eb8e4e2SWen Yang if (!of_device_is_available(larbnode)) { 6661eb8e4e2SWen Yang of_node_put(larbnode); 6670df4fabeSYong Wu continue; 6681eb8e4e2SWen Yang } 6690df4fabeSYong Wu 670e6dec923SYong Wu ret = of_property_read_u32(larbnode, "mediatek,larb-id", &id); 671e6dec923SYong Wu if (ret)/* The id is consecutive if there is no this property */ 672e6dec923SYong Wu id = i; 673e6dec923SYong Wu 6740df4fabeSYong Wu plarbdev = of_find_device_by_node(larbnode); 6751eb8e4e2SWen Yang if (!plarbdev) { 6761eb8e4e2SWen Yang of_node_put(larbnode); 6770df4fabeSYong Wu return -EPROBE_DEFER; 6781eb8e4e2SWen Yang } 6791ee9feb2SYong Wu data->larb_imu[id].dev = &plarbdev->dev; 6800df4fabeSYong Wu 68100c7c81fSRussell King component_match_add_release(dev, &match, release_of, 68200c7c81fSRussell King compare_of, larbnode); 6830df4fabeSYong Wu } 6840df4fabeSYong Wu 6850df4fabeSYong Wu platform_set_drvdata(pdev, data); 6860df4fabeSYong Wu 6870df4fabeSYong Wu ret = mtk_iommu_hw_init(data); 6880df4fabeSYong Wu if (ret) 6890df4fabeSYong Wu return ret; 6900df4fabeSYong Wu 691b16c0170SJoerg Roedel ret = iommu_device_sysfs_add(&data->iommu, dev, NULL, 692b16c0170SJoerg Roedel "mtk-iommu.%pa", &ioaddr); 693b16c0170SJoerg Roedel if (ret) 694b16c0170SJoerg Roedel return ret; 695b16c0170SJoerg Roedel 696b16c0170SJoerg Roedel iommu_device_set_ops(&data->iommu, &mtk_iommu_ops); 697b16c0170SJoerg Roedel iommu_device_set_fwnode(&data->iommu, &pdev->dev.of_node->fwnode); 698b16c0170SJoerg Roedel 699b16c0170SJoerg Roedel ret = iommu_device_register(&data->iommu); 700b16c0170SJoerg Roedel if (ret) 701b16c0170SJoerg Roedel return ret; 702b16c0170SJoerg Roedel 703da3cc91bSYong Wu spin_lock_init(&data->tlb_lock); 7047c3a2ec0SYong Wu list_add_tail(&data->list, &m4ulist); 7057c3a2ec0SYong Wu 7060df4fabeSYong Wu if (!iommu_present(&platform_bus_type)) 7070df4fabeSYong Wu bus_set_iommu(&platform_bus_type, &mtk_iommu_ops); 7080df4fabeSYong Wu 7090df4fabeSYong Wu return component_master_add_with_match(dev, &mtk_iommu_com_ops, match); 7100df4fabeSYong Wu } 7110df4fabeSYong Wu 7120df4fabeSYong Wu static int mtk_iommu_remove(struct platform_device *pdev) 7130df4fabeSYong Wu { 7140df4fabeSYong Wu struct mtk_iommu_data *data = platform_get_drvdata(pdev); 7150df4fabeSYong Wu 716b16c0170SJoerg Roedel iommu_device_sysfs_remove(&data->iommu); 717b16c0170SJoerg Roedel iommu_device_unregister(&data->iommu); 718b16c0170SJoerg Roedel 7190df4fabeSYong Wu if (iommu_present(&platform_bus_type)) 7200df4fabeSYong Wu bus_set_iommu(&platform_bus_type, NULL); 7210df4fabeSYong Wu 7220df4fabeSYong Wu clk_disable_unprepare(data->bclk); 7230df4fabeSYong Wu devm_free_irq(&pdev->dev, data->irq, data); 7240df4fabeSYong Wu component_master_del(&pdev->dev, &mtk_iommu_com_ops); 7250df4fabeSYong Wu return 0; 7260df4fabeSYong Wu } 7270df4fabeSYong Wu 728fd99f796SArnd Bergmann static int __maybe_unused mtk_iommu_suspend(struct device *dev) 7290df4fabeSYong Wu { 7300df4fabeSYong Wu struct mtk_iommu_data *data = dev_get_drvdata(dev); 7310df4fabeSYong Wu struct mtk_iommu_suspend_reg *reg = &data->reg; 7320df4fabeSYong Wu void __iomem *base = data->base; 7330df4fabeSYong Wu 7340df4fabeSYong Wu reg->standard_axi_mode = readl_relaxed(base + 7350df4fabeSYong Wu REG_MMU_STANDARD_AXI_MODE); 7360df4fabeSYong Wu reg->dcm_dis = readl_relaxed(base + REG_MMU_DCM_DIS); 7370df4fabeSYong Wu reg->ctrl_reg = readl_relaxed(base + REG_MMU_CTRL_REG); 7380df4fabeSYong Wu reg->int_control0 = readl_relaxed(base + REG_MMU_INT_CONTROL0); 7390df4fabeSYong Wu reg->int_main_control = readl_relaxed(base + REG_MMU_INT_MAIN_CONTROL); 74070ca608bSYong Wu reg->ivrp_paddr = readl_relaxed(base + REG_MMU_IVRP_PADDR); 741b9475b34SYong Wu reg->vld_pa_rng = readl_relaxed(base + REG_MMU_VLD_PA_RNG); 7426254b64fSYong Wu clk_disable_unprepare(data->bclk); 7430df4fabeSYong Wu return 0; 7440df4fabeSYong Wu } 7450df4fabeSYong Wu 746fd99f796SArnd Bergmann static int __maybe_unused mtk_iommu_resume(struct device *dev) 7470df4fabeSYong Wu { 7480df4fabeSYong Wu struct mtk_iommu_data *data = dev_get_drvdata(dev); 7490df4fabeSYong Wu struct mtk_iommu_suspend_reg *reg = &data->reg; 750907ba6a1SYong Wu struct mtk_iommu_domain *m4u_dom = data->m4u_dom; 7510df4fabeSYong Wu void __iomem *base = data->base; 7526254b64fSYong Wu int ret; 7530df4fabeSYong Wu 7546254b64fSYong Wu ret = clk_prepare_enable(data->bclk); 7556254b64fSYong Wu if (ret) { 7566254b64fSYong Wu dev_err(data->dev, "Failed to enable clk(%d) in resume\n", ret); 7576254b64fSYong Wu return ret; 7586254b64fSYong Wu } 7590df4fabeSYong Wu writel_relaxed(reg->standard_axi_mode, 7600df4fabeSYong Wu base + REG_MMU_STANDARD_AXI_MODE); 7610df4fabeSYong Wu writel_relaxed(reg->dcm_dis, base + REG_MMU_DCM_DIS); 7620df4fabeSYong Wu writel_relaxed(reg->ctrl_reg, base + REG_MMU_CTRL_REG); 7630df4fabeSYong Wu writel_relaxed(reg->int_control0, base + REG_MMU_INT_CONTROL0); 7640df4fabeSYong Wu writel_relaxed(reg->int_main_control, base + REG_MMU_INT_MAIN_CONTROL); 76570ca608bSYong Wu writel_relaxed(reg->ivrp_paddr, base + REG_MMU_IVRP_PADDR); 766b9475b34SYong Wu writel_relaxed(reg->vld_pa_rng, base + REG_MMU_VLD_PA_RNG); 767907ba6a1SYong Wu if (m4u_dom) 768907ba6a1SYong Wu writel(m4u_dom->cfg.arm_v7s_cfg.ttbr[0] & MMU_PT_ADDR_MASK, 769e6dec923SYong Wu base + REG_MMU_PT_BASE_ADDR); 7700df4fabeSYong Wu return 0; 7710df4fabeSYong Wu } 7720df4fabeSYong Wu 773e6dec923SYong Wu static const struct dev_pm_ops mtk_iommu_pm_ops = { 7746254b64fSYong Wu SET_NOIRQ_SYSTEM_SLEEP_PM_OPS(mtk_iommu_suspend, mtk_iommu_resume) 7750df4fabeSYong Wu }; 7760df4fabeSYong Wu 777cecdce9dSYong Wu static const struct mtk_iommu_plat_data mt2712_data = { 778cecdce9dSYong Wu .m4u_plat = M4U_MT2712, 779b4dad40eSYong Wu .has_4gb_mode = true, 7802aa4c259SYong Wu .has_bclk = true, 7812b326d8bSYong Wu .has_vld_pa_rng = true, 782b3e5eee7SYong Wu .larbid_remap = {0, 1, 2, 3, 4, 5, 6, 7, 8, 9}, 783cecdce9dSYong Wu }; 784cecdce9dSYong Wu 785cecdce9dSYong Wu static const struct mtk_iommu_plat_data mt8173_data = { 786cecdce9dSYong Wu .m4u_plat = M4U_MT8173, 787b4dad40eSYong Wu .has_4gb_mode = true, 7882aa4c259SYong Wu .has_bclk = true, 78950822b0bSYong Wu .reset_axi = true, 790b3e5eee7SYong Wu .larbid_remap = {0, 1, 2, 3, 4, 5}, /* Linear mapping. */ 791cecdce9dSYong Wu }; 792cecdce9dSYong Wu 793907ba6a1SYong Wu static const struct mtk_iommu_plat_data mt8183_data = { 794907ba6a1SYong Wu .m4u_plat = M4U_MT8183, 795907ba6a1SYong Wu .reset_axi = true, 796907ba6a1SYong Wu .larbid_remap = {0, 4, 5, 6, 7, 2, 3, 1}, 797907ba6a1SYong Wu }; 798907ba6a1SYong Wu 7990df4fabeSYong Wu static const struct of_device_id mtk_iommu_of_ids[] = { 800cecdce9dSYong Wu { .compatible = "mediatek,mt2712-m4u", .data = &mt2712_data}, 801cecdce9dSYong Wu { .compatible = "mediatek,mt8173-m4u", .data = &mt8173_data}, 802907ba6a1SYong Wu { .compatible = "mediatek,mt8183-m4u", .data = &mt8183_data}, 8030df4fabeSYong Wu {} 8040df4fabeSYong Wu }; 8050df4fabeSYong Wu 8060df4fabeSYong Wu static struct platform_driver mtk_iommu_driver = { 8070df4fabeSYong Wu .probe = mtk_iommu_probe, 8080df4fabeSYong Wu .remove = mtk_iommu_remove, 8090df4fabeSYong Wu .driver = { 8100df4fabeSYong Wu .name = "mtk-iommu", 811e6dec923SYong Wu .of_match_table = of_match_ptr(mtk_iommu_of_ids), 8120df4fabeSYong Wu .pm = &mtk_iommu_pm_ops, 8130df4fabeSYong Wu } 8140df4fabeSYong Wu }; 8150df4fabeSYong Wu 816e6dec923SYong Wu static int __init mtk_iommu_init(void) 8170df4fabeSYong Wu { 8180df4fabeSYong Wu int ret; 8190df4fabeSYong Wu 8200df4fabeSYong Wu ret = platform_driver_register(&mtk_iommu_driver); 821e6dec923SYong Wu if (ret != 0) 822e6dec923SYong Wu pr_err("Failed to register MTK IOMMU driver\n"); 823e6dec923SYong Wu 8240df4fabeSYong Wu return ret; 8250df4fabeSYong Wu } 8260df4fabeSYong Wu 827e6dec923SYong Wu subsys_initcall(mtk_iommu_init) 828