xref: /linux/drivers/iommu/mtk_iommu.c (revision c2c59456e1fcad3f464761c5839399176e3a934a)
11802d0beSThomas Gleixner // SPDX-License-Identifier: GPL-2.0-only
20df4fabeSYong Wu /*
30df4fabeSYong Wu  * Copyright (c) 2015-2016 MediaTek Inc.
40df4fabeSYong Wu  * Author: Yong Wu <yong.wu@mediatek.com>
50df4fabeSYong Wu  */
60df4fabeSYong Wu #include <linux/bug.h>
70df4fabeSYong Wu #include <linux/clk.h>
80df4fabeSYong Wu #include <linux/component.h>
90df4fabeSYong Wu #include <linux/device.h>
100df4fabeSYong Wu #include <linux/dma-iommu.h>
110df4fabeSYong Wu #include <linux/err.h>
120df4fabeSYong Wu #include <linux/interrupt.h>
130df4fabeSYong Wu #include <linux/io.h>
140df4fabeSYong Wu #include <linux/iommu.h>
150df4fabeSYong Wu #include <linux/iopoll.h>
160df4fabeSYong Wu #include <linux/list.h>
17*c2c59456SMiles Chen #include <linux/mfd/syscon.h>
180df4fabeSYong Wu #include <linux/of_address.h>
190df4fabeSYong Wu #include <linux/of_iommu.h>
200df4fabeSYong Wu #include <linux/of_irq.h>
210df4fabeSYong Wu #include <linux/of_platform.h>
220df4fabeSYong Wu #include <linux/platform_device.h>
23*c2c59456SMiles Chen #include <linux/regmap.h>
240df4fabeSYong Wu #include <linux/slab.h>
250df4fabeSYong Wu #include <linux/spinlock.h>
26*c2c59456SMiles Chen #include <linux/soc/mediatek/infracfg.h>
270df4fabeSYong Wu #include <asm/barrier.h>
280df4fabeSYong Wu #include <soc/mediatek/smi.h>
290df4fabeSYong Wu 
309ca340c9SHonghui Zhang #include "mtk_iommu.h"
310df4fabeSYong Wu 
320df4fabeSYong Wu #define REG_MMU_PT_BASE_ADDR			0x000
33907ba6a1SYong Wu #define MMU_PT_ADDR_MASK			GENMASK(31, 7)
340df4fabeSYong Wu 
350df4fabeSYong Wu #define REG_MMU_INVALIDATE			0x020
360df4fabeSYong Wu #define F_ALL_INVLD				0x2
370df4fabeSYong Wu #define F_MMU_INV_RANGE				0x1
380df4fabeSYong Wu 
390df4fabeSYong Wu #define REG_MMU_INVLD_START_A			0x024
400df4fabeSYong Wu #define REG_MMU_INVLD_END_A			0x028
410df4fabeSYong Wu 
42068c86e9SChao Hao #define REG_MMU_INV_SEL_GEN2			0x02c
43b053bc71SChao Hao #define REG_MMU_INV_SEL_GEN1			0x038
440df4fabeSYong Wu #define F_INVLD_EN0				BIT(0)
450df4fabeSYong Wu #define F_INVLD_EN1				BIT(1)
460df4fabeSYong Wu 
4775eed350SChao Hao #define REG_MMU_MISC_CTRL			0x048
484bb2bf4cSChao Hao #define F_MMU_IN_ORDER_WR_EN_MASK		(BIT(1) | BIT(17))
494bb2bf4cSChao Hao #define F_MMU_STANDARD_AXI_MODE_MASK		(BIT(3) | BIT(19))
504bb2bf4cSChao Hao 
510df4fabeSYong Wu #define REG_MMU_DCM_DIS				0x050
5235c1b48dSChao Hao #define REG_MMU_WR_LEN_CTRL			0x054
5335c1b48dSChao Hao #define F_MMU_WR_THROT_DIS_MASK			(BIT(5) | BIT(21))
540df4fabeSYong Wu 
550df4fabeSYong Wu #define REG_MMU_CTRL_REG			0x110
56acb3c92aSYong Wu #define F_MMU_TF_PROT_TO_PROGRAM_ADDR		(2 << 4)
570df4fabeSYong Wu #define F_MMU_PREFETCH_RT_REPLACE_MOD		BIT(4)
58acb3c92aSYong Wu #define F_MMU_TF_PROT_TO_PROGRAM_ADDR_MT8173	(2 << 5)
590df4fabeSYong Wu 
600df4fabeSYong Wu #define REG_MMU_IVRP_PADDR			0x114
6170ca608bSYong Wu 
6230e2fccfSYong Wu #define REG_MMU_VLD_PA_RNG			0x118
6330e2fccfSYong Wu #define F_MMU_VLD_PA_RNG(EA, SA)		(((EA) << 8) | (SA))
640df4fabeSYong Wu 
650df4fabeSYong Wu #define REG_MMU_INT_CONTROL0			0x120
660df4fabeSYong Wu #define F_L2_MULIT_HIT_EN			BIT(0)
670df4fabeSYong Wu #define F_TABLE_WALK_FAULT_INT_EN		BIT(1)
680df4fabeSYong Wu #define F_PREETCH_FIFO_OVERFLOW_INT_EN		BIT(2)
690df4fabeSYong Wu #define F_MISS_FIFO_OVERFLOW_INT_EN		BIT(3)
700df4fabeSYong Wu #define F_PREFETCH_FIFO_ERR_INT_EN		BIT(5)
710df4fabeSYong Wu #define F_MISS_FIFO_ERR_INT_EN			BIT(6)
720df4fabeSYong Wu #define F_INT_CLR_BIT				BIT(12)
730df4fabeSYong Wu 
740df4fabeSYong Wu #define REG_MMU_INT_MAIN_CONTROL		0x124
7515a01f4cSYong Wu 						/* mmu0 | mmu1 */
7615a01f4cSYong Wu #define F_INT_TRANSLATION_FAULT			(BIT(0) | BIT(7))
7715a01f4cSYong Wu #define F_INT_MAIN_MULTI_HIT_FAULT		(BIT(1) | BIT(8))
7815a01f4cSYong Wu #define F_INT_INVALID_PA_FAULT			(BIT(2) | BIT(9))
7915a01f4cSYong Wu #define F_INT_ENTRY_REPLACEMENT_FAULT		(BIT(3) | BIT(10))
8015a01f4cSYong Wu #define F_INT_TLB_MISS_FAULT			(BIT(4) | BIT(11))
8115a01f4cSYong Wu #define F_INT_MISS_TRANSACTION_FIFO_FAULT	(BIT(5) | BIT(12))
8215a01f4cSYong Wu #define F_INT_PRETETCH_TRANSATION_FIFO_FAULT	(BIT(6) | BIT(13))
830df4fabeSYong Wu 
840df4fabeSYong Wu #define REG_MMU_CPE_DONE			0x12C
850df4fabeSYong Wu 
860df4fabeSYong Wu #define REG_MMU_FAULT_ST1			0x134
8715a01f4cSYong Wu #define F_REG_MMU0_FAULT_MASK			GENMASK(6, 0)
8815a01f4cSYong Wu #define F_REG_MMU1_FAULT_MASK			GENMASK(13, 7)
890df4fabeSYong Wu 
9015a01f4cSYong Wu #define REG_MMU0_FAULT_VA			0x13c
910df4fabeSYong Wu #define F_MMU_FAULT_VA_WRITE_BIT		BIT(1)
920df4fabeSYong Wu #define F_MMU_FAULT_VA_LAYER_BIT		BIT(0)
930df4fabeSYong Wu 
9415a01f4cSYong Wu #define REG_MMU0_INVLD_PA			0x140
9515a01f4cSYong Wu #define REG_MMU1_FAULT_VA			0x144
9615a01f4cSYong Wu #define REG_MMU1_INVLD_PA			0x148
9715a01f4cSYong Wu #define REG_MMU0_INT_ID				0x150
9815a01f4cSYong Wu #define REG_MMU1_INT_ID				0x154
9937276e00SChao Hao #define F_MMU_INT_ID_COMM_ID(a)			(((a) >> 9) & 0x7)
10037276e00SChao Hao #define F_MMU_INT_ID_SUB_COMM_ID(a)		(((a) >> 7) & 0x3)
10115a01f4cSYong Wu #define F_MMU_INT_ID_LARB_ID(a)			(((a) >> 7) & 0x7)
10215a01f4cSYong Wu #define F_MMU_INT_ID_PORT_ID(a)			(((a) >> 2) & 0x1f)
1030df4fabeSYong Wu 
104829316b3SChao Hao #define MTK_PROTECT_PA_ALIGN			256
1050df4fabeSYong Wu 
106a9467d95SYong Wu /*
107a9467d95SYong Wu  * Get the local arbiter ID and the portid within the larb arbiter
108a9467d95SYong Wu  * from mtk_m4u_id which is defined by MTK_M4U_ID.
109a9467d95SYong Wu  */
110e6dec923SYong Wu #define MTK_M4U_TO_LARB(id)		(((id) >> 5) & 0xf)
111a9467d95SYong Wu #define MTK_M4U_TO_PORT(id)		((id) & 0x1f)
112a9467d95SYong Wu 
1136b717796SChao Hao #define HAS_4GB_MODE			BIT(0)
1146b717796SChao Hao /* HW will use the EMI clock if there isn't the "bclk". */
1156b717796SChao Hao #define HAS_BCLK			BIT(1)
1166b717796SChao Hao #define HAS_VLD_PA_RNG			BIT(2)
1176b717796SChao Hao #define RESET_AXI			BIT(3)
1184bb2bf4cSChao Hao #define OUT_ORDER_WR_EN			BIT(4)
11937276e00SChao Hao #define HAS_SUB_COMM			BIT(5)
12035c1b48dSChao Hao #define WR_THROT_EN			BIT(6)
1216b717796SChao Hao 
1226b717796SChao Hao #define MTK_IOMMU_HAS_FLAG(pdata, _x) \
1236b717796SChao Hao 		((((pdata)->flags) & (_x)) == (_x))
1246b717796SChao Hao 
1250df4fabeSYong Wu struct mtk_iommu_domain {
1260df4fabeSYong Wu 	struct io_pgtable_cfg		cfg;
1270df4fabeSYong Wu 	struct io_pgtable_ops		*iop;
1280df4fabeSYong Wu 
1290df4fabeSYong Wu 	struct iommu_domain		domain;
1300df4fabeSYong Wu };
1310df4fabeSYong Wu 
132b65f5016SArvind Yadav static const struct iommu_ops mtk_iommu_ops;
1330df4fabeSYong Wu 
13476ce6546SYong Wu /*
13576ce6546SYong Wu  * In M4U 4GB mode, the physical address is remapped as below:
13676ce6546SYong Wu  *
13776ce6546SYong Wu  * CPU Physical address:
13876ce6546SYong Wu  * ====================
13976ce6546SYong Wu  *
14076ce6546SYong Wu  * 0      1G       2G     3G       4G     5G
14176ce6546SYong Wu  * |---A---|---B---|---C---|---D---|---E---|
14276ce6546SYong Wu  * +--I/O--+------------Memory-------------+
14376ce6546SYong Wu  *
14476ce6546SYong Wu  * IOMMU output physical address:
14576ce6546SYong Wu  *  =============================
14676ce6546SYong Wu  *
14776ce6546SYong Wu  *                                 4G      5G     6G      7G      8G
14876ce6546SYong Wu  *                                 |---E---|---B---|---C---|---D---|
14976ce6546SYong Wu  *                                 +------------Memory-------------+
15076ce6546SYong Wu  *
15176ce6546SYong Wu  * The Region 'A'(I/O) can NOT be mapped by M4U; For Region 'B'/'C'/'D', the
15276ce6546SYong Wu  * bit32 of the CPU physical address always is needed to set, and for Region
15376ce6546SYong Wu  * 'E', the CPU physical address keep as is.
15476ce6546SYong Wu  * Additionally, The iommu consumers always use the CPU phyiscal address.
15576ce6546SYong Wu  */
156b4dad40eSYong Wu #define MTK_IOMMU_4GB_MODE_REMAP_BASE	 0x140000000UL
15776ce6546SYong Wu 
1587c3a2ec0SYong Wu static LIST_HEAD(m4ulist);	/* List all the M4U HWs */
1597c3a2ec0SYong Wu 
1607c3a2ec0SYong Wu #define for_each_m4u(data)	list_for_each_entry(data, &m4ulist, list)
1617c3a2ec0SYong Wu 
1627c3a2ec0SYong Wu /*
1637c3a2ec0SYong Wu  * There may be 1 or 2 M4U HWs, But we always expect they are in the same domain
1647c3a2ec0SYong Wu  * for the performance.
1657c3a2ec0SYong Wu  *
1667c3a2ec0SYong Wu  * Here always return the mtk_iommu_data of the first probed M4U where the
1677c3a2ec0SYong Wu  * iommu domain information is recorded.
1687c3a2ec0SYong Wu  */
1697c3a2ec0SYong Wu static struct mtk_iommu_data *mtk_iommu_get_m4u_data(void)
1707c3a2ec0SYong Wu {
1717c3a2ec0SYong Wu 	struct mtk_iommu_data *data;
1727c3a2ec0SYong Wu 
1737c3a2ec0SYong Wu 	for_each_m4u(data)
1747c3a2ec0SYong Wu 		return data;
1757c3a2ec0SYong Wu 
1767c3a2ec0SYong Wu 	return NULL;
1777c3a2ec0SYong Wu }
1787c3a2ec0SYong Wu 
1790df4fabeSYong Wu static struct mtk_iommu_domain *to_mtk_domain(struct iommu_domain *dom)
1800df4fabeSYong Wu {
1810df4fabeSYong Wu 	return container_of(dom, struct mtk_iommu_domain, domain);
1820df4fabeSYong Wu }
1830df4fabeSYong Wu 
1840df4fabeSYong Wu static void mtk_iommu_tlb_flush_all(void *cookie)
1850df4fabeSYong Wu {
1860df4fabeSYong Wu 	struct mtk_iommu_data *data = cookie;
1870df4fabeSYong Wu 
1887c3a2ec0SYong Wu 	for_each_m4u(data) {
1897c3a2ec0SYong Wu 		writel_relaxed(F_INVLD_EN1 | F_INVLD_EN0,
190b053bc71SChao Hao 			       data->base + data->plat_data->inv_sel_reg);
1910df4fabeSYong Wu 		writel_relaxed(F_ALL_INVLD, data->base + REG_MMU_INVALIDATE);
1920df4fabeSYong Wu 		wmb(); /* Make sure the tlb flush all done */
1930df4fabeSYong Wu 	}
1947c3a2ec0SYong Wu }
1950df4fabeSYong Wu 
1961f4fd624SYong Wu static void mtk_iommu_tlb_flush_range_sync(unsigned long iova, size_t size,
19767caf7e2SYong Wu 					   size_t granule, void *cookie)
1980df4fabeSYong Wu {
1990df4fabeSYong Wu 	struct mtk_iommu_data *data = cookie;
2001f4fd624SYong Wu 	unsigned long flags;
2011f4fd624SYong Wu 	int ret;
2021f4fd624SYong Wu 	u32 tmp;
2030df4fabeSYong Wu 
2047c3a2ec0SYong Wu 	for_each_m4u(data) {
2051f4fd624SYong Wu 		spin_lock_irqsave(&data->tlb_lock, flags);
2067c3a2ec0SYong Wu 		writel_relaxed(F_INVLD_EN1 | F_INVLD_EN0,
207b053bc71SChao Hao 			       data->base + data->plat_data->inv_sel_reg);
2080df4fabeSYong Wu 
2090df4fabeSYong Wu 		writel_relaxed(iova, data->base + REG_MMU_INVLD_START_A);
2107c3a2ec0SYong Wu 		writel_relaxed(iova + size - 1,
2117c3a2ec0SYong Wu 			       data->base + REG_MMU_INVLD_END_A);
2127c3a2ec0SYong Wu 		writel_relaxed(F_MMU_INV_RANGE,
2137c3a2ec0SYong Wu 			       data->base + REG_MMU_INVALIDATE);
2140df4fabeSYong Wu 
2151f4fd624SYong Wu 		/* tlb sync */
2167c3a2ec0SYong Wu 		ret = readl_poll_timeout_atomic(data->base + REG_MMU_CPE_DONE,
217c90ae4a6SYong Wu 						tmp, tmp != 0, 10, 1000);
2180df4fabeSYong Wu 		if (ret) {
2190df4fabeSYong Wu 			dev_warn(data->dev,
2200df4fabeSYong Wu 				 "Partial TLB flush timed out, falling back to full flush\n");
2210df4fabeSYong Wu 			mtk_iommu_tlb_flush_all(cookie);
2220df4fabeSYong Wu 		}
2230df4fabeSYong Wu 		/* Clear the CPE status */
2240df4fabeSYong Wu 		writel_relaxed(0, data->base + REG_MMU_CPE_DONE);
225da3cc91bSYong Wu 		spin_unlock_irqrestore(&data->tlb_lock, flags);
2260df4fabeSYong Wu 	}
2277c3a2ec0SYong Wu }
2280df4fabeSYong Wu 
2293951c41aSWill Deacon static void mtk_iommu_tlb_flush_page_nosync(struct iommu_iotlb_gather *gather,
2303951c41aSWill Deacon 					    unsigned long iova, size_t granule,
231abfd6fe0SWill Deacon 					    void *cookie)
232abfd6fe0SWill Deacon {
233da3cc91bSYong Wu 	struct mtk_iommu_data *data = cookie;
234a7a04ea3SYong Wu 	struct iommu_domain *domain = &data->m4u_dom->domain;
235da3cc91bSYong Wu 
236a7a04ea3SYong Wu 	iommu_iotlb_gather_add_page(domain, gather, iova, granule);
237abfd6fe0SWill Deacon }
238abfd6fe0SWill Deacon 
239298f7889SWill Deacon static const struct iommu_flush_ops mtk_iommu_flush_ops = {
2400df4fabeSYong Wu 	.tlb_flush_all = mtk_iommu_tlb_flush_all,
2411f4fd624SYong Wu 	.tlb_flush_walk = mtk_iommu_tlb_flush_range_sync,
2421f4fd624SYong Wu 	.tlb_flush_leaf = mtk_iommu_tlb_flush_range_sync,
243abfd6fe0SWill Deacon 	.tlb_add_page = mtk_iommu_tlb_flush_page_nosync,
2440df4fabeSYong Wu };
2450df4fabeSYong Wu 
2460df4fabeSYong Wu static irqreturn_t mtk_iommu_isr(int irq, void *dev_id)
2470df4fabeSYong Wu {
2480df4fabeSYong Wu 	struct mtk_iommu_data *data = dev_id;
2490df4fabeSYong Wu 	struct mtk_iommu_domain *dom = data->m4u_dom;
2500df4fabeSYong Wu 	u32 int_state, regval, fault_iova, fault_pa;
25137276e00SChao Hao 	unsigned int fault_larb, fault_port, sub_comm = 0;
2520df4fabeSYong Wu 	bool layer, write;
2530df4fabeSYong Wu 
2540df4fabeSYong Wu 	/* Read error info from registers */
2550df4fabeSYong Wu 	int_state = readl_relaxed(data->base + REG_MMU_FAULT_ST1);
25615a01f4cSYong Wu 	if (int_state & F_REG_MMU0_FAULT_MASK) {
25715a01f4cSYong Wu 		regval = readl_relaxed(data->base + REG_MMU0_INT_ID);
25815a01f4cSYong Wu 		fault_iova = readl_relaxed(data->base + REG_MMU0_FAULT_VA);
25915a01f4cSYong Wu 		fault_pa = readl_relaxed(data->base + REG_MMU0_INVLD_PA);
26015a01f4cSYong Wu 	} else {
26115a01f4cSYong Wu 		regval = readl_relaxed(data->base + REG_MMU1_INT_ID);
26215a01f4cSYong Wu 		fault_iova = readl_relaxed(data->base + REG_MMU1_FAULT_VA);
26315a01f4cSYong Wu 		fault_pa = readl_relaxed(data->base + REG_MMU1_INVLD_PA);
26415a01f4cSYong Wu 	}
2650df4fabeSYong Wu 	layer = fault_iova & F_MMU_FAULT_VA_LAYER_BIT;
2660df4fabeSYong Wu 	write = fault_iova & F_MMU_FAULT_VA_WRITE_BIT;
26715a01f4cSYong Wu 	fault_port = F_MMU_INT_ID_PORT_ID(regval);
26837276e00SChao Hao 	if (MTK_IOMMU_HAS_FLAG(data->plat_data, HAS_SUB_COMM)) {
26937276e00SChao Hao 		fault_larb = F_MMU_INT_ID_COMM_ID(regval);
27037276e00SChao Hao 		sub_comm = F_MMU_INT_ID_SUB_COMM_ID(regval);
27137276e00SChao Hao 	} else {
27237276e00SChao Hao 		fault_larb = F_MMU_INT_ID_LARB_ID(regval);
27337276e00SChao Hao 	}
27437276e00SChao Hao 	fault_larb = data->plat_data->larbid_remap[fault_larb][sub_comm];
275b3e5eee7SYong Wu 
2760df4fabeSYong Wu 	if (report_iommu_fault(&dom->domain, data->dev, fault_iova,
2770df4fabeSYong Wu 			       write ? IOMMU_FAULT_WRITE : IOMMU_FAULT_READ)) {
2780df4fabeSYong Wu 		dev_err_ratelimited(
2790df4fabeSYong Wu 			data->dev,
2800df4fabeSYong Wu 			"fault type=0x%x iova=0x%x pa=0x%x larb=%d port=%d layer=%d %s\n",
2810df4fabeSYong Wu 			int_state, fault_iova, fault_pa, fault_larb, fault_port,
2820df4fabeSYong Wu 			layer, write ? "write" : "read");
2830df4fabeSYong Wu 	}
2840df4fabeSYong Wu 
2850df4fabeSYong Wu 	/* Interrupt clear */
2860df4fabeSYong Wu 	regval = readl_relaxed(data->base + REG_MMU_INT_CONTROL0);
2870df4fabeSYong Wu 	regval |= F_INT_CLR_BIT;
2880df4fabeSYong Wu 	writel_relaxed(regval, data->base + REG_MMU_INT_CONTROL0);
2890df4fabeSYong Wu 
2900df4fabeSYong Wu 	mtk_iommu_tlb_flush_all(data);
2910df4fabeSYong Wu 
2920df4fabeSYong Wu 	return IRQ_HANDLED;
2930df4fabeSYong Wu }
2940df4fabeSYong Wu 
2950df4fabeSYong Wu static void mtk_iommu_config(struct mtk_iommu_data *data,
2960df4fabeSYong Wu 			     struct device *dev, bool enable)
2970df4fabeSYong Wu {
2980df4fabeSYong Wu 	struct mtk_smi_larb_iommu    *larb_mmu;
2990df4fabeSYong Wu 	unsigned int                 larbid, portid;
300a9bf2eecSJoerg Roedel 	struct iommu_fwspec *fwspec = dev_iommu_fwspec_get(dev);
30158f0d1d5SRobin Murphy 	int i;
3020df4fabeSYong Wu 
30358f0d1d5SRobin Murphy 	for (i = 0; i < fwspec->num_ids; ++i) {
30458f0d1d5SRobin Murphy 		larbid = MTK_M4U_TO_LARB(fwspec->ids[i]);
30558f0d1d5SRobin Murphy 		portid = MTK_M4U_TO_PORT(fwspec->ids[i]);
3061ee9feb2SYong Wu 		larb_mmu = &data->larb_imu[larbid];
3070df4fabeSYong Wu 
3080df4fabeSYong Wu 		dev_dbg(dev, "%s iommu port: %d\n",
3090df4fabeSYong Wu 			enable ? "enable" : "disable", portid);
3100df4fabeSYong Wu 
3110df4fabeSYong Wu 		if (enable)
3120df4fabeSYong Wu 			larb_mmu->mmu |= MTK_SMI_MMU_EN(portid);
3130df4fabeSYong Wu 		else
3140df4fabeSYong Wu 			larb_mmu->mmu &= ~MTK_SMI_MMU_EN(portid);
3150df4fabeSYong Wu 	}
3160df4fabeSYong Wu }
3170df4fabeSYong Wu 
3184b00f5acSYong Wu static int mtk_iommu_domain_finalise(struct mtk_iommu_domain *dom)
3190df4fabeSYong Wu {
3204b00f5acSYong Wu 	struct mtk_iommu_data *data = mtk_iommu_get_m4u_data();
3210df4fabeSYong Wu 
3220df4fabeSYong Wu 	dom->cfg = (struct io_pgtable_cfg) {
3230df4fabeSYong Wu 		.quirks = IO_PGTABLE_QUIRK_ARM_NS |
3240df4fabeSYong Wu 			IO_PGTABLE_QUIRK_NO_PERMS |
325b4dad40eSYong Wu 			IO_PGTABLE_QUIRK_TLBI_ON_MAP |
326b4dad40eSYong Wu 			IO_PGTABLE_QUIRK_ARM_MTK_EXT,
3270df4fabeSYong Wu 		.pgsize_bitmap = mtk_iommu_ops.pgsize_bitmap,
3280df4fabeSYong Wu 		.ias = 32,
329b4dad40eSYong Wu 		.oas = 34,
330298f7889SWill Deacon 		.tlb = &mtk_iommu_flush_ops,
3310df4fabeSYong Wu 		.iommu_dev = data->dev,
3320df4fabeSYong Wu 	};
3330df4fabeSYong Wu 
3340df4fabeSYong Wu 	dom->iop = alloc_io_pgtable_ops(ARM_V7S, &dom->cfg, data);
3350df4fabeSYong Wu 	if (!dom->iop) {
3360df4fabeSYong Wu 		dev_err(data->dev, "Failed to alloc io pgtable\n");
3370df4fabeSYong Wu 		return -EINVAL;
3380df4fabeSYong Wu 	}
3390df4fabeSYong Wu 
3400df4fabeSYong Wu 	/* Update our support page sizes bitmap */
341d16e0faaSRobin Murphy 	dom->domain.pgsize_bitmap = dom->cfg.pgsize_bitmap;
3420df4fabeSYong Wu 	return 0;
3430df4fabeSYong Wu }
3440df4fabeSYong Wu 
3450df4fabeSYong Wu static struct iommu_domain *mtk_iommu_domain_alloc(unsigned type)
3460df4fabeSYong Wu {
3470df4fabeSYong Wu 	struct mtk_iommu_domain *dom;
3480df4fabeSYong Wu 
3490df4fabeSYong Wu 	if (type != IOMMU_DOMAIN_DMA)
3500df4fabeSYong Wu 		return NULL;
3510df4fabeSYong Wu 
3520df4fabeSYong Wu 	dom = kzalloc(sizeof(*dom), GFP_KERNEL);
3530df4fabeSYong Wu 	if (!dom)
3540df4fabeSYong Wu 		return NULL;
3550df4fabeSYong Wu 
3564b00f5acSYong Wu 	if (iommu_get_dma_cookie(&dom->domain))
3574b00f5acSYong Wu 		goto  free_dom;
3584b00f5acSYong Wu 
3594b00f5acSYong Wu 	if (mtk_iommu_domain_finalise(dom))
3604b00f5acSYong Wu 		goto  put_dma_cookie;
3610df4fabeSYong Wu 
3620df4fabeSYong Wu 	dom->domain.geometry.aperture_start = 0;
3630df4fabeSYong Wu 	dom->domain.geometry.aperture_end = DMA_BIT_MASK(32);
3640df4fabeSYong Wu 	dom->domain.geometry.force_aperture = true;
3650df4fabeSYong Wu 
3660df4fabeSYong Wu 	return &dom->domain;
3674b00f5acSYong Wu 
3684b00f5acSYong Wu put_dma_cookie:
3694b00f5acSYong Wu 	iommu_put_dma_cookie(&dom->domain);
3704b00f5acSYong Wu free_dom:
3714b00f5acSYong Wu 	kfree(dom);
3724b00f5acSYong Wu 	return NULL;
3730df4fabeSYong Wu }
3740df4fabeSYong Wu 
3750df4fabeSYong Wu static void mtk_iommu_domain_free(struct iommu_domain *domain)
3760df4fabeSYong Wu {
3774b00f5acSYong Wu 	struct mtk_iommu_domain *dom = to_mtk_domain(domain);
3784b00f5acSYong Wu 
3794b00f5acSYong Wu 	free_io_pgtable_ops(dom->iop);
3800df4fabeSYong Wu 	iommu_put_dma_cookie(domain);
3810df4fabeSYong Wu 	kfree(to_mtk_domain(domain));
3820df4fabeSYong Wu }
3830df4fabeSYong Wu 
3840df4fabeSYong Wu static int mtk_iommu_attach_device(struct iommu_domain *domain,
3850df4fabeSYong Wu 				   struct device *dev)
3860df4fabeSYong Wu {
3873524b559SJoerg Roedel 	struct mtk_iommu_data *data = dev_iommu_priv_get(dev);
3880df4fabeSYong Wu 	struct mtk_iommu_domain *dom = to_mtk_domain(domain);
3890df4fabeSYong Wu 
3904b00f5acSYong Wu 	if (!data)
3910df4fabeSYong Wu 		return -ENODEV;
3920df4fabeSYong Wu 
3934b00f5acSYong Wu 	/* Update the pgtable base address register of the M4U HW */
3940df4fabeSYong Wu 	if (!data->m4u_dom) {
3950df4fabeSYong Wu 		data->m4u_dom = dom;
396d1e5f26fSRobin Murphy 		writel(dom->cfg.arm_v7s_cfg.ttbr & MMU_PT_ADDR_MASK,
3974b00f5acSYong Wu 		       data->base + REG_MMU_PT_BASE_ADDR);
3980df4fabeSYong Wu 	}
3990df4fabeSYong Wu 
4004b00f5acSYong Wu 	mtk_iommu_config(data, dev, true);
4010df4fabeSYong Wu 	return 0;
4020df4fabeSYong Wu }
4030df4fabeSYong Wu 
4040df4fabeSYong Wu static void mtk_iommu_detach_device(struct iommu_domain *domain,
4050df4fabeSYong Wu 				    struct device *dev)
4060df4fabeSYong Wu {
4073524b559SJoerg Roedel 	struct mtk_iommu_data *data = dev_iommu_priv_get(dev);
4080df4fabeSYong Wu 
40958f0d1d5SRobin Murphy 	if (!data)
4100df4fabeSYong Wu 		return;
4110df4fabeSYong Wu 
4120df4fabeSYong Wu 	mtk_iommu_config(data, dev, false);
4130df4fabeSYong Wu }
4140df4fabeSYong Wu 
4150df4fabeSYong Wu static int mtk_iommu_map(struct iommu_domain *domain, unsigned long iova,
416781ca2deSTom Murphy 			 phys_addr_t paddr, size_t size, int prot, gfp_t gfp)
4170df4fabeSYong Wu {
4180df4fabeSYong Wu 	struct mtk_iommu_domain *dom = to_mtk_domain(domain);
419b4dad40eSYong Wu 	struct mtk_iommu_data *data = mtk_iommu_get_m4u_data();
4200df4fabeSYong Wu 
421b4dad40eSYong Wu 	/* The "4GB mode" M4U physically can not use the lower remap of Dram. */
422b4dad40eSYong Wu 	if (data->enable_4GB)
423b4dad40eSYong Wu 		paddr |= BIT_ULL(32);
424b4dad40eSYong Wu 
42560829b4dSYong Wu 	/* Synchronize with the tlb_lock */
426f34ce7a7SBaolin Wang 	return dom->iop->map(dom->iop, iova, paddr, size, prot, gfp);
4270df4fabeSYong Wu }
4280df4fabeSYong Wu 
4290df4fabeSYong Wu static size_t mtk_iommu_unmap(struct iommu_domain *domain,
43056f8af5eSWill Deacon 			      unsigned long iova, size_t size,
43156f8af5eSWill Deacon 			      struct iommu_iotlb_gather *gather)
4320df4fabeSYong Wu {
4330df4fabeSYong Wu 	struct mtk_iommu_domain *dom = to_mtk_domain(domain);
4340df4fabeSYong Wu 
43560829b4dSYong Wu 	return dom->iop->unmap(dom->iop, iova, size, gather);
4360df4fabeSYong Wu }
4370df4fabeSYong Wu 
43856f8af5eSWill Deacon static void mtk_iommu_flush_iotlb_all(struct iommu_domain *domain)
43956f8af5eSWill Deacon {
4402009122fSYong Wu 	mtk_iommu_tlb_flush_all(mtk_iommu_get_m4u_data());
44156f8af5eSWill Deacon }
44256f8af5eSWill Deacon 
44356f8af5eSWill Deacon static void mtk_iommu_iotlb_sync(struct iommu_domain *domain,
44456f8af5eSWill Deacon 				 struct iommu_iotlb_gather *gather)
4454d689b61SRobin Murphy {
446da3cc91bSYong Wu 	struct mtk_iommu_data *data = mtk_iommu_get_m4u_data();
447a7a04ea3SYong Wu 	size_t length = gather->end - gather->start;
448da3cc91bSYong Wu 
449a7a04ea3SYong Wu 	if (gather->start == ULONG_MAX)
450a7a04ea3SYong Wu 		return;
451a7a04ea3SYong Wu 
4521f4fd624SYong Wu 	mtk_iommu_tlb_flush_range_sync(gather->start, length, gather->pgsize,
45367caf7e2SYong Wu 				       data);
4544d689b61SRobin Murphy }
4554d689b61SRobin Murphy 
4560df4fabeSYong Wu static phys_addr_t mtk_iommu_iova_to_phys(struct iommu_domain *domain,
4570df4fabeSYong Wu 					  dma_addr_t iova)
4580df4fabeSYong Wu {
4590df4fabeSYong Wu 	struct mtk_iommu_domain *dom = to_mtk_domain(domain);
46030e2fccfSYong Wu 	struct mtk_iommu_data *data = mtk_iommu_get_m4u_data();
4610df4fabeSYong Wu 	phys_addr_t pa;
4620df4fabeSYong Wu 
4630df4fabeSYong Wu 	pa = dom->iop->iova_to_phys(dom->iop, iova);
464b4dad40eSYong Wu 	if (data->enable_4GB && pa >= MTK_IOMMU_4GB_MODE_REMAP_BASE)
465b4dad40eSYong Wu 		pa &= ~BIT_ULL(32);
46630e2fccfSYong Wu 
4670df4fabeSYong Wu 	return pa;
4680df4fabeSYong Wu }
4690df4fabeSYong Wu 
47080e4592aSJoerg Roedel static struct iommu_device *mtk_iommu_probe_device(struct device *dev)
4710df4fabeSYong Wu {
472a9bf2eecSJoerg Roedel 	struct iommu_fwspec *fwspec = dev_iommu_fwspec_get(dev);
473b16c0170SJoerg Roedel 	struct mtk_iommu_data *data;
4740df4fabeSYong Wu 
475a9bf2eecSJoerg Roedel 	if (!fwspec || fwspec->ops != &mtk_iommu_ops)
47680e4592aSJoerg Roedel 		return ERR_PTR(-ENODEV); /* Not a iommu client device */
4770df4fabeSYong Wu 
4783524b559SJoerg Roedel 	data = dev_iommu_priv_get(dev);
479b16c0170SJoerg Roedel 
48080e4592aSJoerg Roedel 	return &data->iommu;
4810df4fabeSYong Wu }
4820df4fabeSYong Wu 
48380e4592aSJoerg Roedel static void mtk_iommu_release_device(struct device *dev)
4840df4fabeSYong Wu {
485a9bf2eecSJoerg Roedel 	struct iommu_fwspec *fwspec = dev_iommu_fwspec_get(dev);
486b16c0170SJoerg Roedel 
487a9bf2eecSJoerg Roedel 	if (!fwspec || fwspec->ops != &mtk_iommu_ops)
4880df4fabeSYong Wu 		return;
4890df4fabeSYong Wu 
49058f0d1d5SRobin Murphy 	iommu_fwspec_free(dev);
4910df4fabeSYong Wu }
4920df4fabeSYong Wu 
4930df4fabeSYong Wu static struct iommu_group *mtk_iommu_device_group(struct device *dev)
4940df4fabeSYong Wu {
4957c3a2ec0SYong Wu 	struct mtk_iommu_data *data = mtk_iommu_get_m4u_data();
4960df4fabeSYong Wu 
49758f0d1d5SRobin Murphy 	if (!data)
4980df4fabeSYong Wu 		return ERR_PTR(-ENODEV);
4990df4fabeSYong Wu 
5000df4fabeSYong Wu 	/* All the client devices are in the same m4u iommu-group */
5010df4fabeSYong Wu 	if (!data->m4u_group) {
5020df4fabeSYong Wu 		data->m4u_group = iommu_group_alloc();
5030df4fabeSYong Wu 		if (IS_ERR(data->m4u_group))
5040df4fabeSYong Wu 			dev_err(dev, "Failed to allocate M4U IOMMU group\n");
5053a8d40b6SRobin Murphy 	} else {
5063a8d40b6SRobin Murphy 		iommu_group_ref_get(data->m4u_group);
5070df4fabeSYong Wu 	}
5080df4fabeSYong Wu 	return data->m4u_group;
5090df4fabeSYong Wu }
5100df4fabeSYong Wu 
5110df4fabeSYong Wu static int mtk_iommu_of_xlate(struct device *dev, struct of_phandle_args *args)
5120df4fabeSYong Wu {
5130df4fabeSYong Wu 	struct platform_device *m4updev;
5140df4fabeSYong Wu 
5150df4fabeSYong Wu 	if (args->args_count != 1) {
5160df4fabeSYong Wu 		dev_err(dev, "invalid #iommu-cells(%d) property for IOMMU\n",
5170df4fabeSYong Wu 			args->args_count);
5180df4fabeSYong Wu 		return -EINVAL;
5190df4fabeSYong Wu 	}
5200df4fabeSYong Wu 
5213524b559SJoerg Roedel 	if (!dev_iommu_priv_get(dev)) {
5220df4fabeSYong Wu 		/* Get the m4u device */
5230df4fabeSYong Wu 		m4updev = of_find_device_by_node(args->np);
5240df4fabeSYong Wu 		if (WARN_ON(!m4updev))
5250df4fabeSYong Wu 			return -EINVAL;
5260df4fabeSYong Wu 
5273524b559SJoerg Roedel 		dev_iommu_priv_set(dev, platform_get_drvdata(m4updev));
5280df4fabeSYong Wu 	}
5290df4fabeSYong Wu 
53058f0d1d5SRobin Murphy 	return iommu_fwspec_add_ids(dev, args->args, 1);
5310df4fabeSYong Wu }
5320df4fabeSYong Wu 
533b65f5016SArvind Yadav static const struct iommu_ops mtk_iommu_ops = {
5340df4fabeSYong Wu 	.domain_alloc	= mtk_iommu_domain_alloc,
5350df4fabeSYong Wu 	.domain_free	= mtk_iommu_domain_free,
5360df4fabeSYong Wu 	.attach_dev	= mtk_iommu_attach_device,
5370df4fabeSYong Wu 	.detach_dev	= mtk_iommu_detach_device,
5380df4fabeSYong Wu 	.map		= mtk_iommu_map,
5390df4fabeSYong Wu 	.unmap		= mtk_iommu_unmap,
54056f8af5eSWill Deacon 	.flush_iotlb_all = mtk_iommu_flush_iotlb_all,
5414d689b61SRobin Murphy 	.iotlb_sync	= mtk_iommu_iotlb_sync,
5420df4fabeSYong Wu 	.iova_to_phys	= mtk_iommu_iova_to_phys,
54380e4592aSJoerg Roedel 	.probe_device	= mtk_iommu_probe_device,
54480e4592aSJoerg Roedel 	.release_device	= mtk_iommu_release_device,
5450df4fabeSYong Wu 	.device_group	= mtk_iommu_device_group,
5460df4fabeSYong Wu 	.of_xlate	= mtk_iommu_of_xlate,
5470df4fabeSYong Wu 	.pgsize_bitmap	= SZ_4K | SZ_64K | SZ_1M | SZ_16M,
5480df4fabeSYong Wu };
5490df4fabeSYong Wu 
5500df4fabeSYong Wu static int mtk_iommu_hw_init(const struct mtk_iommu_data *data)
5510df4fabeSYong Wu {
5520df4fabeSYong Wu 	u32 regval;
5530df4fabeSYong Wu 	int ret;
5540df4fabeSYong Wu 
5550df4fabeSYong Wu 	ret = clk_prepare_enable(data->bclk);
5560df4fabeSYong Wu 	if (ret) {
5570df4fabeSYong Wu 		dev_err(data->dev, "Failed to enable iommu bclk(%d)\n", ret);
5580df4fabeSYong Wu 		return ret;
5590df4fabeSYong Wu 	}
5600df4fabeSYong Wu 
56186444413SChao Hao 	if (data->plat_data->m4u_plat == M4U_MT8173) {
562acb3c92aSYong Wu 		regval = F_MMU_PREFETCH_RT_REPLACE_MOD |
563acb3c92aSYong Wu 			 F_MMU_TF_PROT_TO_PROGRAM_ADDR_MT8173;
56486444413SChao Hao 	} else {
56586444413SChao Hao 		regval = readl_relaxed(data->base + REG_MMU_CTRL_REG);
56686444413SChao Hao 		regval |= F_MMU_TF_PROT_TO_PROGRAM_ADDR;
56786444413SChao Hao 	}
5680df4fabeSYong Wu 	writel_relaxed(regval, data->base + REG_MMU_CTRL_REG);
5690df4fabeSYong Wu 
5700df4fabeSYong Wu 	regval = F_L2_MULIT_HIT_EN |
5710df4fabeSYong Wu 		F_TABLE_WALK_FAULT_INT_EN |
5720df4fabeSYong Wu 		F_PREETCH_FIFO_OVERFLOW_INT_EN |
5730df4fabeSYong Wu 		F_MISS_FIFO_OVERFLOW_INT_EN |
5740df4fabeSYong Wu 		F_PREFETCH_FIFO_ERR_INT_EN |
5750df4fabeSYong Wu 		F_MISS_FIFO_ERR_INT_EN;
5760df4fabeSYong Wu 	writel_relaxed(regval, data->base + REG_MMU_INT_CONTROL0);
5770df4fabeSYong Wu 
5780df4fabeSYong Wu 	regval = F_INT_TRANSLATION_FAULT |
5790df4fabeSYong Wu 		F_INT_MAIN_MULTI_HIT_FAULT |
5800df4fabeSYong Wu 		F_INT_INVALID_PA_FAULT |
5810df4fabeSYong Wu 		F_INT_ENTRY_REPLACEMENT_FAULT |
5820df4fabeSYong Wu 		F_INT_TLB_MISS_FAULT |
5830df4fabeSYong Wu 		F_INT_MISS_TRANSACTION_FIFO_FAULT |
5840df4fabeSYong Wu 		F_INT_PRETETCH_TRANSATION_FIFO_FAULT;
5850df4fabeSYong Wu 	writel_relaxed(regval, data->base + REG_MMU_INT_MAIN_CONTROL);
5860df4fabeSYong Wu 
587cecdce9dSYong Wu 	if (data->plat_data->m4u_plat == M4U_MT8173)
58870ca608bSYong Wu 		regval = (data->protect_base >> 1) | (data->enable_4GB << 31);
58970ca608bSYong Wu 	else
59070ca608bSYong Wu 		regval = lower_32_bits(data->protect_base) |
59170ca608bSYong Wu 			 upper_32_bits(data->protect_base);
59270ca608bSYong Wu 	writel_relaxed(regval, data->base + REG_MMU_IVRP_PADDR);
59370ca608bSYong Wu 
5946b717796SChao Hao 	if (data->enable_4GB &&
5956b717796SChao Hao 	    MTK_IOMMU_HAS_FLAG(data->plat_data, HAS_VLD_PA_RNG)) {
59630e2fccfSYong Wu 		/*
59730e2fccfSYong Wu 		 * If 4GB mode is enabled, the validate PA range is from
59830e2fccfSYong Wu 		 * 0x1_0000_0000 to 0x1_ffff_ffff. here record bit[32:30].
59930e2fccfSYong Wu 		 */
60030e2fccfSYong Wu 		regval = F_MMU_VLD_PA_RNG(7, 4);
60130e2fccfSYong Wu 		writel_relaxed(regval, data->base + REG_MMU_VLD_PA_RNG);
60230e2fccfSYong Wu 	}
6030df4fabeSYong Wu 	writel_relaxed(0, data->base + REG_MMU_DCM_DIS);
60435c1b48dSChao Hao 	if (MTK_IOMMU_HAS_FLAG(data->plat_data, WR_THROT_EN)) {
60535c1b48dSChao Hao 		/* write command throttling mode */
60635c1b48dSChao Hao 		regval = readl_relaxed(data->base + REG_MMU_WR_LEN_CTRL);
60735c1b48dSChao Hao 		regval &= ~F_MMU_WR_THROT_DIS_MASK;
60835c1b48dSChao Hao 		writel_relaxed(regval, data->base + REG_MMU_WR_LEN_CTRL);
60935c1b48dSChao Hao 	}
610e6dec923SYong Wu 
6116b717796SChao Hao 	if (MTK_IOMMU_HAS_FLAG(data->plat_data, RESET_AXI)) {
61275eed350SChao Hao 		/* The register is called STANDARD_AXI_MODE in this case */
6134bb2bf4cSChao Hao 		regval = 0;
6144bb2bf4cSChao Hao 	} else {
6154bb2bf4cSChao Hao 		regval = readl_relaxed(data->base + REG_MMU_MISC_CTRL);
6164bb2bf4cSChao Hao 		regval &= ~F_MMU_STANDARD_AXI_MODE_MASK;
6174bb2bf4cSChao Hao 		if (MTK_IOMMU_HAS_FLAG(data->plat_data, OUT_ORDER_WR_EN))
6184bb2bf4cSChao Hao 			regval &= ~F_MMU_IN_ORDER_WR_EN_MASK;
61975eed350SChao Hao 	}
6204bb2bf4cSChao Hao 	writel_relaxed(regval, data->base + REG_MMU_MISC_CTRL);
6210df4fabeSYong Wu 
6220df4fabeSYong Wu 	if (devm_request_irq(data->dev, data->irq, mtk_iommu_isr, 0,
6230df4fabeSYong Wu 			     dev_name(data->dev), (void *)data)) {
6240df4fabeSYong Wu 		writel_relaxed(0, data->base + REG_MMU_PT_BASE_ADDR);
6250df4fabeSYong Wu 		clk_disable_unprepare(data->bclk);
6260df4fabeSYong Wu 		dev_err(data->dev, "Failed @ IRQ-%d Request\n", data->irq);
6270df4fabeSYong Wu 		return -ENODEV;
6280df4fabeSYong Wu 	}
6290df4fabeSYong Wu 
6300df4fabeSYong Wu 	return 0;
6310df4fabeSYong Wu }
6320df4fabeSYong Wu 
6330df4fabeSYong Wu static const struct component_master_ops mtk_iommu_com_ops = {
6340df4fabeSYong Wu 	.bind		= mtk_iommu_bind,
6350df4fabeSYong Wu 	.unbind		= mtk_iommu_unbind,
6360df4fabeSYong Wu };
6370df4fabeSYong Wu 
6380df4fabeSYong Wu static int mtk_iommu_probe(struct platform_device *pdev)
6390df4fabeSYong Wu {
6400df4fabeSYong Wu 	struct mtk_iommu_data   *data;
6410df4fabeSYong Wu 	struct device           *dev = &pdev->dev;
6420df4fabeSYong Wu 	struct resource         *res;
643b16c0170SJoerg Roedel 	resource_size_t		ioaddr;
6440df4fabeSYong Wu 	struct component_match  *match = NULL;
645*c2c59456SMiles Chen 	struct regmap		*infracfg;
6460df4fabeSYong Wu 	void                    *protect;
6470b6c0ad3SAndrzej Hajda 	int                     i, larb_nr, ret;
648*c2c59456SMiles Chen 	u32			val;
649*c2c59456SMiles Chen 	char                    *p;
6500df4fabeSYong Wu 
6510df4fabeSYong Wu 	data = devm_kzalloc(dev, sizeof(*data), GFP_KERNEL);
6520df4fabeSYong Wu 	if (!data)
6530df4fabeSYong Wu 		return -ENOMEM;
6540df4fabeSYong Wu 	data->dev = dev;
655cecdce9dSYong Wu 	data->plat_data = of_device_get_match_data(dev);
6560df4fabeSYong Wu 
6570df4fabeSYong Wu 	/* Protect memory. HW will access here while translation fault.*/
6580df4fabeSYong Wu 	protect = devm_kzalloc(dev, MTK_PROTECT_PA_ALIGN * 2, GFP_KERNEL);
6590df4fabeSYong Wu 	if (!protect)
6600df4fabeSYong Wu 		return -ENOMEM;
6610df4fabeSYong Wu 	data->protect_base = ALIGN(virt_to_phys(protect), MTK_PROTECT_PA_ALIGN);
6620df4fabeSYong Wu 
663*c2c59456SMiles Chen 	if (MTK_IOMMU_HAS_FLAG(data->plat_data, HAS_4GB_MODE)) {
664*c2c59456SMiles Chen 		switch (data->plat_data->m4u_plat) {
665*c2c59456SMiles Chen 		case M4U_MT2712:
666*c2c59456SMiles Chen 			p = "mediatek,mt2712-infracfg";
667*c2c59456SMiles Chen 			break;
668*c2c59456SMiles Chen 		case M4U_MT8173:
669*c2c59456SMiles Chen 			p = "mediatek,mt8173-infracfg";
670*c2c59456SMiles Chen 			break;
671*c2c59456SMiles Chen 		default:
672*c2c59456SMiles Chen 			p = NULL;
673*c2c59456SMiles Chen 		}
674*c2c59456SMiles Chen 
675*c2c59456SMiles Chen 		infracfg = syscon_regmap_lookup_by_compatible(p);
676*c2c59456SMiles Chen 
677*c2c59456SMiles Chen 		if (IS_ERR(infracfg))
678*c2c59456SMiles Chen 			return PTR_ERR(infracfg);
679*c2c59456SMiles Chen 
680*c2c59456SMiles Chen 		ret = regmap_read(infracfg, REG_INFRA_MISC, &val);
681*c2c59456SMiles Chen 		if (ret)
682*c2c59456SMiles Chen 			return ret;
683*c2c59456SMiles Chen 		data->enable_4GB = !!(val & F_DDR_4GB_SUPPORT_EN);
684*c2c59456SMiles Chen 	}
68501e23c93SYong Wu 
6860df4fabeSYong Wu 	res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
6870df4fabeSYong Wu 	data->base = devm_ioremap_resource(dev, res);
6880df4fabeSYong Wu 	if (IS_ERR(data->base))
6890df4fabeSYong Wu 		return PTR_ERR(data->base);
690b16c0170SJoerg Roedel 	ioaddr = res->start;
6910df4fabeSYong Wu 
6920df4fabeSYong Wu 	data->irq = platform_get_irq(pdev, 0);
6930df4fabeSYong Wu 	if (data->irq < 0)
6940df4fabeSYong Wu 		return data->irq;
6950df4fabeSYong Wu 
6966b717796SChao Hao 	if (MTK_IOMMU_HAS_FLAG(data->plat_data, HAS_BCLK)) {
6970df4fabeSYong Wu 		data->bclk = devm_clk_get(dev, "bclk");
6980df4fabeSYong Wu 		if (IS_ERR(data->bclk))
6990df4fabeSYong Wu 			return PTR_ERR(data->bclk);
7002aa4c259SYong Wu 	}
7010df4fabeSYong Wu 
7020df4fabeSYong Wu 	larb_nr = of_count_phandle_with_args(dev->of_node,
7030df4fabeSYong Wu 					     "mediatek,larbs", NULL);
7040df4fabeSYong Wu 	if (larb_nr < 0)
7050df4fabeSYong Wu 		return larb_nr;
7060df4fabeSYong Wu 
7070df4fabeSYong Wu 	for (i = 0; i < larb_nr; i++) {
7080df4fabeSYong Wu 		struct device_node *larbnode;
7090df4fabeSYong Wu 		struct platform_device *plarbdev;
710e6dec923SYong Wu 		u32 id;
7110df4fabeSYong Wu 
7120df4fabeSYong Wu 		larbnode = of_parse_phandle(dev->of_node, "mediatek,larbs", i);
7130df4fabeSYong Wu 		if (!larbnode)
7140df4fabeSYong Wu 			return -EINVAL;
7150df4fabeSYong Wu 
7161eb8e4e2SWen Yang 		if (!of_device_is_available(larbnode)) {
7171eb8e4e2SWen Yang 			of_node_put(larbnode);
7180df4fabeSYong Wu 			continue;
7191eb8e4e2SWen Yang 		}
7200df4fabeSYong Wu 
721e6dec923SYong Wu 		ret = of_property_read_u32(larbnode, "mediatek,larb-id", &id);
722e6dec923SYong Wu 		if (ret)/* The id is consecutive if there is no this property */
723e6dec923SYong Wu 			id = i;
724e6dec923SYong Wu 
7250df4fabeSYong Wu 		plarbdev = of_find_device_by_node(larbnode);
7261eb8e4e2SWen Yang 		if (!plarbdev) {
7271eb8e4e2SWen Yang 			of_node_put(larbnode);
7280df4fabeSYong Wu 			return -EPROBE_DEFER;
7291eb8e4e2SWen Yang 		}
7301ee9feb2SYong Wu 		data->larb_imu[id].dev = &plarbdev->dev;
7310df4fabeSYong Wu 
73200c7c81fSRussell King 		component_match_add_release(dev, &match, release_of,
73300c7c81fSRussell King 					    compare_of, larbnode);
7340df4fabeSYong Wu 	}
7350df4fabeSYong Wu 
7360df4fabeSYong Wu 	platform_set_drvdata(pdev, data);
7370df4fabeSYong Wu 
7380df4fabeSYong Wu 	ret = mtk_iommu_hw_init(data);
7390df4fabeSYong Wu 	if (ret)
7400df4fabeSYong Wu 		return ret;
7410df4fabeSYong Wu 
742b16c0170SJoerg Roedel 	ret = iommu_device_sysfs_add(&data->iommu, dev, NULL,
743b16c0170SJoerg Roedel 				     "mtk-iommu.%pa", &ioaddr);
744b16c0170SJoerg Roedel 	if (ret)
745b16c0170SJoerg Roedel 		return ret;
746b16c0170SJoerg Roedel 
747b16c0170SJoerg Roedel 	iommu_device_set_ops(&data->iommu, &mtk_iommu_ops);
748b16c0170SJoerg Roedel 	iommu_device_set_fwnode(&data->iommu, &pdev->dev.of_node->fwnode);
749b16c0170SJoerg Roedel 
750b16c0170SJoerg Roedel 	ret = iommu_device_register(&data->iommu);
751b16c0170SJoerg Roedel 	if (ret)
752b16c0170SJoerg Roedel 		return ret;
753b16c0170SJoerg Roedel 
754da3cc91bSYong Wu 	spin_lock_init(&data->tlb_lock);
7557c3a2ec0SYong Wu 	list_add_tail(&data->list, &m4ulist);
7567c3a2ec0SYong Wu 
7570df4fabeSYong Wu 	if (!iommu_present(&platform_bus_type))
7580df4fabeSYong Wu 		bus_set_iommu(&platform_bus_type, &mtk_iommu_ops);
7590df4fabeSYong Wu 
7600df4fabeSYong Wu 	return component_master_add_with_match(dev, &mtk_iommu_com_ops, match);
7610df4fabeSYong Wu }
7620df4fabeSYong Wu 
7630df4fabeSYong Wu static int mtk_iommu_remove(struct platform_device *pdev)
7640df4fabeSYong Wu {
7650df4fabeSYong Wu 	struct mtk_iommu_data *data = platform_get_drvdata(pdev);
7660df4fabeSYong Wu 
767b16c0170SJoerg Roedel 	iommu_device_sysfs_remove(&data->iommu);
768b16c0170SJoerg Roedel 	iommu_device_unregister(&data->iommu);
769b16c0170SJoerg Roedel 
7700df4fabeSYong Wu 	if (iommu_present(&platform_bus_type))
7710df4fabeSYong Wu 		bus_set_iommu(&platform_bus_type, NULL);
7720df4fabeSYong Wu 
7730df4fabeSYong Wu 	clk_disable_unprepare(data->bclk);
7740df4fabeSYong Wu 	devm_free_irq(&pdev->dev, data->irq, data);
7750df4fabeSYong Wu 	component_master_del(&pdev->dev, &mtk_iommu_com_ops);
7760df4fabeSYong Wu 	return 0;
7770df4fabeSYong Wu }
7780df4fabeSYong Wu 
779fd99f796SArnd Bergmann static int __maybe_unused mtk_iommu_suspend(struct device *dev)
7800df4fabeSYong Wu {
7810df4fabeSYong Wu 	struct mtk_iommu_data *data = dev_get_drvdata(dev);
7820df4fabeSYong Wu 	struct mtk_iommu_suspend_reg *reg = &data->reg;
7830df4fabeSYong Wu 	void __iomem *base = data->base;
7840df4fabeSYong Wu 
78535c1b48dSChao Hao 	reg->wr_len_ctrl = readl_relaxed(base + REG_MMU_WR_LEN_CTRL);
78675eed350SChao Hao 	reg->misc_ctrl = readl_relaxed(base + REG_MMU_MISC_CTRL);
7870df4fabeSYong Wu 	reg->dcm_dis = readl_relaxed(base + REG_MMU_DCM_DIS);
7880df4fabeSYong Wu 	reg->ctrl_reg = readl_relaxed(base + REG_MMU_CTRL_REG);
7890df4fabeSYong Wu 	reg->int_control0 = readl_relaxed(base + REG_MMU_INT_CONTROL0);
7900df4fabeSYong Wu 	reg->int_main_control = readl_relaxed(base + REG_MMU_INT_MAIN_CONTROL);
79170ca608bSYong Wu 	reg->ivrp_paddr = readl_relaxed(base + REG_MMU_IVRP_PADDR);
792b9475b34SYong Wu 	reg->vld_pa_rng = readl_relaxed(base + REG_MMU_VLD_PA_RNG);
7936254b64fSYong Wu 	clk_disable_unprepare(data->bclk);
7940df4fabeSYong Wu 	return 0;
7950df4fabeSYong Wu }
7960df4fabeSYong Wu 
797fd99f796SArnd Bergmann static int __maybe_unused mtk_iommu_resume(struct device *dev)
7980df4fabeSYong Wu {
7990df4fabeSYong Wu 	struct mtk_iommu_data *data = dev_get_drvdata(dev);
8000df4fabeSYong Wu 	struct mtk_iommu_suspend_reg *reg = &data->reg;
801907ba6a1SYong Wu 	struct mtk_iommu_domain *m4u_dom = data->m4u_dom;
8020df4fabeSYong Wu 	void __iomem *base = data->base;
8036254b64fSYong Wu 	int ret;
8040df4fabeSYong Wu 
8056254b64fSYong Wu 	ret = clk_prepare_enable(data->bclk);
8066254b64fSYong Wu 	if (ret) {
8076254b64fSYong Wu 		dev_err(data->dev, "Failed to enable clk(%d) in resume\n", ret);
8086254b64fSYong Wu 		return ret;
8096254b64fSYong Wu 	}
81035c1b48dSChao Hao 	writel_relaxed(reg->wr_len_ctrl, base + REG_MMU_WR_LEN_CTRL);
81175eed350SChao Hao 	writel_relaxed(reg->misc_ctrl, base + REG_MMU_MISC_CTRL);
8120df4fabeSYong Wu 	writel_relaxed(reg->dcm_dis, base + REG_MMU_DCM_DIS);
8130df4fabeSYong Wu 	writel_relaxed(reg->ctrl_reg, base + REG_MMU_CTRL_REG);
8140df4fabeSYong Wu 	writel_relaxed(reg->int_control0, base + REG_MMU_INT_CONTROL0);
8150df4fabeSYong Wu 	writel_relaxed(reg->int_main_control, base + REG_MMU_INT_MAIN_CONTROL);
81670ca608bSYong Wu 	writel_relaxed(reg->ivrp_paddr, base + REG_MMU_IVRP_PADDR);
817b9475b34SYong Wu 	writel_relaxed(reg->vld_pa_rng, base + REG_MMU_VLD_PA_RNG);
818907ba6a1SYong Wu 	if (m4u_dom)
819d1e5f26fSRobin Murphy 		writel(m4u_dom->cfg.arm_v7s_cfg.ttbr & MMU_PT_ADDR_MASK,
820e6dec923SYong Wu 		       base + REG_MMU_PT_BASE_ADDR);
8210df4fabeSYong Wu 	return 0;
8220df4fabeSYong Wu }
8230df4fabeSYong Wu 
824e6dec923SYong Wu static const struct dev_pm_ops mtk_iommu_pm_ops = {
8256254b64fSYong Wu 	SET_NOIRQ_SYSTEM_SLEEP_PM_OPS(mtk_iommu_suspend, mtk_iommu_resume)
8260df4fabeSYong Wu };
8270df4fabeSYong Wu 
828cecdce9dSYong Wu static const struct mtk_iommu_plat_data mt2712_data = {
829cecdce9dSYong Wu 	.m4u_plat     = M4U_MT2712,
8306b717796SChao Hao 	.flags        = HAS_4GB_MODE | HAS_BCLK | HAS_VLD_PA_RNG,
831b053bc71SChao Hao 	.inv_sel_reg  = REG_MMU_INV_SEL_GEN1,
83237276e00SChao Hao 	.larbid_remap = {{0}, {1}, {2}, {3}, {4}, {5}, {6}, {7}},
833cecdce9dSYong Wu };
834cecdce9dSYong Wu 
835068c86e9SChao Hao static const struct mtk_iommu_plat_data mt6779_data = {
836068c86e9SChao Hao 	.m4u_plat      = M4U_MT6779,
837068c86e9SChao Hao 	.flags         = HAS_SUB_COMM | OUT_ORDER_WR_EN | WR_THROT_EN,
838068c86e9SChao Hao 	.inv_sel_reg   = REG_MMU_INV_SEL_GEN2,
839068c86e9SChao Hao 	.larbid_remap  = {{0}, {1}, {2}, {3}, {5}, {7, 8}, {10}, {9}},
840cecdce9dSYong Wu };
841cecdce9dSYong Wu 
842cecdce9dSYong Wu static const struct mtk_iommu_plat_data mt8173_data = {
843cecdce9dSYong Wu 	.m4u_plat     = M4U_MT8173,
8446b717796SChao Hao 	.flags	      = HAS_4GB_MODE | HAS_BCLK | RESET_AXI,
845b053bc71SChao Hao 	.inv_sel_reg  = REG_MMU_INV_SEL_GEN1,
84637276e00SChao Hao 	.larbid_remap = {{0}, {1}, {2}, {3}, {4}, {5}}, /* Linear mapping. */
847cecdce9dSYong Wu };
848cecdce9dSYong Wu 
849907ba6a1SYong Wu static const struct mtk_iommu_plat_data mt8183_data = {
850907ba6a1SYong Wu 	.m4u_plat     = M4U_MT8183,
8516b717796SChao Hao 	.flags        = RESET_AXI,
852b053bc71SChao Hao 	.inv_sel_reg  = REG_MMU_INV_SEL_GEN1,
85337276e00SChao Hao 	.larbid_remap = {{0}, {4}, {5}, {6}, {7}, {2}, {3}, {1}},
854907ba6a1SYong Wu };
855907ba6a1SYong Wu 
8560df4fabeSYong Wu static const struct of_device_id mtk_iommu_of_ids[] = {
857cecdce9dSYong Wu 	{ .compatible = "mediatek,mt2712-m4u", .data = &mt2712_data},
858068c86e9SChao Hao 	{ .compatible = "mediatek,mt6779-m4u", .data = &mt6779_data},
859cecdce9dSYong Wu 	{ .compatible = "mediatek,mt8173-m4u", .data = &mt8173_data},
860907ba6a1SYong Wu 	{ .compatible = "mediatek,mt8183-m4u", .data = &mt8183_data},
8610df4fabeSYong Wu 	{}
8620df4fabeSYong Wu };
8630df4fabeSYong Wu 
8640df4fabeSYong Wu static struct platform_driver mtk_iommu_driver = {
8650df4fabeSYong Wu 	.probe	= mtk_iommu_probe,
8660df4fabeSYong Wu 	.remove	= mtk_iommu_remove,
8670df4fabeSYong Wu 	.driver	= {
8680df4fabeSYong Wu 		.name = "mtk-iommu",
869f53dd978SKrzysztof Kozlowski 		.of_match_table = mtk_iommu_of_ids,
8700df4fabeSYong Wu 		.pm = &mtk_iommu_pm_ops,
8710df4fabeSYong Wu 	}
8720df4fabeSYong Wu };
8730df4fabeSYong Wu 
874e6dec923SYong Wu static int __init mtk_iommu_init(void)
8750df4fabeSYong Wu {
8760df4fabeSYong Wu 	int ret;
8770df4fabeSYong Wu 
8780df4fabeSYong Wu 	ret = platform_driver_register(&mtk_iommu_driver);
879e6dec923SYong Wu 	if (ret != 0)
880e6dec923SYong Wu 		pr_err("Failed to register MTK IOMMU driver\n");
881e6dec923SYong Wu 
8820df4fabeSYong Wu 	return ret;
8830df4fabeSYong Wu }
8840df4fabeSYong Wu 
885e6dec923SYong Wu subsys_initcall(mtk_iommu_init)
886