11802d0beSThomas Gleixner // SPDX-License-Identifier: GPL-2.0-only 20df4fabeSYong Wu /* 30df4fabeSYong Wu * Copyright (c) 2015-2016 MediaTek Inc. 40df4fabeSYong Wu * Author: Yong Wu <yong.wu@mediatek.com> 50df4fabeSYong Wu */ 657c8a661SMike Rapoport #include <linux/memblock.h> 70df4fabeSYong Wu #include <linux/bug.h> 80df4fabeSYong Wu #include <linux/clk.h> 90df4fabeSYong Wu #include <linux/component.h> 100df4fabeSYong Wu #include <linux/device.h> 110df4fabeSYong Wu #include <linux/dma-iommu.h> 120df4fabeSYong Wu #include <linux/err.h> 130df4fabeSYong Wu #include <linux/interrupt.h> 140df4fabeSYong Wu #include <linux/io.h> 150df4fabeSYong Wu #include <linux/iommu.h> 160df4fabeSYong Wu #include <linux/iopoll.h> 170df4fabeSYong Wu #include <linux/list.h> 180df4fabeSYong Wu #include <linux/of_address.h> 190df4fabeSYong Wu #include <linux/of_iommu.h> 200df4fabeSYong Wu #include <linux/of_irq.h> 210df4fabeSYong Wu #include <linux/of_platform.h> 220df4fabeSYong Wu #include <linux/platform_device.h> 230df4fabeSYong Wu #include <linux/slab.h> 240df4fabeSYong Wu #include <linux/spinlock.h> 250df4fabeSYong Wu #include <asm/barrier.h> 260df4fabeSYong Wu #include <soc/mediatek/smi.h> 270df4fabeSYong Wu 289ca340c9SHonghui Zhang #include "mtk_iommu.h" 290df4fabeSYong Wu 300df4fabeSYong Wu #define REG_MMU_PT_BASE_ADDR 0x000 310df4fabeSYong Wu 320df4fabeSYong Wu #define REG_MMU_INVALIDATE 0x020 330df4fabeSYong Wu #define F_ALL_INVLD 0x2 340df4fabeSYong Wu #define F_MMU_INV_RANGE 0x1 350df4fabeSYong Wu 360df4fabeSYong Wu #define REG_MMU_INVLD_START_A 0x024 370df4fabeSYong Wu #define REG_MMU_INVLD_END_A 0x028 380df4fabeSYong Wu 390df4fabeSYong Wu #define REG_MMU_INV_SEL 0x038 400df4fabeSYong Wu #define F_INVLD_EN0 BIT(0) 410df4fabeSYong Wu #define F_INVLD_EN1 BIT(1) 420df4fabeSYong Wu 430df4fabeSYong Wu #define REG_MMU_STANDARD_AXI_MODE 0x048 440df4fabeSYong Wu #define REG_MMU_DCM_DIS 0x050 450df4fabeSYong Wu 460df4fabeSYong Wu #define REG_MMU_CTRL_REG 0x110 470df4fabeSYong Wu #define F_MMU_PREFETCH_RT_REPLACE_MOD BIT(4) 48e6dec923SYong Wu #define F_MMU_TF_PROTECT_SEL_SHIFT(data) \ 49cecdce9dSYong Wu ((data)->plat_data->m4u_plat == M4U_MT2712 ? 4 : 5) 50e6dec923SYong Wu /* It's named by F_MMU_TF_PROT_SEL in mt2712. */ 51e6dec923SYong Wu #define F_MMU_TF_PROTECT_SEL(prot, data) \ 52e6dec923SYong Wu (((prot) & 0x3) << F_MMU_TF_PROTECT_SEL_SHIFT(data)) 530df4fabeSYong Wu 540df4fabeSYong Wu #define REG_MMU_IVRP_PADDR 0x114 5570ca608bSYong Wu 5630e2fccfSYong Wu #define REG_MMU_VLD_PA_RNG 0x118 5730e2fccfSYong Wu #define F_MMU_VLD_PA_RNG(EA, SA) (((EA) << 8) | (SA)) 580df4fabeSYong Wu 590df4fabeSYong Wu #define REG_MMU_INT_CONTROL0 0x120 600df4fabeSYong Wu #define F_L2_MULIT_HIT_EN BIT(0) 610df4fabeSYong Wu #define F_TABLE_WALK_FAULT_INT_EN BIT(1) 620df4fabeSYong Wu #define F_PREETCH_FIFO_OVERFLOW_INT_EN BIT(2) 630df4fabeSYong Wu #define F_MISS_FIFO_OVERFLOW_INT_EN BIT(3) 640df4fabeSYong Wu #define F_PREFETCH_FIFO_ERR_INT_EN BIT(5) 650df4fabeSYong Wu #define F_MISS_FIFO_ERR_INT_EN BIT(6) 660df4fabeSYong Wu #define F_INT_CLR_BIT BIT(12) 670df4fabeSYong Wu 680df4fabeSYong Wu #define REG_MMU_INT_MAIN_CONTROL 0x124 690df4fabeSYong Wu #define F_INT_TRANSLATION_FAULT BIT(0) 700df4fabeSYong Wu #define F_INT_MAIN_MULTI_HIT_FAULT BIT(1) 710df4fabeSYong Wu #define F_INT_INVALID_PA_FAULT BIT(2) 720df4fabeSYong Wu #define F_INT_ENTRY_REPLACEMENT_FAULT BIT(3) 730df4fabeSYong Wu #define F_INT_TLB_MISS_FAULT BIT(4) 740df4fabeSYong Wu #define F_INT_MISS_TRANSACTION_FIFO_FAULT BIT(5) 750df4fabeSYong Wu #define F_INT_PRETETCH_TRANSATION_FIFO_FAULT BIT(6) 760df4fabeSYong Wu 770df4fabeSYong Wu #define REG_MMU_CPE_DONE 0x12C 780df4fabeSYong Wu 790df4fabeSYong Wu #define REG_MMU_FAULT_ST1 0x134 800df4fabeSYong Wu 810df4fabeSYong Wu #define REG_MMU_FAULT_VA 0x13c 820df4fabeSYong Wu #define F_MMU_FAULT_VA_WRITE_BIT BIT(1) 830df4fabeSYong Wu #define F_MMU_FAULT_VA_LAYER_BIT BIT(0) 840df4fabeSYong Wu 850df4fabeSYong Wu #define REG_MMU_INVLD_PA 0x140 860df4fabeSYong Wu #define REG_MMU_INT_ID 0x150 870df4fabeSYong Wu #define F_MMU0_INT_ID_LARB_ID(a) (((a) >> 7) & 0x7) 880df4fabeSYong Wu #define F_MMU0_INT_ID_PORT_ID(a) (((a) >> 2) & 0x1f) 890df4fabeSYong Wu 900df4fabeSYong Wu #define MTK_PROTECT_PA_ALIGN 128 910df4fabeSYong Wu 92a9467d95SYong Wu /* 93a9467d95SYong Wu * Get the local arbiter ID and the portid within the larb arbiter 94a9467d95SYong Wu * from mtk_m4u_id which is defined by MTK_M4U_ID. 95a9467d95SYong Wu */ 96e6dec923SYong Wu #define MTK_M4U_TO_LARB(id) (((id) >> 5) & 0xf) 97a9467d95SYong Wu #define MTK_M4U_TO_PORT(id) ((id) & 0x1f) 98a9467d95SYong Wu 990df4fabeSYong Wu struct mtk_iommu_domain { 1000df4fabeSYong Wu spinlock_t pgtlock; /* lock for page table */ 1010df4fabeSYong Wu 1020df4fabeSYong Wu struct io_pgtable_cfg cfg; 1030df4fabeSYong Wu struct io_pgtable_ops *iop; 1040df4fabeSYong Wu 1050df4fabeSYong Wu struct iommu_domain domain; 1060df4fabeSYong Wu }; 1070df4fabeSYong Wu 108b65f5016SArvind Yadav static const struct iommu_ops mtk_iommu_ops; 1090df4fabeSYong Wu 11076ce6546SYong Wu /* 11176ce6546SYong Wu * In M4U 4GB mode, the physical address is remapped as below: 11276ce6546SYong Wu * 11376ce6546SYong Wu * CPU Physical address: 11476ce6546SYong Wu * ==================== 11576ce6546SYong Wu * 11676ce6546SYong Wu * 0 1G 2G 3G 4G 5G 11776ce6546SYong Wu * |---A---|---B---|---C---|---D---|---E---| 11876ce6546SYong Wu * +--I/O--+------------Memory-------------+ 11976ce6546SYong Wu * 12076ce6546SYong Wu * IOMMU output physical address: 12176ce6546SYong Wu * ============================= 12276ce6546SYong Wu * 12376ce6546SYong Wu * 4G 5G 6G 7G 8G 12476ce6546SYong Wu * |---E---|---B---|---C---|---D---| 12576ce6546SYong Wu * +------------Memory-------------+ 12676ce6546SYong Wu * 12776ce6546SYong Wu * The Region 'A'(I/O) can NOT be mapped by M4U; For Region 'B'/'C'/'D', the 12876ce6546SYong Wu * bit32 of the CPU physical address always is needed to set, and for Region 12976ce6546SYong Wu * 'E', the CPU physical address keep as is. 13076ce6546SYong Wu * Additionally, The iommu consumers always use the CPU phyiscal address. 13176ce6546SYong Wu */ 132b4dad40eSYong Wu #define MTK_IOMMU_4GB_MODE_REMAP_BASE 0x140000000UL 13376ce6546SYong Wu 1347c3a2ec0SYong Wu static LIST_HEAD(m4ulist); /* List all the M4U HWs */ 1357c3a2ec0SYong Wu 1367c3a2ec0SYong Wu #define for_each_m4u(data) list_for_each_entry(data, &m4ulist, list) 1377c3a2ec0SYong Wu 1387c3a2ec0SYong Wu /* 1397c3a2ec0SYong Wu * There may be 1 or 2 M4U HWs, But we always expect they are in the same domain 1407c3a2ec0SYong Wu * for the performance. 1417c3a2ec0SYong Wu * 1427c3a2ec0SYong Wu * Here always return the mtk_iommu_data of the first probed M4U where the 1437c3a2ec0SYong Wu * iommu domain information is recorded. 1447c3a2ec0SYong Wu */ 1457c3a2ec0SYong Wu static struct mtk_iommu_data *mtk_iommu_get_m4u_data(void) 1467c3a2ec0SYong Wu { 1477c3a2ec0SYong Wu struct mtk_iommu_data *data; 1487c3a2ec0SYong Wu 1497c3a2ec0SYong Wu for_each_m4u(data) 1507c3a2ec0SYong Wu return data; 1517c3a2ec0SYong Wu 1527c3a2ec0SYong Wu return NULL; 1537c3a2ec0SYong Wu } 1547c3a2ec0SYong Wu 1550df4fabeSYong Wu static struct mtk_iommu_domain *to_mtk_domain(struct iommu_domain *dom) 1560df4fabeSYong Wu { 1570df4fabeSYong Wu return container_of(dom, struct mtk_iommu_domain, domain); 1580df4fabeSYong Wu } 1590df4fabeSYong Wu 1600df4fabeSYong Wu static void mtk_iommu_tlb_flush_all(void *cookie) 1610df4fabeSYong Wu { 1620df4fabeSYong Wu struct mtk_iommu_data *data = cookie; 1630df4fabeSYong Wu 1647c3a2ec0SYong Wu for_each_m4u(data) { 1657c3a2ec0SYong Wu writel_relaxed(F_INVLD_EN1 | F_INVLD_EN0, 1667c3a2ec0SYong Wu data->base + REG_MMU_INV_SEL); 1670df4fabeSYong Wu writel_relaxed(F_ALL_INVLD, data->base + REG_MMU_INVALIDATE); 1680df4fabeSYong Wu wmb(); /* Make sure the tlb flush all done */ 1690df4fabeSYong Wu } 1707c3a2ec0SYong Wu } 1710df4fabeSYong Wu 1720df4fabeSYong Wu static void mtk_iommu_tlb_add_flush_nosync(unsigned long iova, size_t size, 1730df4fabeSYong Wu size_t granule, bool leaf, 1740df4fabeSYong Wu void *cookie) 1750df4fabeSYong Wu { 1760df4fabeSYong Wu struct mtk_iommu_data *data = cookie; 1770df4fabeSYong Wu 1787c3a2ec0SYong Wu for_each_m4u(data) { 1797c3a2ec0SYong Wu writel_relaxed(F_INVLD_EN1 | F_INVLD_EN0, 1807c3a2ec0SYong Wu data->base + REG_MMU_INV_SEL); 1810df4fabeSYong Wu 1820df4fabeSYong Wu writel_relaxed(iova, data->base + REG_MMU_INVLD_START_A); 1837c3a2ec0SYong Wu writel_relaxed(iova + size - 1, 1847c3a2ec0SYong Wu data->base + REG_MMU_INVLD_END_A); 1857c3a2ec0SYong Wu writel_relaxed(F_MMU_INV_RANGE, 1867c3a2ec0SYong Wu data->base + REG_MMU_INVALIDATE); 18798a8f63eSRobin Murphy data->tlb_flush_active = true; 1880df4fabeSYong Wu } 1897c3a2ec0SYong Wu } 1900df4fabeSYong Wu 1910df4fabeSYong Wu static void mtk_iommu_tlb_sync(void *cookie) 1920df4fabeSYong Wu { 1930df4fabeSYong Wu struct mtk_iommu_data *data = cookie; 1940df4fabeSYong Wu int ret; 1950df4fabeSYong Wu u32 tmp; 1960df4fabeSYong Wu 1977c3a2ec0SYong Wu for_each_m4u(data) { 19898a8f63eSRobin Murphy /* Avoid timing out if there's nothing to wait for */ 19998a8f63eSRobin Murphy if (!data->tlb_flush_active) 20098a8f63eSRobin Murphy return; 20198a8f63eSRobin Murphy 2027c3a2ec0SYong Wu ret = readl_poll_timeout_atomic(data->base + REG_MMU_CPE_DONE, 2037c3a2ec0SYong Wu tmp, tmp != 0, 10, 100000); 2040df4fabeSYong Wu if (ret) { 2050df4fabeSYong Wu dev_warn(data->dev, 2060df4fabeSYong Wu "Partial TLB flush timed out, falling back to full flush\n"); 2070df4fabeSYong Wu mtk_iommu_tlb_flush_all(cookie); 2080df4fabeSYong Wu } 2090df4fabeSYong Wu /* Clear the CPE status */ 2100df4fabeSYong Wu writel_relaxed(0, data->base + REG_MMU_CPE_DONE); 21198a8f63eSRobin Murphy data->tlb_flush_active = false; 2120df4fabeSYong Wu } 2137c3a2ec0SYong Wu } 2140df4fabeSYong Wu 2150df4fabeSYong Wu static const struct iommu_gather_ops mtk_iommu_gather_ops = { 2160df4fabeSYong Wu .tlb_flush_all = mtk_iommu_tlb_flush_all, 2170df4fabeSYong Wu .tlb_add_flush = mtk_iommu_tlb_add_flush_nosync, 2180df4fabeSYong Wu .tlb_sync = mtk_iommu_tlb_sync, 2190df4fabeSYong Wu }; 2200df4fabeSYong Wu 2210df4fabeSYong Wu static irqreturn_t mtk_iommu_isr(int irq, void *dev_id) 2220df4fabeSYong Wu { 2230df4fabeSYong Wu struct mtk_iommu_data *data = dev_id; 2240df4fabeSYong Wu struct mtk_iommu_domain *dom = data->m4u_dom; 2250df4fabeSYong Wu u32 int_state, regval, fault_iova, fault_pa; 2260df4fabeSYong Wu unsigned int fault_larb, fault_port; 2270df4fabeSYong Wu bool layer, write; 2280df4fabeSYong Wu 2290df4fabeSYong Wu /* Read error info from registers */ 2300df4fabeSYong Wu int_state = readl_relaxed(data->base + REG_MMU_FAULT_ST1); 2310df4fabeSYong Wu fault_iova = readl_relaxed(data->base + REG_MMU_FAULT_VA); 2320df4fabeSYong Wu layer = fault_iova & F_MMU_FAULT_VA_LAYER_BIT; 2330df4fabeSYong Wu write = fault_iova & F_MMU_FAULT_VA_WRITE_BIT; 2340df4fabeSYong Wu fault_pa = readl_relaxed(data->base + REG_MMU_INVLD_PA); 2350df4fabeSYong Wu regval = readl_relaxed(data->base + REG_MMU_INT_ID); 2360df4fabeSYong Wu fault_larb = F_MMU0_INT_ID_LARB_ID(regval); 2370df4fabeSYong Wu fault_port = F_MMU0_INT_ID_PORT_ID(regval); 2380df4fabeSYong Wu 239*b3e5eee7SYong Wu fault_larb = data->plat_data->larbid_remap[fault_larb]; 240*b3e5eee7SYong Wu 2410df4fabeSYong Wu if (report_iommu_fault(&dom->domain, data->dev, fault_iova, 2420df4fabeSYong Wu write ? IOMMU_FAULT_WRITE : IOMMU_FAULT_READ)) { 2430df4fabeSYong Wu dev_err_ratelimited( 2440df4fabeSYong Wu data->dev, 2450df4fabeSYong Wu "fault type=0x%x iova=0x%x pa=0x%x larb=%d port=%d layer=%d %s\n", 2460df4fabeSYong Wu int_state, fault_iova, fault_pa, fault_larb, fault_port, 2470df4fabeSYong Wu layer, write ? "write" : "read"); 2480df4fabeSYong Wu } 2490df4fabeSYong Wu 2500df4fabeSYong Wu /* Interrupt clear */ 2510df4fabeSYong Wu regval = readl_relaxed(data->base + REG_MMU_INT_CONTROL0); 2520df4fabeSYong Wu regval |= F_INT_CLR_BIT; 2530df4fabeSYong Wu writel_relaxed(regval, data->base + REG_MMU_INT_CONTROL0); 2540df4fabeSYong Wu 2550df4fabeSYong Wu mtk_iommu_tlb_flush_all(data); 2560df4fabeSYong Wu 2570df4fabeSYong Wu return IRQ_HANDLED; 2580df4fabeSYong Wu } 2590df4fabeSYong Wu 2600df4fabeSYong Wu static void mtk_iommu_config(struct mtk_iommu_data *data, 2610df4fabeSYong Wu struct device *dev, bool enable) 2620df4fabeSYong Wu { 2630df4fabeSYong Wu struct mtk_smi_larb_iommu *larb_mmu; 2640df4fabeSYong Wu unsigned int larbid, portid; 265a9bf2eecSJoerg Roedel struct iommu_fwspec *fwspec = dev_iommu_fwspec_get(dev); 26658f0d1d5SRobin Murphy int i; 2670df4fabeSYong Wu 26858f0d1d5SRobin Murphy for (i = 0; i < fwspec->num_ids; ++i) { 26958f0d1d5SRobin Murphy larbid = MTK_M4U_TO_LARB(fwspec->ids[i]); 27058f0d1d5SRobin Murphy portid = MTK_M4U_TO_PORT(fwspec->ids[i]); 2710df4fabeSYong Wu larb_mmu = &data->smi_imu.larb_imu[larbid]; 2720df4fabeSYong Wu 2730df4fabeSYong Wu dev_dbg(dev, "%s iommu port: %d\n", 2740df4fabeSYong Wu enable ? "enable" : "disable", portid); 2750df4fabeSYong Wu 2760df4fabeSYong Wu if (enable) 2770df4fabeSYong Wu larb_mmu->mmu |= MTK_SMI_MMU_EN(portid); 2780df4fabeSYong Wu else 2790df4fabeSYong Wu larb_mmu->mmu &= ~MTK_SMI_MMU_EN(portid); 2800df4fabeSYong Wu } 2810df4fabeSYong Wu } 2820df4fabeSYong Wu 2834b00f5acSYong Wu static int mtk_iommu_domain_finalise(struct mtk_iommu_domain *dom) 2840df4fabeSYong Wu { 2854b00f5acSYong Wu struct mtk_iommu_data *data = mtk_iommu_get_m4u_data(); 2860df4fabeSYong Wu 2870df4fabeSYong Wu spin_lock_init(&dom->pgtlock); 2880df4fabeSYong Wu 2890df4fabeSYong Wu dom->cfg = (struct io_pgtable_cfg) { 2900df4fabeSYong Wu .quirks = IO_PGTABLE_QUIRK_ARM_NS | 2910df4fabeSYong Wu IO_PGTABLE_QUIRK_NO_PERMS | 292b4dad40eSYong Wu IO_PGTABLE_QUIRK_TLBI_ON_MAP | 293b4dad40eSYong Wu IO_PGTABLE_QUIRK_ARM_MTK_EXT, 2940df4fabeSYong Wu .pgsize_bitmap = mtk_iommu_ops.pgsize_bitmap, 2950df4fabeSYong Wu .ias = 32, 296b4dad40eSYong Wu .oas = 34, 2970df4fabeSYong Wu .tlb = &mtk_iommu_gather_ops, 2980df4fabeSYong Wu .iommu_dev = data->dev, 2990df4fabeSYong Wu }; 3000df4fabeSYong Wu 3010df4fabeSYong Wu dom->iop = alloc_io_pgtable_ops(ARM_V7S, &dom->cfg, data); 3020df4fabeSYong Wu if (!dom->iop) { 3030df4fabeSYong Wu dev_err(data->dev, "Failed to alloc io pgtable\n"); 3040df4fabeSYong Wu return -EINVAL; 3050df4fabeSYong Wu } 3060df4fabeSYong Wu 3070df4fabeSYong Wu /* Update our support page sizes bitmap */ 308d16e0faaSRobin Murphy dom->domain.pgsize_bitmap = dom->cfg.pgsize_bitmap; 3090df4fabeSYong Wu return 0; 3100df4fabeSYong Wu } 3110df4fabeSYong Wu 3120df4fabeSYong Wu static struct iommu_domain *mtk_iommu_domain_alloc(unsigned type) 3130df4fabeSYong Wu { 3140df4fabeSYong Wu struct mtk_iommu_domain *dom; 3150df4fabeSYong Wu 3160df4fabeSYong Wu if (type != IOMMU_DOMAIN_DMA) 3170df4fabeSYong Wu return NULL; 3180df4fabeSYong Wu 3190df4fabeSYong Wu dom = kzalloc(sizeof(*dom), GFP_KERNEL); 3200df4fabeSYong Wu if (!dom) 3210df4fabeSYong Wu return NULL; 3220df4fabeSYong Wu 3234b00f5acSYong Wu if (iommu_get_dma_cookie(&dom->domain)) 3244b00f5acSYong Wu goto free_dom; 3254b00f5acSYong Wu 3264b00f5acSYong Wu if (mtk_iommu_domain_finalise(dom)) 3274b00f5acSYong Wu goto put_dma_cookie; 3280df4fabeSYong Wu 3290df4fabeSYong Wu dom->domain.geometry.aperture_start = 0; 3300df4fabeSYong Wu dom->domain.geometry.aperture_end = DMA_BIT_MASK(32); 3310df4fabeSYong Wu dom->domain.geometry.force_aperture = true; 3320df4fabeSYong Wu 3330df4fabeSYong Wu return &dom->domain; 3344b00f5acSYong Wu 3354b00f5acSYong Wu put_dma_cookie: 3364b00f5acSYong Wu iommu_put_dma_cookie(&dom->domain); 3374b00f5acSYong Wu free_dom: 3384b00f5acSYong Wu kfree(dom); 3394b00f5acSYong Wu return NULL; 3400df4fabeSYong Wu } 3410df4fabeSYong Wu 3420df4fabeSYong Wu static void mtk_iommu_domain_free(struct iommu_domain *domain) 3430df4fabeSYong Wu { 3444b00f5acSYong Wu struct mtk_iommu_domain *dom = to_mtk_domain(domain); 3454b00f5acSYong Wu 3464b00f5acSYong Wu free_io_pgtable_ops(dom->iop); 3470df4fabeSYong Wu iommu_put_dma_cookie(domain); 3480df4fabeSYong Wu kfree(to_mtk_domain(domain)); 3490df4fabeSYong Wu } 3500df4fabeSYong Wu 3510df4fabeSYong Wu static int mtk_iommu_attach_device(struct iommu_domain *domain, 3520df4fabeSYong Wu struct device *dev) 3530df4fabeSYong Wu { 3540df4fabeSYong Wu struct mtk_iommu_domain *dom = to_mtk_domain(domain); 355a9bf2eecSJoerg Roedel struct mtk_iommu_data *data = dev_iommu_fwspec_get(dev)->iommu_priv; 3560df4fabeSYong Wu 3574b00f5acSYong Wu if (!data) 3580df4fabeSYong Wu return -ENODEV; 3590df4fabeSYong Wu 3604b00f5acSYong Wu /* Update the pgtable base address register of the M4U HW */ 3610df4fabeSYong Wu if (!data->m4u_dom) { 3620df4fabeSYong Wu data->m4u_dom = dom; 3634b00f5acSYong Wu writel(dom->cfg.arm_v7s_cfg.ttbr[0], 3644b00f5acSYong Wu data->base + REG_MMU_PT_BASE_ADDR); 3650df4fabeSYong Wu } 3660df4fabeSYong Wu 3674b00f5acSYong Wu mtk_iommu_config(data, dev, true); 3680df4fabeSYong Wu return 0; 3690df4fabeSYong Wu } 3700df4fabeSYong Wu 3710df4fabeSYong Wu static void mtk_iommu_detach_device(struct iommu_domain *domain, 3720df4fabeSYong Wu struct device *dev) 3730df4fabeSYong Wu { 374a9bf2eecSJoerg Roedel struct mtk_iommu_data *data = dev_iommu_fwspec_get(dev)->iommu_priv; 3750df4fabeSYong Wu 37658f0d1d5SRobin Murphy if (!data) 3770df4fabeSYong Wu return; 3780df4fabeSYong Wu 3790df4fabeSYong Wu mtk_iommu_config(data, dev, false); 3800df4fabeSYong Wu } 3810df4fabeSYong Wu 3820df4fabeSYong Wu static int mtk_iommu_map(struct iommu_domain *domain, unsigned long iova, 3830df4fabeSYong Wu phys_addr_t paddr, size_t size, int prot) 3840df4fabeSYong Wu { 3850df4fabeSYong Wu struct mtk_iommu_domain *dom = to_mtk_domain(domain); 386b4dad40eSYong Wu struct mtk_iommu_data *data = mtk_iommu_get_m4u_data(); 3870df4fabeSYong Wu unsigned long flags; 3880df4fabeSYong Wu int ret; 3890df4fabeSYong Wu 390b4dad40eSYong Wu /* The "4GB mode" M4U physically can not use the lower remap of Dram. */ 391b4dad40eSYong Wu if (data->enable_4GB) 392b4dad40eSYong Wu paddr |= BIT_ULL(32); 393b4dad40eSYong Wu 3940df4fabeSYong Wu spin_lock_irqsave(&dom->pgtlock, flags); 395b4dad40eSYong Wu ret = dom->iop->map(dom->iop, iova, paddr, size, prot); 3960df4fabeSYong Wu spin_unlock_irqrestore(&dom->pgtlock, flags); 3970df4fabeSYong Wu 3980df4fabeSYong Wu return ret; 3990df4fabeSYong Wu } 4000df4fabeSYong Wu 4010df4fabeSYong Wu static size_t mtk_iommu_unmap(struct iommu_domain *domain, 4020df4fabeSYong Wu unsigned long iova, size_t size) 4030df4fabeSYong Wu { 4040df4fabeSYong Wu struct mtk_iommu_domain *dom = to_mtk_domain(domain); 4050df4fabeSYong Wu unsigned long flags; 4060df4fabeSYong Wu size_t unmapsz; 4070df4fabeSYong Wu 4080df4fabeSYong Wu spin_lock_irqsave(&dom->pgtlock, flags); 4090df4fabeSYong Wu unmapsz = dom->iop->unmap(dom->iop, iova, size); 4100df4fabeSYong Wu spin_unlock_irqrestore(&dom->pgtlock, flags); 4110df4fabeSYong Wu 4120df4fabeSYong Wu return unmapsz; 4130df4fabeSYong Wu } 4140df4fabeSYong Wu 4154d689b61SRobin Murphy static void mtk_iommu_iotlb_sync(struct iommu_domain *domain) 4164d689b61SRobin Murphy { 4174d689b61SRobin Murphy mtk_iommu_tlb_sync(mtk_iommu_get_m4u_data()); 4184d689b61SRobin Murphy } 4194d689b61SRobin Murphy 4200df4fabeSYong Wu static phys_addr_t mtk_iommu_iova_to_phys(struct iommu_domain *domain, 4210df4fabeSYong Wu dma_addr_t iova) 4220df4fabeSYong Wu { 4230df4fabeSYong Wu struct mtk_iommu_domain *dom = to_mtk_domain(domain); 42430e2fccfSYong Wu struct mtk_iommu_data *data = mtk_iommu_get_m4u_data(); 4250df4fabeSYong Wu unsigned long flags; 4260df4fabeSYong Wu phys_addr_t pa; 4270df4fabeSYong Wu 4280df4fabeSYong Wu spin_lock_irqsave(&dom->pgtlock, flags); 4290df4fabeSYong Wu pa = dom->iop->iova_to_phys(dom->iop, iova); 4300df4fabeSYong Wu spin_unlock_irqrestore(&dom->pgtlock, flags); 4310df4fabeSYong Wu 432b4dad40eSYong Wu if (data->enable_4GB && pa >= MTK_IOMMU_4GB_MODE_REMAP_BASE) 433b4dad40eSYong Wu pa &= ~BIT_ULL(32); 43430e2fccfSYong Wu 4350df4fabeSYong Wu return pa; 4360df4fabeSYong Wu } 4370df4fabeSYong Wu 4380df4fabeSYong Wu static int mtk_iommu_add_device(struct device *dev) 4390df4fabeSYong Wu { 440a9bf2eecSJoerg Roedel struct iommu_fwspec *fwspec = dev_iommu_fwspec_get(dev); 441b16c0170SJoerg Roedel struct mtk_iommu_data *data; 4420df4fabeSYong Wu struct iommu_group *group; 4430df4fabeSYong Wu 444a9bf2eecSJoerg Roedel if (!fwspec || fwspec->ops != &mtk_iommu_ops) 44558f0d1d5SRobin Murphy return -ENODEV; /* Not a iommu client device */ 4460df4fabeSYong Wu 447a9bf2eecSJoerg Roedel data = fwspec->iommu_priv; 448b16c0170SJoerg Roedel iommu_device_link(&data->iommu, dev); 449b16c0170SJoerg Roedel 4500df4fabeSYong Wu group = iommu_group_get_for_dev(dev); 4510df4fabeSYong Wu if (IS_ERR(group)) 4520df4fabeSYong Wu return PTR_ERR(group); 4530df4fabeSYong Wu 4540df4fabeSYong Wu iommu_group_put(group); 4550df4fabeSYong Wu return 0; 4560df4fabeSYong Wu } 4570df4fabeSYong Wu 4580df4fabeSYong Wu static void mtk_iommu_remove_device(struct device *dev) 4590df4fabeSYong Wu { 460a9bf2eecSJoerg Roedel struct iommu_fwspec *fwspec = dev_iommu_fwspec_get(dev); 461b16c0170SJoerg Roedel struct mtk_iommu_data *data; 462b16c0170SJoerg Roedel 463a9bf2eecSJoerg Roedel if (!fwspec || fwspec->ops != &mtk_iommu_ops) 4640df4fabeSYong Wu return; 4650df4fabeSYong Wu 466a9bf2eecSJoerg Roedel data = fwspec->iommu_priv; 467b16c0170SJoerg Roedel iommu_device_unlink(&data->iommu, dev); 468b16c0170SJoerg Roedel 4690df4fabeSYong Wu iommu_group_remove_device(dev); 47058f0d1d5SRobin Murphy iommu_fwspec_free(dev); 4710df4fabeSYong Wu } 4720df4fabeSYong Wu 4730df4fabeSYong Wu static struct iommu_group *mtk_iommu_device_group(struct device *dev) 4740df4fabeSYong Wu { 4757c3a2ec0SYong Wu struct mtk_iommu_data *data = mtk_iommu_get_m4u_data(); 4760df4fabeSYong Wu 47758f0d1d5SRobin Murphy if (!data) 4780df4fabeSYong Wu return ERR_PTR(-ENODEV); 4790df4fabeSYong Wu 4800df4fabeSYong Wu /* All the client devices are in the same m4u iommu-group */ 4810df4fabeSYong Wu if (!data->m4u_group) { 4820df4fabeSYong Wu data->m4u_group = iommu_group_alloc(); 4830df4fabeSYong Wu if (IS_ERR(data->m4u_group)) 4840df4fabeSYong Wu dev_err(dev, "Failed to allocate M4U IOMMU group\n"); 4853a8d40b6SRobin Murphy } else { 4863a8d40b6SRobin Murphy iommu_group_ref_get(data->m4u_group); 4870df4fabeSYong Wu } 4880df4fabeSYong Wu return data->m4u_group; 4890df4fabeSYong Wu } 4900df4fabeSYong Wu 4910df4fabeSYong Wu static int mtk_iommu_of_xlate(struct device *dev, struct of_phandle_args *args) 4920df4fabeSYong Wu { 493a9bf2eecSJoerg Roedel struct iommu_fwspec *fwspec = dev_iommu_fwspec_get(dev); 4940df4fabeSYong Wu struct platform_device *m4updev; 4950df4fabeSYong Wu 4960df4fabeSYong Wu if (args->args_count != 1) { 4970df4fabeSYong Wu dev_err(dev, "invalid #iommu-cells(%d) property for IOMMU\n", 4980df4fabeSYong Wu args->args_count); 4990df4fabeSYong Wu return -EINVAL; 5000df4fabeSYong Wu } 5010df4fabeSYong Wu 502a9bf2eecSJoerg Roedel if (!fwspec->iommu_priv) { 5030df4fabeSYong Wu /* Get the m4u device */ 5040df4fabeSYong Wu m4updev = of_find_device_by_node(args->np); 5050df4fabeSYong Wu if (WARN_ON(!m4updev)) 5060df4fabeSYong Wu return -EINVAL; 5070df4fabeSYong Wu 508a9bf2eecSJoerg Roedel fwspec->iommu_priv = platform_get_drvdata(m4updev); 5090df4fabeSYong Wu } 5100df4fabeSYong Wu 51158f0d1d5SRobin Murphy return iommu_fwspec_add_ids(dev, args->args, 1); 5120df4fabeSYong Wu } 5130df4fabeSYong Wu 514b65f5016SArvind Yadav static const struct iommu_ops mtk_iommu_ops = { 5150df4fabeSYong Wu .domain_alloc = mtk_iommu_domain_alloc, 5160df4fabeSYong Wu .domain_free = mtk_iommu_domain_free, 5170df4fabeSYong Wu .attach_dev = mtk_iommu_attach_device, 5180df4fabeSYong Wu .detach_dev = mtk_iommu_detach_device, 5190df4fabeSYong Wu .map = mtk_iommu_map, 5200df4fabeSYong Wu .unmap = mtk_iommu_unmap, 5214d689b61SRobin Murphy .flush_iotlb_all = mtk_iommu_iotlb_sync, 5224d689b61SRobin Murphy .iotlb_sync = mtk_iommu_iotlb_sync, 5230df4fabeSYong Wu .iova_to_phys = mtk_iommu_iova_to_phys, 5240df4fabeSYong Wu .add_device = mtk_iommu_add_device, 5250df4fabeSYong Wu .remove_device = mtk_iommu_remove_device, 5260df4fabeSYong Wu .device_group = mtk_iommu_device_group, 5270df4fabeSYong Wu .of_xlate = mtk_iommu_of_xlate, 5280df4fabeSYong Wu .pgsize_bitmap = SZ_4K | SZ_64K | SZ_1M | SZ_16M, 5290df4fabeSYong Wu }; 5300df4fabeSYong Wu 5310df4fabeSYong Wu static int mtk_iommu_hw_init(const struct mtk_iommu_data *data) 5320df4fabeSYong Wu { 5330df4fabeSYong Wu u32 regval; 5340df4fabeSYong Wu int ret; 5350df4fabeSYong Wu 5360df4fabeSYong Wu ret = clk_prepare_enable(data->bclk); 5370df4fabeSYong Wu if (ret) { 5380df4fabeSYong Wu dev_err(data->dev, "Failed to enable iommu bclk(%d)\n", ret); 5390df4fabeSYong Wu return ret; 5400df4fabeSYong Wu } 5410df4fabeSYong Wu 542e6dec923SYong Wu regval = F_MMU_TF_PROTECT_SEL(2, data); 543cecdce9dSYong Wu if (data->plat_data->m4u_plat == M4U_MT8173) 544e6dec923SYong Wu regval |= F_MMU_PREFETCH_RT_REPLACE_MOD; 5450df4fabeSYong Wu writel_relaxed(regval, data->base + REG_MMU_CTRL_REG); 5460df4fabeSYong Wu 5470df4fabeSYong Wu regval = F_L2_MULIT_HIT_EN | 5480df4fabeSYong Wu F_TABLE_WALK_FAULT_INT_EN | 5490df4fabeSYong Wu F_PREETCH_FIFO_OVERFLOW_INT_EN | 5500df4fabeSYong Wu F_MISS_FIFO_OVERFLOW_INT_EN | 5510df4fabeSYong Wu F_PREFETCH_FIFO_ERR_INT_EN | 5520df4fabeSYong Wu F_MISS_FIFO_ERR_INT_EN; 5530df4fabeSYong Wu writel_relaxed(regval, data->base + REG_MMU_INT_CONTROL0); 5540df4fabeSYong Wu 5550df4fabeSYong Wu regval = F_INT_TRANSLATION_FAULT | 5560df4fabeSYong Wu F_INT_MAIN_MULTI_HIT_FAULT | 5570df4fabeSYong Wu F_INT_INVALID_PA_FAULT | 5580df4fabeSYong Wu F_INT_ENTRY_REPLACEMENT_FAULT | 5590df4fabeSYong Wu F_INT_TLB_MISS_FAULT | 5600df4fabeSYong Wu F_INT_MISS_TRANSACTION_FIFO_FAULT | 5610df4fabeSYong Wu F_INT_PRETETCH_TRANSATION_FIFO_FAULT; 5620df4fabeSYong Wu writel_relaxed(regval, data->base + REG_MMU_INT_MAIN_CONTROL); 5630df4fabeSYong Wu 564cecdce9dSYong Wu if (data->plat_data->m4u_plat == M4U_MT8173) 56570ca608bSYong Wu regval = (data->protect_base >> 1) | (data->enable_4GB << 31); 56670ca608bSYong Wu else 56770ca608bSYong Wu regval = lower_32_bits(data->protect_base) | 56870ca608bSYong Wu upper_32_bits(data->protect_base); 56970ca608bSYong Wu writel_relaxed(regval, data->base + REG_MMU_IVRP_PADDR); 57070ca608bSYong Wu 571cecdce9dSYong Wu if (data->enable_4GB && data->plat_data->m4u_plat != M4U_MT8173) { 57230e2fccfSYong Wu /* 57330e2fccfSYong Wu * If 4GB mode is enabled, the validate PA range is from 57430e2fccfSYong Wu * 0x1_0000_0000 to 0x1_ffff_ffff. here record bit[32:30]. 57530e2fccfSYong Wu */ 57630e2fccfSYong Wu regval = F_MMU_VLD_PA_RNG(7, 4); 57730e2fccfSYong Wu writel_relaxed(regval, data->base + REG_MMU_VLD_PA_RNG); 57830e2fccfSYong Wu } 5790df4fabeSYong Wu writel_relaxed(0, data->base + REG_MMU_DCM_DIS); 580e6dec923SYong Wu 581e6dec923SYong Wu /* It's MISC control register whose default value is ok except mt8173.*/ 582cecdce9dSYong Wu if (data->plat_data->m4u_plat == M4U_MT8173) 5830df4fabeSYong Wu writel_relaxed(0, data->base + REG_MMU_STANDARD_AXI_MODE); 5840df4fabeSYong Wu 5850df4fabeSYong Wu if (devm_request_irq(data->dev, data->irq, mtk_iommu_isr, 0, 5860df4fabeSYong Wu dev_name(data->dev), (void *)data)) { 5870df4fabeSYong Wu writel_relaxed(0, data->base + REG_MMU_PT_BASE_ADDR); 5880df4fabeSYong Wu clk_disable_unprepare(data->bclk); 5890df4fabeSYong Wu dev_err(data->dev, "Failed @ IRQ-%d Request\n", data->irq); 5900df4fabeSYong Wu return -ENODEV; 5910df4fabeSYong Wu } 5920df4fabeSYong Wu 5930df4fabeSYong Wu return 0; 5940df4fabeSYong Wu } 5950df4fabeSYong Wu 5960df4fabeSYong Wu static const struct component_master_ops mtk_iommu_com_ops = { 5970df4fabeSYong Wu .bind = mtk_iommu_bind, 5980df4fabeSYong Wu .unbind = mtk_iommu_unbind, 5990df4fabeSYong Wu }; 6000df4fabeSYong Wu 6010df4fabeSYong Wu static int mtk_iommu_probe(struct platform_device *pdev) 6020df4fabeSYong Wu { 6030df4fabeSYong Wu struct mtk_iommu_data *data; 6040df4fabeSYong Wu struct device *dev = &pdev->dev; 6050df4fabeSYong Wu struct resource *res; 606b16c0170SJoerg Roedel resource_size_t ioaddr; 6070df4fabeSYong Wu struct component_match *match = NULL; 6080df4fabeSYong Wu void *protect; 6090b6c0ad3SAndrzej Hajda int i, larb_nr, ret; 6100df4fabeSYong Wu 6110df4fabeSYong Wu data = devm_kzalloc(dev, sizeof(*data), GFP_KERNEL); 6120df4fabeSYong Wu if (!data) 6130df4fabeSYong Wu return -ENOMEM; 6140df4fabeSYong Wu data->dev = dev; 615cecdce9dSYong Wu data->plat_data = of_device_get_match_data(dev); 6160df4fabeSYong Wu 6170df4fabeSYong Wu /* Protect memory. HW will access here while translation fault.*/ 6180df4fabeSYong Wu protect = devm_kzalloc(dev, MTK_PROTECT_PA_ALIGN * 2, GFP_KERNEL); 6190df4fabeSYong Wu if (!protect) 6200df4fabeSYong Wu return -ENOMEM; 6210df4fabeSYong Wu data->protect_base = ALIGN(virt_to_phys(protect), MTK_PROTECT_PA_ALIGN); 6220df4fabeSYong Wu 62301e23c93SYong Wu /* Whether the current dram is over 4GB */ 62441939980SYong Wu data->enable_4GB = !!(max_pfn > (BIT_ULL(32) >> PAGE_SHIFT)); 625b4dad40eSYong Wu if (!data->plat_data->has_4gb_mode) 626b4dad40eSYong Wu data->enable_4GB = false; 62701e23c93SYong Wu 6280df4fabeSYong Wu res = platform_get_resource(pdev, IORESOURCE_MEM, 0); 6290df4fabeSYong Wu data->base = devm_ioremap_resource(dev, res); 6300df4fabeSYong Wu if (IS_ERR(data->base)) 6310df4fabeSYong Wu return PTR_ERR(data->base); 632b16c0170SJoerg Roedel ioaddr = res->start; 6330df4fabeSYong Wu 6340df4fabeSYong Wu data->irq = platform_get_irq(pdev, 0); 6350df4fabeSYong Wu if (data->irq < 0) 6360df4fabeSYong Wu return data->irq; 6370df4fabeSYong Wu 6382aa4c259SYong Wu if (data->plat_data->has_bclk) { 6390df4fabeSYong Wu data->bclk = devm_clk_get(dev, "bclk"); 6400df4fabeSYong Wu if (IS_ERR(data->bclk)) 6410df4fabeSYong Wu return PTR_ERR(data->bclk); 6422aa4c259SYong Wu } 6430df4fabeSYong Wu 6440df4fabeSYong Wu larb_nr = of_count_phandle_with_args(dev->of_node, 6450df4fabeSYong Wu "mediatek,larbs", NULL); 6460df4fabeSYong Wu if (larb_nr < 0) 6470df4fabeSYong Wu return larb_nr; 6480df4fabeSYong Wu data->smi_imu.larb_nr = larb_nr; 6490df4fabeSYong Wu 6500df4fabeSYong Wu for (i = 0; i < larb_nr; i++) { 6510df4fabeSYong Wu struct device_node *larbnode; 6520df4fabeSYong Wu struct platform_device *plarbdev; 653e6dec923SYong Wu u32 id; 6540df4fabeSYong Wu 6550df4fabeSYong Wu larbnode = of_parse_phandle(dev->of_node, "mediatek,larbs", i); 6560df4fabeSYong Wu if (!larbnode) 6570df4fabeSYong Wu return -EINVAL; 6580df4fabeSYong Wu 6591eb8e4e2SWen Yang if (!of_device_is_available(larbnode)) { 6601eb8e4e2SWen Yang of_node_put(larbnode); 6610df4fabeSYong Wu continue; 6621eb8e4e2SWen Yang } 6630df4fabeSYong Wu 664e6dec923SYong Wu ret = of_property_read_u32(larbnode, "mediatek,larb-id", &id); 665e6dec923SYong Wu if (ret)/* The id is consecutive if there is no this property */ 666e6dec923SYong Wu id = i; 667e6dec923SYong Wu 6680df4fabeSYong Wu plarbdev = of_find_device_by_node(larbnode); 6691eb8e4e2SWen Yang if (!plarbdev) { 6701eb8e4e2SWen Yang of_node_put(larbnode); 6710df4fabeSYong Wu return -EPROBE_DEFER; 6721eb8e4e2SWen Yang } 673e6dec923SYong Wu data->smi_imu.larb_imu[id].dev = &plarbdev->dev; 6740df4fabeSYong Wu 67500c7c81fSRussell King component_match_add_release(dev, &match, release_of, 67600c7c81fSRussell King compare_of, larbnode); 6770df4fabeSYong Wu } 6780df4fabeSYong Wu 6790df4fabeSYong Wu platform_set_drvdata(pdev, data); 6800df4fabeSYong Wu 6810df4fabeSYong Wu ret = mtk_iommu_hw_init(data); 6820df4fabeSYong Wu if (ret) 6830df4fabeSYong Wu return ret; 6840df4fabeSYong Wu 685b16c0170SJoerg Roedel ret = iommu_device_sysfs_add(&data->iommu, dev, NULL, 686b16c0170SJoerg Roedel "mtk-iommu.%pa", &ioaddr); 687b16c0170SJoerg Roedel if (ret) 688b16c0170SJoerg Roedel return ret; 689b16c0170SJoerg Roedel 690b16c0170SJoerg Roedel iommu_device_set_ops(&data->iommu, &mtk_iommu_ops); 691b16c0170SJoerg Roedel iommu_device_set_fwnode(&data->iommu, &pdev->dev.of_node->fwnode); 692b16c0170SJoerg Roedel 693b16c0170SJoerg Roedel ret = iommu_device_register(&data->iommu); 694b16c0170SJoerg Roedel if (ret) 695b16c0170SJoerg Roedel return ret; 696b16c0170SJoerg Roedel 6977c3a2ec0SYong Wu list_add_tail(&data->list, &m4ulist); 6987c3a2ec0SYong Wu 6990df4fabeSYong Wu if (!iommu_present(&platform_bus_type)) 7000df4fabeSYong Wu bus_set_iommu(&platform_bus_type, &mtk_iommu_ops); 7010df4fabeSYong Wu 7020df4fabeSYong Wu return component_master_add_with_match(dev, &mtk_iommu_com_ops, match); 7030df4fabeSYong Wu } 7040df4fabeSYong Wu 7050df4fabeSYong Wu static int mtk_iommu_remove(struct platform_device *pdev) 7060df4fabeSYong Wu { 7070df4fabeSYong Wu struct mtk_iommu_data *data = platform_get_drvdata(pdev); 7080df4fabeSYong Wu 709b16c0170SJoerg Roedel iommu_device_sysfs_remove(&data->iommu); 710b16c0170SJoerg Roedel iommu_device_unregister(&data->iommu); 711b16c0170SJoerg Roedel 7120df4fabeSYong Wu if (iommu_present(&platform_bus_type)) 7130df4fabeSYong Wu bus_set_iommu(&platform_bus_type, NULL); 7140df4fabeSYong Wu 7150df4fabeSYong Wu clk_disable_unprepare(data->bclk); 7160df4fabeSYong Wu devm_free_irq(&pdev->dev, data->irq, data); 7170df4fabeSYong Wu component_master_del(&pdev->dev, &mtk_iommu_com_ops); 7180df4fabeSYong Wu return 0; 7190df4fabeSYong Wu } 7200df4fabeSYong Wu 721fd99f796SArnd Bergmann static int __maybe_unused mtk_iommu_suspend(struct device *dev) 7220df4fabeSYong Wu { 7230df4fabeSYong Wu struct mtk_iommu_data *data = dev_get_drvdata(dev); 7240df4fabeSYong Wu struct mtk_iommu_suspend_reg *reg = &data->reg; 7250df4fabeSYong Wu void __iomem *base = data->base; 7260df4fabeSYong Wu 7270df4fabeSYong Wu reg->standard_axi_mode = readl_relaxed(base + 7280df4fabeSYong Wu REG_MMU_STANDARD_AXI_MODE); 7290df4fabeSYong Wu reg->dcm_dis = readl_relaxed(base + REG_MMU_DCM_DIS); 7300df4fabeSYong Wu reg->ctrl_reg = readl_relaxed(base + REG_MMU_CTRL_REG); 7310df4fabeSYong Wu reg->int_control0 = readl_relaxed(base + REG_MMU_INT_CONTROL0); 7320df4fabeSYong Wu reg->int_main_control = readl_relaxed(base + REG_MMU_INT_MAIN_CONTROL); 73370ca608bSYong Wu reg->ivrp_paddr = readl_relaxed(base + REG_MMU_IVRP_PADDR); 7346254b64fSYong Wu clk_disable_unprepare(data->bclk); 7350df4fabeSYong Wu return 0; 7360df4fabeSYong Wu } 7370df4fabeSYong Wu 738fd99f796SArnd Bergmann static int __maybe_unused mtk_iommu_resume(struct device *dev) 7390df4fabeSYong Wu { 7400df4fabeSYong Wu struct mtk_iommu_data *data = dev_get_drvdata(dev); 7410df4fabeSYong Wu struct mtk_iommu_suspend_reg *reg = &data->reg; 7420df4fabeSYong Wu void __iomem *base = data->base; 7436254b64fSYong Wu int ret; 7440df4fabeSYong Wu 7456254b64fSYong Wu ret = clk_prepare_enable(data->bclk); 7466254b64fSYong Wu if (ret) { 7476254b64fSYong Wu dev_err(data->dev, "Failed to enable clk(%d) in resume\n", ret); 7486254b64fSYong Wu return ret; 7496254b64fSYong Wu } 7500df4fabeSYong Wu writel_relaxed(reg->standard_axi_mode, 7510df4fabeSYong Wu base + REG_MMU_STANDARD_AXI_MODE); 7520df4fabeSYong Wu writel_relaxed(reg->dcm_dis, base + REG_MMU_DCM_DIS); 7530df4fabeSYong Wu writel_relaxed(reg->ctrl_reg, base + REG_MMU_CTRL_REG); 7540df4fabeSYong Wu writel_relaxed(reg->int_control0, base + REG_MMU_INT_CONTROL0); 7550df4fabeSYong Wu writel_relaxed(reg->int_main_control, base + REG_MMU_INT_MAIN_CONTROL); 75670ca608bSYong Wu writel_relaxed(reg->ivrp_paddr, base + REG_MMU_IVRP_PADDR); 757e6dec923SYong Wu if (data->m4u_dom) 758e6dec923SYong Wu writel(data->m4u_dom->cfg.arm_v7s_cfg.ttbr[0], 759e6dec923SYong Wu base + REG_MMU_PT_BASE_ADDR); 7600df4fabeSYong Wu return 0; 7610df4fabeSYong Wu } 7620df4fabeSYong Wu 763e6dec923SYong Wu static const struct dev_pm_ops mtk_iommu_pm_ops = { 7646254b64fSYong Wu SET_NOIRQ_SYSTEM_SLEEP_PM_OPS(mtk_iommu_suspend, mtk_iommu_resume) 7650df4fabeSYong Wu }; 7660df4fabeSYong Wu 767cecdce9dSYong Wu static const struct mtk_iommu_plat_data mt2712_data = { 768cecdce9dSYong Wu .m4u_plat = M4U_MT2712, 769b4dad40eSYong Wu .has_4gb_mode = true, 7702aa4c259SYong Wu .has_bclk = true, 771*b3e5eee7SYong Wu .larbid_remap = {0, 1, 2, 3, 4, 5, 6, 7, 8, 9}, 772cecdce9dSYong Wu }; 773cecdce9dSYong Wu 774cecdce9dSYong Wu static const struct mtk_iommu_plat_data mt8173_data = { 775cecdce9dSYong Wu .m4u_plat = M4U_MT8173, 776b4dad40eSYong Wu .has_4gb_mode = true, 7772aa4c259SYong Wu .has_bclk = true, 778*b3e5eee7SYong Wu .larbid_remap = {0, 1, 2, 3, 4, 5}, /* Linear mapping. */ 779cecdce9dSYong Wu }; 780cecdce9dSYong Wu 7810df4fabeSYong Wu static const struct of_device_id mtk_iommu_of_ids[] = { 782cecdce9dSYong Wu { .compatible = "mediatek,mt2712-m4u", .data = &mt2712_data}, 783cecdce9dSYong Wu { .compatible = "mediatek,mt8173-m4u", .data = &mt8173_data}, 7840df4fabeSYong Wu {} 7850df4fabeSYong Wu }; 7860df4fabeSYong Wu 7870df4fabeSYong Wu static struct platform_driver mtk_iommu_driver = { 7880df4fabeSYong Wu .probe = mtk_iommu_probe, 7890df4fabeSYong Wu .remove = mtk_iommu_remove, 7900df4fabeSYong Wu .driver = { 7910df4fabeSYong Wu .name = "mtk-iommu", 792e6dec923SYong Wu .of_match_table = of_match_ptr(mtk_iommu_of_ids), 7930df4fabeSYong Wu .pm = &mtk_iommu_pm_ops, 7940df4fabeSYong Wu } 7950df4fabeSYong Wu }; 7960df4fabeSYong Wu 797e6dec923SYong Wu static int __init mtk_iommu_init(void) 7980df4fabeSYong Wu { 7990df4fabeSYong Wu int ret; 8000df4fabeSYong Wu 8010df4fabeSYong Wu ret = platform_driver_register(&mtk_iommu_driver); 802e6dec923SYong Wu if (ret != 0) 803e6dec923SYong Wu pr_err("Failed to register MTK IOMMU driver\n"); 804e6dec923SYong Wu 8050df4fabeSYong Wu return ret; 8060df4fabeSYong Wu } 8070df4fabeSYong Wu 808e6dec923SYong Wu subsys_initcall(mtk_iommu_init) 809