11802d0beSThomas Gleixner // SPDX-License-Identifier: GPL-2.0-only 20df4fabeSYong Wu /* 30df4fabeSYong Wu * Copyright (c) 2015-2016 MediaTek Inc. 40df4fabeSYong Wu * Author: Yong Wu <yong.wu@mediatek.com> 50df4fabeSYong Wu */ 60df4fabeSYong Wu #include <linux/bug.h> 70df4fabeSYong Wu #include <linux/clk.h> 80df4fabeSYong Wu #include <linux/component.h> 90df4fabeSYong Wu #include <linux/device.h> 100df4fabeSYong Wu #include <linux/dma-iommu.h> 110df4fabeSYong Wu #include <linux/err.h> 120df4fabeSYong Wu #include <linux/interrupt.h> 130df4fabeSYong Wu #include <linux/io.h> 140df4fabeSYong Wu #include <linux/iommu.h> 150df4fabeSYong Wu #include <linux/iopoll.h> 160df4fabeSYong Wu #include <linux/list.h> 17c2c59456SMiles Chen #include <linux/mfd/syscon.h> 180df4fabeSYong Wu #include <linux/of_address.h> 190df4fabeSYong Wu #include <linux/of_iommu.h> 200df4fabeSYong Wu #include <linux/of_irq.h> 210df4fabeSYong Wu #include <linux/of_platform.h> 220df4fabeSYong Wu #include <linux/platform_device.h> 23c2c59456SMiles Chen #include <linux/regmap.h> 240df4fabeSYong Wu #include <linux/slab.h> 250df4fabeSYong Wu #include <linux/spinlock.h> 26c2c59456SMiles Chen #include <linux/soc/mediatek/infracfg.h> 270df4fabeSYong Wu #include <asm/barrier.h> 280df4fabeSYong Wu #include <soc/mediatek/smi.h> 290df4fabeSYong Wu 309ca340c9SHonghui Zhang #include "mtk_iommu.h" 310df4fabeSYong Wu 320df4fabeSYong Wu #define REG_MMU_PT_BASE_ADDR 0x000 33907ba6a1SYong Wu #define MMU_PT_ADDR_MASK GENMASK(31, 7) 340df4fabeSYong Wu 350df4fabeSYong Wu #define REG_MMU_INVALIDATE 0x020 360df4fabeSYong Wu #define F_ALL_INVLD 0x2 370df4fabeSYong Wu #define F_MMU_INV_RANGE 0x1 380df4fabeSYong Wu 390df4fabeSYong Wu #define REG_MMU_INVLD_START_A 0x024 400df4fabeSYong Wu #define REG_MMU_INVLD_END_A 0x028 410df4fabeSYong Wu 42068c86e9SChao Hao #define REG_MMU_INV_SEL_GEN2 0x02c 43b053bc71SChao Hao #define REG_MMU_INV_SEL_GEN1 0x038 440df4fabeSYong Wu #define F_INVLD_EN0 BIT(0) 450df4fabeSYong Wu #define F_INVLD_EN1 BIT(1) 460df4fabeSYong Wu 4775eed350SChao Hao #define REG_MMU_MISC_CTRL 0x048 484bb2bf4cSChao Hao #define F_MMU_IN_ORDER_WR_EN_MASK (BIT(1) | BIT(17)) 494bb2bf4cSChao Hao #define F_MMU_STANDARD_AXI_MODE_MASK (BIT(3) | BIT(19)) 504bb2bf4cSChao Hao 510df4fabeSYong Wu #define REG_MMU_DCM_DIS 0x050 5235c1b48dSChao Hao #define REG_MMU_WR_LEN_CTRL 0x054 5335c1b48dSChao Hao #define F_MMU_WR_THROT_DIS_MASK (BIT(5) | BIT(21)) 540df4fabeSYong Wu 550df4fabeSYong Wu #define REG_MMU_CTRL_REG 0x110 56acb3c92aSYong Wu #define F_MMU_TF_PROT_TO_PROGRAM_ADDR (2 << 4) 570df4fabeSYong Wu #define F_MMU_PREFETCH_RT_REPLACE_MOD BIT(4) 58acb3c92aSYong Wu #define F_MMU_TF_PROT_TO_PROGRAM_ADDR_MT8173 (2 << 5) 590df4fabeSYong Wu 600df4fabeSYong Wu #define REG_MMU_IVRP_PADDR 0x114 6170ca608bSYong Wu 6230e2fccfSYong Wu #define REG_MMU_VLD_PA_RNG 0x118 6330e2fccfSYong Wu #define F_MMU_VLD_PA_RNG(EA, SA) (((EA) << 8) | (SA)) 640df4fabeSYong Wu 650df4fabeSYong Wu #define REG_MMU_INT_CONTROL0 0x120 660df4fabeSYong Wu #define F_L2_MULIT_HIT_EN BIT(0) 670df4fabeSYong Wu #define F_TABLE_WALK_FAULT_INT_EN BIT(1) 680df4fabeSYong Wu #define F_PREETCH_FIFO_OVERFLOW_INT_EN BIT(2) 690df4fabeSYong Wu #define F_MISS_FIFO_OVERFLOW_INT_EN BIT(3) 700df4fabeSYong Wu #define F_PREFETCH_FIFO_ERR_INT_EN BIT(5) 710df4fabeSYong Wu #define F_MISS_FIFO_ERR_INT_EN BIT(6) 720df4fabeSYong Wu #define F_INT_CLR_BIT BIT(12) 730df4fabeSYong Wu 740df4fabeSYong Wu #define REG_MMU_INT_MAIN_CONTROL 0x124 7515a01f4cSYong Wu /* mmu0 | mmu1 */ 7615a01f4cSYong Wu #define F_INT_TRANSLATION_FAULT (BIT(0) | BIT(7)) 7715a01f4cSYong Wu #define F_INT_MAIN_MULTI_HIT_FAULT (BIT(1) | BIT(8)) 7815a01f4cSYong Wu #define F_INT_INVALID_PA_FAULT (BIT(2) | BIT(9)) 7915a01f4cSYong Wu #define F_INT_ENTRY_REPLACEMENT_FAULT (BIT(3) | BIT(10)) 8015a01f4cSYong Wu #define F_INT_TLB_MISS_FAULT (BIT(4) | BIT(11)) 8115a01f4cSYong Wu #define F_INT_MISS_TRANSACTION_FIFO_FAULT (BIT(5) | BIT(12)) 8215a01f4cSYong Wu #define F_INT_PRETETCH_TRANSATION_FIFO_FAULT (BIT(6) | BIT(13)) 830df4fabeSYong Wu 840df4fabeSYong Wu #define REG_MMU_CPE_DONE 0x12C 850df4fabeSYong Wu 860df4fabeSYong Wu #define REG_MMU_FAULT_ST1 0x134 8715a01f4cSYong Wu #define F_REG_MMU0_FAULT_MASK GENMASK(6, 0) 8815a01f4cSYong Wu #define F_REG_MMU1_FAULT_MASK GENMASK(13, 7) 890df4fabeSYong Wu 9015a01f4cSYong Wu #define REG_MMU0_FAULT_VA 0x13c 910df4fabeSYong Wu #define F_MMU_FAULT_VA_WRITE_BIT BIT(1) 920df4fabeSYong Wu #define F_MMU_FAULT_VA_LAYER_BIT BIT(0) 930df4fabeSYong Wu 9415a01f4cSYong Wu #define REG_MMU0_INVLD_PA 0x140 9515a01f4cSYong Wu #define REG_MMU1_FAULT_VA 0x144 9615a01f4cSYong Wu #define REG_MMU1_INVLD_PA 0x148 9715a01f4cSYong Wu #define REG_MMU0_INT_ID 0x150 9815a01f4cSYong Wu #define REG_MMU1_INT_ID 0x154 9937276e00SChao Hao #define F_MMU_INT_ID_COMM_ID(a) (((a) >> 9) & 0x7) 10037276e00SChao Hao #define F_MMU_INT_ID_SUB_COMM_ID(a) (((a) >> 7) & 0x3) 10115a01f4cSYong Wu #define F_MMU_INT_ID_LARB_ID(a) (((a) >> 7) & 0x7) 10215a01f4cSYong Wu #define F_MMU_INT_ID_PORT_ID(a) (((a) >> 2) & 0x1f) 1030df4fabeSYong Wu 104829316b3SChao Hao #define MTK_PROTECT_PA_ALIGN 256 1050df4fabeSYong Wu 1066b717796SChao Hao #define HAS_4GB_MODE BIT(0) 1076b717796SChao Hao /* HW will use the EMI clock if there isn't the "bclk". */ 1086b717796SChao Hao #define HAS_BCLK BIT(1) 1096b717796SChao Hao #define HAS_VLD_PA_RNG BIT(2) 1106b717796SChao Hao #define RESET_AXI BIT(3) 1114bb2bf4cSChao Hao #define OUT_ORDER_WR_EN BIT(4) 11237276e00SChao Hao #define HAS_SUB_COMM BIT(5) 11335c1b48dSChao Hao #define WR_THROT_EN BIT(6) 114d1b5ef00SFabien Parent #define HAS_LEGACY_IVRP_PADDR BIT(7) 1152f317da4SYong Wu #define IOVA_34_EN BIT(8) 1166b717796SChao Hao 1176b717796SChao Hao #define MTK_IOMMU_HAS_FLAG(pdata, _x) \ 1186b717796SChao Hao ((((pdata)->flags) & (_x)) == (_x)) 1196b717796SChao Hao 1200df4fabeSYong Wu struct mtk_iommu_domain { 1210df4fabeSYong Wu struct io_pgtable_cfg cfg; 1220df4fabeSYong Wu struct io_pgtable_ops *iop; 1230df4fabeSYong Wu 1240df4fabeSYong Wu struct iommu_domain domain; 1250df4fabeSYong Wu }; 1260df4fabeSYong Wu 127b65f5016SArvind Yadav static const struct iommu_ops mtk_iommu_ops; 1280df4fabeSYong Wu 1297f37a91dSYong Wu static int mtk_iommu_hw_init(const struct mtk_iommu_data *data); 1307f37a91dSYong Wu 13176ce6546SYong Wu /* 13276ce6546SYong Wu * In M4U 4GB mode, the physical address is remapped as below: 13376ce6546SYong Wu * 13476ce6546SYong Wu * CPU Physical address: 13576ce6546SYong Wu * ==================== 13676ce6546SYong Wu * 13776ce6546SYong Wu * 0 1G 2G 3G 4G 5G 13876ce6546SYong Wu * |---A---|---B---|---C---|---D---|---E---| 13976ce6546SYong Wu * +--I/O--+------------Memory-------------+ 14076ce6546SYong Wu * 14176ce6546SYong Wu * IOMMU output physical address: 14276ce6546SYong Wu * ============================= 14376ce6546SYong Wu * 14476ce6546SYong Wu * 4G 5G 6G 7G 8G 14576ce6546SYong Wu * |---E---|---B---|---C---|---D---| 14676ce6546SYong Wu * +------------Memory-------------+ 14776ce6546SYong Wu * 14876ce6546SYong Wu * The Region 'A'(I/O) can NOT be mapped by M4U; For Region 'B'/'C'/'D', the 14976ce6546SYong Wu * bit32 of the CPU physical address always is needed to set, and for Region 15076ce6546SYong Wu * 'E', the CPU physical address keep as is. 15176ce6546SYong Wu * Additionally, The iommu consumers always use the CPU phyiscal address. 15276ce6546SYong Wu */ 153b4dad40eSYong Wu #define MTK_IOMMU_4GB_MODE_REMAP_BASE 0x140000000UL 15476ce6546SYong Wu 1557c3a2ec0SYong Wu static LIST_HEAD(m4ulist); /* List all the M4U HWs */ 1567c3a2ec0SYong Wu 1577c3a2ec0SYong Wu #define for_each_m4u(data) list_for_each_entry(data, &m4ulist, list) 1587c3a2ec0SYong Wu 1597c3a2ec0SYong Wu /* 1607c3a2ec0SYong Wu * There may be 1 or 2 M4U HWs, But we always expect they are in the same domain 1617c3a2ec0SYong Wu * for the performance. 1627c3a2ec0SYong Wu * 1637c3a2ec0SYong Wu * Here always return the mtk_iommu_data of the first probed M4U where the 1647c3a2ec0SYong Wu * iommu domain information is recorded. 1657c3a2ec0SYong Wu */ 1667c3a2ec0SYong Wu static struct mtk_iommu_data *mtk_iommu_get_m4u_data(void) 1677c3a2ec0SYong Wu { 1687c3a2ec0SYong Wu struct mtk_iommu_data *data; 1697c3a2ec0SYong Wu 1707c3a2ec0SYong Wu for_each_m4u(data) 1717c3a2ec0SYong Wu return data; 1727c3a2ec0SYong Wu 1737c3a2ec0SYong Wu return NULL; 1747c3a2ec0SYong Wu } 1757c3a2ec0SYong Wu 1760df4fabeSYong Wu static struct mtk_iommu_domain *to_mtk_domain(struct iommu_domain *dom) 1770df4fabeSYong Wu { 1780df4fabeSYong Wu return container_of(dom, struct mtk_iommu_domain, domain); 1790df4fabeSYong Wu } 1800df4fabeSYong Wu 1810954d61aSYong Wu static void mtk_iommu_tlb_flush_all(struct mtk_iommu_data *data) 1820df4fabeSYong Wu { 1837c3a2ec0SYong Wu for_each_m4u(data) { 1847c3a2ec0SYong Wu writel_relaxed(F_INVLD_EN1 | F_INVLD_EN0, 185b053bc71SChao Hao data->base + data->plat_data->inv_sel_reg); 1860df4fabeSYong Wu writel_relaxed(F_ALL_INVLD, data->base + REG_MMU_INVALIDATE); 1870df4fabeSYong Wu wmb(); /* Make sure the tlb flush all done */ 1880df4fabeSYong Wu } 1897c3a2ec0SYong Wu } 1900df4fabeSYong Wu 1911f4fd624SYong Wu static void mtk_iommu_tlb_flush_range_sync(unsigned long iova, size_t size, 1920954d61aSYong Wu size_t granule, 1930954d61aSYong Wu struct mtk_iommu_data *data) 1940df4fabeSYong Wu { 1951f4fd624SYong Wu unsigned long flags; 1961f4fd624SYong Wu int ret; 1971f4fd624SYong Wu u32 tmp; 1980df4fabeSYong Wu 1997c3a2ec0SYong Wu for_each_m4u(data) { 2001f4fd624SYong Wu spin_lock_irqsave(&data->tlb_lock, flags); 2017c3a2ec0SYong Wu writel_relaxed(F_INVLD_EN1 | F_INVLD_EN0, 202b053bc71SChao Hao data->base + data->plat_data->inv_sel_reg); 2030df4fabeSYong Wu 2040df4fabeSYong Wu writel_relaxed(iova, data->base + REG_MMU_INVLD_START_A); 2057c3a2ec0SYong Wu writel_relaxed(iova + size - 1, 2067c3a2ec0SYong Wu data->base + REG_MMU_INVLD_END_A); 2077c3a2ec0SYong Wu writel_relaxed(F_MMU_INV_RANGE, 2087c3a2ec0SYong Wu data->base + REG_MMU_INVALIDATE); 2090df4fabeSYong Wu 2101f4fd624SYong Wu /* tlb sync */ 2117c3a2ec0SYong Wu ret = readl_poll_timeout_atomic(data->base + REG_MMU_CPE_DONE, 212c90ae4a6SYong Wu tmp, tmp != 0, 10, 1000); 2130df4fabeSYong Wu if (ret) { 2140df4fabeSYong Wu dev_warn(data->dev, 2150df4fabeSYong Wu "Partial TLB flush timed out, falling back to full flush\n"); 2160954d61aSYong Wu mtk_iommu_tlb_flush_all(data); 2170df4fabeSYong Wu } 2180df4fabeSYong Wu /* Clear the CPE status */ 2190df4fabeSYong Wu writel_relaxed(0, data->base + REG_MMU_CPE_DONE); 220da3cc91bSYong Wu spin_unlock_irqrestore(&data->tlb_lock, flags); 2210df4fabeSYong Wu } 2227c3a2ec0SYong Wu } 2230df4fabeSYong Wu 2240df4fabeSYong Wu static irqreturn_t mtk_iommu_isr(int irq, void *dev_id) 2250df4fabeSYong Wu { 2260df4fabeSYong Wu struct mtk_iommu_data *data = dev_id; 2270df4fabeSYong Wu struct mtk_iommu_domain *dom = data->m4u_dom; 2280df4fabeSYong Wu u32 int_state, regval, fault_iova, fault_pa; 22937276e00SChao Hao unsigned int fault_larb, fault_port, sub_comm = 0; 2300df4fabeSYong Wu bool layer, write; 2310df4fabeSYong Wu 2320df4fabeSYong Wu /* Read error info from registers */ 2330df4fabeSYong Wu int_state = readl_relaxed(data->base + REG_MMU_FAULT_ST1); 23415a01f4cSYong Wu if (int_state & F_REG_MMU0_FAULT_MASK) { 23515a01f4cSYong Wu regval = readl_relaxed(data->base + REG_MMU0_INT_ID); 23615a01f4cSYong Wu fault_iova = readl_relaxed(data->base + REG_MMU0_FAULT_VA); 23715a01f4cSYong Wu fault_pa = readl_relaxed(data->base + REG_MMU0_INVLD_PA); 23815a01f4cSYong Wu } else { 23915a01f4cSYong Wu regval = readl_relaxed(data->base + REG_MMU1_INT_ID); 24015a01f4cSYong Wu fault_iova = readl_relaxed(data->base + REG_MMU1_FAULT_VA); 24115a01f4cSYong Wu fault_pa = readl_relaxed(data->base + REG_MMU1_INVLD_PA); 24215a01f4cSYong Wu } 2430df4fabeSYong Wu layer = fault_iova & F_MMU_FAULT_VA_LAYER_BIT; 2440df4fabeSYong Wu write = fault_iova & F_MMU_FAULT_VA_WRITE_BIT; 24515a01f4cSYong Wu fault_port = F_MMU_INT_ID_PORT_ID(regval); 24637276e00SChao Hao if (MTK_IOMMU_HAS_FLAG(data->plat_data, HAS_SUB_COMM)) { 24737276e00SChao Hao fault_larb = F_MMU_INT_ID_COMM_ID(regval); 24837276e00SChao Hao sub_comm = F_MMU_INT_ID_SUB_COMM_ID(regval); 24937276e00SChao Hao } else { 25037276e00SChao Hao fault_larb = F_MMU_INT_ID_LARB_ID(regval); 25137276e00SChao Hao } 25237276e00SChao Hao fault_larb = data->plat_data->larbid_remap[fault_larb][sub_comm]; 253b3e5eee7SYong Wu 2540df4fabeSYong Wu if (report_iommu_fault(&dom->domain, data->dev, fault_iova, 2550df4fabeSYong Wu write ? IOMMU_FAULT_WRITE : IOMMU_FAULT_READ)) { 2560df4fabeSYong Wu dev_err_ratelimited( 2570df4fabeSYong Wu data->dev, 2580df4fabeSYong Wu "fault type=0x%x iova=0x%x pa=0x%x larb=%d port=%d layer=%d %s\n", 2590df4fabeSYong Wu int_state, fault_iova, fault_pa, fault_larb, fault_port, 2600df4fabeSYong Wu layer, write ? "write" : "read"); 2610df4fabeSYong Wu } 2620df4fabeSYong Wu 2630df4fabeSYong Wu /* Interrupt clear */ 2640df4fabeSYong Wu regval = readl_relaxed(data->base + REG_MMU_INT_CONTROL0); 2650df4fabeSYong Wu regval |= F_INT_CLR_BIT; 2660df4fabeSYong Wu writel_relaxed(regval, data->base + REG_MMU_INT_CONTROL0); 2670df4fabeSYong Wu 2680df4fabeSYong Wu mtk_iommu_tlb_flush_all(data); 2690df4fabeSYong Wu 2700df4fabeSYong Wu return IRQ_HANDLED; 2710df4fabeSYong Wu } 2720df4fabeSYong Wu 2730df4fabeSYong Wu static void mtk_iommu_config(struct mtk_iommu_data *data, 2740df4fabeSYong Wu struct device *dev, bool enable) 2750df4fabeSYong Wu { 2760df4fabeSYong Wu struct mtk_smi_larb_iommu *larb_mmu; 2770df4fabeSYong Wu unsigned int larbid, portid; 278a9bf2eecSJoerg Roedel struct iommu_fwspec *fwspec = dev_iommu_fwspec_get(dev); 27958f0d1d5SRobin Murphy int i; 2800df4fabeSYong Wu 28158f0d1d5SRobin Murphy for (i = 0; i < fwspec->num_ids; ++i) { 28258f0d1d5SRobin Murphy larbid = MTK_M4U_TO_LARB(fwspec->ids[i]); 28358f0d1d5SRobin Murphy portid = MTK_M4U_TO_PORT(fwspec->ids[i]); 2841ee9feb2SYong Wu larb_mmu = &data->larb_imu[larbid]; 2850df4fabeSYong Wu 2860df4fabeSYong Wu dev_dbg(dev, "%s iommu port: %d\n", 2870df4fabeSYong Wu enable ? "enable" : "disable", portid); 2880df4fabeSYong Wu 2890df4fabeSYong Wu if (enable) 2900df4fabeSYong Wu larb_mmu->mmu |= MTK_SMI_MMU_EN(portid); 2910df4fabeSYong Wu else 2920df4fabeSYong Wu larb_mmu->mmu &= ~MTK_SMI_MMU_EN(portid); 2930df4fabeSYong Wu } 2940df4fabeSYong Wu } 2950df4fabeSYong Wu 2964b00f5acSYong Wu static int mtk_iommu_domain_finalise(struct mtk_iommu_domain *dom) 2970df4fabeSYong Wu { 2984b00f5acSYong Wu struct mtk_iommu_data *data = mtk_iommu_get_m4u_data(); 2990df4fabeSYong Wu 3000df4fabeSYong Wu dom->cfg = (struct io_pgtable_cfg) { 3010df4fabeSYong Wu .quirks = IO_PGTABLE_QUIRK_ARM_NS | 3020df4fabeSYong Wu IO_PGTABLE_QUIRK_NO_PERMS | 303b4dad40eSYong Wu IO_PGTABLE_QUIRK_ARM_MTK_EXT, 3040df4fabeSYong Wu .pgsize_bitmap = mtk_iommu_ops.pgsize_bitmap, 3052f317da4SYong Wu .ias = MTK_IOMMU_HAS_FLAG(data->plat_data, IOVA_34_EN) ? 34 : 32, 3060df4fabeSYong Wu .iommu_dev = data->dev, 3070df4fabeSYong Wu }; 3080df4fabeSYong Wu 3099bdfe4c1SYong Wu if (MTK_IOMMU_HAS_FLAG(data->plat_data, HAS_4GB_MODE)) 3109bdfe4c1SYong Wu dom->cfg.oas = data->enable_4GB ? 33 : 32; 3119bdfe4c1SYong Wu else 3129bdfe4c1SYong Wu dom->cfg.oas = 35; 3139bdfe4c1SYong Wu 3140df4fabeSYong Wu dom->iop = alloc_io_pgtable_ops(ARM_V7S, &dom->cfg, data); 3150df4fabeSYong Wu if (!dom->iop) { 3160df4fabeSYong Wu dev_err(data->dev, "Failed to alloc io pgtable\n"); 3170df4fabeSYong Wu return -EINVAL; 3180df4fabeSYong Wu } 3190df4fabeSYong Wu 3200df4fabeSYong Wu /* Update our support page sizes bitmap */ 321d16e0faaSRobin Murphy dom->domain.pgsize_bitmap = dom->cfg.pgsize_bitmap; 3220df4fabeSYong Wu return 0; 3230df4fabeSYong Wu } 3240df4fabeSYong Wu 3250df4fabeSYong Wu static struct iommu_domain *mtk_iommu_domain_alloc(unsigned type) 3260df4fabeSYong Wu { 3270df4fabeSYong Wu struct mtk_iommu_domain *dom; 3280df4fabeSYong Wu 3290df4fabeSYong Wu if (type != IOMMU_DOMAIN_DMA) 3300df4fabeSYong Wu return NULL; 3310df4fabeSYong Wu 3320df4fabeSYong Wu dom = kzalloc(sizeof(*dom), GFP_KERNEL); 3330df4fabeSYong Wu if (!dom) 3340df4fabeSYong Wu return NULL; 3350df4fabeSYong Wu 3364b00f5acSYong Wu if (iommu_get_dma_cookie(&dom->domain)) 3374b00f5acSYong Wu goto free_dom; 3384b00f5acSYong Wu 3394b00f5acSYong Wu if (mtk_iommu_domain_finalise(dom)) 3404b00f5acSYong Wu goto put_dma_cookie; 3410df4fabeSYong Wu 3420df4fabeSYong Wu dom->domain.geometry.aperture_start = 0; 3430df4fabeSYong Wu dom->domain.geometry.aperture_end = DMA_BIT_MASK(32); 3440df4fabeSYong Wu dom->domain.geometry.force_aperture = true; 3450df4fabeSYong Wu 3460df4fabeSYong Wu return &dom->domain; 3474b00f5acSYong Wu 3484b00f5acSYong Wu put_dma_cookie: 3494b00f5acSYong Wu iommu_put_dma_cookie(&dom->domain); 3504b00f5acSYong Wu free_dom: 3514b00f5acSYong Wu kfree(dom); 3524b00f5acSYong Wu return NULL; 3530df4fabeSYong Wu } 3540df4fabeSYong Wu 3550df4fabeSYong Wu static void mtk_iommu_domain_free(struct iommu_domain *domain) 3560df4fabeSYong Wu { 3574b00f5acSYong Wu struct mtk_iommu_domain *dom = to_mtk_domain(domain); 3584b00f5acSYong Wu 3594b00f5acSYong Wu free_io_pgtable_ops(dom->iop); 3600df4fabeSYong Wu iommu_put_dma_cookie(domain); 3610df4fabeSYong Wu kfree(to_mtk_domain(domain)); 3620df4fabeSYong Wu } 3630df4fabeSYong Wu 3640df4fabeSYong Wu static int mtk_iommu_attach_device(struct iommu_domain *domain, 3650df4fabeSYong Wu struct device *dev) 3660df4fabeSYong Wu { 3673524b559SJoerg Roedel struct mtk_iommu_data *data = dev_iommu_priv_get(dev); 3680df4fabeSYong Wu struct mtk_iommu_domain *dom = to_mtk_domain(domain); 3697f37a91dSYong Wu int ret; 3700df4fabeSYong Wu 3714b00f5acSYong Wu if (!data) 3720df4fabeSYong Wu return -ENODEV; 3730df4fabeSYong Wu 3747f37a91dSYong Wu if (!data->m4u_dom) { /* Initialize the M4U HW */ 3757f37a91dSYong Wu ret = mtk_iommu_hw_init(data); 3767f37a91dSYong Wu if (ret) 3777f37a91dSYong Wu return ret; 3780df4fabeSYong Wu data->m4u_dom = dom; 379d1e5f26fSRobin Murphy writel(dom->cfg.arm_v7s_cfg.ttbr & MMU_PT_ADDR_MASK, 3804b00f5acSYong Wu data->base + REG_MMU_PT_BASE_ADDR); 3810df4fabeSYong Wu } 3820df4fabeSYong Wu 3834b00f5acSYong Wu mtk_iommu_config(data, dev, true); 3840df4fabeSYong Wu return 0; 3850df4fabeSYong Wu } 3860df4fabeSYong Wu 3870df4fabeSYong Wu static void mtk_iommu_detach_device(struct iommu_domain *domain, 3880df4fabeSYong Wu struct device *dev) 3890df4fabeSYong Wu { 3903524b559SJoerg Roedel struct mtk_iommu_data *data = dev_iommu_priv_get(dev); 3910df4fabeSYong Wu 39258f0d1d5SRobin Murphy if (!data) 3930df4fabeSYong Wu return; 3940df4fabeSYong Wu 3950df4fabeSYong Wu mtk_iommu_config(data, dev, false); 3960df4fabeSYong Wu } 3970df4fabeSYong Wu 3980df4fabeSYong Wu static int mtk_iommu_map(struct iommu_domain *domain, unsigned long iova, 399781ca2deSTom Murphy phys_addr_t paddr, size_t size, int prot, gfp_t gfp) 4000df4fabeSYong Wu { 4010df4fabeSYong Wu struct mtk_iommu_domain *dom = to_mtk_domain(domain); 402b4dad40eSYong Wu struct mtk_iommu_data *data = mtk_iommu_get_m4u_data(); 4030df4fabeSYong Wu 404b4dad40eSYong Wu /* The "4GB mode" M4U physically can not use the lower remap of Dram. */ 405b4dad40eSYong Wu if (data->enable_4GB) 406b4dad40eSYong Wu paddr |= BIT_ULL(32); 407b4dad40eSYong Wu 40860829b4dSYong Wu /* Synchronize with the tlb_lock */ 409f34ce7a7SBaolin Wang return dom->iop->map(dom->iop, iova, paddr, size, prot, gfp); 4100df4fabeSYong Wu } 4110df4fabeSYong Wu 4120df4fabeSYong Wu static size_t mtk_iommu_unmap(struct iommu_domain *domain, 41356f8af5eSWill Deacon unsigned long iova, size_t size, 41456f8af5eSWill Deacon struct iommu_iotlb_gather *gather) 4150df4fabeSYong Wu { 4160df4fabeSYong Wu struct mtk_iommu_domain *dom = to_mtk_domain(domain); 417f21ae3b1SYong Wu unsigned long end = iova + size - 1; 4180df4fabeSYong Wu 419f21ae3b1SYong Wu if (gather->start > iova) 420f21ae3b1SYong Wu gather->start = iova; 421f21ae3b1SYong Wu if (gather->end < end) 422f21ae3b1SYong Wu gather->end = end; 42360829b4dSYong Wu return dom->iop->unmap(dom->iop, iova, size, gather); 4240df4fabeSYong Wu } 4250df4fabeSYong Wu 42656f8af5eSWill Deacon static void mtk_iommu_flush_iotlb_all(struct iommu_domain *domain) 42756f8af5eSWill Deacon { 4282009122fSYong Wu mtk_iommu_tlb_flush_all(mtk_iommu_get_m4u_data()); 42956f8af5eSWill Deacon } 43056f8af5eSWill Deacon 43156f8af5eSWill Deacon static void mtk_iommu_iotlb_sync(struct iommu_domain *domain, 43256f8af5eSWill Deacon struct iommu_iotlb_gather *gather) 4334d689b61SRobin Murphy { 434da3cc91bSYong Wu struct mtk_iommu_data *data = mtk_iommu_get_m4u_data(); 435862c3715SYong Wu size_t length = gather->end - gather->start + 1; 436da3cc91bSYong Wu 4371f4fd624SYong Wu mtk_iommu_tlb_flush_range_sync(gather->start, length, gather->pgsize, 43867caf7e2SYong Wu data); 4394d689b61SRobin Murphy } 4404d689b61SRobin Murphy 44120143451SYong Wu static void mtk_iommu_sync_map(struct iommu_domain *domain, unsigned long iova, 44220143451SYong Wu size_t size) 44320143451SYong Wu { 44420143451SYong Wu struct mtk_iommu_data *data = mtk_iommu_get_m4u_data(); 44520143451SYong Wu 44620143451SYong Wu mtk_iommu_tlb_flush_range_sync(iova, size, size, data); 44720143451SYong Wu } 44820143451SYong Wu 4490df4fabeSYong Wu static phys_addr_t mtk_iommu_iova_to_phys(struct iommu_domain *domain, 4500df4fabeSYong Wu dma_addr_t iova) 4510df4fabeSYong Wu { 4520df4fabeSYong Wu struct mtk_iommu_domain *dom = to_mtk_domain(domain); 45330e2fccfSYong Wu struct mtk_iommu_data *data = mtk_iommu_get_m4u_data(); 4540df4fabeSYong Wu phys_addr_t pa; 4550df4fabeSYong Wu 4560df4fabeSYong Wu pa = dom->iop->iova_to_phys(dom->iop, iova); 457b4dad40eSYong Wu if (data->enable_4GB && pa >= MTK_IOMMU_4GB_MODE_REMAP_BASE) 458b4dad40eSYong Wu pa &= ~BIT_ULL(32); 45930e2fccfSYong Wu 4600df4fabeSYong Wu return pa; 4610df4fabeSYong Wu } 4620df4fabeSYong Wu 46380e4592aSJoerg Roedel static struct iommu_device *mtk_iommu_probe_device(struct device *dev) 4640df4fabeSYong Wu { 465a9bf2eecSJoerg Roedel struct iommu_fwspec *fwspec = dev_iommu_fwspec_get(dev); 466b16c0170SJoerg Roedel struct mtk_iommu_data *data; 4670df4fabeSYong Wu 468a9bf2eecSJoerg Roedel if (!fwspec || fwspec->ops != &mtk_iommu_ops) 46980e4592aSJoerg Roedel return ERR_PTR(-ENODEV); /* Not a iommu client device */ 4700df4fabeSYong Wu 4713524b559SJoerg Roedel data = dev_iommu_priv_get(dev); 472b16c0170SJoerg Roedel 47380e4592aSJoerg Roedel return &data->iommu; 4740df4fabeSYong Wu } 4750df4fabeSYong Wu 47680e4592aSJoerg Roedel static void mtk_iommu_release_device(struct device *dev) 4770df4fabeSYong Wu { 478a9bf2eecSJoerg Roedel struct iommu_fwspec *fwspec = dev_iommu_fwspec_get(dev); 479b16c0170SJoerg Roedel 480a9bf2eecSJoerg Roedel if (!fwspec || fwspec->ops != &mtk_iommu_ops) 4810df4fabeSYong Wu return; 4820df4fabeSYong Wu 48358f0d1d5SRobin Murphy iommu_fwspec_free(dev); 4840df4fabeSYong Wu } 4850df4fabeSYong Wu 4860df4fabeSYong Wu static struct iommu_group *mtk_iommu_device_group(struct device *dev) 4870df4fabeSYong Wu { 4887c3a2ec0SYong Wu struct mtk_iommu_data *data = mtk_iommu_get_m4u_data(); 4890df4fabeSYong Wu 49058f0d1d5SRobin Murphy if (!data) 4910df4fabeSYong Wu return ERR_PTR(-ENODEV); 4920df4fabeSYong Wu 4930df4fabeSYong Wu /* All the client devices are in the same m4u iommu-group */ 4940df4fabeSYong Wu if (!data->m4u_group) { 4950df4fabeSYong Wu data->m4u_group = iommu_group_alloc(); 4960df4fabeSYong Wu if (IS_ERR(data->m4u_group)) 4970df4fabeSYong Wu dev_err(dev, "Failed to allocate M4U IOMMU group\n"); 4983a8d40b6SRobin Murphy } else { 4993a8d40b6SRobin Murphy iommu_group_ref_get(data->m4u_group); 5000df4fabeSYong Wu } 5010df4fabeSYong Wu return data->m4u_group; 5020df4fabeSYong Wu } 5030df4fabeSYong Wu 5040df4fabeSYong Wu static int mtk_iommu_of_xlate(struct device *dev, struct of_phandle_args *args) 5050df4fabeSYong Wu { 5060df4fabeSYong Wu struct platform_device *m4updev; 5070df4fabeSYong Wu 5080df4fabeSYong Wu if (args->args_count != 1) { 5090df4fabeSYong Wu dev_err(dev, "invalid #iommu-cells(%d) property for IOMMU\n", 5100df4fabeSYong Wu args->args_count); 5110df4fabeSYong Wu return -EINVAL; 5120df4fabeSYong Wu } 5130df4fabeSYong Wu 5143524b559SJoerg Roedel if (!dev_iommu_priv_get(dev)) { 5150df4fabeSYong Wu /* Get the m4u device */ 5160df4fabeSYong Wu m4updev = of_find_device_by_node(args->np); 5170df4fabeSYong Wu if (WARN_ON(!m4updev)) 5180df4fabeSYong Wu return -EINVAL; 5190df4fabeSYong Wu 5203524b559SJoerg Roedel dev_iommu_priv_set(dev, platform_get_drvdata(m4updev)); 5210df4fabeSYong Wu } 5220df4fabeSYong Wu 52358f0d1d5SRobin Murphy return iommu_fwspec_add_ids(dev, args->args, 1); 5240df4fabeSYong Wu } 5250df4fabeSYong Wu 526b65f5016SArvind Yadav static const struct iommu_ops mtk_iommu_ops = { 5270df4fabeSYong Wu .domain_alloc = mtk_iommu_domain_alloc, 5280df4fabeSYong Wu .domain_free = mtk_iommu_domain_free, 5290df4fabeSYong Wu .attach_dev = mtk_iommu_attach_device, 5300df4fabeSYong Wu .detach_dev = mtk_iommu_detach_device, 5310df4fabeSYong Wu .map = mtk_iommu_map, 5320df4fabeSYong Wu .unmap = mtk_iommu_unmap, 53356f8af5eSWill Deacon .flush_iotlb_all = mtk_iommu_flush_iotlb_all, 5344d689b61SRobin Murphy .iotlb_sync = mtk_iommu_iotlb_sync, 53520143451SYong Wu .iotlb_sync_map = mtk_iommu_sync_map, 5360df4fabeSYong Wu .iova_to_phys = mtk_iommu_iova_to_phys, 53780e4592aSJoerg Roedel .probe_device = mtk_iommu_probe_device, 53880e4592aSJoerg Roedel .release_device = mtk_iommu_release_device, 5390df4fabeSYong Wu .device_group = mtk_iommu_device_group, 5400df4fabeSYong Wu .of_xlate = mtk_iommu_of_xlate, 5410df4fabeSYong Wu .pgsize_bitmap = SZ_4K | SZ_64K | SZ_1M | SZ_16M, 5420df4fabeSYong Wu }; 5430df4fabeSYong Wu 5440df4fabeSYong Wu static int mtk_iommu_hw_init(const struct mtk_iommu_data *data) 5450df4fabeSYong Wu { 5460df4fabeSYong Wu u32 regval; 5470df4fabeSYong Wu int ret; 5480df4fabeSYong Wu 5490df4fabeSYong Wu ret = clk_prepare_enable(data->bclk); 5500df4fabeSYong Wu if (ret) { 5510df4fabeSYong Wu dev_err(data->dev, "Failed to enable iommu bclk(%d)\n", ret); 5520df4fabeSYong Wu return ret; 5530df4fabeSYong Wu } 5540df4fabeSYong Wu 55586444413SChao Hao if (data->plat_data->m4u_plat == M4U_MT8173) { 556acb3c92aSYong Wu regval = F_MMU_PREFETCH_RT_REPLACE_MOD | 557acb3c92aSYong Wu F_MMU_TF_PROT_TO_PROGRAM_ADDR_MT8173; 55886444413SChao Hao } else { 55986444413SChao Hao regval = readl_relaxed(data->base + REG_MMU_CTRL_REG); 56086444413SChao Hao regval |= F_MMU_TF_PROT_TO_PROGRAM_ADDR; 56186444413SChao Hao } 5620df4fabeSYong Wu writel_relaxed(regval, data->base + REG_MMU_CTRL_REG); 5630df4fabeSYong Wu 5640df4fabeSYong Wu regval = F_L2_MULIT_HIT_EN | 5650df4fabeSYong Wu F_TABLE_WALK_FAULT_INT_EN | 5660df4fabeSYong Wu F_PREETCH_FIFO_OVERFLOW_INT_EN | 5670df4fabeSYong Wu F_MISS_FIFO_OVERFLOW_INT_EN | 5680df4fabeSYong Wu F_PREFETCH_FIFO_ERR_INT_EN | 5690df4fabeSYong Wu F_MISS_FIFO_ERR_INT_EN; 5700df4fabeSYong Wu writel_relaxed(regval, data->base + REG_MMU_INT_CONTROL0); 5710df4fabeSYong Wu 5720df4fabeSYong Wu regval = F_INT_TRANSLATION_FAULT | 5730df4fabeSYong Wu F_INT_MAIN_MULTI_HIT_FAULT | 5740df4fabeSYong Wu F_INT_INVALID_PA_FAULT | 5750df4fabeSYong Wu F_INT_ENTRY_REPLACEMENT_FAULT | 5760df4fabeSYong Wu F_INT_TLB_MISS_FAULT | 5770df4fabeSYong Wu F_INT_MISS_TRANSACTION_FIFO_FAULT | 5780df4fabeSYong Wu F_INT_PRETETCH_TRANSATION_FIFO_FAULT; 5790df4fabeSYong Wu writel_relaxed(regval, data->base + REG_MMU_INT_MAIN_CONTROL); 5800df4fabeSYong Wu 581d1b5ef00SFabien Parent if (MTK_IOMMU_HAS_FLAG(data->plat_data, HAS_LEGACY_IVRP_PADDR)) 58270ca608bSYong Wu regval = (data->protect_base >> 1) | (data->enable_4GB << 31); 58370ca608bSYong Wu else 58470ca608bSYong Wu regval = lower_32_bits(data->protect_base) | 58570ca608bSYong Wu upper_32_bits(data->protect_base); 58670ca608bSYong Wu writel_relaxed(regval, data->base + REG_MMU_IVRP_PADDR); 58770ca608bSYong Wu 5886b717796SChao Hao if (data->enable_4GB && 5896b717796SChao Hao MTK_IOMMU_HAS_FLAG(data->plat_data, HAS_VLD_PA_RNG)) { 59030e2fccfSYong Wu /* 59130e2fccfSYong Wu * If 4GB mode is enabled, the validate PA range is from 59230e2fccfSYong Wu * 0x1_0000_0000 to 0x1_ffff_ffff. here record bit[32:30]. 59330e2fccfSYong Wu */ 59430e2fccfSYong Wu regval = F_MMU_VLD_PA_RNG(7, 4); 59530e2fccfSYong Wu writel_relaxed(regval, data->base + REG_MMU_VLD_PA_RNG); 59630e2fccfSYong Wu } 5970df4fabeSYong Wu writel_relaxed(0, data->base + REG_MMU_DCM_DIS); 59835c1b48dSChao Hao if (MTK_IOMMU_HAS_FLAG(data->plat_data, WR_THROT_EN)) { 59935c1b48dSChao Hao /* write command throttling mode */ 60035c1b48dSChao Hao regval = readl_relaxed(data->base + REG_MMU_WR_LEN_CTRL); 60135c1b48dSChao Hao regval &= ~F_MMU_WR_THROT_DIS_MASK; 60235c1b48dSChao Hao writel_relaxed(regval, data->base + REG_MMU_WR_LEN_CTRL); 60335c1b48dSChao Hao } 604e6dec923SYong Wu 6056b717796SChao Hao if (MTK_IOMMU_HAS_FLAG(data->plat_data, RESET_AXI)) { 60675eed350SChao Hao /* The register is called STANDARD_AXI_MODE in this case */ 6074bb2bf4cSChao Hao regval = 0; 6084bb2bf4cSChao Hao } else { 6094bb2bf4cSChao Hao regval = readl_relaxed(data->base + REG_MMU_MISC_CTRL); 6104bb2bf4cSChao Hao regval &= ~F_MMU_STANDARD_AXI_MODE_MASK; 6114bb2bf4cSChao Hao if (MTK_IOMMU_HAS_FLAG(data->plat_data, OUT_ORDER_WR_EN)) 6124bb2bf4cSChao Hao regval &= ~F_MMU_IN_ORDER_WR_EN_MASK; 61375eed350SChao Hao } 6144bb2bf4cSChao Hao writel_relaxed(regval, data->base + REG_MMU_MISC_CTRL); 6150df4fabeSYong Wu 6160df4fabeSYong Wu if (devm_request_irq(data->dev, data->irq, mtk_iommu_isr, 0, 6170df4fabeSYong Wu dev_name(data->dev), (void *)data)) { 6180df4fabeSYong Wu writel_relaxed(0, data->base + REG_MMU_PT_BASE_ADDR); 6190df4fabeSYong Wu clk_disable_unprepare(data->bclk); 6200df4fabeSYong Wu dev_err(data->dev, "Failed @ IRQ-%d Request\n", data->irq); 6210df4fabeSYong Wu return -ENODEV; 6220df4fabeSYong Wu } 6230df4fabeSYong Wu 6240df4fabeSYong Wu return 0; 6250df4fabeSYong Wu } 6260df4fabeSYong Wu 6270df4fabeSYong Wu static const struct component_master_ops mtk_iommu_com_ops = { 6280df4fabeSYong Wu .bind = mtk_iommu_bind, 6290df4fabeSYong Wu .unbind = mtk_iommu_unbind, 6300df4fabeSYong Wu }; 6310df4fabeSYong Wu 6320df4fabeSYong Wu static int mtk_iommu_probe(struct platform_device *pdev) 6330df4fabeSYong Wu { 6340df4fabeSYong Wu struct mtk_iommu_data *data; 6350df4fabeSYong Wu struct device *dev = &pdev->dev; 6360df4fabeSYong Wu struct resource *res; 637b16c0170SJoerg Roedel resource_size_t ioaddr; 6380df4fabeSYong Wu struct component_match *match = NULL; 639c2c59456SMiles Chen struct regmap *infracfg; 6400df4fabeSYong Wu void *protect; 6410b6c0ad3SAndrzej Hajda int i, larb_nr, ret; 642c2c59456SMiles Chen u32 val; 643c2c59456SMiles Chen char *p; 6440df4fabeSYong Wu 6450df4fabeSYong Wu data = devm_kzalloc(dev, sizeof(*data), GFP_KERNEL); 6460df4fabeSYong Wu if (!data) 6470df4fabeSYong Wu return -ENOMEM; 6480df4fabeSYong Wu data->dev = dev; 649cecdce9dSYong Wu data->plat_data = of_device_get_match_data(dev); 6500df4fabeSYong Wu 6510df4fabeSYong Wu /* Protect memory. HW will access here while translation fault.*/ 6520df4fabeSYong Wu protect = devm_kzalloc(dev, MTK_PROTECT_PA_ALIGN * 2, GFP_KERNEL); 6530df4fabeSYong Wu if (!protect) 6540df4fabeSYong Wu return -ENOMEM; 6550df4fabeSYong Wu data->protect_base = ALIGN(virt_to_phys(protect), MTK_PROTECT_PA_ALIGN); 6560df4fabeSYong Wu 657c2c59456SMiles Chen if (MTK_IOMMU_HAS_FLAG(data->plat_data, HAS_4GB_MODE)) { 658c2c59456SMiles Chen switch (data->plat_data->m4u_plat) { 659c2c59456SMiles Chen case M4U_MT2712: 660c2c59456SMiles Chen p = "mediatek,mt2712-infracfg"; 661c2c59456SMiles Chen break; 662c2c59456SMiles Chen case M4U_MT8173: 663c2c59456SMiles Chen p = "mediatek,mt8173-infracfg"; 664c2c59456SMiles Chen break; 665c2c59456SMiles Chen default: 666c2c59456SMiles Chen p = NULL; 667c2c59456SMiles Chen } 668c2c59456SMiles Chen 669c2c59456SMiles Chen infracfg = syscon_regmap_lookup_by_compatible(p); 670c2c59456SMiles Chen 671c2c59456SMiles Chen if (IS_ERR(infracfg)) 672c2c59456SMiles Chen return PTR_ERR(infracfg); 673c2c59456SMiles Chen 674c2c59456SMiles Chen ret = regmap_read(infracfg, REG_INFRA_MISC, &val); 675c2c59456SMiles Chen if (ret) 676c2c59456SMiles Chen return ret; 677c2c59456SMiles Chen data->enable_4GB = !!(val & F_DDR_4GB_SUPPORT_EN); 678c2c59456SMiles Chen } 67901e23c93SYong Wu 6800df4fabeSYong Wu res = platform_get_resource(pdev, IORESOURCE_MEM, 0); 6810df4fabeSYong Wu data->base = devm_ioremap_resource(dev, res); 6820df4fabeSYong Wu if (IS_ERR(data->base)) 6830df4fabeSYong Wu return PTR_ERR(data->base); 684b16c0170SJoerg Roedel ioaddr = res->start; 6850df4fabeSYong Wu 6860df4fabeSYong Wu data->irq = platform_get_irq(pdev, 0); 6870df4fabeSYong Wu if (data->irq < 0) 6880df4fabeSYong Wu return data->irq; 6890df4fabeSYong Wu 6906b717796SChao Hao if (MTK_IOMMU_HAS_FLAG(data->plat_data, HAS_BCLK)) { 6910df4fabeSYong Wu data->bclk = devm_clk_get(dev, "bclk"); 6920df4fabeSYong Wu if (IS_ERR(data->bclk)) 6930df4fabeSYong Wu return PTR_ERR(data->bclk); 6942aa4c259SYong Wu } 6950df4fabeSYong Wu 6960df4fabeSYong Wu larb_nr = of_count_phandle_with_args(dev->of_node, 6970df4fabeSYong Wu "mediatek,larbs", NULL); 6980df4fabeSYong Wu if (larb_nr < 0) 6990df4fabeSYong Wu return larb_nr; 7000df4fabeSYong Wu 7010df4fabeSYong Wu for (i = 0; i < larb_nr; i++) { 7020df4fabeSYong Wu struct device_node *larbnode; 7030df4fabeSYong Wu struct platform_device *plarbdev; 704e6dec923SYong Wu u32 id; 7050df4fabeSYong Wu 7060df4fabeSYong Wu larbnode = of_parse_phandle(dev->of_node, "mediatek,larbs", i); 7070df4fabeSYong Wu if (!larbnode) 7080df4fabeSYong Wu return -EINVAL; 7090df4fabeSYong Wu 7101eb8e4e2SWen Yang if (!of_device_is_available(larbnode)) { 7111eb8e4e2SWen Yang of_node_put(larbnode); 7120df4fabeSYong Wu continue; 7131eb8e4e2SWen Yang } 7140df4fabeSYong Wu 715e6dec923SYong Wu ret = of_property_read_u32(larbnode, "mediatek,larb-id", &id); 716e6dec923SYong Wu if (ret)/* The id is consecutive if there is no this property */ 717e6dec923SYong Wu id = i; 718e6dec923SYong Wu 7190df4fabeSYong Wu plarbdev = of_find_device_by_node(larbnode); 7201eb8e4e2SWen Yang if (!plarbdev) { 7211eb8e4e2SWen Yang of_node_put(larbnode); 7220df4fabeSYong Wu return -EPROBE_DEFER; 7231eb8e4e2SWen Yang } 7241ee9feb2SYong Wu data->larb_imu[id].dev = &plarbdev->dev; 7250df4fabeSYong Wu 72600c7c81fSRussell King component_match_add_release(dev, &match, release_of, 72700c7c81fSRussell King compare_of, larbnode); 7280df4fabeSYong Wu } 7290df4fabeSYong Wu 7300df4fabeSYong Wu platform_set_drvdata(pdev, data); 7310df4fabeSYong Wu 732b16c0170SJoerg Roedel ret = iommu_device_sysfs_add(&data->iommu, dev, NULL, 733b16c0170SJoerg Roedel "mtk-iommu.%pa", &ioaddr); 734b16c0170SJoerg Roedel if (ret) 735b16c0170SJoerg Roedel return ret; 736b16c0170SJoerg Roedel 737b16c0170SJoerg Roedel iommu_device_set_ops(&data->iommu, &mtk_iommu_ops); 738b16c0170SJoerg Roedel iommu_device_set_fwnode(&data->iommu, &pdev->dev.of_node->fwnode); 739b16c0170SJoerg Roedel 740b16c0170SJoerg Roedel ret = iommu_device_register(&data->iommu); 741b16c0170SJoerg Roedel if (ret) 742*986d9ec5SYong Wu goto out_sysfs_remove; 743b16c0170SJoerg Roedel 744da3cc91bSYong Wu spin_lock_init(&data->tlb_lock); 7457c3a2ec0SYong Wu list_add_tail(&data->list, &m4ulist); 7467c3a2ec0SYong Wu 747*986d9ec5SYong Wu if (!iommu_present(&platform_bus_type)) { 748*986d9ec5SYong Wu ret = bus_set_iommu(&platform_bus_type, &mtk_iommu_ops); 749*986d9ec5SYong Wu if (ret) 750*986d9ec5SYong Wu goto out_list_del; 751*986d9ec5SYong Wu } 7520df4fabeSYong Wu 753*986d9ec5SYong Wu ret = component_master_add_with_match(dev, &mtk_iommu_com_ops, match); 754*986d9ec5SYong Wu if (ret) 755*986d9ec5SYong Wu goto out_bus_set_null; 756*986d9ec5SYong Wu return ret; 757*986d9ec5SYong Wu 758*986d9ec5SYong Wu out_bus_set_null: 759*986d9ec5SYong Wu bus_set_iommu(&platform_bus_type, NULL); 760*986d9ec5SYong Wu out_list_del: 761*986d9ec5SYong Wu list_del(&data->list); 762*986d9ec5SYong Wu iommu_device_unregister(&data->iommu); 763*986d9ec5SYong Wu out_sysfs_remove: 764*986d9ec5SYong Wu iommu_device_sysfs_remove(&data->iommu); 765*986d9ec5SYong Wu return ret; 7660df4fabeSYong Wu } 7670df4fabeSYong Wu 7680df4fabeSYong Wu static int mtk_iommu_remove(struct platform_device *pdev) 7690df4fabeSYong Wu { 7700df4fabeSYong Wu struct mtk_iommu_data *data = platform_get_drvdata(pdev); 7710df4fabeSYong Wu 772b16c0170SJoerg Roedel iommu_device_sysfs_remove(&data->iommu); 773b16c0170SJoerg Roedel iommu_device_unregister(&data->iommu); 774b16c0170SJoerg Roedel 7750df4fabeSYong Wu if (iommu_present(&platform_bus_type)) 7760df4fabeSYong Wu bus_set_iommu(&platform_bus_type, NULL); 7770df4fabeSYong Wu 7780df4fabeSYong Wu clk_disable_unprepare(data->bclk); 7790df4fabeSYong Wu devm_free_irq(&pdev->dev, data->irq, data); 7800df4fabeSYong Wu component_master_del(&pdev->dev, &mtk_iommu_com_ops); 7810df4fabeSYong Wu return 0; 7820df4fabeSYong Wu } 7830df4fabeSYong Wu 784fd99f796SArnd Bergmann static int __maybe_unused mtk_iommu_suspend(struct device *dev) 7850df4fabeSYong Wu { 7860df4fabeSYong Wu struct mtk_iommu_data *data = dev_get_drvdata(dev); 7870df4fabeSYong Wu struct mtk_iommu_suspend_reg *reg = &data->reg; 7880df4fabeSYong Wu void __iomem *base = data->base; 7890df4fabeSYong Wu 79035c1b48dSChao Hao reg->wr_len_ctrl = readl_relaxed(base + REG_MMU_WR_LEN_CTRL); 79175eed350SChao Hao reg->misc_ctrl = readl_relaxed(base + REG_MMU_MISC_CTRL); 7920df4fabeSYong Wu reg->dcm_dis = readl_relaxed(base + REG_MMU_DCM_DIS); 7930df4fabeSYong Wu reg->ctrl_reg = readl_relaxed(base + REG_MMU_CTRL_REG); 7940df4fabeSYong Wu reg->int_control0 = readl_relaxed(base + REG_MMU_INT_CONTROL0); 7950df4fabeSYong Wu reg->int_main_control = readl_relaxed(base + REG_MMU_INT_MAIN_CONTROL); 79670ca608bSYong Wu reg->ivrp_paddr = readl_relaxed(base + REG_MMU_IVRP_PADDR); 797b9475b34SYong Wu reg->vld_pa_rng = readl_relaxed(base + REG_MMU_VLD_PA_RNG); 7986254b64fSYong Wu clk_disable_unprepare(data->bclk); 7990df4fabeSYong Wu return 0; 8000df4fabeSYong Wu } 8010df4fabeSYong Wu 802fd99f796SArnd Bergmann static int __maybe_unused mtk_iommu_resume(struct device *dev) 8030df4fabeSYong Wu { 8040df4fabeSYong Wu struct mtk_iommu_data *data = dev_get_drvdata(dev); 8050df4fabeSYong Wu struct mtk_iommu_suspend_reg *reg = &data->reg; 806907ba6a1SYong Wu struct mtk_iommu_domain *m4u_dom = data->m4u_dom; 8070df4fabeSYong Wu void __iomem *base = data->base; 8086254b64fSYong Wu int ret; 8090df4fabeSYong Wu 8106254b64fSYong Wu ret = clk_prepare_enable(data->bclk); 8116254b64fSYong Wu if (ret) { 8126254b64fSYong Wu dev_err(data->dev, "Failed to enable clk(%d) in resume\n", ret); 8136254b64fSYong Wu return ret; 8146254b64fSYong Wu } 81535c1b48dSChao Hao writel_relaxed(reg->wr_len_ctrl, base + REG_MMU_WR_LEN_CTRL); 81675eed350SChao Hao writel_relaxed(reg->misc_ctrl, base + REG_MMU_MISC_CTRL); 8170df4fabeSYong Wu writel_relaxed(reg->dcm_dis, base + REG_MMU_DCM_DIS); 8180df4fabeSYong Wu writel_relaxed(reg->ctrl_reg, base + REG_MMU_CTRL_REG); 8190df4fabeSYong Wu writel_relaxed(reg->int_control0, base + REG_MMU_INT_CONTROL0); 8200df4fabeSYong Wu writel_relaxed(reg->int_main_control, base + REG_MMU_INT_MAIN_CONTROL); 82170ca608bSYong Wu writel_relaxed(reg->ivrp_paddr, base + REG_MMU_IVRP_PADDR); 822b9475b34SYong Wu writel_relaxed(reg->vld_pa_rng, base + REG_MMU_VLD_PA_RNG); 823907ba6a1SYong Wu if (m4u_dom) 824d1e5f26fSRobin Murphy writel(m4u_dom->cfg.arm_v7s_cfg.ttbr & MMU_PT_ADDR_MASK, 825e6dec923SYong Wu base + REG_MMU_PT_BASE_ADDR); 8260df4fabeSYong Wu return 0; 8270df4fabeSYong Wu } 8280df4fabeSYong Wu 829e6dec923SYong Wu static const struct dev_pm_ops mtk_iommu_pm_ops = { 8306254b64fSYong Wu SET_NOIRQ_SYSTEM_SLEEP_PM_OPS(mtk_iommu_suspend, mtk_iommu_resume) 8310df4fabeSYong Wu }; 8320df4fabeSYong Wu 833cecdce9dSYong Wu static const struct mtk_iommu_plat_data mt2712_data = { 834cecdce9dSYong Wu .m4u_plat = M4U_MT2712, 8356b717796SChao Hao .flags = HAS_4GB_MODE | HAS_BCLK | HAS_VLD_PA_RNG, 836b053bc71SChao Hao .inv_sel_reg = REG_MMU_INV_SEL_GEN1, 83737276e00SChao Hao .larbid_remap = {{0}, {1}, {2}, {3}, {4}, {5}, {6}, {7}}, 838cecdce9dSYong Wu }; 839cecdce9dSYong Wu 840068c86e9SChao Hao static const struct mtk_iommu_plat_data mt6779_data = { 841068c86e9SChao Hao .m4u_plat = M4U_MT6779, 842068c86e9SChao Hao .flags = HAS_SUB_COMM | OUT_ORDER_WR_EN | WR_THROT_EN, 843068c86e9SChao Hao .inv_sel_reg = REG_MMU_INV_SEL_GEN2, 844068c86e9SChao Hao .larbid_remap = {{0}, {1}, {2}, {3}, {5}, {7, 8}, {10}, {9}}, 845cecdce9dSYong Wu }; 846cecdce9dSYong Wu 8473c213562SFabien Parent static const struct mtk_iommu_plat_data mt8167_data = { 8483c213562SFabien Parent .m4u_plat = M4U_MT8167, 8493c213562SFabien Parent .flags = RESET_AXI | HAS_LEGACY_IVRP_PADDR, 8503c213562SFabien Parent .inv_sel_reg = REG_MMU_INV_SEL_GEN1, 8513c213562SFabien Parent .larbid_remap = {{0}, {1}, {2}}, /* Linear mapping. */ 8523c213562SFabien Parent }; 8533c213562SFabien Parent 854cecdce9dSYong Wu static const struct mtk_iommu_plat_data mt8173_data = { 855cecdce9dSYong Wu .m4u_plat = M4U_MT8173, 856d1b5ef00SFabien Parent .flags = HAS_4GB_MODE | HAS_BCLK | RESET_AXI | 857d1b5ef00SFabien Parent HAS_LEGACY_IVRP_PADDR, 858b053bc71SChao Hao .inv_sel_reg = REG_MMU_INV_SEL_GEN1, 85937276e00SChao Hao .larbid_remap = {{0}, {1}, {2}, {3}, {4}, {5}}, /* Linear mapping. */ 860cecdce9dSYong Wu }; 861cecdce9dSYong Wu 862907ba6a1SYong Wu static const struct mtk_iommu_plat_data mt8183_data = { 863907ba6a1SYong Wu .m4u_plat = M4U_MT8183, 8646b717796SChao Hao .flags = RESET_AXI, 865b053bc71SChao Hao .inv_sel_reg = REG_MMU_INV_SEL_GEN1, 86637276e00SChao Hao .larbid_remap = {{0}, {4}, {5}, {6}, {7}, {2}, {3}, {1}}, 867907ba6a1SYong Wu }; 868907ba6a1SYong Wu 8690df4fabeSYong Wu static const struct of_device_id mtk_iommu_of_ids[] = { 870cecdce9dSYong Wu { .compatible = "mediatek,mt2712-m4u", .data = &mt2712_data}, 871068c86e9SChao Hao { .compatible = "mediatek,mt6779-m4u", .data = &mt6779_data}, 8723c213562SFabien Parent { .compatible = "mediatek,mt8167-m4u", .data = &mt8167_data}, 873cecdce9dSYong Wu { .compatible = "mediatek,mt8173-m4u", .data = &mt8173_data}, 874907ba6a1SYong Wu { .compatible = "mediatek,mt8183-m4u", .data = &mt8183_data}, 8750df4fabeSYong Wu {} 8760df4fabeSYong Wu }; 8770df4fabeSYong Wu 8780df4fabeSYong Wu static struct platform_driver mtk_iommu_driver = { 8790df4fabeSYong Wu .probe = mtk_iommu_probe, 8800df4fabeSYong Wu .remove = mtk_iommu_remove, 8810df4fabeSYong Wu .driver = { 8820df4fabeSYong Wu .name = "mtk-iommu", 883f53dd978SKrzysztof Kozlowski .of_match_table = mtk_iommu_of_ids, 8840df4fabeSYong Wu .pm = &mtk_iommu_pm_ops, 8850df4fabeSYong Wu } 8860df4fabeSYong Wu }; 8870df4fabeSYong Wu 888e6dec923SYong Wu static int __init mtk_iommu_init(void) 8890df4fabeSYong Wu { 8900df4fabeSYong Wu int ret; 8910df4fabeSYong Wu 8920df4fabeSYong Wu ret = platform_driver_register(&mtk_iommu_driver); 893e6dec923SYong Wu if (ret != 0) 894e6dec923SYong Wu pr_err("Failed to register MTK IOMMU driver\n"); 895e6dec923SYong Wu 8960df4fabeSYong Wu return ret; 8970df4fabeSYong Wu } 8980df4fabeSYong Wu 899e6dec923SYong Wu subsys_initcall(mtk_iommu_init) 900