xref: /linux/drivers/iommu/mtk_iommu.c (revision 864444130eed304835b09c86a5bf2ff05bc2f4a2)
11802d0beSThomas Gleixner // SPDX-License-Identifier: GPL-2.0-only
20df4fabeSYong Wu /*
30df4fabeSYong Wu  * Copyright (c) 2015-2016 MediaTek Inc.
40df4fabeSYong Wu  * Author: Yong Wu <yong.wu@mediatek.com>
50df4fabeSYong Wu  */
657c8a661SMike Rapoport #include <linux/memblock.h>
70df4fabeSYong Wu #include <linux/bug.h>
80df4fabeSYong Wu #include <linux/clk.h>
90df4fabeSYong Wu #include <linux/component.h>
100df4fabeSYong Wu #include <linux/device.h>
110df4fabeSYong Wu #include <linux/dma-iommu.h>
120df4fabeSYong Wu #include <linux/err.h>
130df4fabeSYong Wu #include <linux/interrupt.h>
140df4fabeSYong Wu #include <linux/io.h>
150df4fabeSYong Wu #include <linux/iommu.h>
160df4fabeSYong Wu #include <linux/iopoll.h>
170df4fabeSYong Wu #include <linux/list.h>
180df4fabeSYong Wu #include <linux/of_address.h>
190df4fabeSYong Wu #include <linux/of_iommu.h>
200df4fabeSYong Wu #include <linux/of_irq.h>
210df4fabeSYong Wu #include <linux/of_platform.h>
220df4fabeSYong Wu #include <linux/platform_device.h>
230df4fabeSYong Wu #include <linux/slab.h>
240df4fabeSYong Wu #include <linux/spinlock.h>
250df4fabeSYong Wu #include <asm/barrier.h>
260df4fabeSYong Wu #include <soc/mediatek/smi.h>
270df4fabeSYong Wu 
289ca340c9SHonghui Zhang #include "mtk_iommu.h"
290df4fabeSYong Wu 
300df4fabeSYong Wu #define REG_MMU_PT_BASE_ADDR			0x000
31907ba6a1SYong Wu #define MMU_PT_ADDR_MASK			GENMASK(31, 7)
320df4fabeSYong Wu 
330df4fabeSYong Wu #define REG_MMU_INVALIDATE			0x020
340df4fabeSYong Wu #define F_ALL_INVLD				0x2
350df4fabeSYong Wu #define F_MMU_INV_RANGE				0x1
360df4fabeSYong Wu 
370df4fabeSYong Wu #define REG_MMU_INVLD_START_A			0x024
380df4fabeSYong Wu #define REG_MMU_INVLD_END_A			0x028
390df4fabeSYong Wu 
40b053bc71SChao Hao #define REG_MMU_INV_SEL_GEN1			0x038
410df4fabeSYong Wu #define F_INVLD_EN0				BIT(0)
420df4fabeSYong Wu #define F_INVLD_EN1				BIT(1)
430df4fabeSYong Wu 
4475eed350SChao Hao #define REG_MMU_MISC_CTRL			0x048
454bb2bf4cSChao Hao #define F_MMU_IN_ORDER_WR_EN_MASK		(BIT(1) | BIT(17))
464bb2bf4cSChao Hao #define F_MMU_STANDARD_AXI_MODE_MASK		(BIT(3) | BIT(19))
474bb2bf4cSChao Hao 
480df4fabeSYong Wu #define REG_MMU_DCM_DIS				0x050
4935c1b48dSChao Hao #define REG_MMU_WR_LEN_CTRL			0x054
5035c1b48dSChao Hao #define F_MMU_WR_THROT_DIS_MASK			(BIT(5) | BIT(21))
510df4fabeSYong Wu 
520df4fabeSYong Wu #define REG_MMU_CTRL_REG			0x110
53acb3c92aSYong Wu #define F_MMU_TF_PROT_TO_PROGRAM_ADDR		(2 << 4)
540df4fabeSYong Wu #define F_MMU_PREFETCH_RT_REPLACE_MOD		BIT(4)
55acb3c92aSYong Wu #define F_MMU_TF_PROT_TO_PROGRAM_ADDR_MT8173	(2 << 5)
560df4fabeSYong Wu 
570df4fabeSYong Wu #define REG_MMU_IVRP_PADDR			0x114
5870ca608bSYong Wu 
5930e2fccfSYong Wu #define REG_MMU_VLD_PA_RNG			0x118
6030e2fccfSYong Wu #define F_MMU_VLD_PA_RNG(EA, SA)		(((EA) << 8) | (SA))
610df4fabeSYong Wu 
620df4fabeSYong Wu #define REG_MMU_INT_CONTROL0			0x120
630df4fabeSYong Wu #define F_L2_MULIT_HIT_EN			BIT(0)
640df4fabeSYong Wu #define F_TABLE_WALK_FAULT_INT_EN		BIT(1)
650df4fabeSYong Wu #define F_PREETCH_FIFO_OVERFLOW_INT_EN		BIT(2)
660df4fabeSYong Wu #define F_MISS_FIFO_OVERFLOW_INT_EN		BIT(3)
670df4fabeSYong Wu #define F_PREFETCH_FIFO_ERR_INT_EN		BIT(5)
680df4fabeSYong Wu #define F_MISS_FIFO_ERR_INT_EN			BIT(6)
690df4fabeSYong Wu #define F_INT_CLR_BIT				BIT(12)
700df4fabeSYong Wu 
710df4fabeSYong Wu #define REG_MMU_INT_MAIN_CONTROL		0x124
7215a01f4cSYong Wu 						/* mmu0 | mmu1 */
7315a01f4cSYong Wu #define F_INT_TRANSLATION_FAULT			(BIT(0) | BIT(7))
7415a01f4cSYong Wu #define F_INT_MAIN_MULTI_HIT_FAULT		(BIT(1) | BIT(8))
7515a01f4cSYong Wu #define F_INT_INVALID_PA_FAULT			(BIT(2) | BIT(9))
7615a01f4cSYong Wu #define F_INT_ENTRY_REPLACEMENT_FAULT		(BIT(3) | BIT(10))
7715a01f4cSYong Wu #define F_INT_TLB_MISS_FAULT			(BIT(4) | BIT(11))
7815a01f4cSYong Wu #define F_INT_MISS_TRANSACTION_FIFO_FAULT	(BIT(5) | BIT(12))
7915a01f4cSYong Wu #define F_INT_PRETETCH_TRANSATION_FIFO_FAULT	(BIT(6) | BIT(13))
800df4fabeSYong Wu 
810df4fabeSYong Wu #define REG_MMU_CPE_DONE			0x12C
820df4fabeSYong Wu 
830df4fabeSYong Wu #define REG_MMU_FAULT_ST1			0x134
8415a01f4cSYong Wu #define F_REG_MMU0_FAULT_MASK			GENMASK(6, 0)
8515a01f4cSYong Wu #define F_REG_MMU1_FAULT_MASK			GENMASK(13, 7)
860df4fabeSYong Wu 
8715a01f4cSYong Wu #define REG_MMU0_FAULT_VA			0x13c
880df4fabeSYong Wu #define F_MMU_FAULT_VA_WRITE_BIT		BIT(1)
890df4fabeSYong Wu #define F_MMU_FAULT_VA_LAYER_BIT		BIT(0)
900df4fabeSYong Wu 
9115a01f4cSYong Wu #define REG_MMU0_INVLD_PA			0x140
9215a01f4cSYong Wu #define REG_MMU1_FAULT_VA			0x144
9315a01f4cSYong Wu #define REG_MMU1_INVLD_PA			0x148
9415a01f4cSYong Wu #define REG_MMU0_INT_ID				0x150
9515a01f4cSYong Wu #define REG_MMU1_INT_ID				0x154
9637276e00SChao Hao #define F_MMU_INT_ID_COMM_ID(a)			(((a) >> 9) & 0x7)
9737276e00SChao Hao #define F_MMU_INT_ID_SUB_COMM_ID(a)		(((a) >> 7) & 0x3)
9815a01f4cSYong Wu #define F_MMU_INT_ID_LARB_ID(a)			(((a) >> 7) & 0x7)
9915a01f4cSYong Wu #define F_MMU_INT_ID_PORT_ID(a)			(((a) >> 2) & 0x1f)
1000df4fabeSYong Wu 
101829316b3SChao Hao #define MTK_PROTECT_PA_ALIGN			256
1020df4fabeSYong Wu 
103a9467d95SYong Wu /*
104a9467d95SYong Wu  * Get the local arbiter ID and the portid within the larb arbiter
105a9467d95SYong Wu  * from mtk_m4u_id which is defined by MTK_M4U_ID.
106a9467d95SYong Wu  */
107e6dec923SYong Wu #define MTK_M4U_TO_LARB(id)		(((id) >> 5) & 0xf)
108a9467d95SYong Wu #define MTK_M4U_TO_PORT(id)		((id) & 0x1f)
109a9467d95SYong Wu 
1106b717796SChao Hao #define HAS_4GB_MODE			BIT(0)
1116b717796SChao Hao /* HW will use the EMI clock if there isn't the "bclk". */
1126b717796SChao Hao #define HAS_BCLK			BIT(1)
1136b717796SChao Hao #define HAS_VLD_PA_RNG			BIT(2)
1146b717796SChao Hao #define RESET_AXI			BIT(3)
1154bb2bf4cSChao Hao #define OUT_ORDER_WR_EN			BIT(4)
11637276e00SChao Hao #define HAS_SUB_COMM			BIT(5)
11735c1b48dSChao Hao #define WR_THROT_EN			BIT(6)
1186b717796SChao Hao 
1196b717796SChao Hao #define MTK_IOMMU_HAS_FLAG(pdata, _x) \
1206b717796SChao Hao 		((((pdata)->flags) & (_x)) == (_x))
1216b717796SChao Hao 
1220df4fabeSYong Wu struct mtk_iommu_domain {
1230df4fabeSYong Wu 	struct io_pgtable_cfg		cfg;
1240df4fabeSYong Wu 	struct io_pgtable_ops		*iop;
1250df4fabeSYong Wu 
1260df4fabeSYong Wu 	struct iommu_domain		domain;
1270df4fabeSYong Wu };
1280df4fabeSYong Wu 
129b65f5016SArvind Yadav static const struct iommu_ops mtk_iommu_ops;
1300df4fabeSYong Wu 
13176ce6546SYong Wu /*
13276ce6546SYong Wu  * In M4U 4GB mode, the physical address is remapped as below:
13376ce6546SYong Wu  *
13476ce6546SYong Wu  * CPU Physical address:
13576ce6546SYong Wu  * ====================
13676ce6546SYong Wu  *
13776ce6546SYong Wu  * 0      1G       2G     3G       4G     5G
13876ce6546SYong Wu  * |---A---|---B---|---C---|---D---|---E---|
13976ce6546SYong Wu  * +--I/O--+------------Memory-------------+
14076ce6546SYong Wu  *
14176ce6546SYong Wu  * IOMMU output physical address:
14276ce6546SYong Wu  *  =============================
14376ce6546SYong Wu  *
14476ce6546SYong Wu  *                                 4G      5G     6G      7G      8G
14576ce6546SYong Wu  *                                 |---E---|---B---|---C---|---D---|
14676ce6546SYong Wu  *                                 +------------Memory-------------+
14776ce6546SYong Wu  *
14876ce6546SYong Wu  * The Region 'A'(I/O) can NOT be mapped by M4U; For Region 'B'/'C'/'D', the
14976ce6546SYong Wu  * bit32 of the CPU physical address always is needed to set, and for Region
15076ce6546SYong Wu  * 'E', the CPU physical address keep as is.
15176ce6546SYong Wu  * Additionally, The iommu consumers always use the CPU phyiscal address.
15276ce6546SYong Wu  */
153b4dad40eSYong Wu #define MTK_IOMMU_4GB_MODE_REMAP_BASE	 0x140000000UL
15476ce6546SYong Wu 
1557c3a2ec0SYong Wu static LIST_HEAD(m4ulist);	/* List all the M4U HWs */
1567c3a2ec0SYong Wu 
1577c3a2ec0SYong Wu #define for_each_m4u(data)	list_for_each_entry(data, &m4ulist, list)
1587c3a2ec0SYong Wu 
1597c3a2ec0SYong Wu /*
1607c3a2ec0SYong Wu  * There may be 1 or 2 M4U HWs, But we always expect they are in the same domain
1617c3a2ec0SYong Wu  * for the performance.
1627c3a2ec0SYong Wu  *
1637c3a2ec0SYong Wu  * Here always return the mtk_iommu_data of the first probed M4U where the
1647c3a2ec0SYong Wu  * iommu domain information is recorded.
1657c3a2ec0SYong Wu  */
1667c3a2ec0SYong Wu static struct mtk_iommu_data *mtk_iommu_get_m4u_data(void)
1677c3a2ec0SYong Wu {
1687c3a2ec0SYong Wu 	struct mtk_iommu_data *data;
1697c3a2ec0SYong Wu 
1707c3a2ec0SYong Wu 	for_each_m4u(data)
1717c3a2ec0SYong Wu 		return data;
1727c3a2ec0SYong Wu 
1737c3a2ec0SYong Wu 	return NULL;
1747c3a2ec0SYong Wu }
1757c3a2ec0SYong Wu 
1760df4fabeSYong Wu static struct mtk_iommu_domain *to_mtk_domain(struct iommu_domain *dom)
1770df4fabeSYong Wu {
1780df4fabeSYong Wu 	return container_of(dom, struct mtk_iommu_domain, domain);
1790df4fabeSYong Wu }
1800df4fabeSYong Wu 
1810df4fabeSYong Wu static void mtk_iommu_tlb_flush_all(void *cookie)
1820df4fabeSYong Wu {
1830df4fabeSYong Wu 	struct mtk_iommu_data *data = cookie;
1840df4fabeSYong Wu 
1857c3a2ec0SYong Wu 	for_each_m4u(data) {
1867c3a2ec0SYong Wu 		writel_relaxed(F_INVLD_EN1 | F_INVLD_EN0,
187b053bc71SChao Hao 			       data->base + data->plat_data->inv_sel_reg);
1880df4fabeSYong Wu 		writel_relaxed(F_ALL_INVLD, data->base + REG_MMU_INVALIDATE);
1890df4fabeSYong Wu 		wmb(); /* Make sure the tlb flush all done */
1900df4fabeSYong Wu 	}
1917c3a2ec0SYong Wu }
1920df4fabeSYong Wu 
1931f4fd624SYong Wu static void mtk_iommu_tlb_flush_range_sync(unsigned long iova, size_t size,
19467caf7e2SYong Wu 					   size_t granule, void *cookie)
1950df4fabeSYong Wu {
1960df4fabeSYong Wu 	struct mtk_iommu_data *data = cookie;
1971f4fd624SYong Wu 	unsigned long flags;
1981f4fd624SYong Wu 	int ret;
1991f4fd624SYong Wu 	u32 tmp;
2000df4fabeSYong Wu 
2017c3a2ec0SYong Wu 	for_each_m4u(data) {
2021f4fd624SYong Wu 		spin_lock_irqsave(&data->tlb_lock, flags);
2037c3a2ec0SYong Wu 		writel_relaxed(F_INVLD_EN1 | F_INVLD_EN0,
204b053bc71SChao Hao 			       data->base + data->plat_data->inv_sel_reg);
2050df4fabeSYong Wu 
2060df4fabeSYong Wu 		writel_relaxed(iova, data->base + REG_MMU_INVLD_START_A);
2077c3a2ec0SYong Wu 		writel_relaxed(iova + size - 1,
2087c3a2ec0SYong Wu 			       data->base + REG_MMU_INVLD_END_A);
2097c3a2ec0SYong Wu 		writel_relaxed(F_MMU_INV_RANGE,
2107c3a2ec0SYong Wu 			       data->base + REG_MMU_INVALIDATE);
2110df4fabeSYong Wu 
2121f4fd624SYong Wu 		/* tlb sync */
2137c3a2ec0SYong Wu 		ret = readl_poll_timeout_atomic(data->base + REG_MMU_CPE_DONE,
214c90ae4a6SYong Wu 						tmp, tmp != 0, 10, 1000);
2150df4fabeSYong Wu 		if (ret) {
2160df4fabeSYong Wu 			dev_warn(data->dev,
2170df4fabeSYong Wu 				 "Partial TLB flush timed out, falling back to full flush\n");
2180df4fabeSYong Wu 			mtk_iommu_tlb_flush_all(cookie);
2190df4fabeSYong Wu 		}
2200df4fabeSYong Wu 		/* Clear the CPE status */
2210df4fabeSYong Wu 		writel_relaxed(0, data->base + REG_MMU_CPE_DONE);
222da3cc91bSYong Wu 		spin_unlock_irqrestore(&data->tlb_lock, flags);
2230df4fabeSYong Wu 	}
2247c3a2ec0SYong Wu }
2250df4fabeSYong Wu 
2263951c41aSWill Deacon static void mtk_iommu_tlb_flush_page_nosync(struct iommu_iotlb_gather *gather,
2273951c41aSWill Deacon 					    unsigned long iova, size_t granule,
228abfd6fe0SWill Deacon 					    void *cookie)
229abfd6fe0SWill Deacon {
230da3cc91bSYong Wu 	struct mtk_iommu_data *data = cookie;
231a7a04ea3SYong Wu 	struct iommu_domain *domain = &data->m4u_dom->domain;
232da3cc91bSYong Wu 
233a7a04ea3SYong Wu 	iommu_iotlb_gather_add_page(domain, gather, iova, granule);
234abfd6fe0SWill Deacon }
235abfd6fe0SWill Deacon 
236298f7889SWill Deacon static const struct iommu_flush_ops mtk_iommu_flush_ops = {
2370df4fabeSYong Wu 	.tlb_flush_all = mtk_iommu_tlb_flush_all,
2381f4fd624SYong Wu 	.tlb_flush_walk = mtk_iommu_tlb_flush_range_sync,
2391f4fd624SYong Wu 	.tlb_flush_leaf = mtk_iommu_tlb_flush_range_sync,
240abfd6fe0SWill Deacon 	.tlb_add_page = mtk_iommu_tlb_flush_page_nosync,
2410df4fabeSYong Wu };
2420df4fabeSYong Wu 
2430df4fabeSYong Wu static irqreturn_t mtk_iommu_isr(int irq, void *dev_id)
2440df4fabeSYong Wu {
2450df4fabeSYong Wu 	struct mtk_iommu_data *data = dev_id;
2460df4fabeSYong Wu 	struct mtk_iommu_domain *dom = data->m4u_dom;
2470df4fabeSYong Wu 	u32 int_state, regval, fault_iova, fault_pa;
24837276e00SChao Hao 	unsigned int fault_larb, fault_port, sub_comm = 0;
2490df4fabeSYong Wu 	bool layer, write;
2500df4fabeSYong Wu 
2510df4fabeSYong Wu 	/* Read error info from registers */
2520df4fabeSYong Wu 	int_state = readl_relaxed(data->base + REG_MMU_FAULT_ST1);
25315a01f4cSYong Wu 	if (int_state & F_REG_MMU0_FAULT_MASK) {
25415a01f4cSYong Wu 		regval = readl_relaxed(data->base + REG_MMU0_INT_ID);
25515a01f4cSYong Wu 		fault_iova = readl_relaxed(data->base + REG_MMU0_FAULT_VA);
25615a01f4cSYong Wu 		fault_pa = readl_relaxed(data->base + REG_MMU0_INVLD_PA);
25715a01f4cSYong Wu 	} else {
25815a01f4cSYong Wu 		regval = readl_relaxed(data->base + REG_MMU1_INT_ID);
25915a01f4cSYong Wu 		fault_iova = readl_relaxed(data->base + REG_MMU1_FAULT_VA);
26015a01f4cSYong Wu 		fault_pa = readl_relaxed(data->base + REG_MMU1_INVLD_PA);
26115a01f4cSYong Wu 	}
2620df4fabeSYong Wu 	layer = fault_iova & F_MMU_FAULT_VA_LAYER_BIT;
2630df4fabeSYong Wu 	write = fault_iova & F_MMU_FAULT_VA_WRITE_BIT;
26415a01f4cSYong Wu 	fault_port = F_MMU_INT_ID_PORT_ID(regval);
26537276e00SChao Hao 	if (MTK_IOMMU_HAS_FLAG(data->plat_data, HAS_SUB_COMM)) {
26637276e00SChao Hao 		fault_larb = F_MMU_INT_ID_COMM_ID(regval);
26737276e00SChao Hao 		sub_comm = F_MMU_INT_ID_SUB_COMM_ID(regval);
26837276e00SChao Hao 	} else {
26937276e00SChao Hao 		fault_larb = F_MMU_INT_ID_LARB_ID(regval);
27037276e00SChao Hao 	}
27137276e00SChao Hao 	fault_larb = data->plat_data->larbid_remap[fault_larb][sub_comm];
272b3e5eee7SYong Wu 
2730df4fabeSYong Wu 	if (report_iommu_fault(&dom->domain, data->dev, fault_iova,
2740df4fabeSYong Wu 			       write ? IOMMU_FAULT_WRITE : IOMMU_FAULT_READ)) {
2750df4fabeSYong Wu 		dev_err_ratelimited(
2760df4fabeSYong Wu 			data->dev,
2770df4fabeSYong Wu 			"fault type=0x%x iova=0x%x pa=0x%x larb=%d port=%d layer=%d %s\n",
2780df4fabeSYong Wu 			int_state, fault_iova, fault_pa, fault_larb, fault_port,
2790df4fabeSYong Wu 			layer, write ? "write" : "read");
2800df4fabeSYong Wu 	}
2810df4fabeSYong Wu 
2820df4fabeSYong Wu 	/* Interrupt clear */
2830df4fabeSYong Wu 	regval = readl_relaxed(data->base + REG_MMU_INT_CONTROL0);
2840df4fabeSYong Wu 	regval |= F_INT_CLR_BIT;
2850df4fabeSYong Wu 	writel_relaxed(regval, data->base + REG_MMU_INT_CONTROL0);
2860df4fabeSYong Wu 
2870df4fabeSYong Wu 	mtk_iommu_tlb_flush_all(data);
2880df4fabeSYong Wu 
2890df4fabeSYong Wu 	return IRQ_HANDLED;
2900df4fabeSYong Wu }
2910df4fabeSYong Wu 
2920df4fabeSYong Wu static void mtk_iommu_config(struct mtk_iommu_data *data,
2930df4fabeSYong Wu 			     struct device *dev, bool enable)
2940df4fabeSYong Wu {
2950df4fabeSYong Wu 	struct mtk_smi_larb_iommu    *larb_mmu;
2960df4fabeSYong Wu 	unsigned int                 larbid, portid;
297a9bf2eecSJoerg Roedel 	struct iommu_fwspec *fwspec = dev_iommu_fwspec_get(dev);
29858f0d1d5SRobin Murphy 	int i;
2990df4fabeSYong Wu 
30058f0d1d5SRobin Murphy 	for (i = 0; i < fwspec->num_ids; ++i) {
30158f0d1d5SRobin Murphy 		larbid = MTK_M4U_TO_LARB(fwspec->ids[i]);
30258f0d1d5SRobin Murphy 		portid = MTK_M4U_TO_PORT(fwspec->ids[i]);
3031ee9feb2SYong Wu 		larb_mmu = &data->larb_imu[larbid];
3040df4fabeSYong Wu 
3050df4fabeSYong Wu 		dev_dbg(dev, "%s iommu port: %d\n",
3060df4fabeSYong Wu 			enable ? "enable" : "disable", portid);
3070df4fabeSYong Wu 
3080df4fabeSYong Wu 		if (enable)
3090df4fabeSYong Wu 			larb_mmu->mmu |= MTK_SMI_MMU_EN(portid);
3100df4fabeSYong Wu 		else
3110df4fabeSYong Wu 			larb_mmu->mmu &= ~MTK_SMI_MMU_EN(portid);
3120df4fabeSYong Wu 	}
3130df4fabeSYong Wu }
3140df4fabeSYong Wu 
3154b00f5acSYong Wu static int mtk_iommu_domain_finalise(struct mtk_iommu_domain *dom)
3160df4fabeSYong Wu {
3174b00f5acSYong Wu 	struct mtk_iommu_data *data = mtk_iommu_get_m4u_data();
3180df4fabeSYong Wu 
3190df4fabeSYong Wu 	dom->cfg = (struct io_pgtable_cfg) {
3200df4fabeSYong Wu 		.quirks = IO_PGTABLE_QUIRK_ARM_NS |
3210df4fabeSYong Wu 			IO_PGTABLE_QUIRK_NO_PERMS |
322b4dad40eSYong Wu 			IO_PGTABLE_QUIRK_TLBI_ON_MAP |
323b4dad40eSYong Wu 			IO_PGTABLE_QUIRK_ARM_MTK_EXT,
3240df4fabeSYong Wu 		.pgsize_bitmap = mtk_iommu_ops.pgsize_bitmap,
3250df4fabeSYong Wu 		.ias = 32,
326b4dad40eSYong Wu 		.oas = 34,
327298f7889SWill Deacon 		.tlb = &mtk_iommu_flush_ops,
3280df4fabeSYong Wu 		.iommu_dev = data->dev,
3290df4fabeSYong Wu 	};
3300df4fabeSYong Wu 
3310df4fabeSYong Wu 	dom->iop = alloc_io_pgtable_ops(ARM_V7S, &dom->cfg, data);
3320df4fabeSYong Wu 	if (!dom->iop) {
3330df4fabeSYong Wu 		dev_err(data->dev, "Failed to alloc io pgtable\n");
3340df4fabeSYong Wu 		return -EINVAL;
3350df4fabeSYong Wu 	}
3360df4fabeSYong Wu 
3370df4fabeSYong Wu 	/* Update our support page sizes bitmap */
338d16e0faaSRobin Murphy 	dom->domain.pgsize_bitmap = dom->cfg.pgsize_bitmap;
3390df4fabeSYong Wu 	return 0;
3400df4fabeSYong Wu }
3410df4fabeSYong Wu 
3420df4fabeSYong Wu static struct iommu_domain *mtk_iommu_domain_alloc(unsigned type)
3430df4fabeSYong Wu {
3440df4fabeSYong Wu 	struct mtk_iommu_domain *dom;
3450df4fabeSYong Wu 
3460df4fabeSYong Wu 	if (type != IOMMU_DOMAIN_DMA)
3470df4fabeSYong Wu 		return NULL;
3480df4fabeSYong Wu 
3490df4fabeSYong Wu 	dom = kzalloc(sizeof(*dom), GFP_KERNEL);
3500df4fabeSYong Wu 	if (!dom)
3510df4fabeSYong Wu 		return NULL;
3520df4fabeSYong Wu 
3534b00f5acSYong Wu 	if (iommu_get_dma_cookie(&dom->domain))
3544b00f5acSYong Wu 		goto  free_dom;
3554b00f5acSYong Wu 
3564b00f5acSYong Wu 	if (mtk_iommu_domain_finalise(dom))
3574b00f5acSYong Wu 		goto  put_dma_cookie;
3580df4fabeSYong Wu 
3590df4fabeSYong Wu 	dom->domain.geometry.aperture_start = 0;
3600df4fabeSYong Wu 	dom->domain.geometry.aperture_end = DMA_BIT_MASK(32);
3610df4fabeSYong Wu 	dom->domain.geometry.force_aperture = true;
3620df4fabeSYong Wu 
3630df4fabeSYong Wu 	return &dom->domain;
3644b00f5acSYong Wu 
3654b00f5acSYong Wu put_dma_cookie:
3664b00f5acSYong Wu 	iommu_put_dma_cookie(&dom->domain);
3674b00f5acSYong Wu free_dom:
3684b00f5acSYong Wu 	kfree(dom);
3694b00f5acSYong Wu 	return NULL;
3700df4fabeSYong Wu }
3710df4fabeSYong Wu 
3720df4fabeSYong Wu static void mtk_iommu_domain_free(struct iommu_domain *domain)
3730df4fabeSYong Wu {
3744b00f5acSYong Wu 	struct mtk_iommu_domain *dom = to_mtk_domain(domain);
3754b00f5acSYong Wu 
3764b00f5acSYong Wu 	free_io_pgtable_ops(dom->iop);
3770df4fabeSYong Wu 	iommu_put_dma_cookie(domain);
3780df4fabeSYong Wu 	kfree(to_mtk_domain(domain));
3790df4fabeSYong Wu }
3800df4fabeSYong Wu 
3810df4fabeSYong Wu static int mtk_iommu_attach_device(struct iommu_domain *domain,
3820df4fabeSYong Wu 				   struct device *dev)
3830df4fabeSYong Wu {
3843524b559SJoerg Roedel 	struct mtk_iommu_data *data = dev_iommu_priv_get(dev);
3850df4fabeSYong Wu 	struct mtk_iommu_domain *dom = to_mtk_domain(domain);
3860df4fabeSYong Wu 
3874b00f5acSYong Wu 	if (!data)
3880df4fabeSYong Wu 		return -ENODEV;
3890df4fabeSYong Wu 
3904b00f5acSYong Wu 	/* Update the pgtable base address register of the M4U HW */
3910df4fabeSYong Wu 	if (!data->m4u_dom) {
3920df4fabeSYong Wu 		data->m4u_dom = dom;
393d1e5f26fSRobin Murphy 		writel(dom->cfg.arm_v7s_cfg.ttbr & MMU_PT_ADDR_MASK,
3944b00f5acSYong Wu 		       data->base + REG_MMU_PT_BASE_ADDR);
3950df4fabeSYong Wu 	}
3960df4fabeSYong Wu 
3974b00f5acSYong Wu 	mtk_iommu_config(data, dev, true);
3980df4fabeSYong Wu 	return 0;
3990df4fabeSYong Wu }
4000df4fabeSYong Wu 
4010df4fabeSYong Wu static void mtk_iommu_detach_device(struct iommu_domain *domain,
4020df4fabeSYong Wu 				    struct device *dev)
4030df4fabeSYong Wu {
4043524b559SJoerg Roedel 	struct mtk_iommu_data *data = dev_iommu_priv_get(dev);
4050df4fabeSYong Wu 
40658f0d1d5SRobin Murphy 	if (!data)
4070df4fabeSYong Wu 		return;
4080df4fabeSYong Wu 
4090df4fabeSYong Wu 	mtk_iommu_config(data, dev, false);
4100df4fabeSYong Wu }
4110df4fabeSYong Wu 
4120df4fabeSYong Wu static int mtk_iommu_map(struct iommu_domain *domain, unsigned long iova,
413781ca2deSTom Murphy 			 phys_addr_t paddr, size_t size, int prot, gfp_t gfp)
4140df4fabeSYong Wu {
4150df4fabeSYong Wu 	struct mtk_iommu_domain *dom = to_mtk_domain(domain);
416b4dad40eSYong Wu 	struct mtk_iommu_data *data = mtk_iommu_get_m4u_data();
4170df4fabeSYong Wu 
418b4dad40eSYong Wu 	/* The "4GB mode" M4U physically can not use the lower remap of Dram. */
419b4dad40eSYong Wu 	if (data->enable_4GB)
420b4dad40eSYong Wu 		paddr |= BIT_ULL(32);
421b4dad40eSYong Wu 
42260829b4dSYong Wu 	/* Synchronize with the tlb_lock */
42360829b4dSYong Wu 	return dom->iop->map(dom->iop, iova, paddr, size, prot);
4240df4fabeSYong Wu }
4250df4fabeSYong Wu 
4260df4fabeSYong Wu static size_t mtk_iommu_unmap(struct iommu_domain *domain,
42756f8af5eSWill Deacon 			      unsigned long iova, size_t size,
42856f8af5eSWill Deacon 			      struct iommu_iotlb_gather *gather)
4290df4fabeSYong Wu {
4300df4fabeSYong Wu 	struct mtk_iommu_domain *dom = to_mtk_domain(domain);
4310df4fabeSYong Wu 
43260829b4dSYong Wu 	return dom->iop->unmap(dom->iop, iova, size, gather);
4330df4fabeSYong Wu }
4340df4fabeSYong Wu 
43556f8af5eSWill Deacon static void mtk_iommu_flush_iotlb_all(struct iommu_domain *domain)
43656f8af5eSWill Deacon {
4372009122fSYong Wu 	mtk_iommu_tlb_flush_all(mtk_iommu_get_m4u_data());
43856f8af5eSWill Deacon }
43956f8af5eSWill Deacon 
44056f8af5eSWill Deacon static void mtk_iommu_iotlb_sync(struct iommu_domain *domain,
44156f8af5eSWill Deacon 				 struct iommu_iotlb_gather *gather)
4424d689b61SRobin Murphy {
443da3cc91bSYong Wu 	struct mtk_iommu_data *data = mtk_iommu_get_m4u_data();
444a7a04ea3SYong Wu 	size_t length = gather->end - gather->start;
445da3cc91bSYong Wu 
446a7a04ea3SYong Wu 	if (gather->start == ULONG_MAX)
447a7a04ea3SYong Wu 		return;
448a7a04ea3SYong Wu 
4491f4fd624SYong Wu 	mtk_iommu_tlb_flush_range_sync(gather->start, length, gather->pgsize,
45067caf7e2SYong Wu 				       data);
4514d689b61SRobin Murphy }
4524d689b61SRobin Murphy 
4530df4fabeSYong Wu static phys_addr_t mtk_iommu_iova_to_phys(struct iommu_domain *domain,
4540df4fabeSYong Wu 					  dma_addr_t iova)
4550df4fabeSYong Wu {
4560df4fabeSYong Wu 	struct mtk_iommu_domain *dom = to_mtk_domain(domain);
45730e2fccfSYong Wu 	struct mtk_iommu_data *data = mtk_iommu_get_m4u_data();
4580df4fabeSYong Wu 	phys_addr_t pa;
4590df4fabeSYong Wu 
4600df4fabeSYong Wu 	pa = dom->iop->iova_to_phys(dom->iop, iova);
461b4dad40eSYong Wu 	if (data->enable_4GB && pa >= MTK_IOMMU_4GB_MODE_REMAP_BASE)
462b4dad40eSYong Wu 		pa &= ~BIT_ULL(32);
46330e2fccfSYong Wu 
4640df4fabeSYong Wu 	return pa;
4650df4fabeSYong Wu }
4660df4fabeSYong Wu 
46780e4592aSJoerg Roedel static struct iommu_device *mtk_iommu_probe_device(struct device *dev)
4680df4fabeSYong Wu {
469a9bf2eecSJoerg Roedel 	struct iommu_fwspec *fwspec = dev_iommu_fwspec_get(dev);
470b16c0170SJoerg Roedel 	struct mtk_iommu_data *data;
4710df4fabeSYong Wu 
472a9bf2eecSJoerg Roedel 	if (!fwspec || fwspec->ops != &mtk_iommu_ops)
47380e4592aSJoerg Roedel 		return ERR_PTR(-ENODEV); /* Not a iommu client device */
4740df4fabeSYong Wu 
4753524b559SJoerg Roedel 	data = dev_iommu_priv_get(dev);
476b16c0170SJoerg Roedel 
47780e4592aSJoerg Roedel 	return &data->iommu;
4780df4fabeSYong Wu }
4790df4fabeSYong Wu 
48080e4592aSJoerg Roedel static void mtk_iommu_release_device(struct device *dev)
4810df4fabeSYong Wu {
482a9bf2eecSJoerg Roedel 	struct iommu_fwspec *fwspec = dev_iommu_fwspec_get(dev);
483b16c0170SJoerg Roedel 
484a9bf2eecSJoerg Roedel 	if (!fwspec || fwspec->ops != &mtk_iommu_ops)
4850df4fabeSYong Wu 		return;
4860df4fabeSYong Wu 
48758f0d1d5SRobin Murphy 	iommu_fwspec_free(dev);
4880df4fabeSYong Wu }
4890df4fabeSYong Wu 
4900df4fabeSYong Wu static struct iommu_group *mtk_iommu_device_group(struct device *dev)
4910df4fabeSYong Wu {
4927c3a2ec0SYong Wu 	struct mtk_iommu_data *data = mtk_iommu_get_m4u_data();
4930df4fabeSYong Wu 
49458f0d1d5SRobin Murphy 	if (!data)
4950df4fabeSYong Wu 		return ERR_PTR(-ENODEV);
4960df4fabeSYong Wu 
4970df4fabeSYong Wu 	/* All the client devices are in the same m4u iommu-group */
4980df4fabeSYong Wu 	if (!data->m4u_group) {
4990df4fabeSYong Wu 		data->m4u_group = iommu_group_alloc();
5000df4fabeSYong Wu 		if (IS_ERR(data->m4u_group))
5010df4fabeSYong Wu 			dev_err(dev, "Failed to allocate M4U IOMMU group\n");
5023a8d40b6SRobin Murphy 	} else {
5033a8d40b6SRobin Murphy 		iommu_group_ref_get(data->m4u_group);
5040df4fabeSYong Wu 	}
5050df4fabeSYong Wu 	return data->m4u_group;
5060df4fabeSYong Wu }
5070df4fabeSYong Wu 
5080df4fabeSYong Wu static int mtk_iommu_of_xlate(struct device *dev, struct of_phandle_args *args)
5090df4fabeSYong Wu {
5100df4fabeSYong Wu 	struct platform_device *m4updev;
5110df4fabeSYong Wu 
5120df4fabeSYong Wu 	if (args->args_count != 1) {
5130df4fabeSYong Wu 		dev_err(dev, "invalid #iommu-cells(%d) property for IOMMU\n",
5140df4fabeSYong Wu 			args->args_count);
5150df4fabeSYong Wu 		return -EINVAL;
5160df4fabeSYong Wu 	}
5170df4fabeSYong Wu 
5183524b559SJoerg Roedel 	if (!dev_iommu_priv_get(dev)) {
5190df4fabeSYong Wu 		/* Get the m4u device */
5200df4fabeSYong Wu 		m4updev = of_find_device_by_node(args->np);
5210df4fabeSYong Wu 		if (WARN_ON(!m4updev))
5220df4fabeSYong Wu 			return -EINVAL;
5230df4fabeSYong Wu 
5243524b559SJoerg Roedel 		dev_iommu_priv_set(dev, platform_get_drvdata(m4updev));
5250df4fabeSYong Wu 	}
5260df4fabeSYong Wu 
52758f0d1d5SRobin Murphy 	return iommu_fwspec_add_ids(dev, args->args, 1);
5280df4fabeSYong Wu }
5290df4fabeSYong Wu 
530b65f5016SArvind Yadav static const struct iommu_ops mtk_iommu_ops = {
5310df4fabeSYong Wu 	.domain_alloc	= mtk_iommu_domain_alloc,
5320df4fabeSYong Wu 	.domain_free	= mtk_iommu_domain_free,
5330df4fabeSYong Wu 	.attach_dev	= mtk_iommu_attach_device,
5340df4fabeSYong Wu 	.detach_dev	= mtk_iommu_detach_device,
5350df4fabeSYong Wu 	.map		= mtk_iommu_map,
5360df4fabeSYong Wu 	.unmap		= mtk_iommu_unmap,
53756f8af5eSWill Deacon 	.flush_iotlb_all = mtk_iommu_flush_iotlb_all,
5384d689b61SRobin Murphy 	.iotlb_sync	= mtk_iommu_iotlb_sync,
5390df4fabeSYong Wu 	.iova_to_phys	= mtk_iommu_iova_to_phys,
54080e4592aSJoerg Roedel 	.probe_device	= mtk_iommu_probe_device,
54180e4592aSJoerg Roedel 	.release_device	= mtk_iommu_release_device,
5420df4fabeSYong Wu 	.device_group	= mtk_iommu_device_group,
5430df4fabeSYong Wu 	.of_xlate	= mtk_iommu_of_xlate,
5440df4fabeSYong Wu 	.pgsize_bitmap	= SZ_4K | SZ_64K | SZ_1M | SZ_16M,
5450df4fabeSYong Wu };
5460df4fabeSYong Wu 
5470df4fabeSYong Wu static int mtk_iommu_hw_init(const struct mtk_iommu_data *data)
5480df4fabeSYong Wu {
5490df4fabeSYong Wu 	u32 regval;
5500df4fabeSYong Wu 	int ret;
5510df4fabeSYong Wu 
5520df4fabeSYong Wu 	ret = clk_prepare_enable(data->bclk);
5530df4fabeSYong Wu 	if (ret) {
5540df4fabeSYong Wu 		dev_err(data->dev, "Failed to enable iommu bclk(%d)\n", ret);
5550df4fabeSYong Wu 		return ret;
5560df4fabeSYong Wu 	}
5570df4fabeSYong Wu 
558*86444413SChao Hao 	if (data->plat_data->m4u_plat == M4U_MT8173) {
559acb3c92aSYong Wu 		regval = F_MMU_PREFETCH_RT_REPLACE_MOD |
560acb3c92aSYong Wu 			 F_MMU_TF_PROT_TO_PROGRAM_ADDR_MT8173;
561*86444413SChao Hao 	} else {
562*86444413SChao Hao 		regval = readl_relaxed(data->base + REG_MMU_CTRL_REG);
563*86444413SChao Hao 		regval |= F_MMU_TF_PROT_TO_PROGRAM_ADDR;
564*86444413SChao Hao 	}
5650df4fabeSYong Wu 	writel_relaxed(regval, data->base + REG_MMU_CTRL_REG);
5660df4fabeSYong Wu 
5670df4fabeSYong Wu 	regval = F_L2_MULIT_HIT_EN |
5680df4fabeSYong Wu 		F_TABLE_WALK_FAULT_INT_EN |
5690df4fabeSYong Wu 		F_PREETCH_FIFO_OVERFLOW_INT_EN |
5700df4fabeSYong Wu 		F_MISS_FIFO_OVERFLOW_INT_EN |
5710df4fabeSYong Wu 		F_PREFETCH_FIFO_ERR_INT_EN |
5720df4fabeSYong Wu 		F_MISS_FIFO_ERR_INT_EN;
5730df4fabeSYong Wu 	writel_relaxed(regval, data->base + REG_MMU_INT_CONTROL0);
5740df4fabeSYong Wu 
5750df4fabeSYong Wu 	regval = F_INT_TRANSLATION_FAULT |
5760df4fabeSYong Wu 		F_INT_MAIN_MULTI_HIT_FAULT |
5770df4fabeSYong Wu 		F_INT_INVALID_PA_FAULT |
5780df4fabeSYong Wu 		F_INT_ENTRY_REPLACEMENT_FAULT |
5790df4fabeSYong Wu 		F_INT_TLB_MISS_FAULT |
5800df4fabeSYong Wu 		F_INT_MISS_TRANSACTION_FIFO_FAULT |
5810df4fabeSYong Wu 		F_INT_PRETETCH_TRANSATION_FIFO_FAULT;
5820df4fabeSYong Wu 	writel_relaxed(regval, data->base + REG_MMU_INT_MAIN_CONTROL);
5830df4fabeSYong Wu 
584cecdce9dSYong Wu 	if (data->plat_data->m4u_plat == M4U_MT8173)
58570ca608bSYong Wu 		regval = (data->protect_base >> 1) | (data->enable_4GB << 31);
58670ca608bSYong Wu 	else
58770ca608bSYong Wu 		regval = lower_32_bits(data->protect_base) |
58870ca608bSYong Wu 			 upper_32_bits(data->protect_base);
58970ca608bSYong Wu 	writel_relaxed(regval, data->base + REG_MMU_IVRP_PADDR);
59070ca608bSYong Wu 
5916b717796SChao Hao 	if (data->enable_4GB &&
5926b717796SChao Hao 	    MTK_IOMMU_HAS_FLAG(data->plat_data, HAS_VLD_PA_RNG)) {
59330e2fccfSYong Wu 		/*
59430e2fccfSYong Wu 		 * If 4GB mode is enabled, the validate PA range is from
59530e2fccfSYong Wu 		 * 0x1_0000_0000 to 0x1_ffff_ffff. here record bit[32:30].
59630e2fccfSYong Wu 		 */
59730e2fccfSYong Wu 		regval = F_MMU_VLD_PA_RNG(7, 4);
59830e2fccfSYong Wu 		writel_relaxed(regval, data->base + REG_MMU_VLD_PA_RNG);
59930e2fccfSYong Wu 	}
6000df4fabeSYong Wu 	writel_relaxed(0, data->base + REG_MMU_DCM_DIS);
60135c1b48dSChao Hao 	if (MTK_IOMMU_HAS_FLAG(data->plat_data, WR_THROT_EN)) {
60235c1b48dSChao Hao 		/* write command throttling mode */
60335c1b48dSChao Hao 		regval = readl_relaxed(data->base + REG_MMU_WR_LEN_CTRL);
60435c1b48dSChao Hao 		regval &= ~F_MMU_WR_THROT_DIS_MASK;
60535c1b48dSChao Hao 		writel_relaxed(regval, data->base + REG_MMU_WR_LEN_CTRL);
60635c1b48dSChao Hao 	}
607e6dec923SYong Wu 
6086b717796SChao Hao 	if (MTK_IOMMU_HAS_FLAG(data->plat_data, RESET_AXI)) {
60975eed350SChao Hao 		/* The register is called STANDARD_AXI_MODE in this case */
6104bb2bf4cSChao Hao 		regval = 0;
6114bb2bf4cSChao Hao 	} else {
6124bb2bf4cSChao Hao 		regval = readl_relaxed(data->base + REG_MMU_MISC_CTRL);
6134bb2bf4cSChao Hao 		regval &= ~F_MMU_STANDARD_AXI_MODE_MASK;
6144bb2bf4cSChao Hao 		if (MTK_IOMMU_HAS_FLAG(data->plat_data, OUT_ORDER_WR_EN))
6154bb2bf4cSChao Hao 			regval &= ~F_MMU_IN_ORDER_WR_EN_MASK;
61675eed350SChao Hao 	}
6174bb2bf4cSChao Hao 	writel_relaxed(regval, data->base + REG_MMU_MISC_CTRL);
6180df4fabeSYong Wu 
6190df4fabeSYong Wu 	if (devm_request_irq(data->dev, data->irq, mtk_iommu_isr, 0,
6200df4fabeSYong Wu 			     dev_name(data->dev), (void *)data)) {
6210df4fabeSYong Wu 		writel_relaxed(0, data->base + REG_MMU_PT_BASE_ADDR);
6220df4fabeSYong Wu 		clk_disable_unprepare(data->bclk);
6230df4fabeSYong Wu 		dev_err(data->dev, "Failed @ IRQ-%d Request\n", data->irq);
6240df4fabeSYong Wu 		return -ENODEV;
6250df4fabeSYong Wu 	}
6260df4fabeSYong Wu 
6270df4fabeSYong Wu 	return 0;
6280df4fabeSYong Wu }
6290df4fabeSYong Wu 
6300df4fabeSYong Wu static const struct component_master_ops mtk_iommu_com_ops = {
6310df4fabeSYong Wu 	.bind		= mtk_iommu_bind,
6320df4fabeSYong Wu 	.unbind		= mtk_iommu_unbind,
6330df4fabeSYong Wu };
6340df4fabeSYong Wu 
6350df4fabeSYong Wu static int mtk_iommu_probe(struct platform_device *pdev)
6360df4fabeSYong Wu {
6370df4fabeSYong Wu 	struct mtk_iommu_data   *data;
6380df4fabeSYong Wu 	struct device           *dev = &pdev->dev;
6390df4fabeSYong Wu 	struct resource         *res;
640b16c0170SJoerg Roedel 	resource_size_t		ioaddr;
6410df4fabeSYong Wu 	struct component_match  *match = NULL;
6420df4fabeSYong Wu 	void                    *protect;
6430b6c0ad3SAndrzej Hajda 	int                     i, larb_nr, ret;
6440df4fabeSYong Wu 
6450df4fabeSYong Wu 	data = devm_kzalloc(dev, sizeof(*data), GFP_KERNEL);
6460df4fabeSYong Wu 	if (!data)
6470df4fabeSYong Wu 		return -ENOMEM;
6480df4fabeSYong Wu 	data->dev = dev;
649cecdce9dSYong Wu 	data->plat_data = of_device_get_match_data(dev);
6500df4fabeSYong Wu 
6510df4fabeSYong Wu 	/* Protect memory. HW will access here while translation fault.*/
6520df4fabeSYong Wu 	protect = devm_kzalloc(dev, MTK_PROTECT_PA_ALIGN * 2, GFP_KERNEL);
6530df4fabeSYong Wu 	if (!protect)
6540df4fabeSYong Wu 		return -ENOMEM;
6550df4fabeSYong Wu 	data->protect_base = ALIGN(virt_to_phys(protect), MTK_PROTECT_PA_ALIGN);
6560df4fabeSYong Wu 
65701e23c93SYong Wu 	/* Whether the current dram is over 4GB */
65841939980SYong Wu 	data->enable_4GB = !!(max_pfn > (BIT_ULL(32) >> PAGE_SHIFT));
6596b717796SChao Hao 	if (!MTK_IOMMU_HAS_FLAG(data->plat_data, HAS_4GB_MODE))
660b4dad40eSYong Wu 		data->enable_4GB = false;
66101e23c93SYong Wu 
6620df4fabeSYong Wu 	res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
6630df4fabeSYong Wu 	data->base = devm_ioremap_resource(dev, res);
6640df4fabeSYong Wu 	if (IS_ERR(data->base))
6650df4fabeSYong Wu 		return PTR_ERR(data->base);
666b16c0170SJoerg Roedel 	ioaddr = res->start;
6670df4fabeSYong Wu 
6680df4fabeSYong Wu 	data->irq = platform_get_irq(pdev, 0);
6690df4fabeSYong Wu 	if (data->irq < 0)
6700df4fabeSYong Wu 		return data->irq;
6710df4fabeSYong Wu 
6726b717796SChao Hao 	if (MTK_IOMMU_HAS_FLAG(data->plat_data, HAS_BCLK)) {
6730df4fabeSYong Wu 		data->bclk = devm_clk_get(dev, "bclk");
6740df4fabeSYong Wu 		if (IS_ERR(data->bclk))
6750df4fabeSYong Wu 			return PTR_ERR(data->bclk);
6762aa4c259SYong Wu 	}
6770df4fabeSYong Wu 
6780df4fabeSYong Wu 	larb_nr = of_count_phandle_with_args(dev->of_node,
6790df4fabeSYong Wu 					     "mediatek,larbs", NULL);
6800df4fabeSYong Wu 	if (larb_nr < 0)
6810df4fabeSYong Wu 		return larb_nr;
6820df4fabeSYong Wu 
6830df4fabeSYong Wu 	for (i = 0; i < larb_nr; i++) {
6840df4fabeSYong Wu 		struct device_node *larbnode;
6850df4fabeSYong Wu 		struct platform_device *plarbdev;
686e6dec923SYong Wu 		u32 id;
6870df4fabeSYong Wu 
6880df4fabeSYong Wu 		larbnode = of_parse_phandle(dev->of_node, "mediatek,larbs", i);
6890df4fabeSYong Wu 		if (!larbnode)
6900df4fabeSYong Wu 			return -EINVAL;
6910df4fabeSYong Wu 
6921eb8e4e2SWen Yang 		if (!of_device_is_available(larbnode)) {
6931eb8e4e2SWen Yang 			of_node_put(larbnode);
6940df4fabeSYong Wu 			continue;
6951eb8e4e2SWen Yang 		}
6960df4fabeSYong Wu 
697e6dec923SYong Wu 		ret = of_property_read_u32(larbnode, "mediatek,larb-id", &id);
698e6dec923SYong Wu 		if (ret)/* The id is consecutive if there is no this property */
699e6dec923SYong Wu 			id = i;
700e6dec923SYong Wu 
7010df4fabeSYong Wu 		plarbdev = of_find_device_by_node(larbnode);
7021eb8e4e2SWen Yang 		if (!plarbdev) {
7031eb8e4e2SWen Yang 			of_node_put(larbnode);
7040df4fabeSYong Wu 			return -EPROBE_DEFER;
7051eb8e4e2SWen Yang 		}
7061ee9feb2SYong Wu 		data->larb_imu[id].dev = &plarbdev->dev;
7070df4fabeSYong Wu 
70800c7c81fSRussell King 		component_match_add_release(dev, &match, release_of,
70900c7c81fSRussell King 					    compare_of, larbnode);
7100df4fabeSYong Wu 	}
7110df4fabeSYong Wu 
7120df4fabeSYong Wu 	platform_set_drvdata(pdev, data);
7130df4fabeSYong Wu 
7140df4fabeSYong Wu 	ret = mtk_iommu_hw_init(data);
7150df4fabeSYong Wu 	if (ret)
7160df4fabeSYong Wu 		return ret;
7170df4fabeSYong Wu 
718b16c0170SJoerg Roedel 	ret = iommu_device_sysfs_add(&data->iommu, dev, NULL,
719b16c0170SJoerg Roedel 				     "mtk-iommu.%pa", &ioaddr);
720b16c0170SJoerg Roedel 	if (ret)
721b16c0170SJoerg Roedel 		return ret;
722b16c0170SJoerg Roedel 
723b16c0170SJoerg Roedel 	iommu_device_set_ops(&data->iommu, &mtk_iommu_ops);
724b16c0170SJoerg Roedel 	iommu_device_set_fwnode(&data->iommu, &pdev->dev.of_node->fwnode);
725b16c0170SJoerg Roedel 
726b16c0170SJoerg Roedel 	ret = iommu_device_register(&data->iommu);
727b16c0170SJoerg Roedel 	if (ret)
728b16c0170SJoerg Roedel 		return ret;
729b16c0170SJoerg Roedel 
730da3cc91bSYong Wu 	spin_lock_init(&data->tlb_lock);
7317c3a2ec0SYong Wu 	list_add_tail(&data->list, &m4ulist);
7327c3a2ec0SYong Wu 
7330df4fabeSYong Wu 	if (!iommu_present(&platform_bus_type))
7340df4fabeSYong Wu 		bus_set_iommu(&platform_bus_type, &mtk_iommu_ops);
7350df4fabeSYong Wu 
7360df4fabeSYong Wu 	return component_master_add_with_match(dev, &mtk_iommu_com_ops, match);
7370df4fabeSYong Wu }
7380df4fabeSYong Wu 
7390df4fabeSYong Wu static int mtk_iommu_remove(struct platform_device *pdev)
7400df4fabeSYong Wu {
7410df4fabeSYong Wu 	struct mtk_iommu_data *data = platform_get_drvdata(pdev);
7420df4fabeSYong Wu 
743b16c0170SJoerg Roedel 	iommu_device_sysfs_remove(&data->iommu);
744b16c0170SJoerg Roedel 	iommu_device_unregister(&data->iommu);
745b16c0170SJoerg Roedel 
7460df4fabeSYong Wu 	if (iommu_present(&platform_bus_type))
7470df4fabeSYong Wu 		bus_set_iommu(&platform_bus_type, NULL);
7480df4fabeSYong Wu 
7490df4fabeSYong Wu 	clk_disable_unprepare(data->bclk);
7500df4fabeSYong Wu 	devm_free_irq(&pdev->dev, data->irq, data);
7510df4fabeSYong Wu 	component_master_del(&pdev->dev, &mtk_iommu_com_ops);
7520df4fabeSYong Wu 	return 0;
7530df4fabeSYong Wu }
7540df4fabeSYong Wu 
755fd99f796SArnd Bergmann static int __maybe_unused mtk_iommu_suspend(struct device *dev)
7560df4fabeSYong Wu {
7570df4fabeSYong Wu 	struct mtk_iommu_data *data = dev_get_drvdata(dev);
7580df4fabeSYong Wu 	struct mtk_iommu_suspend_reg *reg = &data->reg;
7590df4fabeSYong Wu 	void __iomem *base = data->base;
7600df4fabeSYong Wu 
76135c1b48dSChao Hao 	reg->wr_len_ctrl = readl_relaxed(base + REG_MMU_WR_LEN_CTRL);
76275eed350SChao Hao 	reg->misc_ctrl = readl_relaxed(base + REG_MMU_MISC_CTRL);
7630df4fabeSYong Wu 	reg->dcm_dis = readl_relaxed(base + REG_MMU_DCM_DIS);
7640df4fabeSYong Wu 	reg->ctrl_reg = readl_relaxed(base + REG_MMU_CTRL_REG);
7650df4fabeSYong Wu 	reg->int_control0 = readl_relaxed(base + REG_MMU_INT_CONTROL0);
7660df4fabeSYong Wu 	reg->int_main_control = readl_relaxed(base + REG_MMU_INT_MAIN_CONTROL);
76770ca608bSYong Wu 	reg->ivrp_paddr = readl_relaxed(base + REG_MMU_IVRP_PADDR);
768b9475b34SYong Wu 	reg->vld_pa_rng = readl_relaxed(base + REG_MMU_VLD_PA_RNG);
7696254b64fSYong Wu 	clk_disable_unprepare(data->bclk);
7700df4fabeSYong Wu 	return 0;
7710df4fabeSYong Wu }
7720df4fabeSYong Wu 
773fd99f796SArnd Bergmann static int __maybe_unused mtk_iommu_resume(struct device *dev)
7740df4fabeSYong Wu {
7750df4fabeSYong Wu 	struct mtk_iommu_data *data = dev_get_drvdata(dev);
7760df4fabeSYong Wu 	struct mtk_iommu_suspend_reg *reg = &data->reg;
777907ba6a1SYong Wu 	struct mtk_iommu_domain *m4u_dom = data->m4u_dom;
7780df4fabeSYong Wu 	void __iomem *base = data->base;
7796254b64fSYong Wu 	int ret;
7800df4fabeSYong Wu 
7816254b64fSYong Wu 	ret = clk_prepare_enable(data->bclk);
7826254b64fSYong Wu 	if (ret) {
7836254b64fSYong Wu 		dev_err(data->dev, "Failed to enable clk(%d) in resume\n", ret);
7846254b64fSYong Wu 		return ret;
7856254b64fSYong Wu 	}
78635c1b48dSChao Hao 	writel_relaxed(reg->wr_len_ctrl, base + REG_MMU_WR_LEN_CTRL);
78775eed350SChao Hao 	writel_relaxed(reg->misc_ctrl, base + REG_MMU_MISC_CTRL);
7880df4fabeSYong Wu 	writel_relaxed(reg->dcm_dis, base + REG_MMU_DCM_DIS);
7890df4fabeSYong Wu 	writel_relaxed(reg->ctrl_reg, base + REG_MMU_CTRL_REG);
7900df4fabeSYong Wu 	writel_relaxed(reg->int_control0, base + REG_MMU_INT_CONTROL0);
7910df4fabeSYong Wu 	writel_relaxed(reg->int_main_control, base + REG_MMU_INT_MAIN_CONTROL);
79270ca608bSYong Wu 	writel_relaxed(reg->ivrp_paddr, base + REG_MMU_IVRP_PADDR);
793b9475b34SYong Wu 	writel_relaxed(reg->vld_pa_rng, base + REG_MMU_VLD_PA_RNG);
794907ba6a1SYong Wu 	if (m4u_dom)
795d1e5f26fSRobin Murphy 		writel(m4u_dom->cfg.arm_v7s_cfg.ttbr & MMU_PT_ADDR_MASK,
796e6dec923SYong Wu 		       base + REG_MMU_PT_BASE_ADDR);
7970df4fabeSYong Wu 	return 0;
7980df4fabeSYong Wu }
7990df4fabeSYong Wu 
800e6dec923SYong Wu static const struct dev_pm_ops mtk_iommu_pm_ops = {
8016254b64fSYong Wu 	SET_NOIRQ_SYSTEM_SLEEP_PM_OPS(mtk_iommu_suspend, mtk_iommu_resume)
8020df4fabeSYong Wu };
8030df4fabeSYong Wu 
804cecdce9dSYong Wu static const struct mtk_iommu_plat_data mt2712_data = {
805cecdce9dSYong Wu 	.m4u_plat     = M4U_MT2712,
8066b717796SChao Hao 	.flags        = HAS_4GB_MODE | HAS_BCLK | HAS_VLD_PA_RNG,
807b053bc71SChao Hao 	.inv_sel_reg  = REG_MMU_INV_SEL_GEN1,
80837276e00SChao Hao 	.larbid_remap = {{0}, {1}, {2}, {3}, {4}, {5}, {6}, {7}},
809cecdce9dSYong Wu };
810cecdce9dSYong Wu 
811cecdce9dSYong Wu static const struct mtk_iommu_plat_data mt8173_data = {
812cecdce9dSYong Wu 	.m4u_plat     = M4U_MT8173,
8136b717796SChao Hao 	.flags	      = HAS_4GB_MODE | HAS_BCLK | RESET_AXI,
814b053bc71SChao Hao 	.inv_sel_reg  = REG_MMU_INV_SEL_GEN1,
81537276e00SChao Hao 	.larbid_remap = {{0}, {1}, {2}, {3}, {4}, {5}}, /* Linear mapping. */
816cecdce9dSYong Wu };
817cecdce9dSYong Wu 
818907ba6a1SYong Wu static const struct mtk_iommu_plat_data mt8183_data = {
819907ba6a1SYong Wu 	.m4u_plat     = M4U_MT8183,
8206b717796SChao Hao 	.flags        = RESET_AXI,
821b053bc71SChao Hao 	.inv_sel_reg  = REG_MMU_INV_SEL_GEN1,
82237276e00SChao Hao 	.larbid_remap = {{0}, {4}, {5}, {6}, {7}, {2}, {3}, {1}},
823907ba6a1SYong Wu };
824907ba6a1SYong Wu 
8250df4fabeSYong Wu static const struct of_device_id mtk_iommu_of_ids[] = {
826cecdce9dSYong Wu 	{ .compatible = "mediatek,mt2712-m4u", .data = &mt2712_data},
827cecdce9dSYong Wu 	{ .compatible = "mediatek,mt8173-m4u", .data = &mt8173_data},
828907ba6a1SYong Wu 	{ .compatible = "mediatek,mt8183-m4u", .data = &mt8183_data},
8290df4fabeSYong Wu 	{}
8300df4fabeSYong Wu };
8310df4fabeSYong Wu 
8320df4fabeSYong Wu static struct platform_driver mtk_iommu_driver = {
8330df4fabeSYong Wu 	.probe	= mtk_iommu_probe,
8340df4fabeSYong Wu 	.remove	= mtk_iommu_remove,
8350df4fabeSYong Wu 	.driver	= {
8360df4fabeSYong Wu 		.name = "mtk-iommu",
837e6dec923SYong Wu 		.of_match_table = of_match_ptr(mtk_iommu_of_ids),
8380df4fabeSYong Wu 		.pm = &mtk_iommu_pm_ops,
8390df4fabeSYong Wu 	}
8400df4fabeSYong Wu };
8410df4fabeSYong Wu 
842e6dec923SYong Wu static int __init mtk_iommu_init(void)
8430df4fabeSYong Wu {
8440df4fabeSYong Wu 	int ret;
8450df4fabeSYong Wu 
8460df4fabeSYong Wu 	ret = platform_driver_register(&mtk_iommu_driver);
847e6dec923SYong Wu 	if (ret != 0)
848e6dec923SYong Wu 		pr_err("Failed to register MTK IOMMU driver\n");
849e6dec923SYong Wu 
8500df4fabeSYong Wu 	return ret;
8510df4fabeSYong Wu }
8520df4fabeSYong Wu 
853e6dec923SYong Wu subsys_initcall(mtk_iommu_init)
854