11802d0beSThomas Gleixner // SPDX-License-Identifier: GPL-2.0-only 20df4fabeSYong Wu /* 30df4fabeSYong Wu * Copyright (c) 2015-2016 MediaTek Inc. 40df4fabeSYong Wu * Author: Yong Wu <yong.wu@mediatek.com> 50df4fabeSYong Wu */ 657c8a661SMike Rapoport #include <linux/memblock.h> 70df4fabeSYong Wu #include <linux/bug.h> 80df4fabeSYong Wu #include <linux/clk.h> 90df4fabeSYong Wu #include <linux/component.h> 100df4fabeSYong Wu #include <linux/device.h> 110df4fabeSYong Wu #include <linux/dma-iommu.h> 120df4fabeSYong Wu #include <linux/err.h> 130df4fabeSYong Wu #include <linux/interrupt.h> 140df4fabeSYong Wu #include <linux/io.h> 150df4fabeSYong Wu #include <linux/iommu.h> 160df4fabeSYong Wu #include <linux/iopoll.h> 170df4fabeSYong Wu #include <linux/list.h> 180df4fabeSYong Wu #include <linux/of_address.h> 190df4fabeSYong Wu #include <linux/of_iommu.h> 200df4fabeSYong Wu #include <linux/of_irq.h> 210df4fabeSYong Wu #include <linux/of_platform.h> 220df4fabeSYong Wu #include <linux/platform_device.h> 230df4fabeSYong Wu #include <linux/slab.h> 240df4fabeSYong Wu #include <linux/spinlock.h> 250df4fabeSYong Wu #include <asm/barrier.h> 260df4fabeSYong Wu #include <soc/mediatek/smi.h> 270df4fabeSYong Wu 289ca340c9SHonghui Zhang #include "mtk_iommu.h" 290df4fabeSYong Wu 300df4fabeSYong Wu #define REG_MMU_PT_BASE_ADDR 0x000 31907ba6a1SYong Wu #define MMU_PT_ADDR_MASK GENMASK(31, 7) 320df4fabeSYong Wu 330df4fabeSYong Wu #define REG_MMU_INVALIDATE 0x020 340df4fabeSYong Wu #define F_ALL_INVLD 0x2 350df4fabeSYong Wu #define F_MMU_INV_RANGE 0x1 360df4fabeSYong Wu 370df4fabeSYong Wu #define REG_MMU_INVLD_START_A 0x024 380df4fabeSYong Wu #define REG_MMU_INVLD_END_A 0x028 390df4fabeSYong Wu 400df4fabeSYong Wu #define REG_MMU_INV_SEL 0x038 410df4fabeSYong Wu #define F_INVLD_EN0 BIT(0) 420df4fabeSYong Wu #define F_INVLD_EN1 BIT(1) 430df4fabeSYong Wu 4475eed350SChao Hao #define REG_MMU_MISC_CTRL 0x048 450df4fabeSYong Wu #define REG_MMU_DCM_DIS 0x050 460df4fabeSYong Wu 470df4fabeSYong Wu #define REG_MMU_CTRL_REG 0x110 48acb3c92aSYong Wu #define F_MMU_TF_PROT_TO_PROGRAM_ADDR (2 << 4) 490df4fabeSYong Wu #define F_MMU_PREFETCH_RT_REPLACE_MOD BIT(4) 50acb3c92aSYong Wu #define F_MMU_TF_PROT_TO_PROGRAM_ADDR_MT8173 (2 << 5) 510df4fabeSYong Wu 520df4fabeSYong Wu #define REG_MMU_IVRP_PADDR 0x114 5370ca608bSYong Wu 5430e2fccfSYong Wu #define REG_MMU_VLD_PA_RNG 0x118 5530e2fccfSYong Wu #define F_MMU_VLD_PA_RNG(EA, SA) (((EA) << 8) | (SA)) 560df4fabeSYong Wu 570df4fabeSYong Wu #define REG_MMU_INT_CONTROL0 0x120 580df4fabeSYong Wu #define F_L2_MULIT_HIT_EN BIT(0) 590df4fabeSYong Wu #define F_TABLE_WALK_FAULT_INT_EN BIT(1) 600df4fabeSYong Wu #define F_PREETCH_FIFO_OVERFLOW_INT_EN BIT(2) 610df4fabeSYong Wu #define F_MISS_FIFO_OVERFLOW_INT_EN BIT(3) 620df4fabeSYong Wu #define F_PREFETCH_FIFO_ERR_INT_EN BIT(5) 630df4fabeSYong Wu #define F_MISS_FIFO_ERR_INT_EN BIT(6) 640df4fabeSYong Wu #define F_INT_CLR_BIT BIT(12) 650df4fabeSYong Wu 660df4fabeSYong Wu #define REG_MMU_INT_MAIN_CONTROL 0x124 6715a01f4cSYong Wu /* mmu0 | mmu1 */ 6815a01f4cSYong Wu #define F_INT_TRANSLATION_FAULT (BIT(0) | BIT(7)) 6915a01f4cSYong Wu #define F_INT_MAIN_MULTI_HIT_FAULT (BIT(1) | BIT(8)) 7015a01f4cSYong Wu #define F_INT_INVALID_PA_FAULT (BIT(2) | BIT(9)) 7115a01f4cSYong Wu #define F_INT_ENTRY_REPLACEMENT_FAULT (BIT(3) | BIT(10)) 7215a01f4cSYong Wu #define F_INT_TLB_MISS_FAULT (BIT(4) | BIT(11)) 7315a01f4cSYong Wu #define F_INT_MISS_TRANSACTION_FIFO_FAULT (BIT(5) | BIT(12)) 7415a01f4cSYong Wu #define F_INT_PRETETCH_TRANSATION_FIFO_FAULT (BIT(6) | BIT(13)) 750df4fabeSYong Wu 760df4fabeSYong Wu #define REG_MMU_CPE_DONE 0x12C 770df4fabeSYong Wu 780df4fabeSYong Wu #define REG_MMU_FAULT_ST1 0x134 7915a01f4cSYong Wu #define F_REG_MMU0_FAULT_MASK GENMASK(6, 0) 8015a01f4cSYong Wu #define F_REG_MMU1_FAULT_MASK GENMASK(13, 7) 810df4fabeSYong Wu 8215a01f4cSYong Wu #define REG_MMU0_FAULT_VA 0x13c 830df4fabeSYong Wu #define F_MMU_FAULT_VA_WRITE_BIT BIT(1) 840df4fabeSYong Wu #define F_MMU_FAULT_VA_LAYER_BIT BIT(0) 850df4fabeSYong Wu 8615a01f4cSYong Wu #define REG_MMU0_INVLD_PA 0x140 8715a01f4cSYong Wu #define REG_MMU1_FAULT_VA 0x144 8815a01f4cSYong Wu #define REG_MMU1_INVLD_PA 0x148 8915a01f4cSYong Wu #define REG_MMU0_INT_ID 0x150 9015a01f4cSYong Wu #define REG_MMU1_INT_ID 0x154 9115a01f4cSYong Wu #define F_MMU_INT_ID_LARB_ID(a) (((a) >> 7) & 0x7) 9215a01f4cSYong Wu #define F_MMU_INT_ID_PORT_ID(a) (((a) >> 2) & 0x1f) 930df4fabeSYong Wu 940df4fabeSYong Wu #define MTK_PROTECT_PA_ALIGN 128 950df4fabeSYong Wu 96a9467d95SYong Wu /* 97a9467d95SYong Wu * Get the local arbiter ID and the portid within the larb arbiter 98a9467d95SYong Wu * from mtk_m4u_id which is defined by MTK_M4U_ID. 99a9467d95SYong Wu */ 100e6dec923SYong Wu #define MTK_M4U_TO_LARB(id) (((id) >> 5) & 0xf) 101a9467d95SYong Wu #define MTK_M4U_TO_PORT(id) ((id) & 0x1f) 102a9467d95SYong Wu 103*6b717796SChao Hao #define HAS_4GB_MODE BIT(0) 104*6b717796SChao Hao /* HW will use the EMI clock if there isn't the "bclk". */ 105*6b717796SChao Hao #define HAS_BCLK BIT(1) 106*6b717796SChao Hao #define HAS_VLD_PA_RNG BIT(2) 107*6b717796SChao Hao #define RESET_AXI BIT(3) 108*6b717796SChao Hao 109*6b717796SChao Hao #define MTK_IOMMU_HAS_FLAG(pdata, _x) \ 110*6b717796SChao Hao ((((pdata)->flags) & (_x)) == (_x)) 111*6b717796SChao Hao 1120df4fabeSYong Wu struct mtk_iommu_domain { 1130df4fabeSYong Wu struct io_pgtable_cfg cfg; 1140df4fabeSYong Wu struct io_pgtable_ops *iop; 1150df4fabeSYong Wu 1160df4fabeSYong Wu struct iommu_domain domain; 1170df4fabeSYong Wu }; 1180df4fabeSYong Wu 119b65f5016SArvind Yadav static const struct iommu_ops mtk_iommu_ops; 1200df4fabeSYong Wu 12176ce6546SYong Wu /* 12276ce6546SYong Wu * In M4U 4GB mode, the physical address is remapped as below: 12376ce6546SYong Wu * 12476ce6546SYong Wu * CPU Physical address: 12576ce6546SYong Wu * ==================== 12676ce6546SYong Wu * 12776ce6546SYong Wu * 0 1G 2G 3G 4G 5G 12876ce6546SYong Wu * |---A---|---B---|---C---|---D---|---E---| 12976ce6546SYong Wu * +--I/O--+------------Memory-------------+ 13076ce6546SYong Wu * 13176ce6546SYong Wu * IOMMU output physical address: 13276ce6546SYong Wu * ============================= 13376ce6546SYong Wu * 13476ce6546SYong Wu * 4G 5G 6G 7G 8G 13576ce6546SYong Wu * |---E---|---B---|---C---|---D---| 13676ce6546SYong Wu * +------------Memory-------------+ 13776ce6546SYong Wu * 13876ce6546SYong Wu * The Region 'A'(I/O) can NOT be mapped by M4U; For Region 'B'/'C'/'D', the 13976ce6546SYong Wu * bit32 of the CPU physical address always is needed to set, and for Region 14076ce6546SYong Wu * 'E', the CPU physical address keep as is. 14176ce6546SYong Wu * Additionally, The iommu consumers always use the CPU phyiscal address. 14276ce6546SYong Wu */ 143b4dad40eSYong Wu #define MTK_IOMMU_4GB_MODE_REMAP_BASE 0x140000000UL 14476ce6546SYong Wu 1457c3a2ec0SYong Wu static LIST_HEAD(m4ulist); /* List all the M4U HWs */ 1467c3a2ec0SYong Wu 1477c3a2ec0SYong Wu #define for_each_m4u(data) list_for_each_entry(data, &m4ulist, list) 1487c3a2ec0SYong Wu 1497c3a2ec0SYong Wu /* 1507c3a2ec0SYong Wu * There may be 1 or 2 M4U HWs, But we always expect they are in the same domain 1517c3a2ec0SYong Wu * for the performance. 1527c3a2ec0SYong Wu * 1537c3a2ec0SYong Wu * Here always return the mtk_iommu_data of the first probed M4U where the 1547c3a2ec0SYong Wu * iommu domain information is recorded. 1557c3a2ec0SYong Wu */ 1567c3a2ec0SYong Wu static struct mtk_iommu_data *mtk_iommu_get_m4u_data(void) 1577c3a2ec0SYong Wu { 1587c3a2ec0SYong Wu struct mtk_iommu_data *data; 1597c3a2ec0SYong Wu 1607c3a2ec0SYong Wu for_each_m4u(data) 1617c3a2ec0SYong Wu return data; 1627c3a2ec0SYong Wu 1637c3a2ec0SYong Wu return NULL; 1647c3a2ec0SYong Wu } 1657c3a2ec0SYong Wu 1660df4fabeSYong Wu static struct mtk_iommu_domain *to_mtk_domain(struct iommu_domain *dom) 1670df4fabeSYong Wu { 1680df4fabeSYong Wu return container_of(dom, struct mtk_iommu_domain, domain); 1690df4fabeSYong Wu } 1700df4fabeSYong Wu 1710df4fabeSYong Wu static void mtk_iommu_tlb_flush_all(void *cookie) 1720df4fabeSYong Wu { 1730df4fabeSYong Wu struct mtk_iommu_data *data = cookie; 1740df4fabeSYong Wu 1757c3a2ec0SYong Wu for_each_m4u(data) { 1767c3a2ec0SYong Wu writel_relaxed(F_INVLD_EN1 | F_INVLD_EN0, 1777c3a2ec0SYong Wu data->base + REG_MMU_INV_SEL); 1780df4fabeSYong Wu writel_relaxed(F_ALL_INVLD, data->base + REG_MMU_INVALIDATE); 1790df4fabeSYong Wu wmb(); /* Make sure the tlb flush all done */ 1800df4fabeSYong Wu } 1817c3a2ec0SYong Wu } 1820df4fabeSYong Wu 1831f4fd624SYong Wu static void mtk_iommu_tlb_flush_range_sync(unsigned long iova, size_t size, 18467caf7e2SYong Wu size_t granule, void *cookie) 1850df4fabeSYong Wu { 1860df4fabeSYong Wu struct mtk_iommu_data *data = cookie; 1871f4fd624SYong Wu unsigned long flags; 1881f4fd624SYong Wu int ret; 1891f4fd624SYong Wu u32 tmp; 1900df4fabeSYong Wu 1917c3a2ec0SYong Wu for_each_m4u(data) { 1921f4fd624SYong Wu spin_lock_irqsave(&data->tlb_lock, flags); 1937c3a2ec0SYong Wu writel_relaxed(F_INVLD_EN1 | F_INVLD_EN0, 1947c3a2ec0SYong Wu data->base + REG_MMU_INV_SEL); 1950df4fabeSYong Wu 1960df4fabeSYong Wu writel_relaxed(iova, data->base + REG_MMU_INVLD_START_A); 1977c3a2ec0SYong Wu writel_relaxed(iova + size - 1, 1987c3a2ec0SYong Wu data->base + REG_MMU_INVLD_END_A); 1997c3a2ec0SYong Wu writel_relaxed(F_MMU_INV_RANGE, 2007c3a2ec0SYong Wu data->base + REG_MMU_INVALIDATE); 2010df4fabeSYong Wu 2021f4fd624SYong Wu /* tlb sync */ 2037c3a2ec0SYong Wu ret = readl_poll_timeout_atomic(data->base + REG_MMU_CPE_DONE, 204c90ae4a6SYong Wu tmp, tmp != 0, 10, 1000); 2050df4fabeSYong Wu if (ret) { 2060df4fabeSYong Wu dev_warn(data->dev, 2070df4fabeSYong Wu "Partial TLB flush timed out, falling back to full flush\n"); 2080df4fabeSYong Wu mtk_iommu_tlb_flush_all(cookie); 2090df4fabeSYong Wu } 2100df4fabeSYong Wu /* Clear the CPE status */ 2110df4fabeSYong Wu writel_relaxed(0, data->base + REG_MMU_CPE_DONE); 212da3cc91bSYong Wu spin_unlock_irqrestore(&data->tlb_lock, flags); 2130df4fabeSYong Wu } 2147c3a2ec0SYong Wu } 2150df4fabeSYong Wu 2163951c41aSWill Deacon static void mtk_iommu_tlb_flush_page_nosync(struct iommu_iotlb_gather *gather, 2173951c41aSWill Deacon unsigned long iova, size_t granule, 218abfd6fe0SWill Deacon void *cookie) 219abfd6fe0SWill Deacon { 220da3cc91bSYong Wu struct mtk_iommu_data *data = cookie; 221a7a04ea3SYong Wu struct iommu_domain *domain = &data->m4u_dom->domain; 222da3cc91bSYong Wu 223a7a04ea3SYong Wu iommu_iotlb_gather_add_page(domain, gather, iova, granule); 224abfd6fe0SWill Deacon } 225abfd6fe0SWill Deacon 226298f7889SWill Deacon static const struct iommu_flush_ops mtk_iommu_flush_ops = { 2270df4fabeSYong Wu .tlb_flush_all = mtk_iommu_tlb_flush_all, 2281f4fd624SYong Wu .tlb_flush_walk = mtk_iommu_tlb_flush_range_sync, 2291f4fd624SYong Wu .tlb_flush_leaf = mtk_iommu_tlb_flush_range_sync, 230abfd6fe0SWill Deacon .tlb_add_page = mtk_iommu_tlb_flush_page_nosync, 2310df4fabeSYong Wu }; 2320df4fabeSYong Wu 2330df4fabeSYong Wu static irqreturn_t mtk_iommu_isr(int irq, void *dev_id) 2340df4fabeSYong Wu { 2350df4fabeSYong Wu struct mtk_iommu_data *data = dev_id; 2360df4fabeSYong Wu struct mtk_iommu_domain *dom = data->m4u_dom; 2370df4fabeSYong Wu u32 int_state, regval, fault_iova, fault_pa; 2380df4fabeSYong Wu unsigned int fault_larb, fault_port; 2390df4fabeSYong Wu bool layer, write; 2400df4fabeSYong Wu 2410df4fabeSYong Wu /* Read error info from registers */ 2420df4fabeSYong Wu int_state = readl_relaxed(data->base + REG_MMU_FAULT_ST1); 24315a01f4cSYong Wu if (int_state & F_REG_MMU0_FAULT_MASK) { 24415a01f4cSYong Wu regval = readl_relaxed(data->base + REG_MMU0_INT_ID); 24515a01f4cSYong Wu fault_iova = readl_relaxed(data->base + REG_MMU0_FAULT_VA); 24615a01f4cSYong Wu fault_pa = readl_relaxed(data->base + REG_MMU0_INVLD_PA); 24715a01f4cSYong Wu } else { 24815a01f4cSYong Wu regval = readl_relaxed(data->base + REG_MMU1_INT_ID); 24915a01f4cSYong Wu fault_iova = readl_relaxed(data->base + REG_MMU1_FAULT_VA); 25015a01f4cSYong Wu fault_pa = readl_relaxed(data->base + REG_MMU1_INVLD_PA); 25115a01f4cSYong Wu } 2520df4fabeSYong Wu layer = fault_iova & F_MMU_FAULT_VA_LAYER_BIT; 2530df4fabeSYong Wu write = fault_iova & F_MMU_FAULT_VA_WRITE_BIT; 25415a01f4cSYong Wu fault_larb = F_MMU_INT_ID_LARB_ID(regval); 25515a01f4cSYong Wu fault_port = F_MMU_INT_ID_PORT_ID(regval); 2560df4fabeSYong Wu 257b3e5eee7SYong Wu fault_larb = data->plat_data->larbid_remap[fault_larb]; 258b3e5eee7SYong Wu 2590df4fabeSYong Wu if (report_iommu_fault(&dom->domain, data->dev, fault_iova, 2600df4fabeSYong Wu write ? IOMMU_FAULT_WRITE : IOMMU_FAULT_READ)) { 2610df4fabeSYong Wu dev_err_ratelimited( 2620df4fabeSYong Wu data->dev, 2630df4fabeSYong Wu "fault type=0x%x iova=0x%x pa=0x%x larb=%d port=%d layer=%d %s\n", 2640df4fabeSYong Wu int_state, fault_iova, fault_pa, fault_larb, fault_port, 2650df4fabeSYong Wu layer, write ? "write" : "read"); 2660df4fabeSYong Wu } 2670df4fabeSYong Wu 2680df4fabeSYong Wu /* Interrupt clear */ 2690df4fabeSYong Wu regval = readl_relaxed(data->base + REG_MMU_INT_CONTROL0); 2700df4fabeSYong Wu regval |= F_INT_CLR_BIT; 2710df4fabeSYong Wu writel_relaxed(regval, data->base + REG_MMU_INT_CONTROL0); 2720df4fabeSYong Wu 2730df4fabeSYong Wu mtk_iommu_tlb_flush_all(data); 2740df4fabeSYong Wu 2750df4fabeSYong Wu return IRQ_HANDLED; 2760df4fabeSYong Wu } 2770df4fabeSYong Wu 2780df4fabeSYong Wu static void mtk_iommu_config(struct mtk_iommu_data *data, 2790df4fabeSYong Wu struct device *dev, bool enable) 2800df4fabeSYong Wu { 2810df4fabeSYong Wu struct mtk_smi_larb_iommu *larb_mmu; 2820df4fabeSYong Wu unsigned int larbid, portid; 283a9bf2eecSJoerg Roedel struct iommu_fwspec *fwspec = dev_iommu_fwspec_get(dev); 28458f0d1d5SRobin Murphy int i; 2850df4fabeSYong Wu 28658f0d1d5SRobin Murphy for (i = 0; i < fwspec->num_ids; ++i) { 28758f0d1d5SRobin Murphy larbid = MTK_M4U_TO_LARB(fwspec->ids[i]); 28858f0d1d5SRobin Murphy portid = MTK_M4U_TO_PORT(fwspec->ids[i]); 2891ee9feb2SYong Wu larb_mmu = &data->larb_imu[larbid]; 2900df4fabeSYong Wu 2910df4fabeSYong Wu dev_dbg(dev, "%s iommu port: %d\n", 2920df4fabeSYong Wu enable ? "enable" : "disable", portid); 2930df4fabeSYong Wu 2940df4fabeSYong Wu if (enable) 2950df4fabeSYong Wu larb_mmu->mmu |= MTK_SMI_MMU_EN(portid); 2960df4fabeSYong Wu else 2970df4fabeSYong Wu larb_mmu->mmu &= ~MTK_SMI_MMU_EN(portid); 2980df4fabeSYong Wu } 2990df4fabeSYong Wu } 3000df4fabeSYong Wu 3014b00f5acSYong Wu static int mtk_iommu_domain_finalise(struct mtk_iommu_domain *dom) 3020df4fabeSYong Wu { 3034b00f5acSYong Wu struct mtk_iommu_data *data = mtk_iommu_get_m4u_data(); 3040df4fabeSYong Wu 3050df4fabeSYong Wu dom->cfg = (struct io_pgtable_cfg) { 3060df4fabeSYong Wu .quirks = IO_PGTABLE_QUIRK_ARM_NS | 3070df4fabeSYong Wu IO_PGTABLE_QUIRK_NO_PERMS | 308b4dad40eSYong Wu IO_PGTABLE_QUIRK_TLBI_ON_MAP | 309b4dad40eSYong Wu IO_PGTABLE_QUIRK_ARM_MTK_EXT, 3100df4fabeSYong Wu .pgsize_bitmap = mtk_iommu_ops.pgsize_bitmap, 3110df4fabeSYong Wu .ias = 32, 312b4dad40eSYong Wu .oas = 34, 313298f7889SWill Deacon .tlb = &mtk_iommu_flush_ops, 3140df4fabeSYong Wu .iommu_dev = data->dev, 3150df4fabeSYong Wu }; 3160df4fabeSYong Wu 3170df4fabeSYong Wu dom->iop = alloc_io_pgtable_ops(ARM_V7S, &dom->cfg, data); 3180df4fabeSYong Wu if (!dom->iop) { 3190df4fabeSYong Wu dev_err(data->dev, "Failed to alloc io pgtable\n"); 3200df4fabeSYong Wu return -EINVAL; 3210df4fabeSYong Wu } 3220df4fabeSYong Wu 3230df4fabeSYong Wu /* Update our support page sizes bitmap */ 324d16e0faaSRobin Murphy dom->domain.pgsize_bitmap = dom->cfg.pgsize_bitmap; 3250df4fabeSYong Wu return 0; 3260df4fabeSYong Wu } 3270df4fabeSYong Wu 3280df4fabeSYong Wu static struct iommu_domain *mtk_iommu_domain_alloc(unsigned type) 3290df4fabeSYong Wu { 3300df4fabeSYong Wu struct mtk_iommu_domain *dom; 3310df4fabeSYong Wu 3320df4fabeSYong Wu if (type != IOMMU_DOMAIN_DMA) 3330df4fabeSYong Wu return NULL; 3340df4fabeSYong Wu 3350df4fabeSYong Wu dom = kzalloc(sizeof(*dom), GFP_KERNEL); 3360df4fabeSYong Wu if (!dom) 3370df4fabeSYong Wu return NULL; 3380df4fabeSYong Wu 3394b00f5acSYong Wu if (iommu_get_dma_cookie(&dom->domain)) 3404b00f5acSYong Wu goto free_dom; 3414b00f5acSYong Wu 3424b00f5acSYong Wu if (mtk_iommu_domain_finalise(dom)) 3434b00f5acSYong Wu goto put_dma_cookie; 3440df4fabeSYong Wu 3450df4fabeSYong Wu dom->domain.geometry.aperture_start = 0; 3460df4fabeSYong Wu dom->domain.geometry.aperture_end = DMA_BIT_MASK(32); 3470df4fabeSYong Wu dom->domain.geometry.force_aperture = true; 3480df4fabeSYong Wu 3490df4fabeSYong Wu return &dom->domain; 3504b00f5acSYong Wu 3514b00f5acSYong Wu put_dma_cookie: 3524b00f5acSYong Wu iommu_put_dma_cookie(&dom->domain); 3534b00f5acSYong Wu free_dom: 3544b00f5acSYong Wu kfree(dom); 3554b00f5acSYong Wu return NULL; 3560df4fabeSYong Wu } 3570df4fabeSYong Wu 3580df4fabeSYong Wu static void mtk_iommu_domain_free(struct iommu_domain *domain) 3590df4fabeSYong Wu { 3604b00f5acSYong Wu struct mtk_iommu_domain *dom = to_mtk_domain(domain); 3614b00f5acSYong Wu 3624b00f5acSYong Wu free_io_pgtable_ops(dom->iop); 3630df4fabeSYong Wu iommu_put_dma_cookie(domain); 3640df4fabeSYong Wu kfree(to_mtk_domain(domain)); 3650df4fabeSYong Wu } 3660df4fabeSYong Wu 3670df4fabeSYong Wu static int mtk_iommu_attach_device(struct iommu_domain *domain, 3680df4fabeSYong Wu struct device *dev) 3690df4fabeSYong Wu { 3703524b559SJoerg Roedel struct mtk_iommu_data *data = dev_iommu_priv_get(dev); 3710df4fabeSYong Wu struct mtk_iommu_domain *dom = to_mtk_domain(domain); 3720df4fabeSYong Wu 3734b00f5acSYong Wu if (!data) 3740df4fabeSYong Wu return -ENODEV; 3750df4fabeSYong Wu 3764b00f5acSYong Wu /* Update the pgtable base address register of the M4U HW */ 3770df4fabeSYong Wu if (!data->m4u_dom) { 3780df4fabeSYong Wu data->m4u_dom = dom; 379d1e5f26fSRobin Murphy writel(dom->cfg.arm_v7s_cfg.ttbr & MMU_PT_ADDR_MASK, 3804b00f5acSYong Wu data->base + REG_MMU_PT_BASE_ADDR); 3810df4fabeSYong Wu } 3820df4fabeSYong Wu 3834b00f5acSYong Wu mtk_iommu_config(data, dev, true); 3840df4fabeSYong Wu return 0; 3850df4fabeSYong Wu } 3860df4fabeSYong Wu 3870df4fabeSYong Wu static void mtk_iommu_detach_device(struct iommu_domain *domain, 3880df4fabeSYong Wu struct device *dev) 3890df4fabeSYong Wu { 3903524b559SJoerg Roedel struct mtk_iommu_data *data = dev_iommu_priv_get(dev); 3910df4fabeSYong Wu 39258f0d1d5SRobin Murphy if (!data) 3930df4fabeSYong Wu return; 3940df4fabeSYong Wu 3950df4fabeSYong Wu mtk_iommu_config(data, dev, false); 3960df4fabeSYong Wu } 3970df4fabeSYong Wu 3980df4fabeSYong Wu static int mtk_iommu_map(struct iommu_domain *domain, unsigned long iova, 399781ca2deSTom Murphy phys_addr_t paddr, size_t size, int prot, gfp_t gfp) 4000df4fabeSYong Wu { 4010df4fabeSYong Wu struct mtk_iommu_domain *dom = to_mtk_domain(domain); 402b4dad40eSYong Wu struct mtk_iommu_data *data = mtk_iommu_get_m4u_data(); 4030df4fabeSYong Wu 404b4dad40eSYong Wu /* The "4GB mode" M4U physically can not use the lower remap of Dram. */ 405b4dad40eSYong Wu if (data->enable_4GB) 406b4dad40eSYong Wu paddr |= BIT_ULL(32); 407b4dad40eSYong Wu 40860829b4dSYong Wu /* Synchronize with the tlb_lock */ 40960829b4dSYong Wu return dom->iop->map(dom->iop, iova, paddr, size, prot); 4100df4fabeSYong Wu } 4110df4fabeSYong Wu 4120df4fabeSYong Wu static size_t mtk_iommu_unmap(struct iommu_domain *domain, 41356f8af5eSWill Deacon unsigned long iova, size_t size, 41456f8af5eSWill Deacon struct iommu_iotlb_gather *gather) 4150df4fabeSYong Wu { 4160df4fabeSYong Wu struct mtk_iommu_domain *dom = to_mtk_domain(domain); 4170df4fabeSYong Wu 41860829b4dSYong Wu return dom->iop->unmap(dom->iop, iova, size, gather); 4190df4fabeSYong Wu } 4200df4fabeSYong Wu 42156f8af5eSWill Deacon static void mtk_iommu_flush_iotlb_all(struct iommu_domain *domain) 42256f8af5eSWill Deacon { 4232009122fSYong Wu mtk_iommu_tlb_flush_all(mtk_iommu_get_m4u_data()); 42456f8af5eSWill Deacon } 42556f8af5eSWill Deacon 42656f8af5eSWill Deacon static void mtk_iommu_iotlb_sync(struct iommu_domain *domain, 42756f8af5eSWill Deacon struct iommu_iotlb_gather *gather) 4284d689b61SRobin Murphy { 429da3cc91bSYong Wu struct mtk_iommu_data *data = mtk_iommu_get_m4u_data(); 430a7a04ea3SYong Wu size_t length = gather->end - gather->start; 431da3cc91bSYong Wu 432a7a04ea3SYong Wu if (gather->start == ULONG_MAX) 433a7a04ea3SYong Wu return; 434a7a04ea3SYong Wu 4351f4fd624SYong Wu mtk_iommu_tlb_flush_range_sync(gather->start, length, gather->pgsize, 43667caf7e2SYong Wu data); 4374d689b61SRobin Murphy } 4384d689b61SRobin Murphy 4390df4fabeSYong Wu static phys_addr_t mtk_iommu_iova_to_phys(struct iommu_domain *domain, 4400df4fabeSYong Wu dma_addr_t iova) 4410df4fabeSYong Wu { 4420df4fabeSYong Wu struct mtk_iommu_domain *dom = to_mtk_domain(domain); 44330e2fccfSYong Wu struct mtk_iommu_data *data = mtk_iommu_get_m4u_data(); 4440df4fabeSYong Wu phys_addr_t pa; 4450df4fabeSYong Wu 4460df4fabeSYong Wu pa = dom->iop->iova_to_phys(dom->iop, iova); 447b4dad40eSYong Wu if (data->enable_4GB && pa >= MTK_IOMMU_4GB_MODE_REMAP_BASE) 448b4dad40eSYong Wu pa &= ~BIT_ULL(32); 44930e2fccfSYong Wu 4500df4fabeSYong Wu return pa; 4510df4fabeSYong Wu } 4520df4fabeSYong Wu 45380e4592aSJoerg Roedel static struct iommu_device *mtk_iommu_probe_device(struct device *dev) 4540df4fabeSYong Wu { 455a9bf2eecSJoerg Roedel struct iommu_fwspec *fwspec = dev_iommu_fwspec_get(dev); 456b16c0170SJoerg Roedel struct mtk_iommu_data *data; 4570df4fabeSYong Wu 458a9bf2eecSJoerg Roedel if (!fwspec || fwspec->ops != &mtk_iommu_ops) 45980e4592aSJoerg Roedel return ERR_PTR(-ENODEV); /* Not a iommu client device */ 4600df4fabeSYong Wu 4613524b559SJoerg Roedel data = dev_iommu_priv_get(dev); 462b16c0170SJoerg Roedel 46380e4592aSJoerg Roedel return &data->iommu; 4640df4fabeSYong Wu } 4650df4fabeSYong Wu 46680e4592aSJoerg Roedel static void mtk_iommu_release_device(struct device *dev) 4670df4fabeSYong Wu { 468a9bf2eecSJoerg Roedel struct iommu_fwspec *fwspec = dev_iommu_fwspec_get(dev); 469b16c0170SJoerg Roedel 470a9bf2eecSJoerg Roedel if (!fwspec || fwspec->ops != &mtk_iommu_ops) 4710df4fabeSYong Wu return; 4720df4fabeSYong Wu 47358f0d1d5SRobin Murphy iommu_fwspec_free(dev); 4740df4fabeSYong Wu } 4750df4fabeSYong Wu 4760df4fabeSYong Wu static struct iommu_group *mtk_iommu_device_group(struct device *dev) 4770df4fabeSYong Wu { 4787c3a2ec0SYong Wu struct mtk_iommu_data *data = mtk_iommu_get_m4u_data(); 4790df4fabeSYong Wu 48058f0d1d5SRobin Murphy if (!data) 4810df4fabeSYong Wu return ERR_PTR(-ENODEV); 4820df4fabeSYong Wu 4830df4fabeSYong Wu /* All the client devices are in the same m4u iommu-group */ 4840df4fabeSYong Wu if (!data->m4u_group) { 4850df4fabeSYong Wu data->m4u_group = iommu_group_alloc(); 4860df4fabeSYong Wu if (IS_ERR(data->m4u_group)) 4870df4fabeSYong Wu dev_err(dev, "Failed to allocate M4U IOMMU group\n"); 4883a8d40b6SRobin Murphy } else { 4893a8d40b6SRobin Murphy iommu_group_ref_get(data->m4u_group); 4900df4fabeSYong Wu } 4910df4fabeSYong Wu return data->m4u_group; 4920df4fabeSYong Wu } 4930df4fabeSYong Wu 4940df4fabeSYong Wu static int mtk_iommu_of_xlate(struct device *dev, struct of_phandle_args *args) 4950df4fabeSYong Wu { 4960df4fabeSYong Wu struct platform_device *m4updev; 4970df4fabeSYong Wu 4980df4fabeSYong Wu if (args->args_count != 1) { 4990df4fabeSYong Wu dev_err(dev, "invalid #iommu-cells(%d) property for IOMMU\n", 5000df4fabeSYong Wu args->args_count); 5010df4fabeSYong Wu return -EINVAL; 5020df4fabeSYong Wu } 5030df4fabeSYong Wu 5043524b559SJoerg Roedel if (!dev_iommu_priv_get(dev)) { 5050df4fabeSYong Wu /* Get the m4u device */ 5060df4fabeSYong Wu m4updev = of_find_device_by_node(args->np); 5070df4fabeSYong Wu if (WARN_ON(!m4updev)) 5080df4fabeSYong Wu return -EINVAL; 5090df4fabeSYong Wu 5103524b559SJoerg Roedel dev_iommu_priv_set(dev, platform_get_drvdata(m4updev)); 5110df4fabeSYong Wu } 5120df4fabeSYong Wu 51358f0d1d5SRobin Murphy return iommu_fwspec_add_ids(dev, args->args, 1); 5140df4fabeSYong Wu } 5150df4fabeSYong Wu 516b65f5016SArvind Yadav static const struct iommu_ops mtk_iommu_ops = { 5170df4fabeSYong Wu .domain_alloc = mtk_iommu_domain_alloc, 5180df4fabeSYong Wu .domain_free = mtk_iommu_domain_free, 5190df4fabeSYong Wu .attach_dev = mtk_iommu_attach_device, 5200df4fabeSYong Wu .detach_dev = mtk_iommu_detach_device, 5210df4fabeSYong Wu .map = mtk_iommu_map, 5220df4fabeSYong Wu .unmap = mtk_iommu_unmap, 52356f8af5eSWill Deacon .flush_iotlb_all = mtk_iommu_flush_iotlb_all, 5244d689b61SRobin Murphy .iotlb_sync = mtk_iommu_iotlb_sync, 5250df4fabeSYong Wu .iova_to_phys = mtk_iommu_iova_to_phys, 52680e4592aSJoerg Roedel .probe_device = mtk_iommu_probe_device, 52780e4592aSJoerg Roedel .release_device = mtk_iommu_release_device, 5280df4fabeSYong Wu .device_group = mtk_iommu_device_group, 5290df4fabeSYong Wu .of_xlate = mtk_iommu_of_xlate, 5300df4fabeSYong Wu .pgsize_bitmap = SZ_4K | SZ_64K | SZ_1M | SZ_16M, 5310df4fabeSYong Wu }; 5320df4fabeSYong Wu 5330df4fabeSYong Wu static int mtk_iommu_hw_init(const struct mtk_iommu_data *data) 5340df4fabeSYong Wu { 5350df4fabeSYong Wu u32 regval; 5360df4fabeSYong Wu int ret; 5370df4fabeSYong Wu 5380df4fabeSYong Wu ret = clk_prepare_enable(data->bclk); 5390df4fabeSYong Wu if (ret) { 5400df4fabeSYong Wu dev_err(data->dev, "Failed to enable iommu bclk(%d)\n", ret); 5410df4fabeSYong Wu return ret; 5420df4fabeSYong Wu } 5430df4fabeSYong Wu 544cecdce9dSYong Wu if (data->plat_data->m4u_plat == M4U_MT8173) 545acb3c92aSYong Wu regval = F_MMU_PREFETCH_RT_REPLACE_MOD | 546acb3c92aSYong Wu F_MMU_TF_PROT_TO_PROGRAM_ADDR_MT8173; 547acb3c92aSYong Wu else 548acb3c92aSYong Wu regval = F_MMU_TF_PROT_TO_PROGRAM_ADDR; 5490df4fabeSYong Wu writel_relaxed(regval, data->base + REG_MMU_CTRL_REG); 5500df4fabeSYong Wu 5510df4fabeSYong Wu regval = F_L2_MULIT_HIT_EN | 5520df4fabeSYong Wu F_TABLE_WALK_FAULT_INT_EN | 5530df4fabeSYong Wu F_PREETCH_FIFO_OVERFLOW_INT_EN | 5540df4fabeSYong Wu F_MISS_FIFO_OVERFLOW_INT_EN | 5550df4fabeSYong Wu F_PREFETCH_FIFO_ERR_INT_EN | 5560df4fabeSYong Wu F_MISS_FIFO_ERR_INT_EN; 5570df4fabeSYong Wu writel_relaxed(regval, data->base + REG_MMU_INT_CONTROL0); 5580df4fabeSYong Wu 5590df4fabeSYong Wu regval = F_INT_TRANSLATION_FAULT | 5600df4fabeSYong Wu F_INT_MAIN_MULTI_HIT_FAULT | 5610df4fabeSYong Wu F_INT_INVALID_PA_FAULT | 5620df4fabeSYong Wu F_INT_ENTRY_REPLACEMENT_FAULT | 5630df4fabeSYong Wu F_INT_TLB_MISS_FAULT | 5640df4fabeSYong Wu F_INT_MISS_TRANSACTION_FIFO_FAULT | 5650df4fabeSYong Wu F_INT_PRETETCH_TRANSATION_FIFO_FAULT; 5660df4fabeSYong Wu writel_relaxed(regval, data->base + REG_MMU_INT_MAIN_CONTROL); 5670df4fabeSYong Wu 568cecdce9dSYong Wu if (data->plat_data->m4u_plat == M4U_MT8173) 56970ca608bSYong Wu regval = (data->protect_base >> 1) | (data->enable_4GB << 31); 57070ca608bSYong Wu else 57170ca608bSYong Wu regval = lower_32_bits(data->protect_base) | 57270ca608bSYong Wu upper_32_bits(data->protect_base); 57370ca608bSYong Wu writel_relaxed(regval, data->base + REG_MMU_IVRP_PADDR); 57470ca608bSYong Wu 575*6b717796SChao Hao if (data->enable_4GB && 576*6b717796SChao Hao MTK_IOMMU_HAS_FLAG(data->plat_data, HAS_VLD_PA_RNG)) { 57730e2fccfSYong Wu /* 57830e2fccfSYong Wu * If 4GB mode is enabled, the validate PA range is from 57930e2fccfSYong Wu * 0x1_0000_0000 to 0x1_ffff_ffff. here record bit[32:30]. 58030e2fccfSYong Wu */ 58130e2fccfSYong Wu regval = F_MMU_VLD_PA_RNG(7, 4); 58230e2fccfSYong Wu writel_relaxed(regval, data->base + REG_MMU_VLD_PA_RNG); 58330e2fccfSYong Wu } 5840df4fabeSYong Wu writel_relaxed(0, data->base + REG_MMU_DCM_DIS); 585e6dec923SYong Wu 586*6b717796SChao Hao if (MTK_IOMMU_HAS_FLAG(data->plat_data, RESET_AXI)) { 58775eed350SChao Hao /* The register is called STANDARD_AXI_MODE in this case */ 58875eed350SChao Hao writel_relaxed(0, data->base + REG_MMU_MISC_CTRL); 58975eed350SChao Hao } 5900df4fabeSYong Wu 5910df4fabeSYong Wu if (devm_request_irq(data->dev, data->irq, mtk_iommu_isr, 0, 5920df4fabeSYong Wu dev_name(data->dev), (void *)data)) { 5930df4fabeSYong Wu writel_relaxed(0, data->base + REG_MMU_PT_BASE_ADDR); 5940df4fabeSYong Wu clk_disable_unprepare(data->bclk); 5950df4fabeSYong Wu dev_err(data->dev, "Failed @ IRQ-%d Request\n", data->irq); 5960df4fabeSYong Wu return -ENODEV; 5970df4fabeSYong Wu } 5980df4fabeSYong Wu 5990df4fabeSYong Wu return 0; 6000df4fabeSYong Wu } 6010df4fabeSYong Wu 6020df4fabeSYong Wu static const struct component_master_ops mtk_iommu_com_ops = { 6030df4fabeSYong Wu .bind = mtk_iommu_bind, 6040df4fabeSYong Wu .unbind = mtk_iommu_unbind, 6050df4fabeSYong Wu }; 6060df4fabeSYong Wu 6070df4fabeSYong Wu static int mtk_iommu_probe(struct platform_device *pdev) 6080df4fabeSYong Wu { 6090df4fabeSYong Wu struct mtk_iommu_data *data; 6100df4fabeSYong Wu struct device *dev = &pdev->dev; 6110df4fabeSYong Wu struct resource *res; 612b16c0170SJoerg Roedel resource_size_t ioaddr; 6130df4fabeSYong Wu struct component_match *match = NULL; 6140df4fabeSYong Wu void *protect; 6150b6c0ad3SAndrzej Hajda int i, larb_nr, ret; 6160df4fabeSYong Wu 6170df4fabeSYong Wu data = devm_kzalloc(dev, sizeof(*data), GFP_KERNEL); 6180df4fabeSYong Wu if (!data) 6190df4fabeSYong Wu return -ENOMEM; 6200df4fabeSYong Wu data->dev = dev; 621cecdce9dSYong Wu data->plat_data = of_device_get_match_data(dev); 6220df4fabeSYong Wu 6230df4fabeSYong Wu /* Protect memory. HW will access here while translation fault.*/ 6240df4fabeSYong Wu protect = devm_kzalloc(dev, MTK_PROTECT_PA_ALIGN * 2, GFP_KERNEL); 6250df4fabeSYong Wu if (!protect) 6260df4fabeSYong Wu return -ENOMEM; 6270df4fabeSYong Wu data->protect_base = ALIGN(virt_to_phys(protect), MTK_PROTECT_PA_ALIGN); 6280df4fabeSYong Wu 62901e23c93SYong Wu /* Whether the current dram is over 4GB */ 63041939980SYong Wu data->enable_4GB = !!(max_pfn > (BIT_ULL(32) >> PAGE_SHIFT)); 631*6b717796SChao Hao if (!MTK_IOMMU_HAS_FLAG(data->plat_data, HAS_4GB_MODE)) 632b4dad40eSYong Wu data->enable_4GB = false; 63301e23c93SYong Wu 6340df4fabeSYong Wu res = platform_get_resource(pdev, IORESOURCE_MEM, 0); 6350df4fabeSYong Wu data->base = devm_ioremap_resource(dev, res); 6360df4fabeSYong Wu if (IS_ERR(data->base)) 6370df4fabeSYong Wu return PTR_ERR(data->base); 638b16c0170SJoerg Roedel ioaddr = res->start; 6390df4fabeSYong Wu 6400df4fabeSYong Wu data->irq = platform_get_irq(pdev, 0); 6410df4fabeSYong Wu if (data->irq < 0) 6420df4fabeSYong Wu return data->irq; 6430df4fabeSYong Wu 644*6b717796SChao Hao if (MTK_IOMMU_HAS_FLAG(data->plat_data, HAS_BCLK)) { 6450df4fabeSYong Wu data->bclk = devm_clk_get(dev, "bclk"); 6460df4fabeSYong Wu if (IS_ERR(data->bclk)) 6470df4fabeSYong Wu return PTR_ERR(data->bclk); 6482aa4c259SYong Wu } 6490df4fabeSYong Wu 6500df4fabeSYong Wu larb_nr = of_count_phandle_with_args(dev->of_node, 6510df4fabeSYong Wu "mediatek,larbs", NULL); 6520df4fabeSYong Wu if (larb_nr < 0) 6530df4fabeSYong Wu return larb_nr; 6540df4fabeSYong Wu 6550df4fabeSYong Wu for (i = 0; i < larb_nr; i++) { 6560df4fabeSYong Wu struct device_node *larbnode; 6570df4fabeSYong Wu struct platform_device *plarbdev; 658e6dec923SYong Wu u32 id; 6590df4fabeSYong Wu 6600df4fabeSYong Wu larbnode = of_parse_phandle(dev->of_node, "mediatek,larbs", i); 6610df4fabeSYong Wu if (!larbnode) 6620df4fabeSYong Wu return -EINVAL; 6630df4fabeSYong Wu 6641eb8e4e2SWen Yang if (!of_device_is_available(larbnode)) { 6651eb8e4e2SWen Yang of_node_put(larbnode); 6660df4fabeSYong Wu continue; 6671eb8e4e2SWen Yang } 6680df4fabeSYong Wu 669e6dec923SYong Wu ret = of_property_read_u32(larbnode, "mediatek,larb-id", &id); 670e6dec923SYong Wu if (ret)/* The id is consecutive if there is no this property */ 671e6dec923SYong Wu id = i; 672e6dec923SYong Wu 6730df4fabeSYong Wu plarbdev = of_find_device_by_node(larbnode); 6741eb8e4e2SWen Yang if (!plarbdev) { 6751eb8e4e2SWen Yang of_node_put(larbnode); 6760df4fabeSYong Wu return -EPROBE_DEFER; 6771eb8e4e2SWen Yang } 6781ee9feb2SYong Wu data->larb_imu[id].dev = &plarbdev->dev; 6790df4fabeSYong Wu 68000c7c81fSRussell King component_match_add_release(dev, &match, release_of, 68100c7c81fSRussell King compare_of, larbnode); 6820df4fabeSYong Wu } 6830df4fabeSYong Wu 6840df4fabeSYong Wu platform_set_drvdata(pdev, data); 6850df4fabeSYong Wu 6860df4fabeSYong Wu ret = mtk_iommu_hw_init(data); 6870df4fabeSYong Wu if (ret) 6880df4fabeSYong Wu return ret; 6890df4fabeSYong Wu 690b16c0170SJoerg Roedel ret = iommu_device_sysfs_add(&data->iommu, dev, NULL, 691b16c0170SJoerg Roedel "mtk-iommu.%pa", &ioaddr); 692b16c0170SJoerg Roedel if (ret) 693b16c0170SJoerg Roedel return ret; 694b16c0170SJoerg Roedel 695b16c0170SJoerg Roedel iommu_device_set_ops(&data->iommu, &mtk_iommu_ops); 696b16c0170SJoerg Roedel iommu_device_set_fwnode(&data->iommu, &pdev->dev.of_node->fwnode); 697b16c0170SJoerg Roedel 698b16c0170SJoerg Roedel ret = iommu_device_register(&data->iommu); 699b16c0170SJoerg Roedel if (ret) 700b16c0170SJoerg Roedel return ret; 701b16c0170SJoerg Roedel 702da3cc91bSYong Wu spin_lock_init(&data->tlb_lock); 7037c3a2ec0SYong Wu list_add_tail(&data->list, &m4ulist); 7047c3a2ec0SYong Wu 7050df4fabeSYong Wu if (!iommu_present(&platform_bus_type)) 7060df4fabeSYong Wu bus_set_iommu(&platform_bus_type, &mtk_iommu_ops); 7070df4fabeSYong Wu 7080df4fabeSYong Wu return component_master_add_with_match(dev, &mtk_iommu_com_ops, match); 7090df4fabeSYong Wu } 7100df4fabeSYong Wu 7110df4fabeSYong Wu static int mtk_iommu_remove(struct platform_device *pdev) 7120df4fabeSYong Wu { 7130df4fabeSYong Wu struct mtk_iommu_data *data = platform_get_drvdata(pdev); 7140df4fabeSYong Wu 715b16c0170SJoerg Roedel iommu_device_sysfs_remove(&data->iommu); 716b16c0170SJoerg Roedel iommu_device_unregister(&data->iommu); 717b16c0170SJoerg Roedel 7180df4fabeSYong Wu if (iommu_present(&platform_bus_type)) 7190df4fabeSYong Wu bus_set_iommu(&platform_bus_type, NULL); 7200df4fabeSYong Wu 7210df4fabeSYong Wu clk_disable_unprepare(data->bclk); 7220df4fabeSYong Wu devm_free_irq(&pdev->dev, data->irq, data); 7230df4fabeSYong Wu component_master_del(&pdev->dev, &mtk_iommu_com_ops); 7240df4fabeSYong Wu return 0; 7250df4fabeSYong Wu } 7260df4fabeSYong Wu 727fd99f796SArnd Bergmann static int __maybe_unused mtk_iommu_suspend(struct device *dev) 7280df4fabeSYong Wu { 7290df4fabeSYong Wu struct mtk_iommu_data *data = dev_get_drvdata(dev); 7300df4fabeSYong Wu struct mtk_iommu_suspend_reg *reg = &data->reg; 7310df4fabeSYong Wu void __iomem *base = data->base; 7320df4fabeSYong Wu 73375eed350SChao Hao reg->misc_ctrl = readl_relaxed(base + REG_MMU_MISC_CTRL); 7340df4fabeSYong Wu reg->dcm_dis = readl_relaxed(base + REG_MMU_DCM_DIS); 7350df4fabeSYong Wu reg->ctrl_reg = readl_relaxed(base + REG_MMU_CTRL_REG); 7360df4fabeSYong Wu reg->int_control0 = readl_relaxed(base + REG_MMU_INT_CONTROL0); 7370df4fabeSYong Wu reg->int_main_control = readl_relaxed(base + REG_MMU_INT_MAIN_CONTROL); 73870ca608bSYong Wu reg->ivrp_paddr = readl_relaxed(base + REG_MMU_IVRP_PADDR); 739b9475b34SYong Wu reg->vld_pa_rng = readl_relaxed(base + REG_MMU_VLD_PA_RNG); 7406254b64fSYong Wu clk_disable_unprepare(data->bclk); 7410df4fabeSYong Wu return 0; 7420df4fabeSYong Wu } 7430df4fabeSYong Wu 744fd99f796SArnd Bergmann static int __maybe_unused mtk_iommu_resume(struct device *dev) 7450df4fabeSYong Wu { 7460df4fabeSYong Wu struct mtk_iommu_data *data = dev_get_drvdata(dev); 7470df4fabeSYong Wu struct mtk_iommu_suspend_reg *reg = &data->reg; 748907ba6a1SYong Wu struct mtk_iommu_domain *m4u_dom = data->m4u_dom; 7490df4fabeSYong Wu void __iomem *base = data->base; 7506254b64fSYong Wu int ret; 7510df4fabeSYong Wu 7526254b64fSYong Wu ret = clk_prepare_enable(data->bclk); 7536254b64fSYong Wu if (ret) { 7546254b64fSYong Wu dev_err(data->dev, "Failed to enable clk(%d) in resume\n", ret); 7556254b64fSYong Wu return ret; 7566254b64fSYong Wu } 75775eed350SChao Hao writel_relaxed(reg->misc_ctrl, base + REG_MMU_MISC_CTRL); 7580df4fabeSYong Wu writel_relaxed(reg->dcm_dis, base + REG_MMU_DCM_DIS); 7590df4fabeSYong Wu writel_relaxed(reg->ctrl_reg, base + REG_MMU_CTRL_REG); 7600df4fabeSYong Wu writel_relaxed(reg->int_control0, base + REG_MMU_INT_CONTROL0); 7610df4fabeSYong Wu writel_relaxed(reg->int_main_control, base + REG_MMU_INT_MAIN_CONTROL); 76270ca608bSYong Wu writel_relaxed(reg->ivrp_paddr, base + REG_MMU_IVRP_PADDR); 763b9475b34SYong Wu writel_relaxed(reg->vld_pa_rng, base + REG_MMU_VLD_PA_RNG); 764907ba6a1SYong Wu if (m4u_dom) 765d1e5f26fSRobin Murphy writel(m4u_dom->cfg.arm_v7s_cfg.ttbr & MMU_PT_ADDR_MASK, 766e6dec923SYong Wu base + REG_MMU_PT_BASE_ADDR); 7670df4fabeSYong Wu return 0; 7680df4fabeSYong Wu } 7690df4fabeSYong Wu 770e6dec923SYong Wu static const struct dev_pm_ops mtk_iommu_pm_ops = { 7716254b64fSYong Wu SET_NOIRQ_SYSTEM_SLEEP_PM_OPS(mtk_iommu_suspend, mtk_iommu_resume) 7720df4fabeSYong Wu }; 7730df4fabeSYong Wu 774cecdce9dSYong Wu static const struct mtk_iommu_plat_data mt2712_data = { 775cecdce9dSYong Wu .m4u_plat = M4U_MT2712, 776*6b717796SChao Hao .flags = HAS_4GB_MODE | HAS_BCLK | HAS_VLD_PA_RNG, 777b3e5eee7SYong Wu .larbid_remap = {0, 1, 2, 3, 4, 5, 6, 7, 8, 9}, 778cecdce9dSYong Wu }; 779cecdce9dSYong Wu 780cecdce9dSYong Wu static const struct mtk_iommu_plat_data mt8173_data = { 781cecdce9dSYong Wu .m4u_plat = M4U_MT8173, 782*6b717796SChao Hao .flags = HAS_4GB_MODE | HAS_BCLK | RESET_AXI, 783b3e5eee7SYong Wu .larbid_remap = {0, 1, 2, 3, 4, 5}, /* Linear mapping. */ 784cecdce9dSYong Wu }; 785cecdce9dSYong Wu 786907ba6a1SYong Wu static const struct mtk_iommu_plat_data mt8183_data = { 787907ba6a1SYong Wu .m4u_plat = M4U_MT8183, 788*6b717796SChao Hao .flags = RESET_AXI, 789907ba6a1SYong Wu .larbid_remap = {0, 4, 5, 6, 7, 2, 3, 1}, 790907ba6a1SYong Wu }; 791907ba6a1SYong Wu 7920df4fabeSYong Wu static const struct of_device_id mtk_iommu_of_ids[] = { 793cecdce9dSYong Wu { .compatible = "mediatek,mt2712-m4u", .data = &mt2712_data}, 794cecdce9dSYong Wu { .compatible = "mediatek,mt8173-m4u", .data = &mt8173_data}, 795907ba6a1SYong Wu { .compatible = "mediatek,mt8183-m4u", .data = &mt8183_data}, 7960df4fabeSYong Wu {} 7970df4fabeSYong Wu }; 7980df4fabeSYong Wu 7990df4fabeSYong Wu static struct platform_driver mtk_iommu_driver = { 8000df4fabeSYong Wu .probe = mtk_iommu_probe, 8010df4fabeSYong Wu .remove = mtk_iommu_remove, 8020df4fabeSYong Wu .driver = { 8030df4fabeSYong Wu .name = "mtk-iommu", 804e6dec923SYong Wu .of_match_table = of_match_ptr(mtk_iommu_of_ids), 8050df4fabeSYong Wu .pm = &mtk_iommu_pm_ops, 8060df4fabeSYong Wu } 8070df4fabeSYong Wu }; 8080df4fabeSYong Wu 809e6dec923SYong Wu static int __init mtk_iommu_init(void) 8100df4fabeSYong Wu { 8110df4fabeSYong Wu int ret; 8120df4fabeSYong Wu 8130df4fabeSYong Wu ret = platform_driver_register(&mtk_iommu_driver); 814e6dec923SYong Wu if (ret != 0) 815e6dec923SYong Wu pr_err("Failed to register MTK IOMMU driver\n"); 816e6dec923SYong Wu 8170df4fabeSYong Wu return ret; 8180df4fabeSYong Wu } 8190df4fabeSYong Wu 820e6dec923SYong Wu subsys_initcall(mtk_iommu_init) 821