16912ec91SNicolin Chen // SPDX-License-Identifier: GPL-2.0 26912ec91SNicolin Chen /* 36912ec91SNicolin Chen * Copyright (c) 2024, NVIDIA CORPORATION & AFFILIATES 46912ec91SNicolin Chen */ 56912ec91SNicolin Chen 66912ec91SNicolin Chen #include <uapi/linux/iommufd.h> 76912ec91SNicolin Chen 86912ec91SNicolin Chen #include "arm-smmu-v3.h" 96912ec91SNicolin Chen 106912ec91SNicolin Chen void *arm_smmu_hw_info(struct device *dev, u32 *length, u32 *type) 116912ec91SNicolin Chen { 126912ec91SNicolin Chen struct arm_smmu_master *master = dev_iommu_priv_get(dev); 136912ec91SNicolin Chen struct iommu_hw_info_arm_smmuv3 *info; 146912ec91SNicolin Chen u32 __iomem *base_idr; 156912ec91SNicolin Chen unsigned int i; 166912ec91SNicolin Chen 176912ec91SNicolin Chen info = kzalloc(sizeof(*info), GFP_KERNEL); 186912ec91SNicolin Chen if (!info) 196912ec91SNicolin Chen return ERR_PTR(-ENOMEM); 206912ec91SNicolin Chen 216912ec91SNicolin Chen base_idr = master->smmu->base + ARM_SMMU_IDR0; 226912ec91SNicolin Chen for (i = 0; i <= 5; i++) 236912ec91SNicolin Chen info->idr[i] = readl_relaxed(base_idr + i); 246912ec91SNicolin Chen info->iidr = readl_relaxed(master->smmu->base + ARM_SMMU_IIDR); 256912ec91SNicolin Chen info->aidr = readl_relaxed(master->smmu->base + ARM_SMMU_AIDR); 266912ec91SNicolin Chen 276912ec91SNicolin Chen *length = sizeof(*info); 286912ec91SNicolin Chen *type = IOMMU_HW_INFO_TYPE_ARM_SMMUV3; 296912ec91SNicolin Chen 306912ec91SNicolin Chen return info; 316912ec91SNicolin Chen } 3269d9b312SNicolin Chen 331e8be08dSJason Gunthorpe static void arm_smmu_make_nested_cd_table_ste( 341e8be08dSJason Gunthorpe struct arm_smmu_ste *target, struct arm_smmu_master *master, 351e8be08dSJason Gunthorpe struct arm_smmu_nested_domain *nested_domain, bool ats_enabled) 361e8be08dSJason Gunthorpe { 371e8be08dSJason Gunthorpe arm_smmu_make_s2_domain_ste( 381e8be08dSJason Gunthorpe target, master, nested_domain->vsmmu->s2_parent, ats_enabled); 391e8be08dSJason Gunthorpe 401e8be08dSJason Gunthorpe target->data[0] = cpu_to_le64(STRTAB_STE_0_V | 411e8be08dSJason Gunthorpe FIELD_PREP(STRTAB_STE_0_CFG, 421e8be08dSJason Gunthorpe STRTAB_STE_0_CFG_NESTED)); 431e8be08dSJason Gunthorpe target->data[0] |= nested_domain->ste[0] & 441e8be08dSJason Gunthorpe ~cpu_to_le64(STRTAB_STE_0_CFG); 451e8be08dSJason Gunthorpe target->data[1] |= nested_domain->ste[1]; 461e8be08dSJason Gunthorpe } 471e8be08dSJason Gunthorpe 481e8be08dSJason Gunthorpe /* 491e8be08dSJason Gunthorpe * Create a physical STE from the virtual STE that userspace provided when it 501e8be08dSJason Gunthorpe * created the nested domain. Using the vSTE userspace can request: 511e8be08dSJason Gunthorpe * - Non-valid STE 521e8be08dSJason Gunthorpe * - Abort STE 531e8be08dSJason Gunthorpe * - Bypass STE (install the S2, no CD table) 541e8be08dSJason Gunthorpe * - CD table STE (install the S2 and the userspace CD table) 551e8be08dSJason Gunthorpe */ 561e8be08dSJason Gunthorpe static void arm_smmu_make_nested_domain_ste( 571e8be08dSJason Gunthorpe struct arm_smmu_ste *target, struct arm_smmu_master *master, 581e8be08dSJason Gunthorpe struct arm_smmu_nested_domain *nested_domain, bool ats_enabled) 591e8be08dSJason Gunthorpe { 601e8be08dSJason Gunthorpe unsigned int cfg = 611e8be08dSJason Gunthorpe FIELD_GET(STRTAB_STE_0_CFG, le64_to_cpu(nested_domain->ste[0])); 621e8be08dSJason Gunthorpe 631e8be08dSJason Gunthorpe /* 641e8be08dSJason Gunthorpe * Userspace can request a non-valid STE through the nesting interface. 651e8be08dSJason Gunthorpe * We relay that into an abort physical STE with the intention that 661e8be08dSJason Gunthorpe * C_BAD_STE for this SID can be generated to userspace. 671e8be08dSJason Gunthorpe */ 681e8be08dSJason Gunthorpe if (!(nested_domain->ste[0] & cpu_to_le64(STRTAB_STE_0_V))) 691e8be08dSJason Gunthorpe cfg = STRTAB_STE_0_CFG_ABORT; 701e8be08dSJason Gunthorpe 711e8be08dSJason Gunthorpe switch (cfg) { 721e8be08dSJason Gunthorpe case STRTAB_STE_0_CFG_S1_TRANS: 731e8be08dSJason Gunthorpe arm_smmu_make_nested_cd_table_ste(target, master, nested_domain, 741e8be08dSJason Gunthorpe ats_enabled); 751e8be08dSJason Gunthorpe break; 761e8be08dSJason Gunthorpe case STRTAB_STE_0_CFG_BYPASS: 771e8be08dSJason Gunthorpe arm_smmu_make_s2_domain_ste(target, master, 781e8be08dSJason Gunthorpe nested_domain->vsmmu->s2_parent, 791e8be08dSJason Gunthorpe ats_enabled); 801e8be08dSJason Gunthorpe break; 811e8be08dSJason Gunthorpe case STRTAB_STE_0_CFG_ABORT: 821e8be08dSJason Gunthorpe default: 831e8be08dSJason Gunthorpe arm_smmu_make_abort_ste(target); 841e8be08dSJason Gunthorpe break; 851e8be08dSJason Gunthorpe } 861e8be08dSJason Gunthorpe } 871e8be08dSJason Gunthorpe 881e8be08dSJason Gunthorpe static int arm_smmu_attach_dev_nested(struct iommu_domain *domain, 891e8be08dSJason Gunthorpe struct device *dev) 901e8be08dSJason Gunthorpe { 911e8be08dSJason Gunthorpe struct arm_smmu_nested_domain *nested_domain = 921e8be08dSJason Gunthorpe to_smmu_nested_domain(domain); 931e8be08dSJason Gunthorpe struct arm_smmu_master *master = dev_iommu_priv_get(dev); 941e8be08dSJason Gunthorpe struct arm_smmu_attach_state state = { 951e8be08dSJason Gunthorpe .master = master, 961e8be08dSJason Gunthorpe .old_domain = iommu_get_domain_for_dev(dev), 971e8be08dSJason Gunthorpe .ssid = IOMMU_NO_PASID, 981e8be08dSJason Gunthorpe }; 991e8be08dSJason Gunthorpe struct arm_smmu_ste ste; 1001e8be08dSJason Gunthorpe int ret; 1011e8be08dSJason Gunthorpe 1021e8be08dSJason Gunthorpe if (nested_domain->vsmmu->smmu != master->smmu) 1031e8be08dSJason Gunthorpe return -EINVAL; 1041e8be08dSJason Gunthorpe if (arm_smmu_ssids_in_use(&master->cd_table)) 1051e8be08dSJason Gunthorpe return -EBUSY; 1061e8be08dSJason Gunthorpe 1071e8be08dSJason Gunthorpe mutex_lock(&arm_smmu_asid_lock); 108f27298a8SJason Gunthorpe /* 109f27298a8SJason Gunthorpe * The VM has to control the actual ATS state at the PCI device because 110f27298a8SJason Gunthorpe * we forward the invalidations directly from the VM. If the VM doesn't 111f27298a8SJason Gunthorpe * think ATS is on it will not generate ATC flushes and the ATC will 112f27298a8SJason Gunthorpe * become incoherent. Since we can't access the actual virtual PCI ATS 113f27298a8SJason Gunthorpe * config bit here base this off the EATS value in the STE. If the EATS 114f27298a8SJason Gunthorpe * is set then the VM must generate ATC flushes. 115f27298a8SJason Gunthorpe */ 116f27298a8SJason Gunthorpe state.disable_ats = !nested_domain->enable_ats; 1171e8be08dSJason Gunthorpe ret = arm_smmu_attach_prepare(&state, domain); 1181e8be08dSJason Gunthorpe if (ret) { 1191e8be08dSJason Gunthorpe mutex_unlock(&arm_smmu_asid_lock); 1201e8be08dSJason Gunthorpe return ret; 1211e8be08dSJason Gunthorpe } 1221e8be08dSJason Gunthorpe 1231e8be08dSJason Gunthorpe arm_smmu_make_nested_domain_ste(&ste, master, nested_domain, 1241e8be08dSJason Gunthorpe state.ats_enabled); 1251e8be08dSJason Gunthorpe arm_smmu_install_ste_for_dev(master, &ste); 1261e8be08dSJason Gunthorpe arm_smmu_attach_commit(&state); 1271e8be08dSJason Gunthorpe mutex_unlock(&arm_smmu_asid_lock); 1281e8be08dSJason Gunthorpe return 0; 1291e8be08dSJason Gunthorpe } 1301e8be08dSJason Gunthorpe 1311e8be08dSJason Gunthorpe static void arm_smmu_domain_nested_free(struct iommu_domain *domain) 1321e8be08dSJason Gunthorpe { 1331e8be08dSJason Gunthorpe kfree(to_smmu_nested_domain(domain)); 1341e8be08dSJason Gunthorpe } 1351e8be08dSJason Gunthorpe 1361e8be08dSJason Gunthorpe static const struct iommu_domain_ops arm_smmu_nested_ops = { 1371e8be08dSJason Gunthorpe .attach_dev = arm_smmu_attach_dev_nested, 1381e8be08dSJason Gunthorpe .free = arm_smmu_domain_nested_free, 1391e8be08dSJason Gunthorpe }; 1401e8be08dSJason Gunthorpe 141f27298a8SJason Gunthorpe static int arm_smmu_validate_vste(struct iommu_hwpt_arm_smmuv3 *arg, 142f27298a8SJason Gunthorpe bool *enable_ats) 1431e8be08dSJason Gunthorpe { 144f27298a8SJason Gunthorpe unsigned int eats; 1451e8be08dSJason Gunthorpe unsigned int cfg; 1461e8be08dSJason Gunthorpe 1471e8be08dSJason Gunthorpe if (!(arg->ste[0] & cpu_to_le64(STRTAB_STE_0_V))) { 1481e8be08dSJason Gunthorpe memset(arg->ste, 0, sizeof(arg->ste)); 1491e8be08dSJason Gunthorpe return 0; 1501e8be08dSJason Gunthorpe } 1511e8be08dSJason Gunthorpe 1521e8be08dSJason Gunthorpe /* EIO is reserved for invalid STE data. */ 1531e8be08dSJason Gunthorpe if ((arg->ste[0] & ~STRTAB_STE_0_NESTING_ALLOWED) || 1541e8be08dSJason Gunthorpe (arg->ste[1] & ~STRTAB_STE_1_NESTING_ALLOWED)) 1551e8be08dSJason Gunthorpe return -EIO; 1561e8be08dSJason Gunthorpe 1571e8be08dSJason Gunthorpe cfg = FIELD_GET(STRTAB_STE_0_CFG, le64_to_cpu(arg->ste[0])); 1581e8be08dSJason Gunthorpe if (cfg != STRTAB_STE_0_CFG_ABORT && cfg != STRTAB_STE_0_CFG_BYPASS && 1591e8be08dSJason Gunthorpe cfg != STRTAB_STE_0_CFG_S1_TRANS) 1601e8be08dSJason Gunthorpe return -EIO; 161f27298a8SJason Gunthorpe 162f27298a8SJason Gunthorpe /* 163f27298a8SJason Gunthorpe * Only Full ATS or ATS UR is supported 164f27298a8SJason Gunthorpe * The EATS field will be set by arm_smmu_make_nested_domain_ste() 165f27298a8SJason Gunthorpe */ 166f27298a8SJason Gunthorpe eats = FIELD_GET(STRTAB_STE_1_EATS, le64_to_cpu(arg->ste[1])); 167f27298a8SJason Gunthorpe arg->ste[1] &= ~cpu_to_le64(STRTAB_STE_1_EATS); 168f27298a8SJason Gunthorpe if (eats != STRTAB_STE_1_EATS_ABT && eats != STRTAB_STE_1_EATS_TRANS) 169f27298a8SJason Gunthorpe return -EIO; 170f27298a8SJason Gunthorpe 171f27298a8SJason Gunthorpe if (cfg == STRTAB_STE_0_CFG_S1_TRANS) 172f27298a8SJason Gunthorpe *enable_ats = (eats == STRTAB_STE_1_EATS_TRANS); 1731e8be08dSJason Gunthorpe return 0; 1741e8be08dSJason Gunthorpe } 1751e8be08dSJason Gunthorpe 1761e8be08dSJason Gunthorpe static struct iommu_domain * 1771e8be08dSJason Gunthorpe arm_vsmmu_alloc_domain_nested(struct iommufd_viommu *viommu, u32 flags, 1781e8be08dSJason Gunthorpe const struct iommu_user_data *user_data) 1791e8be08dSJason Gunthorpe { 1801e8be08dSJason Gunthorpe struct arm_vsmmu *vsmmu = container_of(viommu, struct arm_vsmmu, core); 1811e8be08dSJason Gunthorpe const u32 SUPPORTED_FLAGS = IOMMU_HWPT_FAULT_ID_VALID; 1821e8be08dSJason Gunthorpe struct arm_smmu_nested_domain *nested_domain; 1831e8be08dSJason Gunthorpe struct iommu_hwpt_arm_smmuv3 arg; 184f27298a8SJason Gunthorpe bool enable_ats = false; 1851e8be08dSJason Gunthorpe int ret; 1861e8be08dSJason Gunthorpe 1871e8be08dSJason Gunthorpe /* 1881e8be08dSJason Gunthorpe * Faults delivered to the nested domain are faults that originated by 1891e8be08dSJason Gunthorpe * the S1 in the domain. The core code will match all PASIDs when 1901e8be08dSJason Gunthorpe * delivering the fault due to user_pasid_table 1911e8be08dSJason Gunthorpe */ 1921e8be08dSJason Gunthorpe if (flags & ~SUPPORTED_FLAGS) 1931e8be08dSJason Gunthorpe return ERR_PTR(-EOPNOTSUPP); 1941e8be08dSJason Gunthorpe 1951e8be08dSJason Gunthorpe ret = iommu_copy_struct_from_user(&arg, user_data, 1961e8be08dSJason Gunthorpe IOMMU_HWPT_DATA_ARM_SMMUV3, ste); 1971e8be08dSJason Gunthorpe if (ret) 1981e8be08dSJason Gunthorpe return ERR_PTR(ret); 1991e8be08dSJason Gunthorpe 200f27298a8SJason Gunthorpe ret = arm_smmu_validate_vste(&arg, &enable_ats); 2011e8be08dSJason Gunthorpe if (ret) 2021e8be08dSJason Gunthorpe return ERR_PTR(ret); 2031e8be08dSJason Gunthorpe 2041e8be08dSJason Gunthorpe nested_domain = kzalloc(sizeof(*nested_domain), GFP_KERNEL_ACCOUNT); 2051e8be08dSJason Gunthorpe if (!nested_domain) 2061e8be08dSJason Gunthorpe return ERR_PTR(-ENOMEM); 2071e8be08dSJason Gunthorpe 2081e8be08dSJason Gunthorpe nested_domain->domain.type = IOMMU_DOMAIN_NESTED; 2091e8be08dSJason Gunthorpe nested_domain->domain.ops = &arm_smmu_nested_ops; 210f27298a8SJason Gunthorpe nested_domain->enable_ats = enable_ats; 2111e8be08dSJason Gunthorpe nested_domain->vsmmu = vsmmu; 2121e8be08dSJason Gunthorpe nested_domain->ste[0] = arg.ste[0]; 2131e8be08dSJason Gunthorpe nested_domain->ste[1] = arg.ste[1] & ~cpu_to_le64(STRTAB_STE_1_EATS); 2141e8be08dSJason Gunthorpe 2151e8be08dSJason Gunthorpe return &nested_domain->domain; 2161e8be08dSJason Gunthorpe } 2171e8be08dSJason Gunthorpe 218d68beb27SNicolin Chen static int arm_vsmmu_vsid_to_sid(struct arm_vsmmu *vsmmu, u32 vsid, u32 *sid) 219d68beb27SNicolin Chen { 220d68beb27SNicolin Chen struct arm_smmu_master *master; 221d68beb27SNicolin Chen struct device *dev; 222d68beb27SNicolin Chen int ret = 0; 223d68beb27SNicolin Chen 224d68beb27SNicolin Chen xa_lock(&vsmmu->core.vdevs); 225d68beb27SNicolin Chen dev = iommufd_viommu_find_dev(&vsmmu->core, (unsigned long)vsid); 226d68beb27SNicolin Chen if (!dev) { 227d68beb27SNicolin Chen ret = -EIO; 228d68beb27SNicolin Chen goto unlock; 229d68beb27SNicolin Chen } 230d68beb27SNicolin Chen master = dev_iommu_priv_get(dev); 231d68beb27SNicolin Chen 232d68beb27SNicolin Chen /* At this moment, iommufd only supports PCI device that has one SID */ 233d68beb27SNicolin Chen if (sid) 234d68beb27SNicolin Chen *sid = master->streams[0].id; 235d68beb27SNicolin Chen unlock: 236d68beb27SNicolin Chen xa_unlock(&vsmmu->core.vdevs); 237d68beb27SNicolin Chen return ret; 238d68beb27SNicolin Chen } 239d68beb27SNicolin Chen 240d68beb27SNicolin Chen /* This is basically iommu_viommu_arm_smmuv3_invalidate in u64 for conversion */ 241d68beb27SNicolin Chen struct arm_vsmmu_invalidation_cmd { 242d68beb27SNicolin Chen union { 243d68beb27SNicolin Chen u64 cmd[2]; 244d68beb27SNicolin Chen struct iommu_viommu_arm_smmuv3_invalidate ucmd; 245d68beb27SNicolin Chen }; 246d68beb27SNicolin Chen }; 247d68beb27SNicolin Chen 248d68beb27SNicolin Chen /* 249d68beb27SNicolin Chen * Convert, in place, the raw invalidation command into an internal format that 250d68beb27SNicolin Chen * can be passed to arm_smmu_cmdq_issue_cmdlist(). Internally commands are 251d68beb27SNicolin Chen * stored in CPU endian. 252d68beb27SNicolin Chen * 253d68beb27SNicolin Chen * Enforce the VMID or SID on the command. 254d68beb27SNicolin Chen */ 255d68beb27SNicolin Chen static int arm_vsmmu_convert_user_cmd(struct arm_vsmmu *vsmmu, 256d68beb27SNicolin Chen struct arm_vsmmu_invalidation_cmd *cmd) 257d68beb27SNicolin Chen { 258d68beb27SNicolin Chen /* Commands are le64 stored in u64 */ 259d68beb27SNicolin Chen cmd->cmd[0] = le64_to_cpu(cmd->ucmd.cmd[0]); 260d68beb27SNicolin Chen cmd->cmd[1] = le64_to_cpu(cmd->ucmd.cmd[1]); 261d68beb27SNicolin Chen 262d68beb27SNicolin Chen switch (cmd->cmd[0] & CMDQ_0_OP) { 263d68beb27SNicolin Chen case CMDQ_OP_TLBI_NSNH_ALL: 264d68beb27SNicolin Chen /* Convert to NH_ALL */ 265d68beb27SNicolin Chen cmd->cmd[0] = CMDQ_OP_TLBI_NH_ALL | 266d68beb27SNicolin Chen FIELD_PREP(CMDQ_TLBI_0_VMID, vsmmu->vmid); 267d68beb27SNicolin Chen cmd->cmd[1] = 0; 268d68beb27SNicolin Chen break; 269d68beb27SNicolin Chen case CMDQ_OP_TLBI_NH_VA: 270d68beb27SNicolin Chen case CMDQ_OP_TLBI_NH_VAA: 271d68beb27SNicolin Chen case CMDQ_OP_TLBI_NH_ALL: 272d68beb27SNicolin Chen case CMDQ_OP_TLBI_NH_ASID: 273d68beb27SNicolin Chen cmd->cmd[0] &= ~CMDQ_TLBI_0_VMID; 274d68beb27SNicolin Chen cmd->cmd[0] |= FIELD_PREP(CMDQ_TLBI_0_VMID, vsmmu->vmid); 275d68beb27SNicolin Chen break; 276d68beb27SNicolin Chen case CMDQ_OP_ATC_INV: 277d68beb27SNicolin Chen case CMDQ_OP_CFGI_CD: 278d68beb27SNicolin Chen case CMDQ_OP_CFGI_CD_ALL: { 279d68beb27SNicolin Chen u32 sid, vsid = FIELD_GET(CMDQ_CFGI_0_SID, cmd->cmd[0]); 280d68beb27SNicolin Chen 281d68beb27SNicolin Chen if (arm_vsmmu_vsid_to_sid(vsmmu, vsid, &sid)) 282d68beb27SNicolin Chen return -EIO; 283d68beb27SNicolin Chen cmd->cmd[0] &= ~CMDQ_CFGI_0_SID; 284d68beb27SNicolin Chen cmd->cmd[0] |= FIELD_PREP(CMDQ_CFGI_0_SID, sid); 285d68beb27SNicolin Chen break; 286d68beb27SNicolin Chen } 287d68beb27SNicolin Chen default: 288d68beb27SNicolin Chen return -EIO; 289d68beb27SNicolin Chen } 290d68beb27SNicolin Chen return 0; 291d68beb27SNicolin Chen } 292d68beb27SNicolin Chen 293d68beb27SNicolin Chen static int arm_vsmmu_cache_invalidate(struct iommufd_viommu *viommu, 294d68beb27SNicolin Chen struct iommu_user_data_array *array) 295d68beb27SNicolin Chen { 296d68beb27SNicolin Chen struct arm_vsmmu *vsmmu = container_of(viommu, struct arm_vsmmu, core); 297d68beb27SNicolin Chen struct arm_smmu_device *smmu = vsmmu->smmu; 298d68beb27SNicolin Chen struct arm_vsmmu_invalidation_cmd *last; 299d68beb27SNicolin Chen struct arm_vsmmu_invalidation_cmd *cmds; 300d68beb27SNicolin Chen struct arm_vsmmu_invalidation_cmd *cur; 301d68beb27SNicolin Chen struct arm_vsmmu_invalidation_cmd *end; 302d68beb27SNicolin Chen int ret; 303d68beb27SNicolin Chen 304d68beb27SNicolin Chen cmds = kcalloc(array->entry_num, sizeof(*cmds), GFP_KERNEL); 305d68beb27SNicolin Chen if (!cmds) 306d68beb27SNicolin Chen return -ENOMEM; 307d68beb27SNicolin Chen cur = cmds; 308d68beb27SNicolin Chen end = cmds + array->entry_num; 309d68beb27SNicolin Chen 310d68beb27SNicolin Chen static_assert(sizeof(*cmds) == 2 * sizeof(u64)); 311d68beb27SNicolin Chen ret = iommu_copy_struct_from_full_user_array( 312d68beb27SNicolin Chen cmds, sizeof(*cmds), array, 313d68beb27SNicolin Chen IOMMU_VIOMMU_INVALIDATE_DATA_ARM_SMMUV3); 314d68beb27SNicolin Chen if (ret) 315d68beb27SNicolin Chen goto out; 316d68beb27SNicolin Chen 317d68beb27SNicolin Chen last = cmds; 318d68beb27SNicolin Chen while (cur != end) { 319d68beb27SNicolin Chen ret = arm_vsmmu_convert_user_cmd(vsmmu, cur); 320d68beb27SNicolin Chen if (ret) 321d68beb27SNicolin Chen goto out; 322d68beb27SNicolin Chen 323d68beb27SNicolin Chen /* FIXME work in blocks of CMDQ_BATCH_ENTRIES and copy each block? */ 324d68beb27SNicolin Chen cur++; 325d68beb27SNicolin Chen if (cur != end && (cur - last) != CMDQ_BATCH_ENTRIES - 1) 326d68beb27SNicolin Chen continue; 327d68beb27SNicolin Chen 328d68beb27SNicolin Chen /* FIXME always uses the main cmdq rather than trying to group by type */ 329d68beb27SNicolin Chen ret = arm_smmu_cmdq_issue_cmdlist(smmu, &smmu->cmdq, last->cmd, 330d68beb27SNicolin Chen cur - last, true); 331d68beb27SNicolin Chen if (ret) { 332d68beb27SNicolin Chen cur--; 333d68beb27SNicolin Chen goto out; 334d68beb27SNicolin Chen } 335d68beb27SNicolin Chen last = cur; 336d68beb27SNicolin Chen } 337d68beb27SNicolin Chen out: 338d68beb27SNicolin Chen array->entry_num = cur - cmds; 339d68beb27SNicolin Chen kfree(cmds); 340d68beb27SNicolin Chen return ret; 341d68beb27SNicolin Chen } 342d68beb27SNicolin Chen 34369d9b312SNicolin Chen static const struct iommufd_viommu_ops arm_vsmmu_ops = { 3441e8be08dSJason Gunthorpe .alloc_domain_nested = arm_vsmmu_alloc_domain_nested, 345d68beb27SNicolin Chen .cache_invalidate = arm_vsmmu_cache_invalidate, 34669d9b312SNicolin Chen }; 34769d9b312SNicolin Chen 34869d9b312SNicolin Chen struct iommufd_viommu *arm_vsmmu_alloc(struct device *dev, 34969d9b312SNicolin Chen struct iommu_domain *parent, 35069d9b312SNicolin Chen struct iommufd_ctx *ictx, 35169d9b312SNicolin Chen unsigned int viommu_type) 35269d9b312SNicolin Chen { 35369d9b312SNicolin Chen struct arm_smmu_device *smmu = 35469d9b312SNicolin Chen iommu_get_iommu_dev(dev, struct arm_smmu_device, iommu); 35569d9b312SNicolin Chen struct arm_smmu_master *master = dev_iommu_priv_get(dev); 35669d9b312SNicolin Chen struct arm_smmu_domain *s2_parent = to_smmu_domain(parent); 35769d9b312SNicolin Chen struct arm_vsmmu *vsmmu; 35869d9b312SNicolin Chen 35969d9b312SNicolin Chen if (viommu_type != IOMMU_VIOMMU_TYPE_ARM_SMMUV3) 36069d9b312SNicolin Chen return ERR_PTR(-EOPNOTSUPP); 36169d9b312SNicolin Chen 36269d9b312SNicolin Chen if (!(smmu->features & ARM_SMMU_FEAT_NESTING)) 36369d9b312SNicolin Chen return ERR_PTR(-EOPNOTSUPP); 36469d9b312SNicolin Chen 36569d9b312SNicolin Chen if (s2_parent->smmu != master->smmu) 36669d9b312SNicolin Chen return ERR_PTR(-EINVAL); 36769d9b312SNicolin Chen 36869d9b312SNicolin Chen /* 369d68beb27SNicolin Chen * FORCE_SYNC is not set with FEAT_NESTING. Some study of the exact HW 370d68beb27SNicolin Chen * defect is needed to determine if arm_vsmmu_cache_invalidate() needs 371d68beb27SNicolin Chen * any change to remove this. 372d68beb27SNicolin Chen */ 373d68beb27SNicolin Chen if (WARN_ON(smmu->options & ARM_SMMU_OPT_CMDQ_FORCE_SYNC)) 374d68beb27SNicolin Chen return ERR_PTR(-EOPNOTSUPP); 375d68beb27SNicolin Chen 376d68beb27SNicolin Chen /* 37769d9b312SNicolin Chen * Must support some way to prevent the VM from bypassing the cache 37869d9b312SNicolin Chen * because VFIO currently does not do any cache maintenance. canwbs 37969d9b312SNicolin Chen * indicates the device is fully coherent and no cache maintenance is 38067e4fe39SJason Gunthorpe * ever required, even for PCI No-Snoop. S2FWB means the S1 can't make 38167e4fe39SJason Gunthorpe * things non-coherent using the memattr, but No-Snoop behavior is not 38267e4fe39SJason Gunthorpe * effected. 38369d9b312SNicolin Chen */ 38467e4fe39SJason Gunthorpe if (!arm_smmu_master_canwbs(master) && 38567e4fe39SJason Gunthorpe !(smmu->features & ARM_SMMU_FEAT_S2FWB)) 38669d9b312SNicolin Chen return ERR_PTR(-EOPNOTSUPP); 38769d9b312SNicolin Chen 38869d9b312SNicolin Chen vsmmu = iommufd_viommu_alloc(ictx, struct arm_vsmmu, core, 38969d9b312SNicolin Chen &arm_vsmmu_ops); 39069d9b312SNicolin Chen if (IS_ERR(vsmmu)) 39169d9b312SNicolin Chen return ERR_CAST(vsmmu); 39269d9b312SNicolin Chen 39369d9b312SNicolin Chen vsmmu->smmu = smmu; 39469d9b312SNicolin Chen vsmmu->s2_parent = s2_parent; 39569d9b312SNicolin Chen /* FIXME Move VMID allocation from the S2 domain allocation to here */ 39669d9b312SNicolin Chen vsmmu->vmid = s2_parent->s2_cfg.vmid; 39769d9b312SNicolin Chen 39869d9b312SNicolin Chen return &vsmmu->core; 39969d9b312SNicolin Chen } 4006d026e6dSNathan Chancellor 401*cdd30ebbSPeter Zijlstra MODULE_IMPORT_NS("IOMMUFD"); 402