1*f931551bSRalph Campbell /* 2*f931551bSRalph Campbell * Copyright (c) 2008, 2009, 2010 QLogic Corporation. All rights reserved. 3*f931551bSRalph Campbell * 4*f931551bSRalph Campbell * This software is available to you under a choice of one of two 5*f931551bSRalph Campbell * licenses. You may choose to be licensed under the terms of the GNU 6*f931551bSRalph Campbell * General Public License (GPL) Version 2, available from the file 7*f931551bSRalph Campbell * COPYING in the main directory of this source tree, or the 8*f931551bSRalph Campbell * OpenIB.org BSD license below: 9*f931551bSRalph Campbell * 10*f931551bSRalph Campbell * Redistribution and use in source and binary forms, with or 11*f931551bSRalph Campbell * without modification, are permitted provided that the following 12*f931551bSRalph Campbell * conditions are met: 13*f931551bSRalph Campbell * 14*f931551bSRalph Campbell * - Redistributions of source code must retain the above 15*f931551bSRalph Campbell * copyright notice, this list of conditions and the following 16*f931551bSRalph Campbell * disclaimer. 17*f931551bSRalph Campbell * 18*f931551bSRalph Campbell * - Redistributions in binary form must reproduce the above 19*f931551bSRalph Campbell * copyright notice, this list of conditions and the following 20*f931551bSRalph Campbell * disclaimer in the documentation and/or other materials 21*f931551bSRalph Campbell * provided with the distribution. 22*f931551bSRalph Campbell * 23*f931551bSRalph Campbell * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, 24*f931551bSRalph Campbell * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF 25*f931551bSRalph Campbell * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND 26*f931551bSRalph Campbell * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS 27*f931551bSRalph Campbell * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN 28*f931551bSRalph Campbell * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN 29*f931551bSRalph Campbell * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE 30*f931551bSRalph Campbell * SOFTWARE. 31*f931551bSRalph Campbell */ 32*f931551bSRalph Campbell 33*f931551bSRalph Campbell /* This file is mechanically generated from RTL. Any hand-edits will be lost! */ 34*f931551bSRalph Campbell 35*f931551bSRalph Campbell #define QIB_6120_Revision_OFFS 0x0 36*f931551bSRalph Campbell #define QIB_6120_Revision_R_Simulator_LSB 0x3F 37*f931551bSRalph Campbell #define QIB_6120_Revision_R_Simulator_RMASK 0x1 38*f931551bSRalph Campbell #define QIB_6120_Revision_Reserved_LSB 0x28 39*f931551bSRalph Campbell #define QIB_6120_Revision_Reserved_RMASK 0x7FFFFF 40*f931551bSRalph Campbell #define QIB_6120_Revision_BoardID_LSB 0x20 41*f931551bSRalph Campbell #define QIB_6120_Revision_BoardID_RMASK 0xFF 42*f931551bSRalph Campbell #define QIB_6120_Revision_R_SW_LSB 0x18 43*f931551bSRalph Campbell #define QIB_6120_Revision_R_SW_RMASK 0xFF 44*f931551bSRalph Campbell #define QIB_6120_Revision_R_Arch_LSB 0x10 45*f931551bSRalph Campbell #define QIB_6120_Revision_R_Arch_RMASK 0xFF 46*f931551bSRalph Campbell #define QIB_6120_Revision_R_ChipRevMajor_LSB 0x8 47*f931551bSRalph Campbell #define QIB_6120_Revision_R_ChipRevMajor_RMASK 0xFF 48*f931551bSRalph Campbell #define QIB_6120_Revision_R_ChipRevMinor_LSB 0x0 49*f931551bSRalph Campbell #define QIB_6120_Revision_R_ChipRevMinor_RMASK 0xFF 50*f931551bSRalph Campbell 51*f931551bSRalph Campbell #define QIB_6120_Control_OFFS 0x8 52*f931551bSRalph Campbell #define QIB_6120_Control_TxLatency_LSB 0x4 53*f931551bSRalph Campbell #define QIB_6120_Control_TxLatency_RMASK 0x1 54*f931551bSRalph Campbell #define QIB_6120_Control_PCIERetryBufDiagEn_LSB 0x3 55*f931551bSRalph Campbell #define QIB_6120_Control_PCIERetryBufDiagEn_RMASK 0x1 56*f931551bSRalph Campbell #define QIB_6120_Control_LinkEn_LSB 0x2 57*f931551bSRalph Campbell #define QIB_6120_Control_LinkEn_RMASK 0x1 58*f931551bSRalph Campbell #define QIB_6120_Control_FreezeMode_LSB 0x1 59*f931551bSRalph Campbell #define QIB_6120_Control_FreezeMode_RMASK 0x1 60*f931551bSRalph Campbell #define QIB_6120_Control_SyncReset_LSB 0x0 61*f931551bSRalph Campbell #define QIB_6120_Control_SyncReset_RMASK 0x1 62*f931551bSRalph Campbell 63*f931551bSRalph Campbell #define QIB_6120_PageAlign_OFFS 0x10 64*f931551bSRalph Campbell 65*f931551bSRalph Campbell #define QIB_6120_PortCnt_OFFS 0x18 66*f931551bSRalph Campbell 67*f931551bSRalph Campbell #define QIB_6120_SendRegBase_OFFS 0x30 68*f931551bSRalph Campbell 69*f931551bSRalph Campbell #define QIB_6120_UserRegBase_OFFS 0x38 70*f931551bSRalph Campbell 71*f931551bSRalph Campbell #define QIB_6120_CntrRegBase_OFFS 0x40 72*f931551bSRalph Campbell 73*f931551bSRalph Campbell #define QIB_6120_Scratch_OFFS 0x48 74*f931551bSRalph Campbell #define QIB_6120_Scratch_TopHalf_LSB 0x20 75*f931551bSRalph Campbell #define QIB_6120_Scratch_TopHalf_RMASK 0xFFFFFFFF 76*f931551bSRalph Campbell #define QIB_6120_Scratch_BottomHalf_LSB 0x0 77*f931551bSRalph Campbell #define QIB_6120_Scratch_BottomHalf_RMASK 0xFFFFFFFF 78*f931551bSRalph Campbell 79*f931551bSRalph Campbell #define QIB_6120_IntBlocked_OFFS 0x60 80*f931551bSRalph Campbell #define QIB_6120_IntBlocked_ErrorIntBlocked_LSB 0x1F 81*f931551bSRalph Campbell #define QIB_6120_IntBlocked_ErrorIntBlocked_RMASK 0x1 82*f931551bSRalph Campbell #define QIB_6120_IntBlocked_PioSetIntBlocked_LSB 0x1E 83*f931551bSRalph Campbell #define QIB_6120_IntBlocked_PioSetIntBlocked_RMASK 0x1 84*f931551bSRalph Campbell #define QIB_6120_IntBlocked_PioBufAvailIntBlocked_LSB 0x1D 85*f931551bSRalph Campbell #define QIB_6120_IntBlocked_PioBufAvailIntBlocked_RMASK 0x1 86*f931551bSRalph Campbell #define QIB_6120_IntBlocked_assertGPIOIntBlocked_LSB 0x1C 87*f931551bSRalph Campbell #define QIB_6120_IntBlocked_assertGPIOIntBlocked_RMASK 0x1 88*f931551bSRalph Campbell #define QIB_6120_IntBlocked_Reserved_LSB 0xF 89*f931551bSRalph Campbell #define QIB_6120_IntBlocked_Reserved_RMASK 0x1FFF 90*f931551bSRalph Campbell #define QIB_6120_IntBlocked_RcvAvail4IntBlocked_LSB 0x10 91*f931551bSRalph Campbell #define QIB_6120_IntBlocked_RcvAvail4IntBlocked_RMASK 0x1 92*f931551bSRalph Campbell #define QIB_6120_IntBlocked_RcvAvail3IntBlocked_LSB 0xF 93*f931551bSRalph Campbell #define QIB_6120_IntBlocked_RcvAvail3IntBlocked_RMASK 0x1 94*f931551bSRalph Campbell #define QIB_6120_IntBlocked_RcvAvail2IntBlocked_LSB 0xE 95*f931551bSRalph Campbell #define QIB_6120_IntBlocked_RcvAvail2IntBlocked_RMASK 0x1 96*f931551bSRalph Campbell #define QIB_6120_IntBlocked_RcvAvail1IntBlocked_LSB 0xD 97*f931551bSRalph Campbell #define QIB_6120_IntBlocked_RcvAvail1IntBlocked_RMASK 0x1 98*f931551bSRalph Campbell #define QIB_6120_IntBlocked_RcvAvail0IntBlocked_LSB 0xC 99*f931551bSRalph Campbell #define QIB_6120_IntBlocked_RcvAvail0IntBlocked_RMASK 0x1 100*f931551bSRalph Campbell #define QIB_6120_IntBlocked_Reserved1_LSB 0x5 101*f931551bSRalph Campbell #define QIB_6120_IntBlocked_Reserved1_RMASK 0x7F 102*f931551bSRalph Campbell #define QIB_6120_IntBlocked_RcvUrg4IntBlocked_LSB 0x4 103*f931551bSRalph Campbell #define QIB_6120_IntBlocked_RcvUrg4IntBlocked_RMASK 0x1 104*f931551bSRalph Campbell #define QIB_6120_IntBlocked_RcvUrg3IntBlocked_LSB 0x3 105*f931551bSRalph Campbell #define QIB_6120_IntBlocked_RcvUrg3IntBlocked_RMASK 0x1 106*f931551bSRalph Campbell #define QIB_6120_IntBlocked_RcvUrg2IntBlocked_LSB 0x2 107*f931551bSRalph Campbell #define QIB_6120_IntBlocked_RcvUrg2IntBlocked_RMASK 0x1 108*f931551bSRalph Campbell #define QIB_6120_IntBlocked_RcvUrg1IntBlocked_LSB 0x1 109*f931551bSRalph Campbell #define QIB_6120_IntBlocked_RcvUrg1IntBlocked_RMASK 0x1 110*f931551bSRalph Campbell #define QIB_6120_IntBlocked_RcvUrg0IntBlocked_LSB 0x0 111*f931551bSRalph Campbell #define QIB_6120_IntBlocked_RcvUrg0IntBlocked_RMASK 0x1 112*f931551bSRalph Campbell 113*f931551bSRalph Campbell #define QIB_6120_IntMask_OFFS 0x68 114*f931551bSRalph Campbell #define QIB_6120_IntMask_ErrorIntMask_LSB 0x1F 115*f931551bSRalph Campbell #define QIB_6120_IntMask_ErrorIntMask_RMASK 0x1 116*f931551bSRalph Campbell #define QIB_6120_IntMask_PioSetIntMask_LSB 0x1E 117*f931551bSRalph Campbell #define QIB_6120_IntMask_PioSetIntMask_RMASK 0x1 118*f931551bSRalph Campbell #define QIB_6120_IntMask_PioBufAvailIntMask_LSB 0x1D 119*f931551bSRalph Campbell #define QIB_6120_IntMask_PioBufAvailIntMask_RMASK 0x1 120*f931551bSRalph Campbell #define QIB_6120_IntMask_assertGPIOIntMask_LSB 0x1C 121*f931551bSRalph Campbell #define QIB_6120_IntMask_assertGPIOIntMask_RMASK 0x1 122*f931551bSRalph Campbell #define QIB_6120_IntMask_Reserved_LSB 0x11 123*f931551bSRalph Campbell #define QIB_6120_IntMask_Reserved_RMASK 0x7FF 124*f931551bSRalph Campbell #define QIB_6120_IntMask_RcvAvail4IntMask_LSB 0x10 125*f931551bSRalph Campbell #define QIB_6120_IntMask_RcvAvail4IntMask_RMASK 0x1 126*f931551bSRalph Campbell #define QIB_6120_IntMask_RcvAvail3IntMask_LSB 0xF 127*f931551bSRalph Campbell #define QIB_6120_IntMask_RcvAvail3IntMask_RMASK 0x1 128*f931551bSRalph Campbell #define QIB_6120_IntMask_RcvAvail2IntMask_LSB 0xE 129*f931551bSRalph Campbell #define QIB_6120_IntMask_RcvAvail2IntMask_RMASK 0x1 130*f931551bSRalph Campbell #define QIB_6120_IntMask_RcvAvail1IntMask_LSB 0xD 131*f931551bSRalph Campbell #define QIB_6120_IntMask_RcvAvail1IntMask_RMASK 0x1 132*f931551bSRalph Campbell #define QIB_6120_IntMask_RcvAvail0IntMask_LSB 0xC 133*f931551bSRalph Campbell #define QIB_6120_IntMask_RcvAvail0IntMask_RMASK 0x1 134*f931551bSRalph Campbell #define QIB_6120_IntMask_Reserved1_LSB 0x5 135*f931551bSRalph Campbell #define QIB_6120_IntMask_Reserved1_RMASK 0x7F 136*f931551bSRalph Campbell #define QIB_6120_IntMask_RcvUrg4IntMask_LSB 0x4 137*f931551bSRalph Campbell #define QIB_6120_IntMask_RcvUrg4IntMask_RMASK 0x1 138*f931551bSRalph Campbell #define QIB_6120_IntMask_RcvUrg3IntMask_LSB 0x3 139*f931551bSRalph Campbell #define QIB_6120_IntMask_RcvUrg3IntMask_RMASK 0x1 140*f931551bSRalph Campbell #define QIB_6120_IntMask_RcvUrg2IntMask_LSB 0x2 141*f931551bSRalph Campbell #define QIB_6120_IntMask_RcvUrg2IntMask_RMASK 0x1 142*f931551bSRalph Campbell #define QIB_6120_IntMask_RcvUrg1IntMask_LSB 0x1 143*f931551bSRalph Campbell #define QIB_6120_IntMask_RcvUrg1IntMask_RMASK 0x1 144*f931551bSRalph Campbell #define QIB_6120_IntMask_RcvUrg0IntMask_LSB 0x0 145*f931551bSRalph Campbell #define QIB_6120_IntMask_RcvUrg0IntMask_RMASK 0x1 146*f931551bSRalph Campbell 147*f931551bSRalph Campbell #define QIB_6120_IntStatus_OFFS 0x70 148*f931551bSRalph Campbell #define QIB_6120_IntStatus_Error_LSB 0x1F 149*f931551bSRalph Campbell #define QIB_6120_IntStatus_Error_RMASK 0x1 150*f931551bSRalph Campbell #define QIB_6120_IntStatus_PioSent_LSB 0x1E 151*f931551bSRalph Campbell #define QIB_6120_IntStatus_PioSent_RMASK 0x1 152*f931551bSRalph Campbell #define QIB_6120_IntStatus_PioBufAvail_LSB 0x1D 153*f931551bSRalph Campbell #define QIB_6120_IntStatus_PioBufAvail_RMASK 0x1 154*f931551bSRalph Campbell #define QIB_6120_IntStatus_assertGPIO_LSB 0x1C 155*f931551bSRalph Campbell #define QIB_6120_IntStatus_assertGPIO_RMASK 0x1 156*f931551bSRalph Campbell #define QIB_6120_IntStatus_Reserved_LSB 0xF 157*f931551bSRalph Campbell #define QIB_6120_IntStatus_Reserved_RMASK 0x1FFF 158*f931551bSRalph Campbell #define QIB_6120_IntStatus_RcvAvail4_LSB 0x10 159*f931551bSRalph Campbell #define QIB_6120_IntStatus_RcvAvail4_RMASK 0x1 160*f931551bSRalph Campbell #define QIB_6120_IntStatus_RcvAvail3_LSB 0xF 161*f931551bSRalph Campbell #define QIB_6120_IntStatus_RcvAvail3_RMASK 0x1 162*f931551bSRalph Campbell #define QIB_6120_IntStatus_RcvAvail2_LSB 0xE 163*f931551bSRalph Campbell #define QIB_6120_IntStatus_RcvAvail2_RMASK 0x1 164*f931551bSRalph Campbell #define QIB_6120_IntStatus_RcvAvail1_LSB 0xD 165*f931551bSRalph Campbell #define QIB_6120_IntStatus_RcvAvail1_RMASK 0x1 166*f931551bSRalph Campbell #define QIB_6120_IntStatus_RcvAvail0_LSB 0xC 167*f931551bSRalph Campbell #define QIB_6120_IntStatus_RcvAvail0_RMASK 0x1 168*f931551bSRalph Campbell #define QIB_6120_IntStatus_Reserved1_LSB 0x5 169*f931551bSRalph Campbell #define QIB_6120_IntStatus_Reserved1_RMASK 0x7F 170*f931551bSRalph Campbell #define QIB_6120_IntStatus_RcvUrg4_LSB 0x4 171*f931551bSRalph Campbell #define QIB_6120_IntStatus_RcvUrg4_RMASK 0x1 172*f931551bSRalph Campbell #define QIB_6120_IntStatus_RcvUrg3_LSB 0x3 173*f931551bSRalph Campbell #define QIB_6120_IntStatus_RcvUrg3_RMASK 0x1 174*f931551bSRalph Campbell #define QIB_6120_IntStatus_RcvUrg2_LSB 0x2 175*f931551bSRalph Campbell #define QIB_6120_IntStatus_RcvUrg2_RMASK 0x1 176*f931551bSRalph Campbell #define QIB_6120_IntStatus_RcvUrg1_LSB 0x1 177*f931551bSRalph Campbell #define QIB_6120_IntStatus_RcvUrg1_RMASK 0x1 178*f931551bSRalph Campbell #define QIB_6120_IntStatus_RcvUrg0_LSB 0x0 179*f931551bSRalph Campbell #define QIB_6120_IntStatus_RcvUrg0_RMASK 0x1 180*f931551bSRalph Campbell 181*f931551bSRalph Campbell #define QIB_6120_IntClear_OFFS 0x78 182*f931551bSRalph Campbell #define QIB_6120_IntClear_ErrorIntClear_LSB 0x1F 183*f931551bSRalph Campbell #define QIB_6120_IntClear_ErrorIntClear_RMASK 0x1 184*f931551bSRalph Campbell #define QIB_6120_IntClear_PioSetIntClear_LSB 0x1E 185*f931551bSRalph Campbell #define QIB_6120_IntClear_PioSetIntClear_RMASK 0x1 186*f931551bSRalph Campbell #define QIB_6120_IntClear_PioBufAvailIntClear_LSB 0x1D 187*f931551bSRalph Campbell #define QIB_6120_IntClear_PioBufAvailIntClear_RMASK 0x1 188*f931551bSRalph Campbell #define QIB_6120_IntClear_assertGPIOIntClear_LSB 0x1C 189*f931551bSRalph Campbell #define QIB_6120_IntClear_assertGPIOIntClear_RMASK 0x1 190*f931551bSRalph Campbell #define QIB_6120_IntClear_Reserved_LSB 0xF 191*f931551bSRalph Campbell #define QIB_6120_IntClear_Reserved_RMASK 0x1FFF 192*f931551bSRalph Campbell #define QIB_6120_IntClear_RcvAvail4IntClear_LSB 0x10 193*f931551bSRalph Campbell #define QIB_6120_IntClear_RcvAvail4IntClear_RMASK 0x1 194*f931551bSRalph Campbell #define QIB_6120_IntClear_RcvAvail3IntClear_LSB 0xF 195*f931551bSRalph Campbell #define QIB_6120_IntClear_RcvAvail3IntClear_RMASK 0x1 196*f931551bSRalph Campbell #define QIB_6120_IntClear_RcvAvail2IntClear_LSB 0xE 197*f931551bSRalph Campbell #define QIB_6120_IntClear_RcvAvail2IntClear_RMASK 0x1 198*f931551bSRalph Campbell #define QIB_6120_IntClear_RcvAvail1IntClear_LSB 0xD 199*f931551bSRalph Campbell #define QIB_6120_IntClear_RcvAvail1IntClear_RMASK 0x1 200*f931551bSRalph Campbell #define QIB_6120_IntClear_RcvAvail0IntClear_LSB 0xC 201*f931551bSRalph Campbell #define QIB_6120_IntClear_RcvAvail0IntClear_RMASK 0x1 202*f931551bSRalph Campbell #define QIB_6120_IntClear_Reserved1_LSB 0x5 203*f931551bSRalph Campbell #define QIB_6120_IntClear_Reserved1_RMASK 0x7F 204*f931551bSRalph Campbell #define QIB_6120_IntClear_RcvUrg4IntClear_LSB 0x4 205*f931551bSRalph Campbell #define QIB_6120_IntClear_RcvUrg4IntClear_RMASK 0x1 206*f931551bSRalph Campbell #define QIB_6120_IntClear_RcvUrg3IntClear_LSB 0x3 207*f931551bSRalph Campbell #define QIB_6120_IntClear_RcvUrg3IntClear_RMASK 0x1 208*f931551bSRalph Campbell #define QIB_6120_IntClear_RcvUrg2IntClear_LSB 0x2 209*f931551bSRalph Campbell #define QIB_6120_IntClear_RcvUrg2IntClear_RMASK 0x1 210*f931551bSRalph Campbell #define QIB_6120_IntClear_RcvUrg1IntClear_LSB 0x1 211*f931551bSRalph Campbell #define QIB_6120_IntClear_RcvUrg1IntClear_RMASK 0x1 212*f931551bSRalph Campbell #define QIB_6120_IntClear_RcvUrg0IntClear_LSB 0x0 213*f931551bSRalph Campbell #define QIB_6120_IntClear_RcvUrg0IntClear_RMASK 0x1 214*f931551bSRalph Campbell 215*f931551bSRalph Campbell #define QIB_6120_ErrMask_OFFS 0x80 216*f931551bSRalph Campbell #define QIB_6120_ErrMask_Reserved_LSB 0x34 217*f931551bSRalph Campbell #define QIB_6120_ErrMask_Reserved_RMASK 0xFFF 218*f931551bSRalph Campbell #define QIB_6120_ErrMask_HardwareErrMask_LSB 0x33 219*f931551bSRalph Campbell #define QIB_6120_ErrMask_HardwareErrMask_RMASK 0x1 220*f931551bSRalph Campbell #define QIB_6120_ErrMask_ResetNegatedMask_LSB 0x32 221*f931551bSRalph Campbell #define QIB_6120_ErrMask_ResetNegatedMask_RMASK 0x1 222*f931551bSRalph Campbell #define QIB_6120_ErrMask_InvalidAddrErrMask_LSB 0x31 223*f931551bSRalph Campbell #define QIB_6120_ErrMask_InvalidAddrErrMask_RMASK 0x1 224*f931551bSRalph Campbell #define QIB_6120_ErrMask_IBStatusChangedMask_LSB 0x30 225*f931551bSRalph Campbell #define QIB_6120_ErrMask_IBStatusChangedMask_RMASK 0x1 226*f931551bSRalph Campbell #define QIB_6120_ErrMask_Reserved1_LSB 0x26 227*f931551bSRalph Campbell #define QIB_6120_ErrMask_Reserved1_RMASK 0x3FF 228*f931551bSRalph Campbell #define QIB_6120_ErrMask_SendUnsupportedVLErrMask_LSB 0x25 229*f931551bSRalph Campbell #define QIB_6120_ErrMask_SendUnsupportedVLErrMask_RMASK 0x1 230*f931551bSRalph Campbell #define QIB_6120_ErrMask_SendUnexpectedPktNumErrMask_LSB 0x24 231*f931551bSRalph Campbell #define QIB_6120_ErrMask_SendUnexpectedPktNumErrMask_RMASK 0x1 232*f931551bSRalph Campbell #define QIB_6120_ErrMask_SendPioArmLaunchErrMask_LSB 0x23 233*f931551bSRalph Campbell #define QIB_6120_ErrMask_SendPioArmLaunchErrMask_RMASK 0x1 234*f931551bSRalph Campbell #define QIB_6120_ErrMask_SendDroppedDataPktErrMask_LSB 0x22 235*f931551bSRalph Campbell #define QIB_6120_ErrMask_SendDroppedDataPktErrMask_RMASK 0x1 236*f931551bSRalph Campbell #define QIB_6120_ErrMask_SendDroppedSmpPktErrMask_LSB 0x21 237*f931551bSRalph Campbell #define QIB_6120_ErrMask_SendDroppedSmpPktErrMask_RMASK 0x1 238*f931551bSRalph Campbell #define QIB_6120_ErrMask_SendPktLenErrMask_LSB 0x20 239*f931551bSRalph Campbell #define QIB_6120_ErrMask_SendPktLenErrMask_RMASK 0x1 240*f931551bSRalph Campbell #define QIB_6120_ErrMask_SendUnderRunErrMask_LSB 0x1F 241*f931551bSRalph Campbell #define QIB_6120_ErrMask_SendUnderRunErrMask_RMASK 0x1 242*f931551bSRalph Campbell #define QIB_6120_ErrMask_SendMaxPktLenErrMask_LSB 0x1E 243*f931551bSRalph Campbell #define QIB_6120_ErrMask_SendMaxPktLenErrMask_RMASK 0x1 244*f931551bSRalph Campbell #define QIB_6120_ErrMask_SendMinPktLenErrMask_LSB 0x1D 245*f931551bSRalph Campbell #define QIB_6120_ErrMask_SendMinPktLenErrMask_RMASK 0x1 246*f931551bSRalph Campbell #define QIB_6120_ErrMask_Reserved2_LSB 0x12 247*f931551bSRalph Campbell #define QIB_6120_ErrMask_Reserved2_RMASK 0x7FF 248*f931551bSRalph Campbell #define QIB_6120_ErrMask_RcvIBLostLinkErrMask_LSB 0x11 249*f931551bSRalph Campbell #define QIB_6120_ErrMask_RcvIBLostLinkErrMask_RMASK 0x1 250*f931551bSRalph Campbell #define QIB_6120_ErrMask_RcvHdrErrMask_LSB 0x10 251*f931551bSRalph Campbell #define QIB_6120_ErrMask_RcvHdrErrMask_RMASK 0x1 252*f931551bSRalph Campbell #define QIB_6120_ErrMask_RcvHdrLenErrMask_LSB 0xF 253*f931551bSRalph Campbell #define QIB_6120_ErrMask_RcvHdrLenErrMask_RMASK 0x1 254*f931551bSRalph Campbell #define QIB_6120_ErrMask_RcvBadTidErrMask_LSB 0xE 255*f931551bSRalph Campbell #define QIB_6120_ErrMask_RcvBadTidErrMask_RMASK 0x1 256*f931551bSRalph Campbell #define QIB_6120_ErrMask_RcvHdrFullErrMask_LSB 0xD 257*f931551bSRalph Campbell #define QIB_6120_ErrMask_RcvHdrFullErrMask_RMASK 0x1 258*f931551bSRalph Campbell #define QIB_6120_ErrMask_RcvEgrFullErrMask_LSB 0xC 259*f931551bSRalph Campbell #define QIB_6120_ErrMask_RcvEgrFullErrMask_RMASK 0x1 260*f931551bSRalph Campbell #define QIB_6120_ErrMask_RcvBadVersionErrMask_LSB 0xB 261*f931551bSRalph Campbell #define QIB_6120_ErrMask_RcvBadVersionErrMask_RMASK 0x1 262*f931551bSRalph Campbell #define QIB_6120_ErrMask_RcvIBFlowErrMask_LSB 0xA 263*f931551bSRalph Campbell #define QIB_6120_ErrMask_RcvIBFlowErrMask_RMASK 0x1 264*f931551bSRalph Campbell #define QIB_6120_ErrMask_RcvEBPErrMask_LSB 0x9 265*f931551bSRalph Campbell #define QIB_6120_ErrMask_RcvEBPErrMask_RMASK 0x1 266*f931551bSRalph Campbell #define QIB_6120_ErrMask_RcvUnsupportedVLErrMask_LSB 0x8 267*f931551bSRalph Campbell #define QIB_6120_ErrMask_RcvUnsupportedVLErrMask_RMASK 0x1 268*f931551bSRalph Campbell #define QIB_6120_ErrMask_RcvUnexpectedCharErrMask_LSB 0x7 269*f931551bSRalph Campbell #define QIB_6120_ErrMask_RcvUnexpectedCharErrMask_RMASK 0x1 270*f931551bSRalph Campbell #define QIB_6120_ErrMask_RcvShortPktLenErrMask_LSB 0x6 271*f931551bSRalph Campbell #define QIB_6120_ErrMask_RcvShortPktLenErrMask_RMASK 0x1 272*f931551bSRalph Campbell #define QIB_6120_ErrMask_RcvLongPktLenErrMask_LSB 0x5 273*f931551bSRalph Campbell #define QIB_6120_ErrMask_RcvLongPktLenErrMask_RMASK 0x1 274*f931551bSRalph Campbell #define QIB_6120_ErrMask_RcvMaxPktLenErrMask_LSB 0x4 275*f931551bSRalph Campbell #define QIB_6120_ErrMask_RcvMaxPktLenErrMask_RMASK 0x1 276*f931551bSRalph Campbell #define QIB_6120_ErrMask_RcvMinPktLenErrMask_LSB 0x3 277*f931551bSRalph Campbell #define QIB_6120_ErrMask_RcvMinPktLenErrMask_RMASK 0x1 278*f931551bSRalph Campbell #define QIB_6120_ErrMask_RcvICRCErrMask_LSB 0x2 279*f931551bSRalph Campbell #define QIB_6120_ErrMask_RcvICRCErrMask_RMASK 0x1 280*f931551bSRalph Campbell #define QIB_6120_ErrMask_RcvVCRCErrMask_LSB 0x1 281*f931551bSRalph Campbell #define QIB_6120_ErrMask_RcvVCRCErrMask_RMASK 0x1 282*f931551bSRalph Campbell #define QIB_6120_ErrMask_RcvFormatErrMask_LSB 0x0 283*f931551bSRalph Campbell #define QIB_6120_ErrMask_RcvFormatErrMask_RMASK 0x1 284*f931551bSRalph Campbell 285*f931551bSRalph Campbell #define QIB_6120_ErrStatus_OFFS 0x88 286*f931551bSRalph Campbell #define QIB_6120_ErrStatus_Reserved_LSB 0x34 287*f931551bSRalph Campbell #define QIB_6120_ErrStatus_Reserved_RMASK 0xFFF 288*f931551bSRalph Campbell #define QIB_6120_ErrStatus_HardwareErr_LSB 0x33 289*f931551bSRalph Campbell #define QIB_6120_ErrStatus_HardwareErr_RMASK 0x1 290*f931551bSRalph Campbell #define QIB_6120_ErrStatus_ResetNegated_LSB 0x32 291*f931551bSRalph Campbell #define QIB_6120_ErrStatus_ResetNegated_RMASK 0x1 292*f931551bSRalph Campbell #define QIB_6120_ErrStatus_InvalidAddrErr_LSB 0x31 293*f931551bSRalph Campbell #define QIB_6120_ErrStatus_InvalidAddrErr_RMASK 0x1 294*f931551bSRalph Campbell #define QIB_6120_ErrStatus_IBStatusChanged_LSB 0x30 295*f931551bSRalph Campbell #define QIB_6120_ErrStatus_IBStatusChanged_RMASK 0x1 296*f931551bSRalph Campbell #define QIB_6120_ErrStatus_Reserved1_LSB 0x26 297*f931551bSRalph Campbell #define QIB_6120_ErrStatus_Reserved1_RMASK 0x3FF 298*f931551bSRalph Campbell #define QIB_6120_ErrStatus_SendUnsupportedVLErr_LSB 0x25 299*f931551bSRalph Campbell #define QIB_6120_ErrStatus_SendUnsupportedVLErr_RMASK 0x1 300*f931551bSRalph Campbell #define QIB_6120_ErrStatus_SendUnexpectedPktNumErr_LSB 0x24 301*f931551bSRalph Campbell #define QIB_6120_ErrStatus_SendUnexpectedPktNumErr_RMASK 0x1 302*f931551bSRalph Campbell #define QIB_6120_ErrStatus_SendPioArmLaunchErr_LSB 0x23 303*f931551bSRalph Campbell #define QIB_6120_ErrStatus_SendPioArmLaunchErr_RMASK 0x1 304*f931551bSRalph Campbell #define QIB_6120_ErrStatus_SendDroppedDataPktErr_LSB 0x22 305*f931551bSRalph Campbell #define QIB_6120_ErrStatus_SendDroppedDataPktErr_RMASK 0x1 306*f931551bSRalph Campbell #define QIB_6120_ErrStatus_SendDroppedSmpPktErr_LSB 0x21 307*f931551bSRalph Campbell #define QIB_6120_ErrStatus_SendDroppedSmpPktErr_RMASK 0x1 308*f931551bSRalph Campbell #define QIB_6120_ErrStatus_SendPktLenErr_LSB 0x20 309*f931551bSRalph Campbell #define QIB_6120_ErrStatus_SendPktLenErr_RMASK 0x1 310*f931551bSRalph Campbell #define QIB_6120_ErrStatus_SendUnderRunErr_LSB 0x1F 311*f931551bSRalph Campbell #define QIB_6120_ErrStatus_SendUnderRunErr_RMASK 0x1 312*f931551bSRalph Campbell #define QIB_6120_ErrStatus_SendMaxPktLenErr_LSB 0x1E 313*f931551bSRalph Campbell #define QIB_6120_ErrStatus_SendMaxPktLenErr_RMASK 0x1 314*f931551bSRalph Campbell #define QIB_6120_ErrStatus_SendMinPktLenErr_LSB 0x1D 315*f931551bSRalph Campbell #define QIB_6120_ErrStatus_SendMinPktLenErr_RMASK 0x1 316*f931551bSRalph Campbell #define QIB_6120_ErrStatus_Reserved2_LSB 0x12 317*f931551bSRalph Campbell #define QIB_6120_ErrStatus_Reserved2_RMASK 0x7FF 318*f931551bSRalph Campbell #define QIB_6120_ErrStatus_RcvIBLostLinkErr_LSB 0x11 319*f931551bSRalph Campbell #define QIB_6120_ErrStatus_RcvIBLostLinkErr_RMASK 0x1 320*f931551bSRalph Campbell #define QIB_6120_ErrStatus_RcvHdrErr_LSB 0x10 321*f931551bSRalph Campbell #define QIB_6120_ErrStatus_RcvHdrErr_RMASK 0x1 322*f931551bSRalph Campbell #define QIB_6120_ErrStatus_RcvHdrLenErr_LSB 0xF 323*f931551bSRalph Campbell #define QIB_6120_ErrStatus_RcvHdrLenErr_RMASK 0x1 324*f931551bSRalph Campbell #define QIB_6120_ErrStatus_RcvBadTidErr_LSB 0xE 325*f931551bSRalph Campbell #define QIB_6120_ErrStatus_RcvBadTidErr_RMASK 0x1 326*f931551bSRalph Campbell #define QIB_6120_ErrStatus_RcvHdrFullErr_LSB 0xD 327*f931551bSRalph Campbell #define QIB_6120_ErrStatus_RcvHdrFullErr_RMASK 0x1 328*f931551bSRalph Campbell #define QIB_6120_ErrStatus_RcvEgrFullErr_LSB 0xC 329*f931551bSRalph Campbell #define QIB_6120_ErrStatus_RcvEgrFullErr_RMASK 0x1 330*f931551bSRalph Campbell #define QIB_6120_ErrStatus_RcvBadVersionErr_LSB 0xB 331*f931551bSRalph Campbell #define QIB_6120_ErrStatus_RcvBadVersionErr_RMASK 0x1 332*f931551bSRalph Campbell #define QIB_6120_ErrStatus_RcvIBFlowErr_LSB 0xA 333*f931551bSRalph Campbell #define QIB_6120_ErrStatus_RcvIBFlowErr_RMASK 0x1 334*f931551bSRalph Campbell #define QIB_6120_ErrStatus_RcvEBPErr_LSB 0x9 335*f931551bSRalph Campbell #define QIB_6120_ErrStatus_RcvEBPErr_RMASK 0x1 336*f931551bSRalph Campbell #define QIB_6120_ErrStatus_RcvUnsupportedVLErr_LSB 0x8 337*f931551bSRalph Campbell #define QIB_6120_ErrStatus_RcvUnsupportedVLErr_RMASK 0x1 338*f931551bSRalph Campbell #define QIB_6120_ErrStatus_RcvUnexpectedCharErr_LSB 0x7 339*f931551bSRalph Campbell #define QIB_6120_ErrStatus_RcvUnexpectedCharErr_RMASK 0x1 340*f931551bSRalph Campbell #define QIB_6120_ErrStatus_RcvShortPktLenErr_LSB 0x6 341*f931551bSRalph Campbell #define QIB_6120_ErrStatus_RcvShortPktLenErr_RMASK 0x1 342*f931551bSRalph Campbell #define QIB_6120_ErrStatus_RcvLongPktLenErr_LSB 0x5 343*f931551bSRalph Campbell #define QIB_6120_ErrStatus_RcvLongPktLenErr_RMASK 0x1 344*f931551bSRalph Campbell #define QIB_6120_ErrStatus_RcvMaxPktLenErr_LSB 0x4 345*f931551bSRalph Campbell #define QIB_6120_ErrStatus_RcvMaxPktLenErr_RMASK 0x1 346*f931551bSRalph Campbell #define QIB_6120_ErrStatus_RcvMinPktLenErr_LSB 0x3 347*f931551bSRalph Campbell #define QIB_6120_ErrStatus_RcvMinPktLenErr_RMASK 0x1 348*f931551bSRalph Campbell #define QIB_6120_ErrStatus_RcvICRCErr_LSB 0x2 349*f931551bSRalph Campbell #define QIB_6120_ErrStatus_RcvICRCErr_RMASK 0x1 350*f931551bSRalph Campbell #define QIB_6120_ErrStatus_RcvVCRCErr_LSB 0x1 351*f931551bSRalph Campbell #define QIB_6120_ErrStatus_RcvVCRCErr_RMASK 0x1 352*f931551bSRalph Campbell #define QIB_6120_ErrStatus_RcvFormatErr_LSB 0x0 353*f931551bSRalph Campbell #define QIB_6120_ErrStatus_RcvFormatErr_RMASK 0x1 354*f931551bSRalph Campbell 355*f931551bSRalph Campbell #define QIB_6120_ErrClear_OFFS 0x90 356*f931551bSRalph Campbell #define QIB_6120_ErrClear_Reserved_LSB 0x34 357*f931551bSRalph Campbell #define QIB_6120_ErrClear_Reserved_RMASK 0xFFF 358*f931551bSRalph Campbell #define QIB_6120_ErrClear_HardwareErrClear_LSB 0x33 359*f931551bSRalph Campbell #define QIB_6120_ErrClear_HardwareErrClear_RMASK 0x1 360*f931551bSRalph Campbell #define QIB_6120_ErrClear_ResetNegatedClear_LSB 0x32 361*f931551bSRalph Campbell #define QIB_6120_ErrClear_ResetNegatedClear_RMASK 0x1 362*f931551bSRalph Campbell #define QIB_6120_ErrClear_InvalidAddrErrClear_LSB 0x31 363*f931551bSRalph Campbell #define QIB_6120_ErrClear_InvalidAddrErrClear_RMASK 0x1 364*f931551bSRalph Campbell #define QIB_6120_ErrClear_IBStatusChangedClear_LSB 0x30 365*f931551bSRalph Campbell #define QIB_6120_ErrClear_IBStatusChangedClear_RMASK 0x1 366*f931551bSRalph Campbell #define QIB_6120_ErrClear_Reserved1_LSB 0x26 367*f931551bSRalph Campbell #define QIB_6120_ErrClear_Reserved1_RMASK 0x3FF 368*f931551bSRalph Campbell #define QIB_6120_ErrClear_SendUnsupportedVLErrClear_LSB 0x25 369*f931551bSRalph Campbell #define QIB_6120_ErrClear_SendUnsupportedVLErrClear_RMASK 0x1 370*f931551bSRalph Campbell #define QIB_6120_ErrClear_SendUnexpectedPktNumErrClear_LSB 0x24 371*f931551bSRalph Campbell #define QIB_6120_ErrClear_SendUnexpectedPktNumErrClear_RMASK 0x1 372*f931551bSRalph Campbell #define QIB_6120_ErrClear_SendPioArmLaunchErrClear_LSB 0x23 373*f931551bSRalph Campbell #define QIB_6120_ErrClear_SendPioArmLaunchErrClear_RMASK 0x1 374*f931551bSRalph Campbell #define QIB_6120_ErrClear_SendDroppedDataPktErrClear_LSB 0x22 375*f931551bSRalph Campbell #define QIB_6120_ErrClear_SendDroppedDataPktErrClear_RMASK 0x1 376*f931551bSRalph Campbell #define QIB_6120_ErrClear_SendDroppedSmpPktErrClear_LSB 0x21 377*f931551bSRalph Campbell #define QIB_6120_ErrClear_SendDroppedSmpPktErrClear_RMASK 0x1 378*f931551bSRalph Campbell #define QIB_6120_ErrClear_SendPktLenErrClear_LSB 0x20 379*f931551bSRalph Campbell #define QIB_6120_ErrClear_SendPktLenErrClear_RMASK 0x1 380*f931551bSRalph Campbell #define QIB_6120_ErrClear_SendUnderRunErrClear_LSB 0x1F 381*f931551bSRalph Campbell #define QIB_6120_ErrClear_SendUnderRunErrClear_RMASK 0x1 382*f931551bSRalph Campbell #define QIB_6120_ErrClear_SendMaxPktLenErrClear_LSB 0x1E 383*f931551bSRalph Campbell #define QIB_6120_ErrClear_SendMaxPktLenErrClear_RMASK 0x1 384*f931551bSRalph Campbell #define QIB_6120_ErrClear_SendMinPktLenErrClear_LSB 0x1D 385*f931551bSRalph Campbell #define QIB_6120_ErrClear_SendMinPktLenErrClear_RMASK 0x1 386*f931551bSRalph Campbell #define QIB_6120_ErrClear_Reserved2_LSB 0x12 387*f931551bSRalph Campbell #define QIB_6120_ErrClear_Reserved2_RMASK 0x7FF 388*f931551bSRalph Campbell #define QIB_6120_ErrClear_RcvIBLostLinkErrClear_LSB 0x11 389*f931551bSRalph Campbell #define QIB_6120_ErrClear_RcvIBLostLinkErrClear_RMASK 0x1 390*f931551bSRalph Campbell #define QIB_6120_ErrClear_RcvHdrErrClear_LSB 0x10 391*f931551bSRalph Campbell #define QIB_6120_ErrClear_RcvHdrErrClear_RMASK 0x1 392*f931551bSRalph Campbell #define QIB_6120_ErrClear_RcvHdrLenErrClear_LSB 0xF 393*f931551bSRalph Campbell #define QIB_6120_ErrClear_RcvHdrLenErrClear_RMASK 0x1 394*f931551bSRalph Campbell #define QIB_6120_ErrClear_RcvBadTidErrClear_LSB 0xE 395*f931551bSRalph Campbell #define QIB_6120_ErrClear_RcvBadTidErrClear_RMASK 0x1 396*f931551bSRalph Campbell #define QIB_6120_ErrClear_RcvHdrFullErrClear_LSB 0xD 397*f931551bSRalph Campbell #define QIB_6120_ErrClear_RcvHdrFullErrClear_RMASK 0x1 398*f931551bSRalph Campbell #define QIB_6120_ErrClear_RcvEgrFullErrClear_LSB 0xC 399*f931551bSRalph Campbell #define QIB_6120_ErrClear_RcvEgrFullErrClear_RMASK 0x1 400*f931551bSRalph Campbell #define QIB_6120_ErrClear_RcvBadVersionErrClear_LSB 0xB 401*f931551bSRalph Campbell #define QIB_6120_ErrClear_RcvBadVersionErrClear_RMASK 0x1 402*f931551bSRalph Campbell #define QIB_6120_ErrClear_RcvIBFlowErrClear_LSB 0xA 403*f931551bSRalph Campbell #define QIB_6120_ErrClear_RcvIBFlowErrClear_RMASK 0x1 404*f931551bSRalph Campbell #define QIB_6120_ErrClear_RcvEBPErrClear_LSB 0x9 405*f931551bSRalph Campbell #define QIB_6120_ErrClear_RcvEBPErrClear_RMASK 0x1 406*f931551bSRalph Campbell #define QIB_6120_ErrClear_RcvUnsupportedVLErrClear_LSB 0x8 407*f931551bSRalph Campbell #define QIB_6120_ErrClear_RcvUnsupportedVLErrClear_RMASK 0x1 408*f931551bSRalph Campbell #define QIB_6120_ErrClear_RcvUnexpectedCharErrClear_LSB 0x7 409*f931551bSRalph Campbell #define QIB_6120_ErrClear_RcvUnexpectedCharErrClear_RMASK 0x1 410*f931551bSRalph Campbell #define QIB_6120_ErrClear_RcvShortPktLenErrClear_LSB 0x6 411*f931551bSRalph Campbell #define QIB_6120_ErrClear_RcvShortPktLenErrClear_RMASK 0x1 412*f931551bSRalph Campbell #define QIB_6120_ErrClear_RcvLongPktLenErrClear_LSB 0x5 413*f931551bSRalph Campbell #define QIB_6120_ErrClear_RcvLongPktLenErrClear_RMASK 0x1 414*f931551bSRalph Campbell #define QIB_6120_ErrClear_RcvMaxPktLenErrClear_LSB 0x4 415*f931551bSRalph Campbell #define QIB_6120_ErrClear_RcvMaxPktLenErrClear_RMASK 0x1 416*f931551bSRalph Campbell #define QIB_6120_ErrClear_RcvMinPktLenErrClear_LSB 0x3 417*f931551bSRalph Campbell #define QIB_6120_ErrClear_RcvMinPktLenErrClear_RMASK 0x1 418*f931551bSRalph Campbell #define QIB_6120_ErrClear_RcvICRCErrClear_LSB 0x2 419*f931551bSRalph Campbell #define QIB_6120_ErrClear_RcvICRCErrClear_RMASK 0x1 420*f931551bSRalph Campbell #define QIB_6120_ErrClear_RcvVCRCErrClear_LSB 0x1 421*f931551bSRalph Campbell #define QIB_6120_ErrClear_RcvVCRCErrClear_RMASK 0x1 422*f931551bSRalph Campbell #define QIB_6120_ErrClear_RcvFormatErrClear_LSB 0x0 423*f931551bSRalph Campbell #define QIB_6120_ErrClear_RcvFormatErrClear_RMASK 0x1 424*f931551bSRalph Campbell 425*f931551bSRalph Campbell #define QIB_6120_HwErrMask_OFFS 0x98 426*f931551bSRalph Campbell #define QIB_6120_HwErrMask_IBCBusFromSPCParityErrMask_LSB 0x3F 427*f931551bSRalph Campbell #define QIB_6120_HwErrMask_IBCBusFromSPCParityErrMask_RMASK 0x1 428*f931551bSRalph Campbell #define QIB_6120_HwErrMask_IBCBusToSPCParityErrMask_LSB 0x3E 429*f931551bSRalph Campbell #define QIB_6120_HwErrMask_IBCBusToSPCParityErrMask_RMASK 0x1 430*f931551bSRalph Campbell #define QIB_6120_HwErrMask_Reserved_LSB 0x3D 431*f931551bSRalph Campbell #define QIB_6120_HwErrMask_Reserved_RMASK 0x1 432*f931551bSRalph Campbell #define QIB_6120_HwErrMask_IBSerdesPClkNotDetectMask_LSB 0x3C 433*f931551bSRalph Campbell #define QIB_6120_HwErrMask_IBSerdesPClkNotDetectMask_RMASK 0x1 434*f931551bSRalph Campbell #define QIB_6120_HwErrMask_PCIESerdesQ0PClkNotDetectMask_LSB 0x3B 435*f931551bSRalph Campbell #define QIB_6120_HwErrMask_PCIESerdesQ0PClkNotDetectMask_RMASK 0x1 436*f931551bSRalph Campbell #define QIB_6120_HwErrMask_PCIESerdesQ1PClkNotDetectMask_LSB 0x3A 437*f931551bSRalph Campbell #define QIB_6120_HwErrMask_PCIESerdesQ1PClkNotDetectMask_RMASK 0x1 438*f931551bSRalph Campbell #define QIB_6120_HwErrMask_Reserved1_LSB 0x39 439*f931551bSRalph Campbell #define QIB_6120_HwErrMask_Reserved1_RMASK 0x1 440*f931551bSRalph Campbell #define QIB_6120_HwErrMask_IBPLLrfSlipMask_LSB 0x38 441*f931551bSRalph Campbell #define QIB_6120_HwErrMask_IBPLLrfSlipMask_RMASK 0x1 442*f931551bSRalph Campbell #define QIB_6120_HwErrMask_IBPLLfbSlipMask_LSB 0x37 443*f931551bSRalph Campbell #define QIB_6120_HwErrMask_IBPLLfbSlipMask_RMASK 0x1 444*f931551bSRalph Campbell #define QIB_6120_HwErrMask_PowerOnBISTFailedMask_LSB 0x36 445*f931551bSRalph Campbell #define QIB_6120_HwErrMask_PowerOnBISTFailedMask_RMASK 0x1 446*f931551bSRalph Campbell #define QIB_6120_HwErrMask_Reserved2_LSB 0x33 447*f931551bSRalph Campbell #define QIB_6120_HwErrMask_Reserved2_RMASK 0x7 448*f931551bSRalph Campbell #define QIB_6120_HwErrMask_RXEMemParityErrMask_LSB 0x2C 449*f931551bSRalph Campbell #define QIB_6120_HwErrMask_RXEMemParityErrMask_RMASK 0x7F 450*f931551bSRalph Campbell #define QIB_6120_HwErrMask_TXEMemParityErrMask_LSB 0x28 451*f931551bSRalph Campbell #define QIB_6120_HwErrMask_TXEMemParityErrMask_RMASK 0xF 452*f931551bSRalph Campbell #define QIB_6120_HwErrMask_Reserved3_LSB 0x22 453*f931551bSRalph Campbell #define QIB_6120_HwErrMask_Reserved3_RMASK 0x3F 454*f931551bSRalph Campbell #define QIB_6120_HwErrMask_PCIeBusParityErrMask_LSB 0x1F 455*f931551bSRalph Campbell #define QIB_6120_HwErrMask_PCIeBusParityErrMask_RMASK 0x7 456*f931551bSRalph Campbell #define QIB_6120_HwErrMask_PcieCplTimeoutMask_LSB 0x1E 457*f931551bSRalph Campbell #define QIB_6120_HwErrMask_PcieCplTimeoutMask_RMASK 0x1 458*f931551bSRalph Campbell #define QIB_6120_HwErrMask_PoisonedTLPMask_LSB 0x1D 459*f931551bSRalph Campbell #define QIB_6120_HwErrMask_PoisonedTLPMask_RMASK 0x1 460*f931551bSRalph Campbell #define QIB_6120_HwErrMask_Reserved4_LSB 0x6 461*f931551bSRalph Campbell #define QIB_6120_HwErrMask_Reserved4_RMASK 0x7FFFFF 462*f931551bSRalph Campbell #define QIB_6120_HwErrMask_PCIeMemParityErrMask_LSB 0x0 463*f931551bSRalph Campbell #define QIB_6120_HwErrMask_PCIeMemParityErrMask_RMASK 0x3F 464*f931551bSRalph Campbell 465*f931551bSRalph Campbell #define QIB_6120_HwErrStatus_OFFS 0xA0 466*f931551bSRalph Campbell #define QIB_6120_HwErrStatus_IBCBusFromSPCParityErr_LSB 0x3F 467*f931551bSRalph Campbell #define QIB_6120_HwErrStatus_IBCBusFromSPCParityErr_RMASK 0x1 468*f931551bSRalph Campbell #define QIB_6120_HwErrStatus_IBCBusToSPCParityErr_LSB 0x3E 469*f931551bSRalph Campbell #define QIB_6120_HwErrStatus_IBCBusToSPCParityErr_RMASK 0x1 470*f931551bSRalph Campbell #define QIB_6120_HwErrStatus_Reserved_LSB 0x3D 471*f931551bSRalph Campbell #define QIB_6120_HwErrStatus_Reserved_RMASK 0x1 472*f931551bSRalph Campbell #define QIB_6120_HwErrStatus_IBSerdesPClkNotDetect_LSB 0x3C 473*f931551bSRalph Campbell #define QIB_6120_HwErrStatus_IBSerdesPClkNotDetect_RMASK 0x1 474*f931551bSRalph Campbell #define QIB_6120_HwErrStatus_PCIESerdesQ0PClkNotDetect_LSB 0x3B 475*f931551bSRalph Campbell #define QIB_6120_HwErrStatus_PCIESerdesQ0PClkNotDetect_RMASK 0x1 476*f931551bSRalph Campbell #define QIB_6120_HwErrStatus_PCIESerdesQ1PClkNotDetect_LSB 0x3A 477*f931551bSRalph Campbell #define QIB_6120_HwErrStatus_PCIESerdesQ1PClkNotDetect_RMASK 0x1 478*f931551bSRalph Campbell #define QIB_6120_HwErrStatus_Reserved1_LSB 0x39 479*f931551bSRalph Campbell #define QIB_6120_HwErrStatus_Reserved1_RMASK 0x1 480*f931551bSRalph Campbell #define QIB_6120_HwErrStatus_IBPLLrfSlip_LSB 0x38 481*f931551bSRalph Campbell #define QIB_6120_HwErrStatus_IBPLLrfSlip_RMASK 0x1 482*f931551bSRalph Campbell #define QIB_6120_HwErrStatus_IBPLLfbSlip_LSB 0x37 483*f931551bSRalph Campbell #define QIB_6120_HwErrStatus_IBPLLfbSlip_RMASK 0x1 484*f931551bSRalph Campbell #define QIB_6120_HwErrStatus_PowerOnBISTFailed_LSB 0x36 485*f931551bSRalph Campbell #define QIB_6120_HwErrStatus_PowerOnBISTFailed_RMASK 0x1 486*f931551bSRalph Campbell #define QIB_6120_HwErrStatus_Reserved2_LSB 0x33 487*f931551bSRalph Campbell #define QIB_6120_HwErrStatus_Reserved2_RMASK 0x7 488*f931551bSRalph Campbell #define QIB_6120_HwErrStatus_RXEMemParity_LSB 0x2C 489*f931551bSRalph Campbell #define QIB_6120_HwErrStatus_RXEMemParity_RMASK 0x7F 490*f931551bSRalph Campbell #define QIB_6120_HwErrStatus_TXEMemParity_LSB 0x28 491*f931551bSRalph Campbell #define QIB_6120_HwErrStatus_TXEMemParity_RMASK 0xF 492*f931551bSRalph Campbell #define QIB_6120_HwErrStatus_Reserved3_LSB 0x22 493*f931551bSRalph Campbell #define QIB_6120_HwErrStatus_Reserved3_RMASK 0x3F 494*f931551bSRalph Campbell #define QIB_6120_HwErrStatus_PCIeBusParity_LSB 0x1F 495*f931551bSRalph Campbell #define QIB_6120_HwErrStatus_PCIeBusParity_RMASK 0x7 496*f931551bSRalph Campbell #define QIB_6120_HwErrStatus_PcieCplTimeout_LSB 0x1E 497*f931551bSRalph Campbell #define QIB_6120_HwErrStatus_PcieCplTimeout_RMASK 0x1 498*f931551bSRalph Campbell #define QIB_6120_HwErrStatus_PoisenedTLP_LSB 0x1D 499*f931551bSRalph Campbell #define QIB_6120_HwErrStatus_PoisenedTLP_RMASK 0x1 500*f931551bSRalph Campbell #define QIB_6120_HwErrStatus_Reserved4_LSB 0x6 501*f931551bSRalph Campbell #define QIB_6120_HwErrStatus_Reserved4_RMASK 0x7FFFFF 502*f931551bSRalph Campbell #define QIB_6120_HwErrStatus_PCIeMemParity_LSB 0x0 503*f931551bSRalph Campbell #define QIB_6120_HwErrStatus_PCIeMemParity_RMASK 0x3F 504*f931551bSRalph Campbell 505*f931551bSRalph Campbell #define QIB_6120_HwErrClear_OFFS 0xA8 506*f931551bSRalph Campbell #define QIB_6120_HwErrClear_IBCBusFromSPCParityErrClear_LSB 0x3F 507*f931551bSRalph Campbell #define QIB_6120_HwErrClear_IBCBusFromSPCParityErrClear_RMASK 0x1 508*f931551bSRalph Campbell #define QIB_6120_HwErrClear_IBCBusToSPCparityErrClear_LSB 0x3E 509*f931551bSRalph Campbell #define QIB_6120_HwErrClear_IBCBusToSPCparityErrClear_RMASK 0x1 510*f931551bSRalph Campbell #define QIB_6120_HwErrClear_Reserved_LSB 0x3D 511*f931551bSRalph Campbell #define QIB_6120_HwErrClear_Reserved_RMASK 0x1 512*f931551bSRalph Campbell #define QIB_6120_HwErrClear_IBSerdesPClkNotDetectClear_LSB 0x3C 513*f931551bSRalph Campbell #define QIB_6120_HwErrClear_IBSerdesPClkNotDetectClear_RMASK 0x1 514*f931551bSRalph Campbell #define QIB_6120_HwErrClear_PCIESerdesQ0PClkNotDetectClear_LSB 0x3B 515*f931551bSRalph Campbell #define QIB_6120_HwErrClear_PCIESerdesQ0PClkNotDetectClear_RMASK 0x1 516*f931551bSRalph Campbell #define QIB_6120_HwErrClear_PCIESerdesQ1PClkNotDetectClear_LSB 0x3A 517*f931551bSRalph Campbell #define QIB_6120_HwErrClear_PCIESerdesQ1PClkNotDetectClear_RMASK 0x1 518*f931551bSRalph Campbell #define QIB_6120_HwErrClear_Reserved1_LSB 0x39 519*f931551bSRalph Campbell #define QIB_6120_HwErrClear_Reserved1_RMASK 0x1 520*f931551bSRalph Campbell #define QIB_6120_HwErrClear_IBPLLrfSlipClear_LSB 0x38 521*f931551bSRalph Campbell #define QIB_6120_HwErrClear_IBPLLrfSlipClear_RMASK 0x1 522*f931551bSRalph Campbell #define QIB_6120_HwErrClear_IBPLLfbSlipClear_LSB 0x37 523*f931551bSRalph Campbell #define QIB_6120_HwErrClear_IBPLLfbSlipClear_RMASK 0x1 524*f931551bSRalph Campbell #define QIB_6120_HwErrClear_PowerOnBISTFailedClear_LSB 0x36 525*f931551bSRalph Campbell #define QIB_6120_HwErrClear_PowerOnBISTFailedClear_RMASK 0x1 526*f931551bSRalph Campbell #define QIB_6120_HwErrClear_Reserved2_LSB 0x33 527*f931551bSRalph Campbell #define QIB_6120_HwErrClear_Reserved2_RMASK 0x7 528*f931551bSRalph Campbell #define QIB_6120_HwErrClear_RXEMemParityClear_LSB 0x2C 529*f931551bSRalph Campbell #define QIB_6120_HwErrClear_RXEMemParityClear_RMASK 0x7F 530*f931551bSRalph Campbell #define QIB_6120_HwErrClear_TXEMemParityClear_LSB 0x28 531*f931551bSRalph Campbell #define QIB_6120_HwErrClear_TXEMemParityClear_RMASK 0xF 532*f931551bSRalph Campbell #define QIB_6120_HwErrClear_Reserved3_LSB 0x22 533*f931551bSRalph Campbell #define QIB_6120_HwErrClear_Reserved3_RMASK 0x3F 534*f931551bSRalph Campbell #define QIB_6120_HwErrClear_PCIeBusParityClr_LSB 0x1F 535*f931551bSRalph Campbell #define QIB_6120_HwErrClear_PCIeBusParityClr_RMASK 0x7 536*f931551bSRalph Campbell #define QIB_6120_HwErrClear_PcieCplTimeoutClear_LSB 0x1E 537*f931551bSRalph Campbell #define QIB_6120_HwErrClear_PcieCplTimeoutClear_RMASK 0x1 538*f931551bSRalph Campbell #define QIB_6120_HwErrClear_PoisonedTLPClear_LSB 0x1D 539*f931551bSRalph Campbell #define QIB_6120_HwErrClear_PoisonedTLPClear_RMASK 0x1 540*f931551bSRalph Campbell #define QIB_6120_HwErrClear_Reserved4_LSB 0x6 541*f931551bSRalph Campbell #define QIB_6120_HwErrClear_Reserved4_RMASK 0x7FFFFF 542*f931551bSRalph Campbell #define QIB_6120_HwErrClear_PCIeMemParityClr_LSB 0x0 543*f931551bSRalph Campbell #define QIB_6120_HwErrClear_PCIeMemParityClr_RMASK 0x3F 544*f931551bSRalph Campbell 545*f931551bSRalph Campbell #define QIB_6120_HwDiagCtrl_OFFS 0xB0 546*f931551bSRalph Campbell #define QIB_6120_HwDiagCtrl_ForceIBCBusFromSPCParityErr_LSB 0x3F 547*f931551bSRalph Campbell #define QIB_6120_HwDiagCtrl_ForceIBCBusFromSPCParityErr_RMASK 0x1 548*f931551bSRalph Campbell #define QIB_6120_HwDiagCtrl_ForceIBCBusToSPCParityErr_LSB 0x3E 549*f931551bSRalph Campbell #define QIB_6120_HwDiagCtrl_ForceIBCBusToSPCParityErr_RMASK 0x1 550*f931551bSRalph Campbell #define QIB_6120_HwDiagCtrl_CounterWrEnable_LSB 0x3D 551*f931551bSRalph Campbell #define QIB_6120_HwDiagCtrl_CounterWrEnable_RMASK 0x1 552*f931551bSRalph Campbell #define QIB_6120_HwDiagCtrl_CounterDisable_LSB 0x3C 553*f931551bSRalph Campbell #define QIB_6120_HwDiagCtrl_CounterDisable_RMASK 0x1 554*f931551bSRalph Campbell #define QIB_6120_HwDiagCtrl_Reserved_LSB 0x33 555*f931551bSRalph Campbell #define QIB_6120_HwDiagCtrl_Reserved_RMASK 0x1FF 556*f931551bSRalph Campbell #define QIB_6120_HwDiagCtrl_ForceRxMemParityErr_LSB 0x2C 557*f931551bSRalph Campbell #define QIB_6120_HwDiagCtrl_ForceRxMemParityErr_RMASK 0x7F 558*f931551bSRalph Campbell #define QIB_6120_HwDiagCtrl_ForceTxMemparityErr_LSB 0x28 559*f931551bSRalph Campbell #define QIB_6120_HwDiagCtrl_ForceTxMemparityErr_RMASK 0xF 560*f931551bSRalph Campbell #define QIB_6120_HwDiagCtrl_Reserved1_LSB 0x23 561*f931551bSRalph Campbell #define QIB_6120_HwDiagCtrl_Reserved1_RMASK 0x1F 562*f931551bSRalph Campbell #define QIB_6120_HwDiagCtrl_forcePCIeBusParity_LSB 0x1F 563*f931551bSRalph Campbell #define QIB_6120_HwDiagCtrl_forcePCIeBusParity_RMASK 0xF 564*f931551bSRalph Campbell #define QIB_6120_HwDiagCtrl_Reserved2_LSB 0x6 565*f931551bSRalph Campbell #define QIB_6120_HwDiagCtrl_Reserved2_RMASK 0x1FFFFFF 566*f931551bSRalph Campbell #define QIB_6120_HwDiagCtrl_forcePCIeMemParity_LSB 0x0 567*f931551bSRalph Campbell #define QIB_6120_HwDiagCtrl_forcePCIeMemParity_RMASK 0x3F 568*f931551bSRalph Campbell 569*f931551bSRalph Campbell #define QIB_6120_IBCStatus_OFFS 0xC0 570*f931551bSRalph Campbell #define QIB_6120_IBCStatus_TxCreditOk_LSB 0x1F 571*f931551bSRalph Campbell #define QIB_6120_IBCStatus_TxCreditOk_RMASK 0x1 572*f931551bSRalph Campbell #define QIB_6120_IBCStatus_TxReady_LSB 0x1E 573*f931551bSRalph Campbell #define QIB_6120_IBCStatus_TxReady_RMASK 0x1 574*f931551bSRalph Campbell #define QIB_6120_IBCStatus_Reserved_LSB 0x7 575*f931551bSRalph Campbell #define QIB_6120_IBCStatus_Reserved_RMASK 0x7FFFFF 576*f931551bSRalph Campbell #define QIB_6120_IBCStatus_LinkState_LSB 0x4 577*f931551bSRalph Campbell #define QIB_6120_IBCStatus_LinkState_RMASK 0x7 578*f931551bSRalph Campbell #define QIB_6120_IBCStatus_LinkTrainingState_LSB 0x0 579*f931551bSRalph Campbell #define QIB_6120_IBCStatus_LinkTrainingState_RMASK 0xF 580*f931551bSRalph Campbell 581*f931551bSRalph Campbell #define QIB_6120_IBCCtrl_OFFS 0xC8 582*f931551bSRalph Campbell #define QIB_6120_IBCCtrl_Loopback_LSB 0x3F 583*f931551bSRalph Campbell #define QIB_6120_IBCCtrl_Loopback_RMASK 0x1 584*f931551bSRalph Campbell #define QIB_6120_IBCCtrl_LinkDownDefaultState_LSB 0x3E 585*f931551bSRalph Campbell #define QIB_6120_IBCCtrl_LinkDownDefaultState_RMASK 0x1 586*f931551bSRalph Campbell #define QIB_6120_IBCCtrl_Reserved_LSB 0x2B 587*f931551bSRalph Campbell #define QIB_6120_IBCCtrl_Reserved_RMASK 0x7FFFF 588*f931551bSRalph Campbell #define QIB_6120_IBCCtrl_CreditScale_LSB 0x28 589*f931551bSRalph Campbell #define QIB_6120_IBCCtrl_CreditScale_RMASK 0x7 590*f931551bSRalph Campbell #define QIB_6120_IBCCtrl_OverrunThreshold_LSB 0x24 591*f931551bSRalph Campbell #define QIB_6120_IBCCtrl_OverrunThreshold_RMASK 0xF 592*f931551bSRalph Campbell #define QIB_6120_IBCCtrl_PhyerrThreshold_LSB 0x20 593*f931551bSRalph Campbell #define QIB_6120_IBCCtrl_PhyerrThreshold_RMASK 0xF 594*f931551bSRalph Campbell #define QIB_6120_IBCCtrl_Reserved1_LSB 0x1F 595*f931551bSRalph Campbell #define QIB_6120_IBCCtrl_Reserved1_RMASK 0x1 596*f931551bSRalph Campbell #define QIB_6120_IBCCtrl_MaxPktLen_LSB 0x14 597*f931551bSRalph Campbell #define QIB_6120_IBCCtrl_MaxPktLen_RMASK 0x7FF 598*f931551bSRalph Campbell #define QIB_6120_IBCCtrl_LinkCmd_LSB 0x12 599*f931551bSRalph Campbell #define QIB_6120_IBCCtrl_LinkCmd_RMASK 0x3 600*f931551bSRalph Campbell #define QIB_6120_IBCCtrl_LinkInitCmd_LSB 0x10 601*f931551bSRalph Campbell #define QIB_6120_IBCCtrl_LinkInitCmd_RMASK 0x3 602*f931551bSRalph Campbell #define QIB_6120_IBCCtrl_FlowCtrlWaterMark_LSB 0x8 603*f931551bSRalph Campbell #define QIB_6120_IBCCtrl_FlowCtrlWaterMark_RMASK 0xFF 604*f931551bSRalph Campbell #define QIB_6120_IBCCtrl_FlowCtrlPeriod_LSB 0x0 605*f931551bSRalph Campbell #define QIB_6120_IBCCtrl_FlowCtrlPeriod_RMASK 0xFF 606*f931551bSRalph Campbell 607*f931551bSRalph Campbell #define QIB_6120_EXTStatus_OFFS 0xD0 608*f931551bSRalph Campbell #define QIB_6120_EXTStatus_GPIOIn_LSB 0x30 609*f931551bSRalph Campbell #define QIB_6120_EXTStatus_GPIOIn_RMASK 0xFFFF 610*f931551bSRalph Campbell #define QIB_6120_EXTStatus_Reserved_LSB 0x20 611*f931551bSRalph Campbell #define QIB_6120_EXTStatus_Reserved_RMASK 0xFFFF 612*f931551bSRalph Campbell #define QIB_6120_EXTStatus_Reserved1_LSB 0x10 613*f931551bSRalph Campbell #define QIB_6120_EXTStatus_Reserved1_RMASK 0xFFFF 614*f931551bSRalph Campbell #define QIB_6120_EXTStatus_MemBISTFoundErr_LSB 0xF 615*f931551bSRalph Campbell #define QIB_6120_EXTStatus_MemBISTFoundErr_RMASK 0x1 616*f931551bSRalph Campbell #define QIB_6120_EXTStatus_MemBISTEndTest_LSB 0xE 617*f931551bSRalph Campbell #define QIB_6120_EXTStatus_MemBISTEndTest_RMASK 0x1 618*f931551bSRalph Campbell #define QIB_6120_EXTStatus_Reserved2_LSB 0x0 619*f931551bSRalph Campbell #define QIB_6120_EXTStatus_Reserved2_RMASK 0x3FFF 620*f931551bSRalph Campbell 621*f931551bSRalph Campbell #define QIB_6120_EXTCtrl_OFFS 0xD8 622*f931551bSRalph Campbell #define QIB_6120_EXTCtrl_GPIOOe_LSB 0x30 623*f931551bSRalph Campbell #define QIB_6120_EXTCtrl_GPIOOe_RMASK 0xFFFF 624*f931551bSRalph Campbell #define QIB_6120_EXTCtrl_GPIOInvert_LSB 0x20 625*f931551bSRalph Campbell #define QIB_6120_EXTCtrl_GPIOInvert_RMASK 0xFFFF 626*f931551bSRalph Campbell #define QIB_6120_EXTCtrl_Reserved_LSB 0x4 627*f931551bSRalph Campbell #define QIB_6120_EXTCtrl_Reserved_RMASK 0xFFFFFFF 628*f931551bSRalph Campbell #define QIB_6120_EXTCtrl_LEDPriPortGreenOn_LSB 0x3 629*f931551bSRalph Campbell #define QIB_6120_EXTCtrl_LEDPriPortGreenOn_RMASK 0x1 630*f931551bSRalph Campbell #define QIB_6120_EXTCtrl_LEDPriPortYellowOn_LSB 0x2 631*f931551bSRalph Campbell #define QIB_6120_EXTCtrl_LEDPriPortYellowOn_RMASK 0x1 632*f931551bSRalph Campbell #define QIB_6120_EXTCtrl_LEDGblOkGreenOn_LSB 0x1 633*f931551bSRalph Campbell #define QIB_6120_EXTCtrl_LEDGblOkGreenOn_RMASK 0x1 634*f931551bSRalph Campbell #define QIB_6120_EXTCtrl_LEDGblErrRedOff_LSB 0x0 635*f931551bSRalph Campbell #define QIB_6120_EXTCtrl_LEDGblErrRedOff_RMASK 0x1 636*f931551bSRalph Campbell 637*f931551bSRalph Campbell #define QIB_6120_GPIOOut_OFFS 0xE0 638*f931551bSRalph Campbell 639*f931551bSRalph Campbell #define QIB_6120_GPIOMask_OFFS 0xE8 640*f931551bSRalph Campbell 641*f931551bSRalph Campbell #define QIB_6120_GPIOStatus_OFFS 0xF0 642*f931551bSRalph Campbell 643*f931551bSRalph Campbell #define QIB_6120_GPIOClear_OFFS 0xF8 644*f931551bSRalph Campbell 645*f931551bSRalph Campbell #define QIB_6120_RcvCtrl_OFFS 0x100 646*f931551bSRalph Campbell #define QIB_6120_RcvCtrl_TailUpd_LSB 0x1F 647*f931551bSRalph Campbell #define QIB_6120_RcvCtrl_TailUpd_RMASK 0x1 648*f931551bSRalph Campbell #define QIB_6120_RcvCtrl_RcvPartitionKeyDisable_LSB 0x1E 649*f931551bSRalph Campbell #define QIB_6120_RcvCtrl_RcvPartitionKeyDisable_RMASK 0x1 650*f931551bSRalph Campbell #define QIB_6120_RcvCtrl_Reserved_LSB 0x15 651*f931551bSRalph Campbell #define QIB_6120_RcvCtrl_Reserved_RMASK 0x1FF 652*f931551bSRalph Campbell #define QIB_6120_RcvCtrl_IntrAvail_LSB 0x10 653*f931551bSRalph Campbell #define QIB_6120_RcvCtrl_IntrAvail_RMASK 0x1F 654*f931551bSRalph Campbell #define QIB_6120_RcvCtrl_Reserved1_LSB 0x9 655*f931551bSRalph Campbell #define QIB_6120_RcvCtrl_Reserved1_RMASK 0x7F 656*f931551bSRalph Campbell #define QIB_6120_RcvCtrl_Reserved2_LSB 0x5 657*f931551bSRalph Campbell #define QIB_6120_RcvCtrl_Reserved2_RMASK 0xF 658*f931551bSRalph Campbell #define QIB_6120_RcvCtrl_PortEnable_LSB 0x0 659*f931551bSRalph Campbell #define QIB_6120_RcvCtrl_PortEnable_RMASK 0x1F 660*f931551bSRalph Campbell 661*f931551bSRalph Campbell #define QIB_6120_RcvBTHQP_OFFS 0x108 662*f931551bSRalph Campbell #define QIB_6120_RcvBTHQP_BTHQP_Mask_LSB 0x1E 663*f931551bSRalph Campbell #define QIB_6120_RcvBTHQP_BTHQP_Mask_RMASK 0x3 664*f931551bSRalph Campbell #define QIB_6120_RcvBTHQP_Reserved_LSB 0x18 665*f931551bSRalph Campbell #define QIB_6120_RcvBTHQP_Reserved_RMASK 0x3F 666*f931551bSRalph Campbell #define QIB_6120_RcvBTHQP_RcvBTHQP_LSB 0x0 667*f931551bSRalph Campbell #define QIB_6120_RcvBTHQP_RcvBTHQP_RMASK 0xFFFFFF 668*f931551bSRalph Campbell 669*f931551bSRalph Campbell #define QIB_6120_RcvHdrSize_OFFS 0x110 670*f931551bSRalph Campbell 671*f931551bSRalph Campbell #define QIB_6120_RcvHdrCnt_OFFS 0x118 672*f931551bSRalph Campbell 673*f931551bSRalph Campbell #define QIB_6120_RcvHdrEntSize_OFFS 0x120 674*f931551bSRalph Campbell 675*f931551bSRalph Campbell #define QIB_6120_RcvTIDBase_OFFS 0x128 676*f931551bSRalph Campbell 677*f931551bSRalph Campbell #define QIB_6120_RcvTIDCnt_OFFS 0x130 678*f931551bSRalph Campbell 679*f931551bSRalph Campbell #define QIB_6120_RcvEgrBase_OFFS 0x138 680*f931551bSRalph Campbell 681*f931551bSRalph Campbell #define QIB_6120_RcvEgrCnt_OFFS 0x140 682*f931551bSRalph Campbell 683*f931551bSRalph Campbell #define QIB_6120_RcvBufBase_OFFS 0x148 684*f931551bSRalph Campbell 685*f931551bSRalph Campbell #define QIB_6120_RcvBufSize_OFFS 0x150 686*f931551bSRalph Campbell 687*f931551bSRalph Campbell #define QIB_6120_RxIntMemBase_OFFS 0x158 688*f931551bSRalph Campbell 689*f931551bSRalph Campbell #define QIB_6120_RxIntMemSize_OFFS 0x160 690*f931551bSRalph Campbell 691*f931551bSRalph Campbell #define QIB_6120_RcvPartitionKey_OFFS 0x168 692*f931551bSRalph Campbell 693*f931551bSRalph Campbell #define QIB_6120_RcvPktLEDCnt_OFFS 0x178 694*f931551bSRalph Campbell #define QIB_6120_RcvPktLEDCnt_ONperiod_LSB 0x20 695*f931551bSRalph Campbell #define QIB_6120_RcvPktLEDCnt_ONperiod_RMASK 0xFFFFFFFF 696*f931551bSRalph Campbell #define QIB_6120_RcvPktLEDCnt_OFFperiod_LSB 0x0 697*f931551bSRalph Campbell #define QIB_6120_RcvPktLEDCnt_OFFperiod_RMASK 0xFFFFFFFF 698*f931551bSRalph Campbell 699*f931551bSRalph Campbell #define QIB_6120_SendCtrl_OFFS 0x1C0 700*f931551bSRalph Campbell #define QIB_6120_SendCtrl_Disarm_LSB 0x1F 701*f931551bSRalph Campbell #define QIB_6120_SendCtrl_Disarm_RMASK 0x1 702*f931551bSRalph Campbell #define QIB_6120_SendCtrl_Reserved_LSB 0x17 703*f931551bSRalph Campbell #define QIB_6120_SendCtrl_Reserved_RMASK 0xFF 704*f931551bSRalph Campbell #define QIB_6120_SendCtrl_DisarmPIOBuf_LSB 0x10 705*f931551bSRalph Campbell #define QIB_6120_SendCtrl_DisarmPIOBuf_RMASK 0x7F 706*f931551bSRalph Campbell #define QIB_6120_SendCtrl_Reserved1_LSB 0x4 707*f931551bSRalph Campbell #define QIB_6120_SendCtrl_Reserved1_RMASK 0xFFF 708*f931551bSRalph Campbell #define QIB_6120_SendCtrl_PIOEnable_LSB 0x3 709*f931551bSRalph Campbell #define QIB_6120_SendCtrl_PIOEnable_RMASK 0x1 710*f931551bSRalph Campbell #define QIB_6120_SendCtrl_PIOBufAvailUpd_LSB 0x2 711*f931551bSRalph Campbell #define QIB_6120_SendCtrl_PIOBufAvailUpd_RMASK 0x1 712*f931551bSRalph Campbell #define QIB_6120_SendCtrl_PIOIntBufAvail_LSB 0x1 713*f931551bSRalph Campbell #define QIB_6120_SendCtrl_PIOIntBufAvail_RMASK 0x1 714*f931551bSRalph Campbell #define QIB_6120_SendCtrl_Abort_LSB 0x0 715*f931551bSRalph Campbell #define QIB_6120_SendCtrl_Abort_RMASK 0x1 716*f931551bSRalph Campbell 717*f931551bSRalph Campbell #define QIB_6120_SendPIOBufBase_OFFS 0x1C8 718*f931551bSRalph Campbell #define QIB_6120_SendPIOBufBase_Reserved_LSB 0x35 719*f931551bSRalph Campbell #define QIB_6120_SendPIOBufBase_Reserved_RMASK 0x7FF 720*f931551bSRalph Campbell #define QIB_6120_SendPIOBufBase_BaseAddr_LargePIO_LSB 0x20 721*f931551bSRalph Campbell #define QIB_6120_SendPIOBufBase_BaseAddr_LargePIO_RMASK 0x1FFFFF 722*f931551bSRalph Campbell #define QIB_6120_SendPIOBufBase_Reserved1_LSB 0x15 723*f931551bSRalph Campbell #define QIB_6120_SendPIOBufBase_Reserved1_RMASK 0x7FF 724*f931551bSRalph Campbell #define QIB_6120_SendPIOBufBase_BaseAddr_SmallPIO_LSB 0x0 725*f931551bSRalph Campbell #define QIB_6120_SendPIOBufBase_BaseAddr_SmallPIO_RMASK 0x1FFFFF 726*f931551bSRalph Campbell 727*f931551bSRalph Campbell #define QIB_6120_SendPIOSize_OFFS 0x1D0 728*f931551bSRalph Campbell #define QIB_6120_SendPIOSize_Reserved_LSB 0x2D 729*f931551bSRalph Campbell #define QIB_6120_SendPIOSize_Reserved_RMASK 0xFFFFF 730*f931551bSRalph Campbell #define QIB_6120_SendPIOSize_Size_LargePIO_LSB 0x20 731*f931551bSRalph Campbell #define QIB_6120_SendPIOSize_Size_LargePIO_RMASK 0x1FFF 732*f931551bSRalph Campbell #define QIB_6120_SendPIOSize_Reserved1_LSB 0xC 733*f931551bSRalph Campbell #define QIB_6120_SendPIOSize_Reserved1_RMASK 0xFFFFF 734*f931551bSRalph Campbell #define QIB_6120_SendPIOSize_Size_SmallPIO_LSB 0x0 735*f931551bSRalph Campbell #define QIB_6120_SendPIOSize_Size_SmallPIO_RMASK 0xFFF 736*f931551bSRalph Campbell 737*f931551bSRalph Campbell #define QIB_6120_SendPIOBufCnt_OFFS 0x1D8 738*f931551bSRalph Campbell #define QIB_6120_SendPIOBufCnt_Reserved_LSB 0x24 739*f931551bSRalph Campbell #define QIB_6120_SendPIOBufCnt_Reserved_RMASK 0xFFFFFFF 740*f931551bSRalph Campbell #define QIB_6120_SendPIOBufCnt_Num_LargePIO_LSB 0x20 741*f931551bSRalph Campbell #define QIB_6120_SendPIOBufCnt_Num_LargePIO_RMASK 0xF 742*f931551bSRalph Campbell #define QIB_6120_SendPIOBufCnt_Reserved1_LSB 0x9 743*f931551bSRalph Campbell #define QIB_6120_SendPIOBufCnt_Reserved1_RMASK 0x7FFFFF 744*f931551bSRalph Campbell #define QIB_6120_SendPIOBufCnt_Num_SmallPIO_LSB 0x0 745*f931551bSRalph Campbell #define QIB_6120_SendPIOBufCnt_Num_SmallPIO_RMASK 0x1FF 746*f931551bSRalph Campbell 747*f931551bSRalph Campbell #define QIB_6120_SendPIOAvailAddr_OFFS 0x1E0 748*f931551bSRalph Campbell #define QIB_6120_SendPIOAvailAddr_SendPIOAvailAddr_LSB 0x6 749*f931551bSRalph Campbell #define QIB_6120_SendPIOAvailAddr_SendPIOAvailAddr_RMASK 0x3FFFFFFFF 750*f931551bSRalph Campbell #define QIB_6120_SendPIOAvailAddr_Reserved_LSB 0x0 751*f931551bSRalph Campbell #define QIB_6120_SendPIOAvailAddr_Reserved_RMASK 0x3F 752*f931551bSRalph Campbell 753*f931551bSRalph Campbell #define QIB_6120_SendBufErr0_OFFS 0x240 754*f931551bSRalph Campbell #define QIB_6120_SendBufErr0_SendBufErrPIO_63_0_LSB 0x0 755*f931551bSRalph Campbell #define QIB_6120_SendBufErr0_SendBufErrPIO_63_0_RMASK 0x0 756*f931551bSRalph Campbell 757*f931551bSRalph Campbell #define QIB_6120_RcvHdrAddr0_OFFS 0x280 758*f931551bSRalph Campbell #define QIB_6120_RcvHdrAddr0_RcvHdrAddr0_LSB 0x2 759*f931551bSRalph Campbell #define QIB_6120_RcvHdrAddr0_RcvHdrAddr0_RMASK 0x3FFFFFFFFF 760*f931551bSRalph Campbell #define QIB_6120_RcvHdrAddr0_Reserved_LSB 0x0 761*f931551bSRalph Campbell #define QIB_6120_RcvHdrAddr0_Reserved_RMASK 0x3 762*f931551bSRalph Campbell 763*f931551bSRalph Campbell #define QIB_6120_RcvHdrTailAddr0_OFFS 0x300 764*f931551bSRalph Campbell #define QIB_6120_RcvHdrTailAddr0_RcvHdrTailAddr0_LSB 0x2 765*f931551bSRalph Campbell #define QIB_6120_RcvHdrTailAddr0_RcvHdrTailAddr0_RMASK 0x3FFFFFFFFF 766*f931551bSRalph Campbell #define QIB_6120_RcvHdrTailAddr0_Reserved_LSB 0x0 767*f931551bSRalph Campbell #define QIB_6120_RcvHdrTailAddr0_Reserved_RMASK 0x3 768*f931551bSRalph Campbell 769*f931551bSRalph Campbell #define QIB_6120_SerdesCfg0_OFFS 0x3C0 770*f931551bSRalph Campbell #define QIB_6120_SerdesCfg0_DisableIBTxIdleDetect_LSB 0x3F 771*f931551bSRalph Campbell #define QIB_6120_SerdesCfg0_DisableIBTxIdleDetect_RMASK 0x1 772*f931551bSRalph Campbell #define QIB_6120_SerdesCfg0_Reserved_LSB 0x38 773*f931551bSRalph Campbell #define QIB_6120_SerdesCfg0_Reserved_RMASK 0x7F 774*f931551bSRalph Campbell #define QIB_6120_SerdesCfg0_RxEqCtl_LSB 0x36 775*f931551bSRalph Campbell #define QIB_6120_SerdesCfg0_RxEqCtl_RMASK 0x3 776*f931551bSRalph Campbell #define QIB_6120_SerdesCfg0_TxTermAdj_LSB 0x34 777*f931551bSRalph Campbell #define QIB_6120_SerdesCfg0_TxTermAdj_RMASK 0x3 778*f931551bSRalph Campbell #define QIB_6120_SerdesCfg0_RxTermAdj_LSB 0x32 779*f931551bSRalph Campbell #define QIB_6120_SerdesCfg0_RxTermAdj_RMASK 0x3 780*f931551bSRalph Campbell #define QIB_6120_SerdesCfg0_TermAdj1_LSB 0x31 781*f931551bSRalph Campbell #define QIB_6120_SerdesCfg0_TermAdj1_RMASK 0x1 782*f931551bSRalph Campbell #define QIB_6120_SerdesCfg0_TermAdj0_LSB 0x30 783*f931551bSRalph Campbell #define QIB_6120_SerdesCfg0_TermAdj0_RMASK 0x1 784*f931551bSRalph Campbell #define QIB_6120_SerdesCfg0_LPBKA_LSB 0x2F 785*f931551bSRalph Campbell #define QIB_6120_SerdesCfg0_LPBKA_RMASK 0x1 786*f931551bSRalph Campbell #define QIB_6120_SerdesCfg0_LPBKB_LSB 0x2E 787*f931551bSRalph Campbell #define QIB_6120_SerdesCfg0_LPBKB_RMASK 0x1 788*f931551bSRalph Campbell #define QIB_6120_SerdesCfg0_LPBKC_LSB 0x2D 789*f931551bSRalph Campbell #define QIB_6120_SerdesCfg0_LPBKC_RMASK 0x1 790*f931551bSRalph Campbell #define QIB_6120_SerdesCfg0_LPBKD_LSB 0x2C 791*f931551bSRalph Campbell #define QIB_6120_SerdesCfg0_LPBKD_RMASK 0x1 792*f931551bSRalph Campbell #define QIB_6120_SerdesCfg0_PW_LSB 0x2B 793*f931551bSRalph Campbell #define QIB_6120_SerdesCfg0_PW_RMASK 0x1 794*f931551bSRalph Campbell #define QIB_6120_SerdesCfg0_RefSel_LSB 0x29 795*f931551bSRalph Campbell #define QIB_6120_SerdesCfg0_RefSel_RMASK 0x3 796*f931551bSRalph Campbell #define QIB_6120_SerdesCfg0_ParReset_LSB 0x28 797*f931551bSRalph Campbell #define QIB_6120_SerdesCfg0_ParReset_RMASK 0x1 798*f931551bSRalph Campbell #define QIB_6120_SerdesCfg0_ParLPBK_LSB 0x27 799*f931551bSRalph Campbell #define QIB_6120_SerdesCfg0_ParLPBK_RMASK 0x1 800*f931551bSRalph Campbell #define QIB_6120_SerdesCfg0_OffsetEn_LSB 0x26 801*f931551bSRalph Campbell #define QIB_6120_SerdesCfg0_OffsetEn_RMASK 0x1 802*f931551bSRalph Campbell #define QIB_6120_SerdesCfg0_Offset_LSB 0x1E 803*f931551bSRalph Campbell #define QIB_6120_SerdesCfg0_Offset_RMASK 0xFF 804*f931551bSRalph Campbell #define QIB_6120_SerdesCfg0_L2PwrDn_LSB 0x1D 805*f931551bSRalph Campbell #define QIB_6120_SerdesCfg0_L2PwrDn_RMASK 0x1 806*f931551bSRalph Campbell #define QIB_6120_SerdesCfg0_ResetPLL_LSB 0x1C 807*f931551bSRalph Campbell #define QIB_6120_SerdesCfg0_ResetPLL_RMASK 0x1 808*f931551bSRalph Campbell #define QIB_6120_SerdesCfg0_RxTermEnX_LSB 0x18 809*f931551bSRalph Campbell #define QIB_6120_SerdesCfg0_RxTermEnX_RMASK 0xF 810*f931551bSRalph Campbell #define QIB_6120_SerdesCfg0_BeaconTxEnX_LSB 0x14 811*f931551bSRalph Campbell #define QIB_6120_SerdesCfg0_BeaconTxEnX_RMASK 0xF 812*f931551bSRalph Campbell #define QIB_6120_SerdesCfg0_RxDetEnX_LSB 0x10 813*f931551bSRalph Campbell #define QIB_6120_SerdesCfg0_RxDetEnX_RMASK 0xF 814*f931551bSRalph Campbell #define QIB_6120_SerdesCfg0_TxIdeEnX_LSB 0xC 815*f931551bSRalph Campbell #define QIB_6120_SerdesCfg0_TxIdeEnX_RMASK 0xF 816*f931551bSRalph Campbell #define QIB_6120_SerdesCfg0_RxIdleEnX_LSB 0x8 817*f931551bSRalph Campbell #define QIB_6120_SerdesCfg0_RxIdleEnX_RMASK 0xF 818*f931551bSRalph Campbell #define QIB_6120_SerdesCfg0_L1PwrDnA_LSB 0x7 819*f931551bSRalph Campbell #define QIB_6120_SerdesCfg0_L1PwrDnA_RMASK 0x1 820*f931551bSRalph Campbell #define QIB_6120_SerdesCfg0_L1PwrDnB_LSB 0x6 821*f931551bSRalph Campbell #define QIB_6120_SerdesCfg0_L1PwrDnB_RMASK 0x1 822*f931551bSRalph Campbell #define QIB_6120_SerdesCfg0_L1PwrDnC_LSB 0x5 823*f931551bSRalph Campbell #define QIB_6120_SerdesCfg0_L1PwrDnC_RMASK 0x1 824*f931551bSRalph Campbell #define QIB_6120_SerdesCfg0_L1PwrDnD_LSB 0x4 825*f931551bSRalph Campbell #define QIB_6120_SerdesCfg0_L1PwrDnD_RMASK 0x1 826*f931551bSRalph Campbell #define QIB_6120_SerdesCfg0_ResetA_LSB 0x3 827*f931551bSRalph Campbell #define QIB_6120_SerdesCfg0_ResetA_RMASK 0x1 828*f931551bSRalph Campbell #define QIB_6120_SerdesCfg0_ResetB_LSB 0x2 829*f931551bSRalph Campbell #define QIB_6120_SerdesCfg0_ResetB_RMASK 0x1 830*f931551bSRalph Campbell #define QIB_6120_SerdesCfg0_ResetC_LSB 0x1 831*f931551bSRalph Campbell #define QIB_6120_SerdesCfg0_ResetC_RMASK 0x1 832*f931551bSRalph Campbell #define QIB_6120_SerdesCfg0_ResetD_LSB 0x0 833*f931551bSRalph Campbell #define QIB_6120_SerdesCfg0_ResetD_RMASK 0x1 834*f931551bSRalph Campbell 835*f931551bSRalph Campbell #define QIB_6120_SerdesStat_OFFS 0x3D0 836*f931551bSRalph Campbell #define QIB_6120_SerdesStat_Reserved_LSB 0xC 837*f931551bSRalph Campbell #define QIB_6120_SerdesStat_Reserved_RMASK 0xFFFFFFFFFFFFF 838*f931551bSRalph Campbell #define QIB_6120_SerdesStat_BeaconDetA_LSB 0xB 839*f931551bSRalph Campbell #define QIB_6120_SerdesStat_BeaconDetA_RMASK 0x1 840*f931551bSRalph Campbell #define QIB_6120_SerdesStat_BeaconDetB_LSB 0xA 841*f931551bSRalph Campbell #define QIB_6120_SerdesStat_BeaconDetB_RMASK 0x1 842*f931551bSRalph Campbell #define QIB_6120_SerdesStat_BeaconDetC_LSB 0x9 843*f931551bSRalph Campbell #define QIB_6120_SerdesStat_BeaconDetC_RMASK 0x1 844*f931551bSRalph Campbell #define QIB_6120_SerdesStat_BeaconDetD_LSB 0x8 845*f931551bSRalph Campbell #define QIB_6120_SerdesStat_BeaconDetD_RMASK 0x1 846*f931551bSRalph Campbell #define QIB_6120_SerdesStat_RxDetA_LSB 0x7 847*f931551bSRalph Campbell #define QIB_6120_SerdesStat_RxDetA_RMASK 0x1 848*f931551bSRalph Campbell #define QIB_6120_SerdesStat_RxDetB_LSB 0x6 849*f931551bSRalph Campbell #define QIB_6120_SerdesStat_RxDetB_RMASK 0x1 850*f931551bSRalph Campbell #define QIB_6120_SerdesStat_RxDetC_LSB 0x5 851*f931551bSRalph Campbell #define QIB_6120_SerdesStat_RxDetC_RMASK 0x1 852*f931551bSRalph Campbell #define QIB_6120_SerdesStat_RxDetD_LSB 0x4 853*f931551bSRalph Campbell #define QIB_6120_SerdesStat_RxDetD_RMASK 0x1 854*f931551bSRalph Campbell #define QIB_6120_SerdesStat_TxIdleDetA_LSB 0x3 855*f931551bSRalph Campbell #define QIB_6120_SerdesStat_TxIdleDetA_RMASK 0x1 856*f931551bSRalph Campbell #define QIB_6120_SerdesStat_TxIdleDetB_LSB 0x2 857*f931551bSRalph Campbell #define QIB_6120_SerdesStat_TxIdleDetB_RMASK 0x1 858*f931551bSRalph Campbell #define QIB_6120_SerdesStat_TxIdleDetC_LSB 0x1 859*f931551bSRalph Campbell #define QIB_6120_SerdesStat_TxIdleDetC_RMASK 0x1 860*f931551bSRalph Campbell #define QIB_6120_SerdesStat_TxIdleDetD_LSB 0x0 861*f931551bSRalph Campbell #define QIB_6120_SerdesStat_TxIdleDetD_RMASK 0x1 862*f931551bSRalph Campbell 863*f931551bSRalph Campbell #define QIB_6120_XGXSCfg_OFFS 0x3D8 864*f931551bSRalph Campbell #define QIB_6120_XGXSCfg_ArmLaunchErrorDisable_LSB 0x3F 865*f931551bSRalph Campbell #define QIB_6120_XGXSCfg_ArmLaunchErrorDisable_RMASK 0x1 866*f931551bSRalph Campbell #define QIB_6120_XGXSCfg_Reserved_LSB 0x17 867*f931551bSRalph Campbell #define QIB_6120_XGXSCfg_Reserved_RMASK 0xFFFFFFFFFF 868*f931551bSRalph Campbell #define QIB_6120_XGXSCfg_polarity_inv_LSB 0x13 869*f931551bSRalph Campbell #define QIB_6120_XGXSCfg_polarity_inv_RMASK 0xF 870*f931551bSRalph Campbell #define QIB_6120_XGXSCfg_link_sync_mask_LSB 0x9 871*f931551bSRalph Campbell #define QIB_6120_XGXSCfg_link_sync_mask_RMASK 0x3FF 872*f931551bSRalph Campbell #define QIB_6120_XGXSCfg_port_addr_LSB 0x4 873*f931551bSRalph Campbell #define QIB_6120_XGXSCfg_port_addr_RMASK 0x1F 874*f931551bSRalph Campbell #define QIB_6120_XGXSCfg_mdd_30_LSB 0x3 875*f931551bSRalph Campbell #define QIB_6120_XGXSCfg_mdd_30_RMASK 0x1 876*f931551bSRalph Campbell #define QIB_6120_XGXSCfg_xcv_resetn_LSB 0x2 877*f931551bSRalph Campbell #define QIB_6120_XGXSCfg_xcv_resetn_RMASK 0x1 878*f931551bSRalph Campbell #define QIB_6120_XGXSCfg_Reserved1_LSB 0x1 879*f931551bSRalph Campbell #define QIB_6120_XGXSCfg_Reserved1_RMASK 0x1 880*f931551bSRalph Campbell #define QIB_6120_XGXSCfg_tx_rx_resetn_LSB 0x0 881*f931551bSRalph Campbell #define QIB_6120_XGXSCfg_tx_rx_resetn_RMASK 0x1 882*f931551bSRalph Campbell 883*f931551bSRalph Campbell #define QIB_6120_LBIntCnt_OFFS 0x12000 884*f931551bSRalph Campbell 885*f931551bSRalph Campbell #define QIB_6120_LBFlowStallCnt_OFFS 0x12008 886*f931551bSRalph Campbell 887*f931551bSRalph Campbell #define QIB_6120_TxUnsupVLErrCnt_OFFS 0x12018 888*f931551bSRalph Campbell 889*f931551bSRalph Campbell #define QIB_6120_TxDataPktCnt_OFFS 0x12020 890*f931551bSRalph Campbell 891*f931551bSRalph Campbell #define QIB_6120_TxFlowPktCnt_OFFS 0x12028 892*f931551bSRalph Campbell 893*f931551bSRalph Campbell #define QIB_6120_TxDwordCnt_OFFS 0x12030 894*f931551bSRalph Campbell 895*f931551bSRalph Campbell #define QIB_6120_TxLenErrCnt_OFFS 0x12038 896*f931551bSRalph Campbell 897*f931551bSRalph Campbell #define QIB_6120_TxMaxMinLenErrCnt_OFFS 0x12040 898*f931551bSRalph Campbell 899*f931551bSRalph Campbell #define QIB_6120_TxUnderrunCnt_OFFS 0x12048 900*f931551bSRalph Campbell 901*f931551bSRalph Campbell #define QIB_6120_TxFlowStallCnt_OFFS 0x12050 902*f931551bSRalph Campbell 903*f931551bSRalph Campbell #define QIB_6120_TxDroppedPktCnt_OFFS 0x12058 904*f931551bSRalph Campbell 905*f931551bSRalph Campbell #define QIB_6120_RxDroppedPktCnt_OFFS 0x12060 906*f931551bSRalph Campbell 907*f931551bSRalph Campbell #define QIB_6120_RxDataPktCnt_OFFS 0x12068 908*f931551bSRalph Campbell 909*f931551bSRalph Campbell #define QIB_6120_RxFlowPktCnt_OFFS 0x12070 910*f931551bSRalph Campbell 911*f931551bSRalph Campbell #define QIB_6120_RxDwordCnt_OFFS 0x12078 912*f931551bSRalph Campbell 913*f931551bSRalph Campbell #define QIB_6120_RxLenErrCnt_OFFS 0x12080 914*f931551bSRalph Campbell 915*f931551bSRalph Campbell #define QIB_6120_RxMaxMinLenErrCnt_OFFS 0x12088 916*f931551bSRalph Campbell 917*f931551bSRalph Campbell #define QIB_6120_RxICRCErrCnt_OFFS 0x12090 918*f931551bSRalph Campbell 919*f931551bSRalph Campbell #define QIB_6120_RxVCRCErrCnt_OFFS 0x12098 920*f931551bSRalph Campbell 921*f931551bSRalph Campbell #define QIB_6120_RxFlowCtrlErrCnt_OFFS 0x120A0 922*f931551bSRalph Campbell 923*f931551bSRalph Campbell #define QIB_6120_RxBadFormatCnt_OFFS 0x120A8 924*f931551bSRalph Campbell 925*f931551bSRalph Campbell #define QIB_6120_RxLinkProblemCnt_OFFS 0x120B0 926*f931551bSRalph Campbell 927*f931551bSRalph Campbell #define QIB_6120_RxEBPCnt_OFFS 0x120B8 928*f931551bSRalph Campbell 929*f931551bSRalph Campbell #define QIB_6120_RxLPCRCErrCnt_OFFS 0x120C0 930*f931551bSRalph Campbell 931*f931551bSRalph Campbell #define QIB_6120_RxBufOvflCnt_OFFS 0x120C8 932*f931551bSRalph Campbell 933*f931551bSRalph Campbell #define QIB_6120_RxTIDFullErrCnt_OFFS 0x120D0 934*f931551bSRalph Campbell 935*f931551bSRalph Campbell #define QIB_6120_RxTIDValidErrCnt_OFFS 0x120D8 936*f931551bSRalph Campbell 937*f931551bSRalph Campbell #define QIB_6120_RxPKeyMismatchCnt_OFFS 0x120E0 938*f931551bSRalph Campbell 939*f931551bSRalph Campbell #define QIB_6120_RxP0HdrEgrOvflCnt_OFFS 0x120E8 940*f931551bSRalph Campbell 941*f931551bSRalph Campbell #define QIB_6120_IBStatusChangeCnt_OFFS 0x12140 942*f931551bSRalph Campbell 943*f931551bSRalph Campbell #define QIB_6120_IBLinkErrRecoveryCnt_OFFS 0x12148 944*f931551bSRalph Campbell 945*f931551bSRalph Campbell #define QIB_6120_IBLinkDownedCnt_OFFS 0x12150 946*f931551bSRalph Campbell 947*f931551bSRalph Campbell #define QIB_6120_IBSymbolErrCnt_OFFS 0x12158 948*f931551bSRalph Campbell 949*f931551bSRalph Campbell #define QIB_6120_PcieRetryBufDiagQwordCnt_OFFS 0x12170 950*f931551bSRalph Campbell 951*f931551bSRalph Campbell #define QIB_6120_RcvEgrArray0_OFFS 0x14000 952*f931551bSRalph Campbell 953*f931551bSRalph Campbell #define QIB_6120_RcvTIDArray0_OFFS 0x54000 954*f931551bSRalph Campbell 955*f931551bSRalph Campbell #define QIB_6120_PIOLaunchFIFO_OFFS 0x64000 956*f931551bSRalph Campbell 957*f931551bSRalph Campbell #define QIB_6120_SendPIOpbcCache_OFFS 0x64800 958*f931551bSRalph Campbell 959*f931551bSRalph Campbell #define QIB_6120_RcvBuf1_OFFS 0x72000 960*f931551bSRalph Campbell 961*f931551bSRalph Campbell #define QIB_6120_RcvBuf2_OFFS 0x75000 962*f931551bSRalph Campbell 963*f931551bSRalph Campbell #define QIB_6120_RcvFlags_OFFS 0x77000 964*f931551bSRalph Campbell 965*f931551bSRalph Campbell #define QIB_6120_RcvLookupBuf1_OFFS 0x79000 966*f931551bSRalph Campbell 967*f931551bSRalph Campbell #define QIB_6120_RcvDMABuf_OFFS 0x7B000 968*f931551bSRalph Campbell 969*f931551bSRalph Campbell #define QIB_6120_MiscRXEIntMem_OFFS 0x7C000 970*f931551bSRalph Campbell 971*f931551bSRalph Campbell #define QIB_6120_PCIERcvBuf_OFFS 0x80000 972*f931551bSRalph Campbell 973*f931551bSRalph Campbell #define QIB_6120_PCIERetryBuf_OFFS 0x82000 974*f931551bSRalph Campbell 975*f931551bSRalph Campbell #define QIB_6120_PCIERcvBufRdToWrAddr_OFFS 0x84000 976*f931551bSRalph Campbell 977*f931551bSRalph Campbell #define QIB_6120_PIOBuf0_MA_OFFS 0x100000 978