xref: /linux/drivers/infiniband/hw/mlx5/mlx5_ib.h (revision b0d5c81e872ed21de1e56feb0fa6e4161da7be61)
1 /*
2  * Copyright (c) 2013-2015, Mellanox Technologies. All rights reserved.
3  *
4  * This software is available to you under a choice of one of two
5  * licenses.  You may choose to be licensed under the terms of the GNU
6  * General Public License (GPL) Version 2, available from the file
7  * COPYING in the main directory of this source tree, or the
8  * OpenIB.org BSD license below:
9  *
10  *     Redistribution and use in source and binary forms, with or
11  *     without modification, are permitted provided that the following
12  *     conditions are met:
13  *
14  *      - Redistributions of source code must retain the above
15  *        copyright notice, this list of conditions and the following
16  *        disclaimer.
17  *
18  *      - Redistributions in binary form must reproduce the above
19  *        copyright notice, this list of conditions and the following
20  *        disclaimer in the documentation and/or other materials
21  *        provided with the distribution.
22  *
23  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
24  * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
25  * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
26  * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
27  * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
28  * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
29  * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
30  * SOFTWARE.
31  */
32 
33 #ifndef MLX5_IB_H
34 #define MLX5_IB_H
35 
36 #include <linux/kernel.h>
37 #include <linux/sched.h>
38 #include <rdma/ib_verbs.h>
39 #include <rdma/ib_smi.h>
40 #include <linux/mlx5/driver.h>
41 #include <linux/mlx5/cq.h>
42 #include <linux/mlx5/qp.h>
43 #include <linux/mlx5/srq.h>
44 #include <linux/types.h>
45 #include <linux/mlx5/transobj.h>
46 #include <rdma/ib_user_verbs.h>
47 #include <rdma/mlx5-abi.h>
48 
49 #define mlx5_ib_dbg(dev, format, arg...)				\
50 pr_debug("%s:%s:%d:(pid %d): " format, (dev)->ib_dev.name, __func__,	\
51 	 __LINE__, current->pid, ##arg)
52 
53 #define mlx5_ib_err(dev, format, arg...)				\
54 pr_err("%s:%s:%d:(pid %d): " format, (dev)->ib_dev.name, __func__,	\
55 	__LINE__, current->pid, ##arg)
56 
57 #define mlx5_ib_warn(dev, format, arg...)				\
58 pr_warn("%s:%s:%d:(pid %d): " format, (dev)->ib_dev.name, __func__,	\
59 	__LINE__, current->pid, ##arg)
60 
61 #define field_avail(type, fld, sz) (offsetof(type, fld) +		\
62 				    sizeof(((type *)0)->fld) <= (sz))
63 #define MLX5_IB_DEFAULT_UIDX 0xffffff
64 #define MLX5_USER_ASSIGNED_UIDX_MASK __mlx5_mask(qpc, user_index)
65 
66 #define MLX5_MKEY_PAGE_SHIFT_MASK __mlx5_mask(mkc, log_page_size)
67 
68 enum {
69 	MLX5_IB_MMAP_CMD_SHIFT	= 8,
70 	MLX5_IB_MMAP_CMD_MASK	= 0xff,
71 };
72 
73 enum {
74 	MLX5_RES_SCAT_DATA32_CQE	= 0x1,
75 	MLX5_RES_SCAT_DATA64_CQE	= 0x2,
76 	MLX5_REQ_SCAT_DATA32_CQE	= 0x11,
77 	MLX5_REQ_SCAT_DATA64_CQE	= 0x22,
78 };
79 
80 enum mlx5_ib_latency_class {
81 	MLX5_IB_LATENCY_CLASS_LOW,
82 	MLX5_IB_LATENCY_CLASS_MEDIUM,
83 	MLX5_IB_LATENCY_CLASS_HIGH,
84 };
85 
86 enum mlx5_ib_mad_ifc_flags {
87 	MLX5_MAD_IFC_IGNORE_MKEY	= 1,
88 	MLX5_MAD_IFC_IGNORE_BKEY	= 2,
89 	MLX5_MAD_IFC_NET_VIEW		= 4,
90 };
91 
92 enum {
93 	MLX5_CROSS_CHANNEL_BFREG         = 0,
94 };
95 
96 enum {
97 	MLX5_CQE_VERSION_V0,
98 	MLX5_CQE_VERSION_V1,
99 };
100 
101 enum {
102 	MLX5_TM_MAX_RNDV_MSG_SIZE	= 64,
103 	MLX5_TM_MAX_SGE			= 1,
104 };
105 
106 enum {
107 	MLX5_IB_INVALID_UAR_INDEX	= BIT(31),
108 	MLX5_IB_INVALID_BFREG		= BIT(31),
109 };
110 
111 struct mlx5_ib_vma_private_data {
112 	struct list_head list;
113 	struct vm_area_struct *vma;
114 	/* protect vma_private_list add/del */
115 	struct mutex *vma_private_list_mutex;
116 };
117 
118 struct mlx5_ib_ucontext {
119 	struct ib_ucontext	ibucontext;
120 	struct list_head	db_page_list;
121 
122 	/* protect doorbell record alloc/free
123 	 */
124 	struct mutex		db_page_mutex;
125 	struct mlx5_bfreg_info	bfregi;
126 	u8			cqe_version;
127 	/* Transport Domain number */
128 	u32			tdn;
129 	struct list_head	vma_private_list;
130 	/* protect vma_private_list add/del */
131 	struct mutex		vma_private_list_mutex;
132 
133 	unsigned long		upd_xlt_page;
134 	/* protect ODP/KSM */
135 	struct mutex		upd_xlt_page_mutex;
136 	u64			lib_caps;
137 };
138 
139 static inline struct mlx5_ib_ucontext *to_mucontext(struct ib_ucontext *ibucontext)
140 {
141 	return container_of(ibucontext, struct mlx5_ib_ucontext, ibucontext);
142 }
143 
144 struct mlx5_ib_pd {
145 	struct ib_pd		ibpd;
146 	u32			pdn;
147 };
148 
149 #define MLX5_IB_FLOW_MCAST_PRIO		(MLX5_BY_PASS_NUM_PRIOS - 1)
150 #define MLX5_IB_FLOW_LAST_PRIO		(MLX5_BY_PASS_NUM_REGULAR_PRIOS - 1)
151 #if (MLX5_IB_FLOW_LAST_PRIO <= 0)
152 #error "Invalid number of bypass priorities"
153 #endif
154 #define MLX5_IB_FLOW_LEFTOVERS_PRIO	(MLX5_IB_FLOW_MCAST_PRIO + 1)
155 
156 #define MLX5_IB_NUM_FLOW_FT		(MLX5_IB_FLOW_LEFTOVERS_PRIO + 1)
157 #define MLX5_IB_NUM_SNIFFER_FTS		2
158 struct mlx5_ib_flow_prio {
159 	struct mlx5_flow_table		*flow_table;
160 	unsigned int			refcount;
161 };
162 
163 struct mlx5_ib_flow_handler {
164 	struct list_head		list;
165 	struct ib_flow			ibflow;
166 	struct mlx5_ib_flow_prio	*prio;
167 	struct mlx5_flow_handle		*rule;
168 };
169 
170 struct mlx5_ib_flow_db {
171 	struct mlx5_ib_flow_prio	prios[MLX5_IB_NUM_FLOW_FT];
172 	struct mlx5_ib_flow_prio	sniffer[MLX5_IB_NUM_SNIFFER_FTS];
173 	struct mlx5_flow_table		*lag_demux_ft;
174 	/* Protect flow steering bypass flow tables
175 	 * when add/del flow rules.
176 	 * only single add/removal of flow steering rule could be done
177 	 * simultaneously.
178 	 */
179 	struct mutex			lock;
180 };
181 
182 /* Use macros here so that don't have to duplicate
183  * enum ib_send_flags and enum ib_qp_type for low-level driver
184  */
185 
186 #define MLX5_IB_SEND_UMR_ENABLE_MR	       (IB_SEND_RESERVED_START << 0)
187 #define MLX5_IB_SEND_UMR_DISABLE_MR	       (IB_SEND_RESERVED_START << 1)
188 #define MLX5_IB_SEND_UMR_FAIL_IF_FREE	       (IB_SEND_RESERVED_START << 2)
189 #define MLX5_IB_SEND_UMR_UPDATE_XLT	       (IB_SEND_RESERVED_START << 3)
190 #define MLX5_IB_SEND_UMR_UPDATE_TRANSLATION    (IB_SEND_RESERVED_START << 4)
191 #define MLX5_IB_SEND_UMR_UPDATE_PD_ACCESS       IB_SEND_RESERVED_END
192 
193 #define MLX5_IB_QPT_REG_UMR	IB_QPT_RESERVED1
194 /*
195  * IB_QPT_GSI creates the software wrapper around GSI, and MLX5_IB_QPT_HW_GSI
196  * creates the actual hardware QP.
197  */
198 #define MLX5_IB_QPT_HW_GSI	IB_QPT_RESERVED2
199 #define MLX5_IB_QPT_DCI		IB_QPT_RESERVED3
200 #define MLX5_IB_QPT_DCT		IB_QPT_RESERVED4
201 #define MLX5_IB_WR_UMR		IB_WR_RESERVED1
202 
203 #define MLX5_IB_UMR_OCTOWORD	       16
204 #define MLX5_IB_UMR_XLT_ALIGNMENT      64
205 
206 #define MLX5_IB_UPD_XLT_ZAP	      BIT(0)
207 #define MLX5_IB_UPD_XLT_ENABLE	      BIT(1)
208 #define MLX5_IB_UPD_XLT_ATOMIC	      BIT(2)
209 #define MLX5_IB_UPD_XLT_ADDR	      BIT(3)
210 #define MLX5_IB_UPD_XLT_PD	      BIT(4)
211 #define MLX5_IB_UPD_XLT_ACCESS	      BIT(5)
212 #define MLX5_IB_UPD_XLT_INDIRECT      BIT(6)
213 
214 /* Private QP creation flags to be passed in ib_qp_init_attr.create_flags.
215  *
216  * These flags are intended for internal use by the mlx5_ib driver, and they
217  * rely on the range reserved for that use in the ib_qp_create_flags enum.
218  */
219 
220 /* Create a UD QP whose source QP number is 1 */
221 static inline enum ib_qp_create_flags mlx5_ib_create_qp_sqpn_qp1(void)
222 {
223 	return IB_QP_CREATE_RESERVED_START;
224 }
225 
226 struct wr_list {
227 	u16	opcode;
228 	u16	next;
229 };
230 
231 enum mlx5_ib_rq_flags {
232 	MLX5_IB_RQ_CVLAN_STRIPPING	= 1 << 0,
233 	MLX5_IB_RQ_PCI_WRITE_END_PADDING	= 1 << 1,
234 };
235 
236 struct mlx5_ib_wq {
237 	u64		       *wrid;
238 	u32		       *wr_data;
239 	struct wr_list	       *w_list;
240 	unsigned	       *wqe_head;
241 	u16		        unsig_count;
242 
243 	/* serialize post to the work queue
244 	 */
245 	spinlock_t		lock;
246 	int			wqe_cnt;
247 	int			max_post;
248 	int			max_gs;
249 	int			offset;
250 	int			wqe_shift;
251 	unsigned		head;
252 	unsigned		tail;
253 	u16			cur_post;
254 	u16			last_poll;
255 	void		       *qend;
256 };
257 
258 enum mlx5_ib_wq_flags {
259 	MLX5_IB_WQ_FLAGS_DELAY_DROP = 0x1,
260 	MLX5_IB_WQ_FLAGS_STRIDING_RQ = 0x2,
261 };
262 
263 #define MLX5_MIN_SINGLE_WQE_LOG_NUM_STRIDES 9
264 #define MLX5_MAX_SINGLE_WQE_LOG_NUM_STRIDES 16
265 #define MLX5_MIN_SINGLE_STRIDE_LOG_NUM_BYTES 6
266 #define MLX5_MAX_SINGLE_STRIDE_LOG_NUM_BYTES 13
267 
268 struct mlx5_ib_rwq {
269 	struct ib_wq		ibwq;
270 	struct mlx5_core_qp	core_qp;
271 	u32			rq_num_pas;
272 	u32			log_rq_stride;
273 	u32			log_rq_size;
274 	u32			rq_page_offset;
275 	u32			log_page_size;
276 	u32			log_num_strides;
277 	u32			two_byte_shift_en;
278 	u32			single_stride_log_num_of_bytes;
279 	struct ib_umem		*umem;
280 	size_t			buf_size;
281 	unsigned int		page_shift;
282 	int			create_type;
283 	struct mlx5_db		db;
284 	u32			user_index;
285 	u32			wqe_count;
286 	u32			wqe_shift;
287 	int			wq_sig;
288 	u32			create_flags; /* Use enum mlx5_ib_wq_flags */
289 };
290 
291 enum {
292 	MLX5_QP_USER,
293 	MLX5_QP_KERNEL,
294 	MLX5_QP_EMPTY
295 };
296 
297 enum {
298 	MLX5_WQ_USER,
299 	MLX5_WQ_KERNEL
300 };
301 
302 struct mlx5_ib_rwq_ind_table {
303 	struct ib_rwq_ind_table ib_rwq_ind_tbl;
304 	u32			rqtn;
305 };
306 
307 struct mlx5_ib_ubuffer {
308 	struct ib_umem	       *umem;
309 	int			buf_size;
310 	u64			buf_addr;
311 };
312 
313 struct mlx5_ib_qp_base {
314 	struct mlx5_ib_qp	*container_mibqp;
315 	struct mlx5_core_qp	mqp;
316 	struct mlx5_ib_ubuffer	ubuffer;
317 };
318 
319 struct mlx5_ib_qp_trans {
320 	struct mlx5_ib_qp_base	base;
321 	u16			xrcdn;
322 	u8			alt_port;
323 	u8			atomic_rd_en;
324 	u8			resp_depth;
325 };
326 
327 struct mlx5_ib_rss_qp {
328 	u32	tirn;
329 };
330 
331 struct mlx5_ib_rq {
332 	struct mlx5_ib_qp_base base;
333 	struct mlx5_ib_wq	*rq;
334 	struct mlx5_ib_ubuffer	ubuffer;
335 	struct mlx5_db		*doorbell;
336 	u32			tirn;
337 	u8			state;
338 	u32			flags;
339 };
340 
341 struct mlx5_ib_sq {
342 	struct mlx5_ib_qp_base base;
343 	struct mlx5_ib_wq	*sq;
344 	struct mlx5_ib_ubuffer  ubuffer;
345 	struct mlx5_db		*doorbell;
346 	u32			tisn;
347 	u8			state;
348 };
349 
350 struct mlx5_ib_raw_packet_qp {
351 	struct mlx5_ib_sq sq;
352 	struct mlx5_ib_rq rq;
353 };
354 
355 struct mlx5_bf {
356 	int			buf_size;
357 	unsigned long		offset;
358 	struct mlx5_sq_bfreg   *bfreg;
359 };
360 
361 struct mlx5_ib_dct {
362 	struct mlx5_core_dct    mdct;
363 	u32                     *in;
364 };
365 
366 struct mlx5_ib_qp {
367 	struct ib_qp		ibqp;
368 	union {
369 		struct mlx5_ib_qp_trans trans_qp;
370 		struct mlx5_ib_raw_packet_qp raw_packet_qp;
371 		struct mlx5_ib_rss_qp rss_qp;
372 		struct mlx5_ib_dct dct;
373 	};
374 	struct mlx5_buf		buf;
375 
376 	struct mlx5_db		db;
377 	struct mlx5_ib_wq	rq;
378 
379 	u8			sq_signal_bits;
380 	u8			next_fence;
381 	struct mlx5_ib_wq	sq;
382 
383 	/* serialize qp state modifications
384 	 */
385 	struct mutex		mutex;
386 	u32			flags;
387 	u8			port;
388 	u8			state;
389 	int			wq_sig;
390 	int			scat_cqe;
391 	int			max_inline_data;
392 	struct mlx5_bf	        bf;
393 	int			has_rq;
394 
395 	/* only for user space QPs. For kernel
396 	 * we have it from the bf object
397 	 */
398 	int			bfregn;
399 
400 	int			create_type;
401 
402 	/* Store signature errors */
403 	bool			signature_en;
404 
405 	struct list_head	qps_list;
406 	struct list_head	cq_recv_list;
407 	struct list_head	cq_send_list;
408 	u32			rate_limit;
409 	u32                     underlay_qpn;
410 	bool			tunnel_offload_en;
411 	/* storage for qp sub type when core qp type is IB_QPT_DRIVER */
412 	enum ib_qp_type		qp_sub_type;
413 };
414 
415 struct mlx5_ib_cq_buf {
416 	struct mlx5_buf		buf;
417 	struct ib_umem		*umem;
418 	int			cqe_size;
419 	int			nent;
420 };
421 
422 enum mlx5_ib_qp_flags {
423 	MLX5_IB_QP_LSO                          = IB_QP_CREATE_IPOIB_UD_LSO,
424 	MLX5_IB_QP_BLOCK_MULTICAST_LOOPBACK     = IB_QP_CREATE_BLOCK_MULTICAST_LOOPBACK,
425 	MLX5_IB_QP_CROSS_CHANNEL            = IB_QP_CREATE_CROSS_CHANNEL,
426 	MLX5_IB_QP_MANAGED_SEND             = IB_QP_CREATE_MANAGED_SEND,
427 	MLX5_IB_QP_MANAGED_RECV             = IB_QP_CREATE_MANAGED_RECV,
428 	MLX5_IB_QP_SIGNATURE_HANDLING           = 1 << 5,
429 	/* QP uses 1 as its source QP number */
430 	MLX5_IB_QP_SQPN_QP1			= 1 << 6,
431 	MLX5_IB_QP_CAP_SCATTER_FCS		= 1 << 7,
432 	MLX5_IB_QP_RSS				= 1 << 8,
433 	MLX5_IB_QP_CVLAN_STRIPPING		= 1 << 9,
434 	MLX5_IB_QP_UNDERLAY			= 1 << 10,
435 	MLX5_IB_QP_PCI_WRITE_END_PADDING	= 1 << 11,
436 	MLX5_IB_QP_TUNNEL_OFFLOAD		= 1 << 12,
437 };
438 
439 struct mlx5_umr_wr {
440 	struct ib_send_wr		wr;
441 	u64				virt_addr;
442 	u64				offset;
443 	struct ib_pd		       *pd;
444 	unsigned int			page_shift;
445 	unsigned int			xlt_size;
446 	u64				length;
447 	int				access_flags;
448 	u32				mkey;
449 };
450 
451 static inline struct mlx5_umr_wr *umr_wr(struct ib_send_wr *wr)
452 {
453 	return container_of(wr, struct mlx5_umr_wr, wr);
454 }
455 
456 struct mlx5_shared_mr_info {
457 	int mr_id;
458 	struct ib_umem		*umem;
459 };
460 
461 enum mlx5_ib_cq_pr_flags {
462 	MLX5_IB_CQ_PR_FLAGS_CQE_128_PAD	= 1 << 0,
463 };
464 
465 struct mlx5_ib_cq {
466 	struct ib_cq		ibcq;
467 	struct mlx5_core_cq	mcq;
468 	struct mlx5_ib_cq_buf	buf;
469 	struct mlx5_db		db;
470 
471 	/* serialize access to the CQ
472 	 */
473 	spinlock_t		lock;
474 
475 	/* protect resize cq
476 	 */
477 	struct mutex		resize_mutex;
478 	struct mlx5_ib_cq_buf  *resize_buf;
479 	struct ib_umem	       *resize_umem;
480 	int			cqe_size;
481 	struct list_head	list_send_qp;
482 	struct list_head	list_recv_qp;
483 	u32			create_flags;
484 	struct list_head	wc_list;
485 	enum ib_cq_notify_flags notify_flags;
486 	struct work_struct	notify_work;
487 	u16			private_flags; /* Use mlx5_ib_cq_pr_flags */
488 };
489 
490 struct mlx5_ib_wc {
491 	struct ib_wc wc;
492 	struct list_head list;
493 };
494 
495 struct mlx5_ib_srq {
496 	struct ib_srq		ibsrq;
497 	struct mlx5_core_srq	msrq;
498 	struct mlx5_buf		buf;
499 	struct mlx5_db		db;
500 	u64		       *wrid;
501 	/* protect SRQ hanlding
502 	 */
503 	spinlock_t		lock;
504 	int			head;
505 	int			tail;
506 	u16			wqe_ctr;
507 	struct ib_umem	       *umem;
508 	/* serialize arming a SRQ
509 	 */
510 	struct mutex		mutex;
511 	int			wq_sig;
512 };
513 
514 struct mlx5_ib_xrcd {
515 	struct ib_xrcd		ibxrcd;
516 	u32			xrcdn;
517 };
518 
519 enum mlx5_ib_mtt_access_flags {
520 	MLX5_IB_MTT_READ  = (1 << 0),
521 	MLX5_IB_MTT_WRITE = (1 << 1),
522 };
523 
524 #define MLX5_IB_MTT_PRESENT (MLX5_IB_MTT_READ | MLX5_IB_MTT_WRITE)
525 
526 struct mlx5_ib_mr {
527 	struct ib_mr		ibmr;
528 	void			*descs;
529 	dma_addr_t		desc_map;
530 	int			ndescs;
531 	int			max_descs;
532 	int			desc_size;
533 	int			access_mode;
534 	struct mlx5_core_mkey	mmkey;
535 	struct ib_umem	       *umem;
536 	struct mlx5_shared_mr_info	*smr_info;
537 	struct list_head	list;
538 	int			order;
539 	bool			allocated_from_cache;
540 	int			npages;
541 	struct mlx5_ib_dev     *dev;
542 	u32 out[MLX5_ST_SZ_DW(create_mkey_out)];
543 	struct mlx5_core_sig_ctx    *sig;
544 	int			live;
545 	void			*descs_alloc;
546 	int			access_flags; /* Needed for rereg MR */
547 
548 	struct mlx5_ib_mr      *parent;
549 	atomic_t		num_leaf_free;
550 	wait_queue_head_t       q_leaf_free;
551 };
552 
553 struct mlx5_ib_mw {
554 	struct ib_mw		ibmw;
555 	struct mlx5_core_mkey	mmkey;
556 	int			ndescs;
557 };
558 
559 struct mlx5_ib_umr_context {
560 	struct ib_cqe		cqe;
561 	enum ib_wc_status	status;
562 	struct completion	done;
563 };
564 
565 struct umr_common {
566 	struct ib_pd	*pd;
567 	struct ib_cq	*cq;
568 	struct ib_qp	*qp;
569 	/* control access to UMR QP
570 	 */
571 	struct semaphore	sem;
572 };
573 
574 enum {
575 	MLX5_FMR_INVALID,
576 	MLX5_FMR_VALID,
577 	MLX5_FMR_BUSY,
578 };
579 
580 struct mlx5_cache_ent {
581 	struct list_head	head;
582 	/* sync access to the cahce entry
583 	 */
584 	spinlock_t		lock;
585 
586 
587 	struct dentry	       *dir;
588 	char                    name[4];
589 	u32                     order;
590 	u32			xlt;
591 	u32			access_mode;
592 	u32			page;
593 
594 	u32			size;
595 	u32                     cur;
596 	u32                     miss;
597 	u32			limit;
598 
599 	struct dentry          *fsize;
600 	struct dentry          *fcur;
601 	struct dentry          *fmiss;
602 	struct dentry          *flimit;
603 
604 	struct mlx5_ib_dev     *dev;
605 	struct work_struct	work;
606 	struct delayed_work	dwork;
607 	int			pending;
608 	struct completion	compl;
609 };
610 
611 struct mlx5_mr_cache {
612 	struct workqueue_struct *wq;
613 	struct mlx5_cache_ent	ent[MAX_MR_CACHE_ENTRIES];
614 	int			stopped;
615 	struct dentry		*root;
616 	unsigned long		last_add;
617 };
618 
619 struct mlx5_ib_gsi_qp;
620 
621 struct mlx5_ib_port_resources {
622 	struct mlx5_ib_resources *devr;
623 	struct mlx5_ib_gsi_qp *gsi;
624 	struct work_struct pkey_change_work;
625 };
626 
627 struct mlx5_ib_resources {
628 	struct ib_cq	*c0;
629 	struct ib_xrcd	*x0;
630 	struct ib_xrcd	*x1;
631 	struct ib_pd	*p0;
632 	struct ib_srq	*s0;
633 	struct ib_srq	*s1;
634 	struct mlx5_ib_port_resources ports[2];
635 	/* Protects changes to the port resources */
636 	struct mutex	mutex;
637 };
638 
639 struct mlx5_ib_counters {
640 	const char **names;
641 	size_t *offsets;
642 	u32 num_q_counters;
643 	u32 num_cong_counters;
644 	u16 set_id;
645 	bool set_id_valid;
646 };
647 
648 struct mlx5_ib_multiport_info;
649 
650 struct mlx5_ib_multiport {
651 	struct mlx5_ib_multiport_info *mpi;
652 	/* To be held when accessing the multiport info */
653 	spinlock_t mpi_lock;
654 };
655 
656 struct mlx5_ib_port {
657 	struct mlx5_ib_counters cnts;
658 	struct mlx5_ib_multiport mp;
659 	struct mlx5_ib_dbg_cc_params	*dbg_cc_params;
660 };
661 
662 struct mlx5_roce {
663 	/* Protect mlx5_ib_get_netdev from invoking dev_hold() with a NULL
664 	 * netdev pointer
665 	 */
666 	rwlock_t		netdev_lock;
667 	struct net_device	*netdev;
668 	struct notifier_block	nb;
669 	atomic_t		next_port;
670 	enum ib_port_state last_port_state;
671 	struct mlx5_ib_dev	*dev;
672 	u8			native_port_num;
673 };
674 
675 struct mlx5_ib_dbg_param {
676 	int			offset;
677 	struct mlx5_ib_dev	*dev;
678 	struct dentry		*dentry;
679 	u8			port_num;
680 };
681 
682 enum mlx5_ib_dbg_cc_types {
683 	MLX5_IB_DBG_CC_RP_CLAMP_TGT_RATE,
684 	MLX5_IB_DBG_CC_RP_CLAMP_TGT_RATE_ATI,
685 	MLX5_IB_DBG_CC_RP_TIME_RESET,
686 	MLX5_IB_DBG_CC_RP_BYTE_RESET,
687 	MLX5_IB_DBG_CC_RP_THRESHOLD,
688 	MLX5_IB_DBG_CC_RP_AI_RATE,
689 	MLX5_IB_DBG_CC_RP_HAI_RATE,
690 	MLX5_IB_DBG_CC_RP_MIN_DEC_FAC,
691 	MLX5_IB_DBG_CC_RP_MIN_RATE,
692 	MLX5_IB_DBG_CC_RP_RATE_TO_SET_ON_FIRST_CNP,
693 	MLX5_IB_DBG_CC_RP_DCE_TCP_G,
694 	MLX5_IB_DBG_CC_RP_DCE_TCP_RTT,
695 	MLX5_IB_DBG_CC_RP_RATE_REDUCE_MONITOR_PERIOD,
696 	MLX5_IB_DBG_CC_RP_INITIAL_ALPHA_VALUE,
697 	MLX5_IB_DBG_CC_RP_GD,
698 	MLX5_IB_DBG_CC_NP_CNP_DSCP,
699 	MLX5_IB_DBG_CC_NP_CNP_PRIO_MODE,
700 	MLX5_IB_DBG_CC_NP_CNP_PRIO,
701 	MLX5_IB_DBG_CC_MAX,
702 };
703 
704 struct mlx5_ib_dbg_cc_params {
705 	struct dentry			*root;
706 	struct mlx5_ib_dbg_param	params[MLX5_IB_DBG_CC_MAX];
707 };
708 
709 enum {
710 	MLX5_MAX_DELAY_DROP_TIMEOUT_MS = 100,
711 };
712 
713 struct mlx5_ib_dbg_delay_drop {
714 	struct dentry		*dir_debugfs;
715 	struct dentry		*rqs_cnt_debugfs;
716 	struct dentry		*events_cnt_debugfs;
717 	struct dentry		*timeout_debugfs;
718 };
719 
720 struct mlx5_ib_delay_drop {
721 	struct mlx5_ib_dev     *dev;
722 	struct work_struct	delay_drop_work;
723 	/* serialize setting of delay drop */
724 	struct mutex		lock;
725 	u32			timeout;
726 	bool			activate;
727 	atomic_t		events_cnt;
728 	atomic_t		rqs_cnt;
729 	struct mlx5_ib_dbg_delay_drop *dbg;
730 };
731 
732 enum mlx5_ib_stages {
733 	MLX5_IB_STAGE_INIT,
734 	MLX5_IB_STAGE_CAPS,
735 	MLX5_IB_STAGE_ROCE,
736 	MLX5_IB_STAGE_DEVICE_RESOURCES,
737 	MLX5_IB_STAGE_ODP,
738 	MLX5_IB_STAGE_COUNTERS,
739 	MLX5_IB_STAGE_CONG_DEBUGFS,
740 	MLX5_IB_STAGE_UAR,
741 	MLX5_IB_STAGE_BFREG,
742 	MLX5_IB_STAGE_PRE_IB_REG_UMR,
743 	MLX5_IB_STAGE_IB_REG,
744 	MLX5_IB_STAGE_POST_IB_REG_UMR,
745 	MLX5_IB_STAGE_DELAY_DROP,
746 	MLX5_IB_STAGE_CLASS_ATTR,
747 	MLX5_IB_STAGE_MAX,
748 };
749 
750 struct mlx5_ib_stage {
751 	int (*init)(struct mlx5_ib_dev *dev);
752 	void (*cleanup)(struct mlx5_ib_dev *dev);
753 };
754 
755 #define STAGE_CREATE(_stage, _init, _cleanup) \
756 	.stage[_stage] = {.init = _init, .cleanup = _cleanup}
757 
758 struct mlx5_ib_profile {
759 	struct mlx5_ib_stage stage[MLX5_IB_STAGE_MAX];
760 };
761 
762 struct mlx5_ib_multiport_info {
763 	struct list_head list;
764 	struct mlx5_ib_dev *ibdev;
765 	struct mlx5_core_dev *mdev;
766 	struct completion unref_comp;
767 	u64 sys_image_guid;
768 	u32 mdev_refcnt;
769 	bool is_master;
770 	bool unaffiliate;
771 };
772 
773 struct mlx5_ib_dev {
774 	struct ib_device		ib_dev;
775 	struct mlx5_core_dev		*mdev;
776 	struct mlx5_roce		roce[MLX5_MAX_PORTS];
777 	int				num_ports;
778 	/* serialize update of capability mask
779 	 */
780 	struct mutex			cap_mask_mutex;
781 	bool				ib_active;
782 	struct umr_common		umrc;
783 	/* sync used page count stats
784 	 */
785 	struct mlx5_ib_resources	devr;
786 	struct mlx5_mr_cache		cache;
787 	struct timer_list		delay_timer;
788 	/* Prevents soft lock on massive reg MRs */
789 	struct mutex			slow_path_mutex;
790 	int				fill_delay;
791 #ifdef CONFIG_INFINIBAND_ON_DEMAND_PAGING
792 	struct ib_odp_caps	odp_caps;
793 	u64			odp_max_size;
794 	/*
795 	 * Sleepable RCU that prevents destruction of MRs while they are still
796 	 * being used by a page fault handler.
797 	 */
798 	struct srcu_struct      mr_srcu;
799 	u32			null_mkey;
800 #endif
801 	struct mlx5_ib_flow_db	flow_db;
802 	/* protect resources needed as part of reset flow */
803 	spinlock_t		reset_flow_resource_lock;
804 	struct list_head	qp_list;
805 	/* Array with num_ports elements */
806 	struct mlx5_ib_port	*port;
807 	struct mlx5_sq_bfreg	bfreg;
808 	struct mlx5_sq_bfreg	fp_bfreg;
809 	struct mlx5_ib_delay_drop	delay_drop;
810 	const struct mlx5_ib_profile	*profile;
811 
812 	/* protect the user_td */
813 	struct mutex		lb_mutex;
814 	u32			user_td;
815 	u8			umr_fence;
816 	struct list_head	ib_dev_list;
817 	u64			sys_image_guid;
818 };
819 
820 static inline struct mlx5_ib_cq *to_mibcq(struct mlx5_core_cq *mcq)
821 {
822 	return container_of(mcq, struct mlx5_ib_cq, mcq);
823 }
824 
825 static inline struct mlx5_ib_xrcd *to_mxrcd(struct ib_xrcd *ibxrcd)
826 {
827 	return container_of(ibxrcd, struct mlx5_ib_xrcd, ibxrcd);
828 }
829 
830 static inline struct mlx5_ib_dev *to_mdev(struct ib_device *ibdev)
831 {
832 	return container_of(ibdev, struct mlx5_ib_dev, ib_dev);
833 }
834 
835 static inline struct mlx5_ib_cq *to_mcq(struct ib_cq *ibcq)
836 {
837 	return container_of(ibcq, struct mlx5_ib_cq, ibcq);
838 }
839 
840 static inline struct mlx5_ib_qp *to_mibqp(struct mlx5_core_qp *mqp)
841 {
842 	return container_of(mqp, struct mlx5_ib_qp_base, mqp)->container_mibqp;
843 }
844 
845 static inline struct mlx5_ib_rwq *to_mibrwq(struct mlx5_core_qp *core_qp)
846 {
847 	return container_of(core_qp, struct mlx5_ib_rwq, core_qp);
848 }
849 
850 static inline struct mlx5_ib_mr *to_mibmr(struct mlx5_core_mkey *mmkey)
851 {
852 	return container_of(mmkey, struct mlx5_ib_mr, mmkey);
853 }
854 
855 static inline struct mlx5_ib_pd *to_mpd(struct ib_pd *ibpd)
856 {
857 	return container_of(ibpd, struct mlx5_ib_pd, ibpd);
858 }
859 
860 static inline struct mlx5_ib_srq *to_msrq(struct ib_srq *ibsrq)
861 {
862 	return container_of(ibsrq, struct mlx5_ib_srq, ibsrq);
863 }
864 
865 static inline struct mlx5_ib_qp *to_mqp(struct ib_qp *ibqp)
866 {
867 	return container_of(ibqp, struct mlx5_ib_qp, ibqp);
868 }
869 
870 static inline struct mlx5_ib_rwq *to_mrwq(struct ib_wq *ibwq)
871 {
872 	return container_of(ibwq, struct mlx5_ib_rwq, ibwq);
873 }
874 
875 static inline struct mlx5_ib_rwq_ind_table *to_mrwq_ind_table(struct ib_rwq_ind_table *ib_rwq_ind_tbl)
876 {
877 	return container_of(ib_rwq_ind_tbl, struct mlx5_ib_rwq_ind_table, ib_rwq_ind_tbl);
878 }
879 
880 static inline struct mlx5_ib_srq *to_mibsrq(struct mlx5_core_srq *msrq)
881 {
882 	return container_of(msrq, struct mlx5_ib_srq, msrq);
883 }
884 
885 static inline struct mlx5_ib_mr *to_mmr(struct ib_mr *ibmr)
886 {
887 	return container_of(ibmr, struct mlx5_ib_mr, ibmr);
888 }
889 
890 static inline struct mlx5_ib_mw *to_mmw(struct ib_mw *ibmw)
891 {
892 	return container_of(ibmw, struct mlx5_ib_mw, ibmw);
893 }
894 
895 int mlx5_ib_db_map_user(struct mlx5_ib_ucontext *context, unsigned long virt,
896 			struct mlx5_db *db);
897 void mlx5_ib_db_unmap_user(struct mlx5_ib_ucontext *context, struct mlx5_db *db);
898 void __mlx5_ib_cq_clean(struct mlx5_ib_cq *cq, u32 qpn, struct mlx5_ib_srq *srq);
899 void mlx5_ib_cq_clean(struct mlx5_ib_cq *cq, u32 qpn, struct mlx5_ib_srq *srq);
900 void mlx5_ib_free_srq_wqe(struct mlx5_ib_srq *srq, int wqe_index);
901 int mlx5_MAD_IFC(struct mlx5_ib_dev *dev, int ignore_mkey, int ignore_bkey,
902 		 u8 port, const struct ib_wc *in_wc, const struct ib_grh *in_grh,
903 		 const void *in_mad, void *response_mad);
904 struct ib_ah *mlx5_ib_create_ah(struct ib_pd *pd, struct rdma_ah_attr *ah_attr,
905 				struct ib_udata *udata);
906 int mlx5_ib_query_ah(struct ib_ah *ibah, struct rdma_ah_attr *ah_attr);
907 int mlx5_ib_destroy_ah(struct ib_ah *ah);
908 struct ib_srq *mlx5_ib_create_srq(struct ib_pd *pd,
909 				  struct ib_srq_init_attr *init_attr,
910 				  struct ib_udata *udata);
911 int mlx5_ib_modify_srq(struct ib_srq *ibsrq, struct ib_srq_attr *attr,
912 		       enum ib_srq_attr_mask attr_mask, struct ib_udata *udata);
913 int mlx5_ib_query_srq(struct ib_srq *ibsrq, struct ib_srq_attr *srq_attr);
914 int mlx5_ib_destroy_srq(struct ib_srq *srq);
915 int mlx5_ib_post_srq_recv(struct ib_srq *ibsrq, struct ib_recv_wr *wr,
916 			  struct ib_recv_wr **bad_wr);
917 struct ib_qp *mlx5_ib_create_qp(struct ib_pd *pd,
918 				struct ib_qp_init_attr *init_attr,
919 				struct ib_udata *udata);
920 int mlx5_ib_modify_qp(struct ib_qp *ibqp, struct ib_qp_attr *attr,
921 		      int attr_mask, struct ib_udata *udata);
922 int mlx5_ib_query_qp(struct ib_qp *ibqp, struct ib_qp_attr *qp_attr, int qp_attr_mask,
923 		     struct ib_qp_init_attr *qp_init_attr);
924 int mlx5_ib_destroy_qp(struct ib_qp *qp);
925 int mlx5_ib_post_send(struct ib_qp *ibqp, struct ib_send_wr *wr,
926 		      struct ib_send_wr **bad_wr);
927 int mlx5_ib_post_recv(struct ib_qp *ibqp, struct ib_recv_wr *wr,
928 		      struct ib_recv_wr **bad_wr);
929 void *mlx5_get_send_wqe(struct mlx5_ib_qp *qp, int n);
930 int mlx5_ib_read_user_wqe(struct mlx5_ib_qp *qp, int send, int wqe_index,
931 			  void *buffer, u32 length,
932 			  struct mlx5_ib_qp_base *base);
933 struct ib_cq *mlx5_ib_create_cq(struct ib_device *ibdev,
934 				const struct ib_cq_init_attr *attr,
935 				struct ib_ucontext *context,
936 				struct ib_udata *udata);
937 int mlx5_ib_destroy_cq(struct ib_cq *cq);
938 int mlx5_ib_poll_cq(struct ib_cq *ibcq, int num_entries, struct ib_wc *wc);
939 int mlx5_ib_arm_cq(struct ib_cq *ibcq, enum ib_cq_notify_flags flags);
940 int mlx5_ib_modify_cq(struct ib_cq *cq, u16 cq_count, u16 cq_period);
941 int mlx5_ib_resize_cq(struct ib_cq *ibcq, int entries, struct ib_udata *udata);
942 struct ib_mr *mlx5_ib_get_dma_mr(struct ib_pd *pd, int acc);
943 struct ib_mr *mlx5_ib_reg_user_mr(struct ib_pd *pd, u64 start, u64 length,
944 				  u64 virt_addr, int access_flags,
945 				  struct ib_udata *udata);
946 struct ib_mw *mlx5_ib_alloc_mw(struct ib_pd *pd, enum ib_mw_type type,
947 			       struct ib_udata *udata);
948 int mlx5_ib_dealloc_mw(struct ib_mw *mw);
949 int mlx5_ib_update_xlt(struct mlx5_ib_mr *mr, u64 idx, int npages,
950 		       int page_shift, int flags);
951 struct mlx5_ib_mr *mlx5_ib_alloc_implicit_mr(struct mlx5_ib_pd *pd,
952 					     int access_flags);
953 void mlx5_ib_free_implicit_mr(struct mlx5_ib_mr *mr);
954 int mlx5_ib_rereg_user_mr(struct ib_mr *ib_mr, int flags, u64 start,
955 			  u64 length, u64 virt_addr, int access_flags,
956 			  struct ib_pd *pd, struct ib_udata *udata);
957 int mlx5_ib_dereg_mr(struct ib_mr *ibmr);
958 struct ib_mr *mlx5_ib_alloc_mr(struct ib_pd *pd,
959 			       enum ib_mr_type mr_type,
960 			       u32 max_num_sg);
961 int mlx5_ib_map_mr_sg(struct ib_mr *ibmr, struct scatterlist *sg, int sg_nents,
962 		      unsigned int *sg_offset);
963 int mlx5_ib_process_mad(struct ib_device *ibdev, int mad_flags, u8 port_num,
964 			const struct ib_wc *in_wc, const struct ib_grh *in_grh,
965 			const struct ib_mad_hdr *in, size_t in_mad_size,
966 			struct ib_mad_hdr *out, size_t *out_mad_size,
967 			u16 *out_mad_pkey_index);
968 struct ib_xrcd *mlx5_ib_alloc_xrcd(struct ib_device *ibdev,
969 					  struct ib_ucontext *context,
970 					  struct ib_udata *udata);
971 int mlx5_ib_dealloc_xrcd(struct ib_xrcd *xrcd);
972 int mlx5_ib_get_buf_offset(u64 addr, int page_shift, u32 *offset);
973 int mlx5_query_ext_port_caps(struct mlx5_ib_dev *dev, u8 port);
974 int mlx5_query_mad_ifc_smp_attr_node_info(struct ib_device *ibdev,
975 					  struct ib_smp *out_mad);
976 int mlx5_query_mad_ifc_system_image_guid(struct ib_device *ibdev,
977 					 __be64 *sys_image_guid);
978 int mlx5_query_mad_ifc_max_pkeys(struct ib_device *ibdev,
979 				 u16 *max_pkeys);
980 int mlx5_query_mad_ifc_vendor_id(struct ib_device *ibdev,
981 				 u32 *vendor_id);
982 int mlx5_query_mad_ifc_node_desc(struct mlx5_ib_dev *dev, char *node_desc);
983 int mlx5_query_mad_ifc_node_guid(struct mlx5_ib_dev *dev, __be64 *node_guid);
984 int mlx5_query_mad_ifc_pkey(struct ib_device *ibdev, u8 port, u16 index,
985 			    u16 *pkey);
986 int mlx5_query_mad_ifc_gids(struct ib_device *ibdev, u8 port, int index,
987 			    union ib_gid *gid);
988 int mlx5_query_mad_ifc_port(struct ib_device *ibdev, u8 port,
989 			    struct ib_port_attr *props);
990 int mlx5_ib_query_port(struct ib_device *ibdev, u8 port,
991 		       struct ib_port_attr *props);
992 int mlx5_ib_init_fmr(struct mlx5_ib_dev *dev);
993 void mlx5_ib_cleanup_fmr(struct mlx5_ib_dev *dev);
994 void mlx5_ib_cont_pages(struct ib_umem *umem, u64 addr,
995 			unsigned long max_page_shift,
996 			int *count, int *shift,
997 			int *ncont, int *order);
998 void __mlx5_ib_populate_pas(struct mlx5_ib_dev *dev, struct ib_umem *umem,
999 			    int page_shift, size_t offset, size_t num_pages,
1000 			    __be64 *pas, int access_flags);
1001 void mlx5_ib_populate_pas(struct mlx5_ib_dev *dev, struct ib_umem *umem,
1002 			  int page_shift, __be64 *pas, int access_flags);
1003 void mlx5_ib_copy_pas(u64 *old, u64 *new, int step, int num);
1004 int mlx5_ib_get_cqe_size(struct mlx5_ib_dev *dev, struct ib_cq *ibcq);
1005 int mlx5_mr_cache_init(struct mlx5_ib_dev *dev);
1006 int mlx5_mr_cache_cleanup(struct mlx5_ib_dev *dev);
1007 
1008 struct mlx5_ib_mr *mlx5_mr_cache_alloc(struct mlx5_ib_dev *dev, int entry);
1009 void mlx5_mr_cache_free(struct mlx5_ib_dev *dev, struct mlx5_ib_mr *mr);
1010 int mlx5_ib_check_mr_status(struct ib_mr *ibmr, u32 check_mask,
1011 			    struct ib_mr_status *mr_status);
1012 struct ib_wq *mlx5_ib_create_wq(struct ib_pd *pd,
1013 				struct ib_wq_init_attr *init_attr,
1014 				struct ib_udata *udata);
1015 int mlx5_ib_destroy_wq(struct ib_wq *wq);
1016 int mlx5_ib_modify_wq(struct ib_wq *wq, struct ib_wq_attr *wq_attr,
1017 		      u32 wq_attr_mask, struct ib_udata *udata);
1018 struct ib_rwq_ind_table *mlx5_ib_create_rwq_ind_table(struct ib_device *device,
1019 						      struct ib_rwq_ind_table_init_attr *init_attr,
1020 						      struct ib_udata *udata);
1021 int mlx5_ib_destroy_rwq_ind_table(struct ib_rwq_ind_table *wq_ind_table);
1022 bool mlx5_ib_dc_atomic_is_supported(struct mlx5_ib_dev *dev);
1023 
1024 
1025 #ifdef CONFIG_INFINIBAND_ON_DEMAND_PAGING
1026 void mlx5_ib_internal_fill_odp_caps(struct mlx5_ib_dev *dev);
1027 void mlx5_ib_pfault(struct mlx5_core_dev *mdev, void *context,
1028 		    struct mlx5_pagefault *pfault);
1029 int mlx5_ib_odp_init_one(struct mlx5_ib_dev *ibdev);
1030 int __init mlx5_ib_odp_init(void);
1031 void mlx5_ib_odp_cleanup(void);
1032 void mlx5_ib_invalidate_range(struct ib_umem *umem, unsigned long start,
1033 			      unsigned long end);
1034 void mlx5_odp_init_mr_cache_entry(struct mlx5_cache_ent *ent);
1035 void mlx5_odp_populate_klm(struct mlx5_klm *pklm, size_t offset,
1036 			   size_t nentries, struct mlx5_ib_mr *mr, int flags);
1037 #else /* CONFIG_INFINIBAND_ON_DEMAND_PAGING */
1038 static inline void mlx5_ib_internal_fill_odp_caps(struct mlx5_ib_dev *dev)
1039 {
1040 	return;
1041 }
1042 
1043 static inline int mlx5_ib_odp_init_one(struct mlx5_ib_dev *ibdev) { return 0; }
1044 static inline int mlx5_ib_odp_init(void) { return 0; }
1045 static inline void mlx5_ib_odp_cleanup(void)				    {}
1046 static inline void mlx5_odp_init_mr_cache_entry(struct mlx5_cache_ent *ent) {}
1047 static inline void mlx5_odp_populate_klm(struct mlx5_klm *pklm, size_t offset,
1048 					 size_t nentries, struct mlx5_ib_mr *mr,
1049 					 int flags) {}
1050 
1051 #endif /* CONFIG_INFINIBAND_ON_DEMAND_PAGING */
1052 
1053 int mlx5_ib_get_vf_config(struct ib_device *device, int vf,
1054 			  u8 port, struct ifla_vf_info *info);
1055 int mlx5_ib_set_vf_link_state(struct ib_device *device, int vf,
1056 			      u8 port, int state);
1057 int mlx5_ib_get_vf_stats(struct ib_device *device, int vf,
1058 			 u8 port, struct ifla_vf_stats *stats);
1059 int mlx5_ib_set_vf_guid(struct ib_device *device, int vf, u8 port,
1060 			u64 guid, int type);
1061 
1062 __be16 mlx5_get_roce_udp_sport(struct mlx5_ib_dev *dev, u8 port_num,
1063 			       int index);
1064 int mlx5_get_roce_gid_type(struct mlx5_ib_dev *dev, u8 port_num,
1065 			   int index, enum ib_gid_type *gid_type);
1066 
1067 void mlx5_ib_cleanup_cong_debugfs(struct mlx5_ib_dev *dev, u8 port_num);
1068 int mlx5_ib_init_cong_debugfs(struct mlx5_ib_dev *dev, u8 port_num);
1069 
1070 /* GSI QP helper functions */
1071 struct ib_qp *mlx5_ib_gsi_create_qp(struct ib_pd *pd,
1072 				    struct ib_qp_init_attr *init_attr);
1073 int mlx5_ib_gsi_destroy_qp(struct ib_qp *qp);
1074 int mlx5_ib_gsi_modify_qp(struct ib_qp *qp, struct ib_qp_attr *attr,
1075 			  int attr_mask);
1076 int mlx5_ib_gsi_query_qp(struct ib_qp *qp, struct ib_qp_attr *qp_attr,
1077 			 int qp_attr_mask,
1078 			 struct ib_qp_init_attr *qp_init_attr);
1079 int mlx5_ib_gsi_post_send(struct ib_qp *qp, struct ib_send_wr *wr,
1080 			  struct ib_send_wr **bad_wr);
1081 int mlx5_ib_gsi_post_recv(struct ib_qp *qp, struct ib_recv_wr *wr,
1082 			  struct ib_recv_wr **bad_wr);
1083 void mlx5_ib_gsi_pkey_change(struct mlx5_ib_gsi_qp *gsi);
1084 
1085 int mlx5_ib_generate_wc(struct ib_cq *ibcq, struct ib_wc *wc);
1086 
1087 void mlx5_ib_free_bfreg(struct mlx5_ib_dev *dev, struct mlx5_bfreg_info *bfregi,
1088 			int bfregn);
1089 struct mlx5_ib_dev *mlx5_ib_get_ibdev_from_mpi(struct mlx5_ib_multiport_info *mpi);
1090 struct mlx5_core_dev *mlx5_ib_get_native_port_mdev(struct mlx5_ib_dev *dev,
1091 						   u8 ib_port_num,
1092 						   u8 *native_port_num);
1093 void mlx5_ib_put_native_port_mdev(struct mlx5_ib_dev *dev,
1094 				  u8 port_num);
1095 
1096 static inline void init_query_mad(struct ib_smp *mad)
1097 {
1098 	mad->base_version  = 1;
1099 	mad->mgmt_class    = IB_MGMT_CLASS_SUBN_LID_ROUTED;
1100 	mad->class_version = 1;
1101 	mad->method	   = IB_MGMT_METHOD_GET;
1102 }
1103 
1104 static inline u8 convert_access(int acc)
1105 {
1106 	return (acc & IB_ACCESS_REMOTE_ATOMIC ? MLX5_PERM_ATOMIC       : 0) |
1107 	       (acc & IB_ACCESS_REMOTE_WRITE  ? MLX5_PERM_REMOTE_WRITE : 0) |
1108 	       (acc & IB_ACCESS_REMOTE_READ   ? MLX5_PERM_REMOTE_READ  : 0) |
1109 	       (acc & IB_ACCESS_LOCAL_WRITE   ? MLX5_PERM_LOCAL_WRITE  : 0) |
1110 	       MLX5_PERM_LOCAL_READ;
1111 }
1112 
1113 static inline int is_qp1(enum ib_qp_type qp_type)
1114 {
1115 	return qp_type == MLX5_IB_QPT_HW_GSI;
1116 }
1117 
1118 #define MLX5_MAX_UMR_SHIFT 16
1119 #define MLX5_MAX_UMR_PAGES (1 << MLX5_MAX_UMR_SHIFT)
1120 
1121 static inline u32 check_cq_create_flags(u32 flags)
1122 {
1123 	/*
1124 	 * It returns non-zero value for unsupported CQ
1125 	 * create flags, otherwise it returns zero.
1126 	 */
1127 	return (flags & ~(IB_UVERBS_CQ_FLAGS_IGNORE_OVERRUN |
1128 			  IB_UVERBS_CQ_FLAGS_TIMESTAMP_COMPLETION));
1129 }
1130 
1131 static inline int verify_assign_uidx(u8 cqe_version, u32 cmd_uidx,
1132 				     u32 *user_index)
1133 {
1134 	if (cqe_version) {
1135 		if ((cmd_uidx == MLX5_IB_DEFAULT_UIDX) ||
1136 		    (cmd_uidx & ~MLX5_USER_ASSIGNED_UIDX_MASK))
1137 			return -EINVAL;
1138 		*user_index = cmd_uidx;
1139 	} else {
1140 		*user_index = MLX5_IB_DEFAULT_UIDX;
1141 	}
1142 
1143 	return 0;
1144 }
1145 
1146 static inline int get_qp_user_index(struct mlx5_ib_ucontext *ucontext,
1147 				    struct mlx5_ib_create_qp *ucmd,
1148 				    int inlen,
1149 				    u32 *user_index)
1150 {
1151 	u8 cqe_version = ucontext->cqe_version;
1152 
1153 	if (field_avail(struct mlx5_ib_create_qp, uidx, inlen) &&
1154 	    !cqe_version && (ucmd->uidx == MLX5_IB_DEFAULT_UIDX))
1155 		return 0;
1156 
1157 	if (!!(field_avail(struct mlx5_ib_create_qp, uidx, inlen) !=
1158 	       !!cqe_version))
1159 		return -EINVAL;
1160 
1161 	return verify_assign_uidx(cqe_version, ucmd->uidx, user_index);
1162 }
1163 
1164 static inline int get_srq_user_index(struct mlx5_ib_ucontext *ucontext,
1165 				     struct mlx5_ib_create_srq *ucmd,
1166 				     int inlen,
1167 				     u32 *user_index)
1168 {
1169 	u8 cqe_version = ucontext->cqe_version;
1170 
1171 	if (field_avail(struct mlx5_ib_create_srq, uidx, inlen) &&
1172 	    !cqe_version && (ucmd->uidx == MLX5_IB_DEFAULT_UIDX))
1173 		return 0;
1174 
1175 	if (!!(field_avail(struct mlx5_ib_create_srq, uidx, inlen) !=
1176 	       !!cqe_version))
1177 		return -EINVAL;
1178 
1179 	return verify_assign_uidx(cqe_version, ucmd->uidx, user_index);
1180 }
1181 
1182 static inline int get_uars_per_sys_page(struct mlx5_ib_dev *dev, bool lib_support)
1183 {
1184 	return lib_support && MLX5_CAP_GEN(dev->mdev, uar_4k) ?
1185 				MLX5_UARS_IN_PAGE : 1;
1186 }
1187 
1188 static inline int get_num_static_uars(struct mlx5_ib_dev *dev,
1189 				      struct mlx5_bfreg_info *bfregi)
1190 {
1191 	return get_uars_per_sys_page(dev, bfregi->lib_uar_4k) * bfregi->num_static_sys_pages;
1192 }
1193 
1194 #endif /* MLX5_IB_H */
1195