1 // SPDX-License-Identifier: GPL-2.0 OR Linux-OpenIB 2 /* Copyright (c) 2015 - 2021 Intel Corporation */ 3 #include <linux/etherdevice.h> 4 5 #include "osdep.h" 6 #include "hmc.h" 7 #include "defs.h" 8 #include "type.h" 9 #include "ws.h" 10 #include "protos.h" 11 12 /** 13 * irdma_get_qp_from_list - get next qp from a list 14 * @head: Listhead of qp's 15 * @qp: current qp 16 */ 17 struct irdma_sc_qp *irdma_get_qp_from_list(struct list_head *head, 18 struct irdma_sc_qp *qp) 19 { 20 struct list_head *lastentry; 21 struct list_head *entry = NULL; 22 23 if (list_empty(head)) 24 return NULL; 25 26 if (!qp) { 27 entry = head->next; 28 } else { 29 lastentry = &qp->list; 30 entry = lastentry->next; 31 if (entry == head) 32 return NULL; 33 } 34 35 return container_of(entry, struct irdma_sc_qp, list); 36 } 37 38 /** 39 * irdma_sc_suspend_resume_qps - suspend/resume all qp's on VSI 40 * @vsi: the VSI struct pointer 41 * @op: Set to IRDMA_OP_RESUME or IRDMA_OP_SUSPEND 42 */ 43 void irdma_sc_suspend_resume_qps(struct irdma_sc_vsi *vsi, u8 op) 44 { 45 struct irdma_sc_qp *qp = NULL; 46 u8 i; 47 48 for (i = 0; i < IRDMA_MAX_USER_PRIORITY; i++) { 49 mutex_lock(&vsi->qos[i].qos_mutex); 50 qp = irdma_get_qp_from_list(&vsi->qos[i].qplist, qp); 51 while (qp) { 52 if (op == IRDMA_OP_RESUME) { 53 if (!qp->dev->ws_add(vsi, i)) { 54 qp->qs_handle = 55 vsi->qos[qp->user_pri].qs_handle; 56 irdma_cqp_qp_suspend_resume(qp, op); 57 } else { 58 irdma_cqp_qp_suspend_resume(qp, op); 59 irdma_modify_qp_to_err(qp); 60 } 61 } else if (op == IRDMA_OP_SUSPEND) { 62 /* issue cqp suspend command */ 63 if (!irdma_cqp_qp_suspend_resume(qp, op)) 64 atomic_inc(&vsi->qp_suspend_reqs); 65 } 66 qp = irdma_get_qp_from_list(&vsi->qos[i].qplist, qp); 67 } 68 mutex_unlock(&vsi->qos[i].qos_mutex); 69 } 70 } 71 72 static void irdma_set_qos_info(struct irdma_sc_vsi *vsi, 73 struct irdma_l2params *l2p) 74 { 75 u8 i; 76 77 if (vsi->dev->hw_attrs.uk_attrs.hw_rev >= IRDMA_GEN_3) { 78 for (i = 0; i < IRDMA_MAX_USER_PRIORITY; i++) { 79 vsi->qos[i].qs_handle = vsi->dev->qos[i].qs_handle; 80 vsi->qos[i].valid = true; 81 } 82 83 return; 84 } 85 vsi->qos_rel_bw = l2p->vsi_rel_bw; 86 vsi->qos_prio_type = l2p->vsi_prio_type; 87 vsi->dscp_mode = l2p->dscp_mode; 88 if (l2p->dscp_mode) { 89 memcpy(vsi->dscp_map, l2p->dscp_map, sizeof(vsi->dscp_map)); 90 for (i = 0; i < IRDMA_MAX_USER_PRIORITY; i++) 91 l2p->up2tc[i] = i; 92 } 93 for (i = 0; i < IRDMA_MAX_USER_PRIORITY; i++) { 94 if (vsi->dev->hw_attrs.uk_attrs.hw_rev == IRDMA_GEN_1) 95 vsi->qos[i].qs_handle = l2p->qs_handle_list[i]; 96 vsi->qos[i].traffic_class = l2p->up2tc[i]; 97 vsi->qos[i].rel_bw = 98 l2p->tc_info[vsi->qos[i].traffic_class].rel_bw; 99 vsi->qos[i].prio_type = 100 l2p->tc_info[vsi->qos[i].traffic_class].prio_type; 101 vsi->qos[i].valid = false; 102 } 103 } 104 105 /** 106 * irdma_change_l2params - given the new l2 parameters, change all qp 107 * @vsi: RDMA VSI pointer 108 * @l2params: New parameters from l2 109 */ 110 void irdma_change_l2params(struct irdma_sc_vsi *vsi, 111 struct irdma_l2params *l2params) 112 { 113 if (l2params->mtu_changed) { 114 vsi->mtu = l2params->mtu; 115 if (vsi->ieq) 116 irdma_reinitialize_ieq(vsi); 117 } 118 119 if (!l2params->tc_changed) 120 return; 121 122 vsi->tc_change_pending = false; 123 irdma_set_qos_info(vsi, l2params); 124 irdma_sc_suspend_resume_qps(vsi, IRDMA_OP_RESUME); 125 } 126 127 /** 128 * irdma_qp_rem_qos - remove qp from qos lists during destroy qp 129 * @qp: qp to be removed from qos 130 */ 131 void irdma_qp_rem_qos(struct irdma_sc_qp *qp) 132 { 133 struct irdma_sc_vsi *vsi = qp->vsi; 134 135 ibdev_dbg(to_ibdev(qp->dev), 136 "DCB: DCB: Remove qp[%d] UP[%d] qset[%d] on_qoslist[%d]\n", 137 qp->qp_uk.qp_id, qp->user_pri, qp->qs_handle, 138 qp->on_qoslist); 139 mutex_lock(&vsi->qos[qp->user_pri].qos_mutex); 140 if (qp->on_qoslist) { 141 qp->on_qoslist = false; 142 list_del(&qp->list); 143 } 144 mutex_unlock(&vsi->qos[qp->user_pri].qos_mutex); 145 } 146 147 /** 148 * irdma_qp_add_qos - called during setctx for qp to be added to qos 149 * @qp: qp to be added to qos 150 */ 151 void irdma_qp_add_qos(struct irdma_sc_qp *qp) 152 { 153 struct irdma_sc_vsi *vsi = qp->vsi; 154 155 ibdev_dbg(to_ibdev(qp->dev), 156 "DCB: DCB: Add qp[%d] UP[%d] qset[%d] on_qoslist[%d]\n", 157 qp->qp_uk.qp_id, qp->user_pri, qp->qs_handle, 158 qp->on_qoslist); 159 mutex_lock(&vsi->qos[qp->user_pri].qos_mutex); 160 if (!qp->on_qoslist) { 161 list_add(&qp->list, &vsi->qos[qp->user_pri].qplist); 162 qp->on_qoslist = true; 163 qp->qs_handle = vsi->qos[qp->user_pri].qs_handle; 164 } 165 mutex_unlock(&vsi->qos[qp->user_pri].qos_mutex); 166 } 167 168 /** 169 * irdma_sc_pd_init - initialize sc pd struct 170 * @dev: sc device struct 171 * @pd: sc pd ptr 172 * @pd_id: pd_id for allocated pd 173 * @abi_ver: User/Kernel ABI version 174 */ 175 void irdma_sc_pd_init(struct irdma_sc_dev *dev, struct irdma_sc_pd *pd, u32 pd_id, 176 int abi_ver) 177 { 178 pd->pd_id = pd_id; 179 pd->abi_ver = abi_ver; 180 pd->dev = dev; 181 } 182 183 /** 184 * irdma_sc_add_arp_cache_entry - cqp wqe add arp cache entry 185 * @cqp: struct for cqp hw 186 * @info: arp entry information 187 * @scratch: u64 saved to be used during cqp completion 188 * @post_sq: flag for cqp db to ring 189 */ 190 static int irdma_sc_add_arp_cache_entry(struct irdma_sc_cqp *cqp, 191 struct irdma_add_arp_cache_entry_info *info, 192 u64 scratch, bool post_sq) 193 { 194 __le64 *wqe; 195 u64 hdr; 196 197 wqe = irdma_sc_cqp_get_next_send_wqe(cqp, scratch); 198 if (!wqe) 199 return -ENOMEM; 200 set_64bit_val(wqe, 8, info->reach_max); 201 set_64bit_val(wqe, 16, ether_addr_to_u64(info->mac_addr)); 202 203 hdr = info->arp_index | 204 FIELD_PREP(IRDMA_CQPSQ_OPCODE, IRDMA_CQP_OP_MANAGE_ARP) | 205 FIELD_PREP(IRDMA_CQPSQ_MAT_PERMANENT, (info->permanent ? 1 : 0)) | 206 FIELD_PREP(IRDMA_CQPSQ_MAT_ENTRYVALID, 1) | 207 FIELD_PREP(IRDMA_CQPSQ_WQEVALID, cqp->polarity); 208 dma_wmb(); /* make sure WQE is written before valid bit is set */ 209 210 set_64bit_val(wqe, 24, hdr); 211 212 print_hex_dump_debug("WQE: ARP_CACHE_ENTRY WQE", DUMP_PREFIX_OFFSET, 213 16, 8, wqe, IRDMA_CQP_WQE_SIZE * 8, false); 214 if (post_sq) 215 irdma_sc_cqp_post_sq(cqp); 216 217 return 0; 218 } 219 220 /** 221 * irdma_sc_del_arp_cache_entry - dele arp cache entry 222 * @cqp: struct for cqp hw 223 * @scratch: u64 saved to be used during cqp completion 224 * @arp_index: arp index to delete arp entry 225 * @post_sq: flag for cqp db to ring 226 */ 227 static int irdma_sc_del_arp_cache_entry(struct irdma_sc_cqp *cqp, u64 scratch, 228 u16 arp_index, bool post_sq) 229 { 230 __le64 *wqe; 231 u64 hdr; 232 233 wqe = irdma_sc_cqp_get_next_send_wqe(cqp, scratch); 234 if (!wqe) 235 return -ENOMEM; 236 237 hdr = arp_index | 238 FIELD_PREP(IRDMA_CQPSQ_OPCODE, IRDMA_CQP_OP_MANAGE_ARP) | 239 FIELD_PREP(IRDMA_CQPSQ_WQEVALID, cqp->polarity); 240 dma_wmb(); /* make sure WQE is written before valid bit is set */ 241 242 set_64bit_val(wqe, 24, hdr); 243 244 print_hex_dump_debug("WQE: ARP_CACHE_DEL_ENTRY WQE", 245 DUMP_PREFIX_OFFSET, 16, 8, wqe, 246 IRDMA_CQP_WQE_SIZE * 8, false); 247 if (post_sq) 248 irdma_sc_cqp_post_sq(cqp); 249 250 return 0; 251 } 252 253 /** 254 * irdma_sc_manage_apbvt_entry - for adding and deleting apbvt entries 255 * @cqp: struct for cqp hw 256 * @info: info for apbvt entry to add or delete 257 * @scratch: u64 saved to be used during cqp completion 258 * @post_sq: flag for cqp db to ring 259 */ 260 static int irdma_sc_manage_apbvt_entry(struct irdma_sc_cqp *cqp, 261 struct irdma_apbvt_info *info, 262 u64 scratch, bool post_sq) 263 { 264 __le64 *wqe; 265 u64 hdr; 266 267 wqe = irdma_sc_cqp_get_next_send_wqe(cqp, scratch); 268 if (!wqe) 269 return -ENOMEM; 270 271 set_64bit_val(wqe, 16, info->port); 272 273 hdr = FIELD_PREP(IRDMA_CQPSQ_OPCODE, IRDMA_CQP_OP_MANAGE_APBVT) | 274 FIELD_PREP(IRDMA_CQPSQ_MAPT_ADDPORT, info->add) | 275 FIELD_PREP(IRDMA_CQPSQ_WQEVALID, cqp->polarity); 276 dma_wmb(); /* make sure WQE is written before valid bit is set */ 277 278 set_64bit_val(wqe, 24, hdr); 279 280 print_hex_dump_debug("WQE: MANAGE_APBVT WQE", DUMP_PREFIX_OFFSET, 16, 281 8, wqe, IRDMA_CQP_WQE_SIZE * 8, false); 282 if (post_sq) 283 irdma_sc_cqp_post_sq(cqp); 284 285 return 0; 286 } 287 288 /** 289 * irdma_sc_manage_qhash_table_entry - manage quad hash entries 290 * @cqp: struct for cqp hw 291 * @info: info for quad hash to manage 292 * @scratch: u64 saved to be used during cqp completion 293 * @post_sq: flag for cqp db to ring 294 * 295 * This is called before connection establishment is started. 296 * For passive connections, when listener is created, it will 297 * call with entry type of IRDMA_QHASH_TYPE_TCP_SYN with local 298 * ip address and tcp port. When SYN is received (passive 299 * connections) or sent (active connections), this routine is 300 * called with entry type of IRDMA_QHASH_TYPE_TCP_ESTABLISHED 301 * and quad is passed in info. 302 * 303 * When iwarp connection is done and its state moves to RTS, the 304 * quad hash entry in the hardware will point to iwarp's qp 305 * number and requires no calls from the driver. 306 */ 307 static int 308 irdma_sc_manage_qhash_table_entry(struct irdma_sc_cqp *cqp, 309 struct irdma_qhash_table_info *info, 310 u64 scratch, bool post_sq) 311 { 312 __le64 *wqe; 313 u64 qw1 = 0; 314 u64 qw2 = 0; 315 u64 temp; 316 struct irdma_sc_vsi *vsi = info->vsi; 317 318 wqe = irdma_sc_cqp_get_next_send_wqe(cqp, scratch); 319 if (!wqe) 320 return -ENOMEM; 321 322 set_64bit_val(wqe, 0, ether_addr_to_u64(info->mac_addr)); 323 324 qw1 = FIELD_PREP(IRDMA_CQPSQ_QHASH_QPN, info->qp_num) | 325 FIELD_PREP(IRDMA_CQPSQ_QHASH_DEST_PORT, info->dest_port); 326 if (info->ipv4_valid) { 327 set_64bit_val(wqe, 48, 328 FIELD_PREP(IRDMA_CQPSQ_QHASH_ADDR3, info->dest_ip[0])); 329 } else { 330 set_64bit_val(wqe, 56, 331 FIELD_PREP(IRDMA_CQPSQ_QHASH_ADDR0, info->dest_ip[0]) | 332 FIELD_PREP(IRDMA_CQPSQ_QHASH_ADDR1, info->dest_ip[1])); 333 334 set_64bit_val(wqe, 48, 335 FIELD_PREP(IRDMA_CQPSQ_QHASH_ADDR2, info->dest_ip[2]) | 336 FIELD_PREP(IRDMA_CQPSQ_QHASH_ADDR3, info->dest_ip[3])); 337 } 338 qw2 = FIELD_PREP(IRDMA_CQPSQ_QHASH_QS_HANDLE, 339 vsi->qos[info->user_pri].qs_handle); 340 if (info->vlan_valid) 341 qw2 |= FIELD_PREP(IRDMA_CQPSQ_QHASH_VLANID, info->vlan_id); 342 set_64bit_val(wqe, 16, qw2); 343 if (info->entry_type == IRDMA_QHASH_TYPE_TCP_ESTABLISHED) { 344 qw1 |= FIELD_PREP(IRDMA_CQPSQ_QHASH_SRC_PORT, info->src_port); 345 if (!info->ipv4_valid) { 346 set_64bit_val(wqe, 40, 347 FIELD_PREP(IRDMA_CQPSQ_QHASH_ADDR0, info->src_ip[0]) | 348 FIELD_PREP(IRDMA_CQPSQ_QHASH_ADDR1, info->src_ip[1])); 349 set_64bit_val(wqe, 32, 350 FIELD_PREP(IRDMA_CQPSQ_QHASH_ADDR2, info->src_ip[2]) | 351 FIELD_PREP(IRDMA_CQPSQ_QHASH_ADDR3, info->src_ip[3])); 352 } else { 353 set_64bit_val(wqe, 32, 354 FIELD_PREP(IRDMA_CQPSQ_QHASH_ADDR3, info->src_ip[0])); 355 } 356 } 357 358 set_64bit_val(wqe, 8, qw1); 359 temp = FIELD_PREP(IRDMA_CQPSQ_QHASH_WQEVALID, cqp->polarity) | 360 FIELD_PREP(IRDMA_CQPSQ_QHASH_OPCODE, 361 IRDMA_CQP_OP_MANAGE_QUAD_HASH_TABLE_ENTRY) | 362 FIELD_PREP(IRDMA_CQPSQ_QHASH_MANAGE, info->manage) | 363 FIELD_PREP(IRDMA_CQPSQ_QHASH_IPV4VALID, info->ipv4_valid) | 364 FIELD_PREP(IRDMA_CQPSQ_QHASH_VLANVALID, info->vlan_valid) | 365 FIELD_PREP(IRDMA_CQPSQ_QHASH_ENTRYTYPE, info->entry_type); 366 dma_wmb(); /* make sure WQE is written before valid bit is set */ 367 368 set_64bit_val(wqe, 24, temp); 369 370 print_hex_dump_debug("WQE: MANAGE_QHASH WQE", DUMP_PREFIX_OFFSET, 16, 371 8, wqe, IRDMA_CQP_WQE_SIZE * 8, false); 372 if (post_sq) 373 irdma_sc_cqp_post_sq(cqp); 374 375 return 0; 376 } 377 378 /** 379 * irdma_sc_qp_init - initialize qp 380 * @qp: sc qp 381 * @info: initialization qp info 382 */ 383 int irdma_sc_qp_init(struct irdma_sc_qp *qp, struct irdma_qp_init_info *info) 384 { 385 int ret_code; 386 u32 pble_obj_cnt; 387 u16 wqe_size; 388 389 if (info->qp_uk_init_info.max_sq_frag_cnt > 390 info->pd->dev->hw_attrs.uk_attrs.max_hw_wq_frags || 391 info->qp_uk_init_info.max_rq_frag_cnt > 392 info->pd->dev->hw_attrs.uk_attrs.max_hw_wq_frags) 393 return -EINVAL; 394 395 qp->dev = info->pd->dev; 396 qp->vsi = info->vsi; 397 qp->ieq_qp = info->vsi->exception_lan_q; 398 qp->sq_pa = info->sq_pa; 399 qp->rq_pa = info->rq_pa; 400 qp->hw_host_ctx_pa = info->host_ctx_pa; 401 qp->q2_pa = info->q2_pa; 402 qp->shadow_area_pa = info->shadow_area_pa; 403 qp->q2_buf = info->q2; 404 qp->pd = info->pd; 405 qp->hw_host_ctx = info->host_ctx; 406 info->qp_uk_init_info.wqe_alloc_db = qp->pd->dev->wqe_alloc_db; 407 ret_code = irdma_uk_qp_init(&qp->qp_uk, &info->qp_uk_init_info); 408 if (ret_code) 409 return ret_code; 410 411 qp->virtual_map = info->virtual_map; 412 pble_obj_cnt = info->pd->dev->hmc_info->hmc_obj[IRDMA_HMC_IW_PBLE].cnt; 413 414 if ((info->virtual_map && info->sq_pa >= pble_obj_cnt) || 415 (!info->qp_uk_init_info.srq_uk && 416 info->virtual_map && info->rq_pa >= pble_obj_cnt)) 417 return -EINVAL; 418 419 qp->llp_stream_handle = (void *)(-1); 420 qp->hw_sq_size = irdma_get_encoded_wqe_size(qp->qp_uk.sq_ring.size, 421 IRDMA_QUEUE_TYPE_SQ_RQ); 422 ibdev_dbg(to_ibdev(qp->dev), 423 "WQE: hw_sq_size[%04d] sq_ring.size[%04d]\n", 424 qp->hw_sq_size, qp->qp_uk.sq_ring.size); 425 if (qp->qp_uk.uk_attrs->hw_rev == IRDMA_GEN_1 && qp->pd->abi_ver > 4) 426 wqe_size = IRDMA_WQE_SIZE_128; 427 else 428 ret_code = irdma_fragcnt_to_wqesize_rq(qp->qp_uk.max_rq_frag_cnt, 429 &wqe_size); 430 if (ret_code) 431 return ret_code; 432 433 qp->hw_rq_size = irdma_get_encoded_wqe_size(qp->qp_uk.rq_size * 434 (wqe_size / IRDMA_QP_WQE_MIN_SIZE), IRDMA_QUEUE_TYPE_SQ_RQ); 435 ibdev_dbg(to_ibdev(qp->dev), 436 "WQE: hw_rq_size[%04d] qp_uk.rq_size[%04d] wqe_size[%04d]\n", 437 qp->hw_rq_size, qp->qp_uk.rq_size, wqe_size); 438 qp->sq_tph_val = info->sq_tph_val; 439 qp->rq_tph_val = info->rq_tph_val; 440 qp->sq_tph_en = info->sq_tph_en; 441 qp->rq_tph_en = info->rq_tph_en; 442 qp->rcv_tph_en = info->rcv_tph_en; 443 qp->xmit_tph_en = info->xmit_tph_en; 444 qp->qp_uk.first_sq_wq = info->qp_uk_init_info.first_sq_wq; 445 qp->qs_handle = qp->vsi->qos[qp->user_pri].qs_handle; 446 447 return 0; 448 } 449 450 /** 451 * irdma_sc_srq_init - init sc_srq structure 452 * @srq: srq sc struct 453 * @info: parameters for srq init 454 */ 455 int irdma_sc_srq_init(struct irdma_sc_srq *srq, 456 struct irdma_srq_init_info *info) 457 { 458 u32 srq_size_quanta; 459 int ret_code; 460 461 ret_code = irdma_uk_srq_init(&srq->srq_uk, &info->srq_uk_init_info); 462 if (ret_code) 463 return ret_code; 464 465 srq->dev = info->pd->dev; 466 srq->pd = info->pd; 467 srq->vsi = info->vsi; 468 srq->srq_pa = info->srq_pa; 469 srq->first_pm_pbl_idx = info->first_pm_pbl_idx; 470 srq->pasid = info->pasid; 471 srq->pasid_valid = info->pasid_valid; 472 srq->srq_limit = info->srq_limit; 473 srq->leaf_pbl_size = info->leaf_pbl_size; 474 srq->virtual_map = info->virtual_map; 475 srq->tph_en = info->tph_en; 476 srq->arm_limit_event = info->arm_limit_event; 477 srq->tph_val = info->tph_value; 478 srq->shadow_area_pa = info->shadow_area_pa; 479 480 /* Smallest SRQ size is 256B i.e. 8 quanta */ 481 srq_size_quanta = max((u32)IRDMA_SRQ_MIN_QUANTA, 482 srq->srq_uk.srq_size * 483 srq->srq_uk.wqe_size_multiplier); 484 srq->hw_srq_size = irdma_get_encoded_wqe_size(srq_size_quanta, 485 IRDMA_QUEUE_TYPE_SRQ); 486 487 return 0; 488 } 489 490 /** 491 * irdma_sc_srq_create - send srq create CQP WQE 492 * @srq: srq sc struct 493 * @scratch: u64 saved to be used during cqp completion 494 * @post_sq: flag for cqp db to ring 495 */ 496 static int irdma_sc_srq_create(struct irdma_sc_srq *srq, u64 scratch, 497 bool post_sq) 498 { 499 struct irdma_sc_cqp *cqp; 500 __le64 *wqe; 501 u64 hdr; 502 503 cqp = srq->pd->dev->cqp; 504 if (srq->srq_uk.srq_id < cqp->dev->hw_attrs.min_hw_srq_id || 505 srq->srq_uk.srq_id > 506 (cqp->dev->hmc_info->hmc_obj[IRDMA_HMC_IW_SRQ].max_cnt - 1)) 507 return -EINVAL; 508 509 wqe = irdma_sc_cqp_get_next_send_wqe(cqp, scratch); 510 if (!wqe) 511 return -ENOMEM; 512 513 set_64bit_val(wqe, 0, 514 FIELD_PREP(IRDMA_CQPSQ_SRQ_SRQ_LIMIT, srq->srq_limit) | 515 FIELD_PREP(IRDMA_CQPSQ_SRQ_RQSIZE, srq->hw_srq_size) | 516 FIELD_PREP(IRDMA_CQPSQ_SRQ_RQ_WQE_SIZE, srq->srq_uk.wqe_size)); 517 set_64bit_val(wqe, 8, (uintptr_t)srq); 518 set_64bit_val(wqe, 16, 519 FIELD_PREP(IRDMA_CQPSQ_SRQ_PD_ID, srq->pd->pd_id)); 520 set_64bit_val(wqe, 32, 521 FIELD_PREP(IRDMA_CQPSQ_SRQ_PHYSICAL_BUFFER_ADDR, 522 srq->srq_pa >> 523 IRDMA_CQPSQ_SRQ_PHYSICAL_BUFFER_ADDR_S)); 524 set_64bit_val(wqe, 40, 525 FIELD_PREP(IRDMA_CQPSQ_SRQ_DB_SHADOW_ADDR, 526 srq->shadow_area_pa >> 527 IRDMA_CQPSQ_SRQ_DB_SHADOW_ADDR_S)); 528 set_64bit_val(wqe, 48, 529 FIELD_PREP(IRDMA_CQPSQ_SRQ_FIRST_PM_PBL_IDX, 530 srq->first_pm_pbl_idx)); 531 532 hdr = srq->srq_uk.srq_id | 533 FIELD_PREP(IRDMA_CQPSQ_OPCODE, IRDMA_CQP_OP_CREATE_SRQ) | 534 FIELD_PREP(IRDMA_CQPSQ_SRQ_LEAF_PBL_SIZE, srq->leaf_pbl_size) | 535 FIELD_PREP(IRDMA_CQPSQ_SRQ_VIRTMAP, srq->virtual_map) | 536 FIELD_PREP(IRDMA_CQPSQ_SRQ_ARM_LIMIT_EVENT, 537 srq->arm_limit_event) | 538 FIELD_PREP(IRDMA_CQPSQ_WQEVALID, cqp->polarity); 539 540 dma_wmb(); /* make sure WQE is written before valid bit is set */ 541 542 set_64bit_val(wqe, 24, hdr); 543 544 print_hex_dump_debug("WQE: SRQ_CREATE WQE", DUMP_PREFIX_OFFSET, 16, 8, 545 wqe, IRDMA_CQP_WQE_SIZE * 8, false); 546 if (post_sq) 547 irdma_sc_cqp_post_sq(cqp); 548 549 return 0; 550 } 551 552 /** 553 * irdma_sc_srq_modify - send modify_srq CQP WQE 554 * @srq: srq sc struct 555 * @info: parameters for srq modification 556 * @scratch: u64 saved to be used during cqp completion 557 * @post_sq: flag for cqp db to ring 558 */ 559 static int irdma_sc_srq_modify(struct irdma_sc_srq *srq, 560 struct irdma_modify_srq_info *info, u64 scratch, 561 bool post_sq) 562 { 563 struct irdma_sc_cqp *cqp; 564 __le64 *wqe; 565 u64 hdr; 566 567 cqp = srq->dev->cqp; 568 if (srq->srq_uk.srq_id < cqp->dev->hw_attrs.min_hw_srq_id || 569 srq->srq_uk.srq_id > 570 (cqp->dev->hmc_info->hmc_obj[IRDMA_HMC_IW_SRQ].max_cnt - 1)) 571 return -EINVAL; 572 573 wqe = irdma_sc_cqp_get_next_send_wqe(cqp, scratch); 574 if (!wqe) 575 return -ENOMEM; 576 577 set_64bit_val(wqe, 0, 578 FIELD_PREP(IRDMA_CQPSQ_SRQ_SRQ_LIMIT, info->srq_limit) | 579 FIELD_PREP(IRDMA_CQPSQ_SRQ_RQSIZE, srq->hw_srq_size) | 580 FIELD_PREP(IRDMA_CQPSQ_SRQ_RQ_WQE_SIZE, srq->srq_uk.wqe_size)); 581 set_64bit_val(wqe, 8, 582 FIELD_PREP(IRDMA_CQPSQ_SRQ_SRQCTX, srq->srq_uk.srq_id)); 583 set_64bit_val(wqe, 16, 584 FIELD_PREP(IRDMA_CQPSQ_SRQ_PD_ID, srq->pd->pd_id)); 585 set_64bit_val(wqe, 32, 586 FIELD_PREP(IRDMA_CQPSQ_SRQ_PHYSICAL_BUFFER_ADDR, 587 srq->srq_pa >> 588 IRDMA_CQPSQ_SRQ_PHYSICAL_BUFFER_ADDR_S)); 589 set_64bit_val(wqe, 40, 590 FIELD_PREP(IRDMA_CQPSQ_SRQ_DB_SHADOW_ADDR, 591 srq->shadow_area_pa >> 592 IRDMA_CQPSQ_SRQ_DB_SHADOW_ADDR_S)); 593 set_64bit_val(wqe, 48, 594 FIELD_PREP(IRDMA_CQPSQ_SRQ_FIRST_PM_PBL_IDX, 595 srq->first_pm_pbl_idx)); 596 597 hdr = srq->srq_uk.srq_id | 598 FIELD_PREP(IRDMA_CQPSQ_OPCODE, IRDMA_CQP_OP_MODIFY_SRQ) | 599 FIELD_PREP(IRDMA_CQPSQ_SRQ_LEAF_PBL_SIZE, srq->leaf_pbl_size) | 600 FIELD_PREP(IRDMA_CQPSQ_SRQ_VIRTMAP, srq->virtual_map) | 601 FIELD_PREP(IRDMA_CQPSQ_SRQ_ARM_LIMIT_EVENT, 602 info->arm_limit_event) | 603 FIELD_PREP(IRDMA_CQPSQ_WQEVALID, cqp->polarity); 604 dma_wmb(); /* make sure WQE is written before valid bit is set */ 605 606 set_64bit_val(wqe, 24, hdr); 607 608 print_hex_dump_debug("WQE: SRQ_MODIFY WQE", DUMP_PREFIX_OFFSET, 16, 8, 609 wqe, IRDMA_CQP_WQE_SIZE * 8, false); 610 if (post_sq) 611 irdma_sc_cqp_post_sq(cqp); 612 613 return 0; 614 } 615 616 /** 617 * irdma_sc_srq_destroy - send srq_destroy CQP WQE 618 * @srq: srq sc struct 619 * @scratch: u64 saved to be used during cqp completion 620 * @post_sq: flag for cqp db to ring 621 */ 622 static int irdma_sc_srq_destroy(struct irdma_sc_srq *srq, u64 scratch, 623 bool post_sq) 624 { 625 struct irdma_sc_cqp *cqp; 626 __le64 *wqe; 627 u64 hdr; 628 629 cqp = srq->dev->cqp; 630 631 wqe = irdma_sc_cqp_get_next_send_wqe(cqp, scratch); 632 if (!wqe) 633 return -ENOMEM; 634 635 set_64bit_val(wqe, 8, (uintptr_t)srq); 636 637 hdr = srq->srq_uk.srq_id | 638 FIELD_PREP(IRDMA_CQPSQ_OPCODE, IRDMA_CQP_OP_DESTROY_SRQ) | 639 FIELD_PREP(IRDMA_CQPSQ_WQEVALID, cqp->polarity); 640 dma_wmb(); /* make sure WQE is written before valid bit is set */ 641 642 set_64bit_val(wqe, 24, hdr); 643 644 print_hex_dump_debug("WQE: SRQ_DESTROY WQE", DUMP_PREFIX_OFFSET, 16, 645 8, wqe, IRDMA_CQP_WQE_SIZE * 8, false); 646 if (post_sq) 647 irdma_sc_cqp_post_sq(cqp); 648 649 return 0; 650 } 651 652 /** 653 * irdma_sc_qp_create - create qp 654 * @qp: sc qp 655 * @info: qp create info 656 * @scratch: u64 saved to be used during cqp completion 657 * @post_sq: flag for cqp db to ring 658 */ 659 int irdma_sc_qp_create(struct irdma_sc_qp *qp, struct irdma_create_qp_info *info, 660 u64 scratch, bool post_sq) 661 { 662 struct irdma_sc_cqp *cqp; 663 __le64 *wqe; 664 u64 hdr; 665 666 cqp = qp->dev->cqp; 667 if (qp->qp_uk.qp_id < cqp->dev->hw_attrs.min_hw_qp_id || 668 qp->qp_uk.qp_id >= cqp->dev->hmc_info->hmc_obj[IRDMA_HMC_IW_QP].max_cnt) 669 return -EINVAL; 670 671 wqe = irdma_sc_cqp_get_next_send_wqe(cqp, scratch); 672 if (!wqe) 673 return -ENOMEM; 674 675 set_64bit_val(wqe, 16, qp->hw_host_ctx_pa); 676 set_64bit_val(wqe, 40, qp->shadow_area_pa); 677 678 hdr = qp->qp_uk.qp_id | 679 FIELD_PREP(IRDMA_CQPSQ_OPCODE, IRDMA_CQP_OP_CREATE_QP) | 680 FIELD_PREP(IRDMA_CQPSQ_QP_ORDVALID, (info->ord_valid ? 1 : 0)) | 681 FIELD_PREP(IRDMA_CQPSQ_QP_TOECTXVALID, info->tcp_ctx_valid) | 682 FIELD_PREP(IRDMA_CQPSQ_QP_MACVALID, info->mac_valid) | 683 FIELD_PREP(IRDMA_CQPSQ_QP_QPTYPE, qp->qp_uk.qp_type) | 684 FIELD_PREP(IRDMA_CQPSQ_QP_VQ, qp->virtual_map) | 685 FIELD_PREP(IRDMA_CQPSQ_QP_FORCELOOPBACK, info->force_lpb) | 686 FIELD_PREP(IRDMA_CQPSQ_QP_CQNUMVALID, info->cq_num_valid) | 687 FIELD_PREP(IRDMA_CQPSQ_QP_ARPTABIDXVALID, 688 info->arp_cache_idx_valid) | 689 FIELD_PREP(IRDMA_CQPSQ_QP_NEXTIWSTATE, info->next_iwarp_state) | 690 FIELD_PREP(IRDMA_CQPSQ_WQEVALID, cqp->polarity); 691 dma_wmb(); /* make sure WQE is written before valid bit is set */ 692 693 set_64bit_val(wqe, 24, hdr); 694 695 print_hex_dump_debug("WQE: QP_CREATE WQE", DUMP_PREFIX_OFFSET, 16, 8, 696 wqe, IRDMA_CQP_WQE_SIZE * 8, false); 697 if (post_sq) 698 irdma_sc_cqp_post_sq(cqp); 699 700 return 0; 701 } 702 703 /** 704 * irdma_sc_qp_modify - modify qp cqp wqe 705 * @qp: sc qp 706 * @info: modify qp info 707 * @scratch: u64 saved to be used during cqp completion 708 * @post_sq: flag for cqp db to ring 709 */ 710 int irdma_sc_qp_modify(struct irdma_sc_qp *qp, struct irdma_modify_qp_info *info, 711 u64 scratch, bool post_sq) 712 { 713 __le64 *wqe; 714 struct irdma_sc_cqp *cqp; 715 u64 hdr; 716 u8 term_actions = 0; 717 u8 term_len = 0; 718 719 cqp = qp->dev->cqp; 720 wqe = irdma_sc_cqp_get_next_send_wqe(cqp, scratch); 721 if (!wqe) 722 return -ENOMEM; 723 724 if (info->next_iwarp_state == IRDMA_QP_STATE_TERMINATE) { 725 if (info->dont_send_fin) 726 term_actions += IRDMAQP_TERM_SEND_TERM_ONLY; 727 if (info->dont_send_term) 728 term_actions += IRDMAQP_TERM_SEND_FIN_ONLY; 729 if (term_actions == IRDMAQP_TERM_SEND_TERM_AND_FIN || 730 term_actions == IRDMAQP_TERM_SEND_TERM_ONLY) 731 term_len = info->termlen; 732 } 733 734 set_64bit_val(wqe, 8, 735 FIELD_PREP(IRDMA_CQPSQ_QP_NEWMSS, info->new_mss) | 736 FIELD_PREP(IRDMA_CQPSQ_QP_TERMLEN, term_len)); 737 set_64bit_val(wqe, 16, qp->hw_host_ctx_pa); 738 set_64bit_val(wqe, 40, qp->shadow_area_pa); 739 740 hdr = qp->qp_uk.qp_id | 741 FIELD_PREP(IRDMA_CQPSQ_OPCODE, IRDMA_CQP_OP_MODIFY_QP) | 742 FIELD_PREP(IRDMA_CQPSQ_QP_ORDVALID, info->ord_valid) | 743 FIELD_PREP(IRDMA_CQPSQ_QP_TOECTXVALID, info->tcp_ctx_valid) | 744 FIELD_PREP(IRDMA_CQPSQ_QP_CACHEDVARVALID, 745 info->cached_var_valid) | 746 FIELD_PREP(IRDMA_CQPSQ_QP_VQ, qp->virtual_map) | 747 FIELD_PREP(IRDMA_CQPSQ_QP_FORCELOOPBACK, info->force_lpb) | 748 FIELD_PREP(IRDMA_CQPSQ_QP_CQNUMVALID, info->cq_num_valid) | 749 FIELD_PREP(IRDMA_CQPSQ_QP_MACVALID, info->mac_valid) | 750 FIELD_PREP(IRDMA_CQPSQ_QP_QPTYPE, qp->qp_uk.qp_type) | 751 FIELD_PREP(IRDMA_CQPSQ_QP_MSSCHANGE, info->mss_change) | 752 FIELD_PREP(IRDMA_CQPSQ_QP_REMOVEHASHENTRY, 753 info->remove_hash_idx) | 754 FIELD_PREP(IRDMA_CQPSQ_QP_TERMACT, term_actions) | 755 FIELD_PREP(IRDMA_CQPSQ_QP_RESETCON, info->reset_tcp_conn) | 756 FIELD_PREP(IRDMA_CQPSQ_QP_ARPTABIDXVALID, 757 info->arp_cache_idx_valid) | 758 FIELD_PREP(IRDMA_CQPSQ_QP_NEXTIWSTATE, info->next_iwarp_state) | 759 FIELD_PREP(IRDMA_CQPSQ_WQEVALID, cqp->polarity); 760 dma_wmb(); /* make sure WQE is written before valid bit is set */ 761 762 set_64bit_val(wqe, 24, hdr); 763 764 print_hex_dump_debug("WQE: QP_MODIFY WQE", DUMP_PREFIX_OFFSET, 16, 8, 765 wqe, IRDMA_CQP_WQE_SIZE * 8, false); 766 if (post_sq) 767 irdma_sc_cqp_post_sq(cqp); 768 769 return 0; 770 } 771 772 /** 773 * irdma_sc_qp_destroy - cqp destroy qp 774 * @qp: sc qp 775 * @scratch: u64 saved to be used during cqp completion 776 * @remove_hash_idx: flag if to remove hash idx 777 * @ignore_mw_bnd: memory window bind flag 778 * @post_sq: flag for cqp db to ring 779 */ 780 int irdma_sc_qp_destroy(struct irdma_sc_qp *qp, u64 scratch, 781 bool remove_hash_idx, bool ignore_mw_bnd, bool post_sq) 782 { 783 __le64 *wqe; 784 struct irdma_sc_cqp *cqp; 785 u64 hdr; 786 787 cqp = qp->dev->cqp; 788 wqe = irdma_sc_cqp_get_next_send_wqe(cqp, scratch); 789 if (!wqe) 790 return -ENOMEM; 791 792 set_64bit_val(wqe, 16, qp->hw_host_ctx_pa); 793 set_64bit_val(wqe, 40, qp->shadow_area_pa); 794 795 hdr = qp->qp_uk.qp_id | 796 FIELD_PREP(IRDMA_CQPSQ_OPCODE, IRDMA_CQP_OP_DESTROY_QP) | 797 FIELD_PREP(IRDMA_CQPSQ_QP_QPTYPE, qp->qp_uk.qp_type) | 798 FIELD_PREP(IRDMA_CQPSQ_QP_IGNOREMWBOUND, ignore_mw_bnd) | 799 FIELD_PREP(IRDMA_CQPSQ_QP_REMOVEHASHENTRY, remove_hash_idx) | 800 FIELD_PREP(IRDMA_CQPSQ_WQEVALID, cqp->polarity); 801 dma_wmb(); /* make sure WQE is written before valid bit is set */ 802 803 set_64bit_val(wqe, 24, hdr); 804 805 print_hex_dump_debug("WQE: QP_DESTROY WQE", DUMP_PREFIX_OFFSET, 16, 8, 806 wqe, IRDMA_CQP_WQE_SIZE * 8, false); 807 if (post_sq) 808 irdma_sc_cqp_post_sq(cqp); 809 810 return 0; 811 } 812 813 /** 814 * irdma_sc_get_encoded_ird_size - 815 * @ird_size: IRD size 816 * The ird from the connection is rounded to a supported HW setting and then encoded 817 * for ird_size field of qp_ctx. Consumers are expected to provide valid ird size based 818 * on hardware attributes. IRD size defaults to a value of 4 in case of invalid input 819 */ 820 static u8 irdma_sc_get_encoded_ird_size(u16 ird_size) 821 { 822 switch (ird_size ? 823 roundup_pow_of_two(2 * ird_size) : 4) { 824 case 256: 825 return IRDMA_IRD_HW_SIZE_256; 826 case 128: 827 return IRDMA_IRD_HW_SIZE_128; 828 case 64: 829 case 32: 830 return IRDMA_IRD_HW_SIZE_64; 831 case 16: 832 case 8: 833 return IRDMA_IRD_HW_SIZE_16; 834 case 4: 835 default: 836 break; 837 } 838 839 return IRDMA_IRD_HW_SIZE_4; 840 } 841 842 /** 843 * irdma_sc_qp_setctx_roce_gen_2 - set qp's context 844 * @qp: sc qp 845 * @qp_ctx: context ptr 846 * @info: ctx info 847 */ 848 static void irdma_sc_qp_setctx_roce_gen_2(struct irdma_sc_qp *qp, 849 __le64 *qp_ctx, 850 struct irdma_qp_host_ctx_info *info) 851 { 852 struct irdma_roce_offload_info *roce_info; 853 struct irdma_udp_offload_info *udp; 854 u8 push_mode_en; 855 u32 push_idx; 856 857 roce_info = info->roce_info; 858 udp = info->udp_info; 859 qp->user_pri = info->user_pri; 860 if (qp->push_idx == IRDMA_INVALID_PUSH_PAGE_INDEX) { 861 push_mode_en = 0; 862 push_idx = 0; 863 } else { 864 push_mode_en = 1; 865 push_idx = qp->push_idx; 866 } 867 set_64bit_val(qp_ctx, 0, 868 FIELD_PREP(IRDMAQPC_RQWQESIZE, qp->qp_uk.rq_wqe_size) | 869 FIELD_PREP(IRDMAQPC_RCVTPHEN, qp->rcv_tph_en) | 870 FIELD_PREP(IRDMAQPC_XMITTPHEN, qp->xmit_tph_en) | 871 FIELD_PREP(IRDMAQPC_RQTPHEN, qp->rq_tph_en) | 872 FIELD_PREP(IRDMAQPC_SQTPHEN, qp->sq_tph_en) | 873 FIELD_PREP(IRDMAQPC_PPIDX, push_idx) | 874 FIELD_PREP(IRDMAQPC_PMENA, push_mode_en) | 875 FIELD_PREP(IRDMAQPC_PDIDXHI, roce_info->pd_id >> 16) | 876 FIELD_PREP(IRDMAQPC_DC_TCP_EN, roce_info->dctcp_en) | 877 FIELD_PREP(IRDMAQPC_ERR_RQ_IDX_VALID, roce_info->err_rq_idx_valid) | 878 FIELD_PREP(IRDMAQPC_ISQP1, roce_info->is_qp1) | 879 FIELD_PREP(IRDMAQPC_ROCE_TVER, roce_info->roce_tver) | 880 FIELD_PREP(IRDMAQPC_IPV4, udp->ipv4) | 881 FIELD_PREP(IRDMAQPC_INSERTVLANTAG, udp->insert_vlan_tag)); 882 set_64bit_val(qp_ctx, 8, qp->sq_pa); 883 set_64bit_val(qp_ctx, 16, qp->rq_pa); 884 if ((roce_info->dcqcn_en || roce_info->dctcp_en) && 885 !(udp->tos & 0x03)) 886 udp->tos |= ECN_CODE_PT_VAL; 887 set_64bit_val(qp_ctx, 24, 888 FIELD_PREP(IRDMAQPC_RQSIZE, qp->hw_rq_size) | 889 FIELD_PREP(IRDMAQPC_SQSIZE, qp->hw_sq_size) | 890 FIELD_PREP(IRDMAQPC_TTL, udp->ttl) | FIELD_PREP(IRDMAQPC_TOS, udp->tos) | 891 FIELD_PREP(IRDMAQPC_SRCPORTNUM, udp->src_port) | 892 FIELD_PREP(IRDMAQPC_DESTPORTNUM, udp->dst_port)); 893 set_64bit_val(qp_ctx, 32, 894 FIELD_PREP(IRDMAQPC_DESTIPADDR2, udp->dest_ip_addr[2]) | 895 FIELD_PREP(IRDMAQPC_DESTIPADDR3, udp->dest_ip_addr[3])); 896 set_64bit_val(qp_ctx, 40, 897 FIELD_PREP(IRDMAQPC_DESTIPADDR0, udp->dest_ip_addr[0]) | 898 FIELD_PREP(IRDMAQPC_DESTIPADDR1, udp->dest_ip_addr[1])); 899 set_64bit_val(qp_ctx, 48, 900 FIELD_PREP(IRDMAQPC_SNDMSS, udp->snd_mss) | 901 FIELD_PREP(IRDMAQPC_VLANTAG, udp->vlan_tag) | 902 FIELD_PREP(IRDMAQPC_ARPIDX, udp->arp_idx)); 903 set_64bit_val(qp_ctx, 56, 904 FIELD_PREP(IRDMAQPC_PKEY, roce_info->p_key) | 905 FIELD_PREP(IRDMAQPC_PDIDX, roce_info->pd_id) | 906 FIELD_PREP(IRDMAQPC_ACKCREDITS, roce_info->ack_credits) | 907 FIELD_PREP(IRDMAQPC_FLOWLABEL, udp->flow_label)); 908 set_64bit_val(qp_ctx, 64, 909 FIELD_PREP(IRDMAQPC_QKEY, roce_info->qkey) | 910 FIELD_PREP(IRDMAQPC_DESTQP, roce_info->dest_qp)); 911 set_64bit_val(qp_ctx, 80, 912 FIELD_PREP(IRDMAQPC_PSNNXT, udp->psn_nxt) | 913 FIELD_PREP(IRDMAQPC_LSN, udp->lsn)); 914 set_64bit_val(qp_ctx, 88, 915 FIELD_PREP(IRDMAQPC_EPSN, udp->epsn)); 916 set_64bit_val(qp_ctx, 96, 917 FIELD_PREP(IRDMAQPC_PSNMAX, udp->psn_max) | 918 FIELD_PREP(IRDMAQPC_PSNUNA, udp->psn_una)); 919 set_64bit_val(qp_ctx, 112, 920 FIELD_PREP(IRDMAQPC_CWNDROCE, udp->cwnd)); 921 set_64bit_val(qp_ctx, 128, 922 FIELD_PREP(IRDMAQPC_ERR_RQ_IDX, roce_info->err_rq_idx) | 923 FIELD_PREP(IRDMAQPC_RNRNAK_THRESH, udp->rnr_nak_thresh) | 924 FIELD_PREP(IRDMAQPC_REXMIT_THRESH, udp->rexmit_thresh) | 925 FIELD_PREP(IRDMAQPC_RTOMIN, roce_info->rtomin)); 926 set_64bit_val(qp_ctx, 136, 927 FIELD_PREP(IRDMAQPC_TXCQNUM, info->send_cq_num) | 928 FIELD_PREP(IRDMAQPC_RXCQNUM, info->rcv_cq_num)); 929 set_64bit_val(qp_ctx, 144, 930 FIELD_PREP(IRDMAQPC_STAT_INDEX, info->stats_idx)); 931 set_64bit_val(qp_ctx, 152, ether_addr_to_u64(roce_info->mac_addr) << 16); 932 set_64bit_val(qp_ctx, 160, 933 FIELD_PREP(IRDMAQPC_ORDSIZE, roce_info->ord_size) | 934 FIELD_PREP(IRDMAQPC_IRDSIZE, irdma_sc_get_encoded_ird_size(roce_info->ird_size)) | 935 FIELD_PREP(IRDMAQPC_WRRDRSPOK, roce_info->wr_rdresp_en) | 936 FIELD_PREP(IRDMAQPC_RDOK, roce_info->rd_en) | 937 FIELD_PREP(IRDMAQPC_USESTATSINSTANCE, info->stats_idx_valid) | 938 FIELD_PREP(IRDMAQPC_BINDEN, roce_info->bind_en) | 939 FIELD_PREP(IRDMAQPC_FASTREGEN, roce_info->fast_reg_en) | 940 FIELD_PREP(IRDMAQPC_DCQCNENABLE, roce_info->dcqcn_en) | 941 FIELD_PREP(IRDMAQPC_RCVNOICRC, roce_info->rcv_no_icrc) | 942 FIELD_PREP(IRDMAQPC_FW_CC_ENABLE, roce_info->fw_cc_enable) | 943 FIELD_PREP(IRDMAQPC_UDPRIVCQENABLE, roce_info->udprivcq_en) | 944 FIELD_PREP(IRDMAQPC_PRIVEN, roce_info->priv_mode_en) | 945 FIELD_PREP(IRDMAQPC_TIMELYENABLE, roce_info->timely_en)); 946 set_64bit_val(qp_ctx, 168, 947 FIELD_PREP(IRDMAQPC_QPCOMPCTX, info->qp_compl_ctx)); 948 set_64bit_val(qp_ctx, 176, 949 FIELD_PREP(IRDMAQPC_SQTPHVAL, qp->sq_tph_val) | 950 FIELD_PREP(IRDMAQPC_RQTPHVAL, qp->rq_tph_val) | 951 FIELD_PREP(IRDMAQPC_QSHANDLE, qp->qs_handle)); 952 set_64bit_val(qp_ctx, 184, 953 FIELD_PREP(IRDMAQPC_LOCAL_IPADDR3, udp->local_ipaddr[3]) | 954 FIELD_PREP(IRDMAQPC_LOCAL_IPADDR2, udp->local_ipaddr[2])); 955 set_64bit_val(qp_ctx, 192, 956 FIELD_PREP(IRDMAQPC_LOCAL_IPADDR1, udp->local_ipaddr[1]) | 957 FIELD_PREP(IRDMAQPC_LOCAL_IPADDR0, udp->local_ipaddr[0])); 958 set_64bit_val(qp_ctx, 200, 959 FIELD_PREP(IRDMAQPC_THIGH, roce_info->t_high) | 960 FIELD_PREP(IRDMAQPC_TLOW, roce_info->t_low)); 961 set_64bit_val(qp_ctx, 208, 962 FIELD_PREP(IRDMAQPC_REMENDPOINTIDX, info->rem_endpoint_idx)); 963 964 print_hex_dump_debug("WQE: QP_HOST CTX WQE", DUMP_PREFIX_OFFSET, 16, 965 8, qp_ctx, IRDMA_QP_CTX_SIZE, false); 966 } 967 968 /** 969 * irdma_sc_get_encoded_ird_size_gen_3 - get encoded IRD size for GEN 3 970 * @ird_size: IRD size 971 * The ird from the connection is rounded to a supported HW setting and then encoded 972 * for ird_size field of qp_ctx. Consumers are expected to provide valid ird size based 973 * on hardware attributes. IRD size defaults to a value of 4 in case of invalid input. 974 */ 975 static u8 irdma_sc_get_encoded_ird_size_gen_3(u16 ird_size) 976 { 977 switch (ird_size ? 978 roundup_pow_of_two(2 * ird_size) : 4) { 979 case 4096: 980 return IRDMA_IRD_HW_SIZE_4096_GEN3; 981 case 2048: 982 return IRDMA_IRD_HW_SIZE_2048_GEN3; 983 case 1024: 984 return IRDMA_IRD_HW_SIZE_1024_GEN3; 985 case 512: 986 return IRDMA_IRD_HW_SIZE_512_GEN3; 987 case 256: 988 return IRDMA_IRD_HW_SIZE_256_GEN3; 989 case 128: 990 return IRDMA_IRD_HW_SIZE_128_GEN3; 991 case 64: 992 return IRDMA_IRD_HW_SIZE_64_GEN3; 993 case 32: 994 return IRDMA_IRD_HW_SIZE_32_GEN3; 995 case 16: 996 return IRDMA_IRD_HW_SIZE_16_GEN3; 997 case 8: 998 return IRDMA_IRD_HW_SIZE_8_GEN3; 999 case 4: 1000 default: 1001 break; 1002 } 1003 1004 return IRDMA_IRD_HW_SIZE_4_GEN3; 1005 } 1006 1007 /** 1008 * irdma_sc_qp_setctx_roce_gen_3 - set qp's context 1009 * @qp: sc qp 1010 * @qp_ctx: context ptr 1011 * @info: ctx info 1012 */ 1013 static void irdma_sc_qp_setctx_roce_gen_3(struct irdma_sc_qp *qp, 1014 __le64 *qp_ctx, 1015 struct irdma_qp_host_ctx_info *info) 1016 { 1017 struct irdma_roce_offload_info *roce_info = info->roce_info; 1018 struct irdma_udp_offload_info *udp = info->udp_info; 1019 u64 qw0, qw3, qw7 = 0, qw8 = 0; 1020 u8 push_mode_en; 1021 u32 push_idx; 1022 1023 qp->user_pri = info->user_pri; 1024 if (qp->push_idx == IRDMA_INVALID_PUSH_PAGE_INDEX) { 1025 push_mode_en = 0; 1026 push_idx = 0; 1027 } else { 1028 push_mode_en = 1; 1029 push_idx = qp->push_idx; 1030 } 1031 1032 qw0 = FIELD_PREP(IRDMAQPC_RQWQESIZE, qp->qp_uk.rq_wqe_size) | 1033 FIELD_PREP(IRDMAQPC_RCVTPHEN, qp->rcv_tph_en) | 1034 FIELD_PREP(IRDMAQPC_XMITTPHEN, qp->xmit_tph_en) | 1035 FIELD_PREP(IRDMAQPC_RQTPHEN, qp->rq_tph_en) | 1036 FIELD_PREP(IRDMAQPC_SQTPHEN, qp->sq_tph_en) | 1037 FIELD_PREP(IRDMAQPC_PPIDX, push_idx) | 1038 FIELD_PREP(IRDMAQPC_PMENA, push_mode_en) | 1039 FIELD_PREP(IRDMAQPC_DC_TCP_EN, roce_info->dctcp_en) | 1040 FIELD_PREP(IRDMAQPC_ISQP1, roce_info->is_qp1) | 1041 FIELD_PREP(IRDMAQPC_ROCE_TVER, roce_info->roce_tver) | 1042 FIELD_PREP(IRDMAQPC_IPV4, udp->ipv4) | 1043 FIELD_PREP(IRDMAQPC_USE_SRQ, !qp->qp_uk.srq_uk ? 0 : 1) | 1044 FIELD_PREP(IRDMAQPC_INSERTVLANTAG, udp->insert_vlan_tag); 1045 set_64bit_val(qp_ctx, 0, qw0); 1046 set_64bit_val(qp_ctx, 8, qp->sq_pa); 1047 set_64bit_val(qp_ctx, 16, qp->rq_pa); 1048 qw3 = FIELD_PREP(IRDMAQPC_RQSIZE, qp->hw_rq_size) | 1049 FIELD_PREP(IRDMAQPC_SQSIZE, qp->hw_sq_size) | 1050 FIELD_PREP(IRDMAQPC_TTL, udp->ttl) | 1051 FIELD_PREP(IRDMAQPC_TOS, udp->tos) | 1052 FIELD_PREP(IRDMAQPC_SRCPORTNUM, udp->src_port) | 1053 FIELD_PREP(IRDMAQPC_DESTPORTNUM, udp->dst_port); 1054 set_64bit_val(qp_ctx, 24, qw3); 1055 set_64bit_val(qp_ctx, 32, 1056 FIELD_PREP(IRDMAQPC_DESTIPADDR2, udp->dest_ip_addr[2]) | 1057 FIELD_PREP(IRDMAQPC_DESTIPADDR3, udp->dest_ip_addr[3])); 1058 set_64bit_val(qp_ctx, 40, 1059 FIELD_PREP(IRDMAQPC_DESTIPADDR0, udp->dest_ip_addr[0]) | 1060 FIELD_PREP(IRDMAQPC_DESTIPADDR1, udp->dest_ip_addr[1])); 1061 set_64bit_val(qp_ctx, 48, 1062 FIELD_PREP(IRDMAQPC_SNDMSS, udp->snd_mss) | 1063 FIELD_PREP(IRDMAQPC_VLANTAG, udp->vlan_tag) | 1064 FIELD_PREP(IRDMAQPC_ARPIDX, udp->arp_idx)); 1065 qw7 = FIELD_PREP(IRDMAQPC_PKEY, roce_info->p_key) | 1066 FIELD_PREP(IRDMAQPC_ACKCREDITS, roce_info->ack_credits) | 1067 FIELD_PREP(IRDMAQPC_FLOWLABEL, udp->flow_label); 1068 set_64bit_val(qp_ctx, 56, qw7); 1069 qw8 = FIELD_PREP(IRDMAQPC_QKEY, roce_info->qkey) | 1070 FIELD_PREP(IRDMAQPC_DESTQP, roce_info->dest_qp); 1071 set_64bit_val(qp_ctx, 64, qw8); 1072 set_64bit_val(qp_ctx, 80, 1073 FIELD_PREP(IRDMAQPC_PSNNXT, udp->psn_nxt) | 1074 FIELD_PREP(IRDMAQPC_LSN, udp->lsn)); 1075 set_64bit_val(qp_ctx, 88, 1076 FIELD_PREP(IRDMAQPC_EPSN, udp->epsn)); 1077 set_64bit_val(qp_ctx, 96, 1078 FIELD_PREP(IRDMAQPC_PSNMAX, udp->psn_max) | 1079 FIELD_PREP(IRDMAQPC_PSNUNA, udp->psn_una)); 1080 set_64bit_val(qp_ctx, 112, 1081 FIELD_PREP(IRDMAQPC_CWNDROCE, udp->cwnd)); 1082 set_64bit_val(qp_ctx, 128, 1083 FIELD_PREP(IRDMAQPC_MINRNR_TIMER, udp->min_rnr_timer) | 1084 FIELD_PREP(IRDMAQPC_RNRNAK_THRESH, udp->rnr_nak_thresh) | 1085 FIELD_PREP(IRDMAQPC_REXMIT_THRESH, udp->rexmit_thresh) | 1086 FIELD_PREP(IRDMAQPC_RNRNAK_TMR, udp->rnr_nak_tmr) | 1087 FIELD_PREP(IRDMAQPC_RTOMIN, roce_info->rtomin)); 1088 set_64bit_val(qp_ctx, 136, 1089 FIELD_PREP(IRDMAQPC_TXCQNUM, info->send_cq_num) | 1090 FIELD_PREP(IRDMAQPC_RXCQNUM, info->rcv_cq_num)); 1091 set_64bit_val(qp_ctx, 152, 1092 FIELD_PREP(IRDMAQPC_MACADDRESS, 1093 ether_addr_to_u64(roce_info->mac_addr)) | 1094 FIELD_PREP(IRDMAQPC_LOCALACKTIMEOUT, 1095 roce_info->local_ack_timeout)); 1096 set_64bit_val(qp_ctx, 160, 1097 FIELD_PREP(IRDMAQPC_ORDSIZE_GEN3, roce_info->ord_size) | 1098 FIELD_PREP(IRDMAQPC_IRDSIZE_GEN3, 1099 irdma_sc_get_encoded_ird_size_gen_3(roce_info->ird_size)) | 1100 FIELD_PREP(IRDMAQPC_WRRDRSPOK, roce_info->wr_rdresp_en) | 1101 FIELD_PREP(IRDMAQPC_RDOK, roce_info->rd_en) | 1102 FIELD_PREP(IRDMAQPC_USESTATSINSTANCE, 1103 info->stats_idx_valid) | 1104 FIELD_PREP(IRDMAQPC_BINDEN, roce_info->bind_en) | 1105 FIELD_PREP(IRDMAQPC_FASTREGEN, roce_info->fast_reg_en) | 1106 FIELD_PREP(IRDMAQPC_DCQCNENABLE, roce_info->dcqcn_en) | 1107 FIELD_PREP(IRDMAQPC_RCVNOICRC, roce_info->rcv_no_icrc) | 1108 FIELD_PREP(IRDMAQPC_FW_CC_ENABLE, 1109 roce_info->fw_cc_enable) | 1110 FIELD_PREP(IRDMAQPC_UDPRIVCQENABLE, 1111 roce_info->udprivcq_en) | 1112 FIELD_PREP(IRDMAQPC_PRIVEN, roce_info->priv_mode_en) | 1113 FIELD_PREP(IRDMAQPC_REMOTE_ATOMIC_EN, 1114 info->remote_atomics_en) | 1115 FIELD_PREP(IRDMAQPC_TIMELYENABLE, roce_info->timely_en)); 1116 set_64bit_val(qp_ctx, 168, 1117 FIELD_PREP(IRDMAQPC_QPCOMPCTX, info->qp_compl_ctx)); 1118 set_64bit_val(qp_ctx, 176, 1119 FIELD_PREP(IRDMAQPC_SQTPHVAL, qp->sq_tph_val) | 1120 FIELD_PREP(IRDMAQPC_RQTPHVAL, qp->rq_tph_val) | 1121 FIELD_PREP(IRDMAQPC_QSHANDLE, qp->qs_handle)); 1122 set_64bit_val(qp_ctx, 184, 1123 FIELD_PREP(IRDMAQPC_LOCAL_IPADDR3, udp->local_ipaddr[3]) | 1124 FIELD_PREP(IRDMAQPC_LOCAL_IPADDR2, udp->local_ipaddr[2])); 1125 set_64bit_val(qp_ctx, 192, 1126 FIELD_PREP(IRDMAQPC_LOCAL_IPADDR1, udp->local_ipaddr[1]) | 1127 FIELD_PREP(IRDMAQPC_LOCAL_IPADDR0, udp->local_ipaddr[0])); 1128 set_64bit_val(qp_ctx, 200, 1129 FIELD_PREP(IRDMAQPC_THIGH, roce_info->t_high) | 1130 FIELD_PREP(IRDMAQPC_SRQ_ID, 1131 !qp->qp_uk.srq_uk ? 1132 0 : qp->qp_uk.srq_uk->srq_id) | 1133 FIELD_PREP(IRDMAQPC_TLOW, roce_info->t_low)); 1134 set_64bit_val(qp_ctx, 208, roce_info->pd_id | 1135 FIELD_PREP(IRDMAQPC_STAT_INDEX_GEN3, info->stats_idx) | 1136 FIELD_PREP(IRDMAQPC_PKT_LIMIT, qp->pkt_limit)); 1137 1138 print_hex_dump_debug("WQE: QP_HOST ROCE CTX WQE", DUMP_PREFIX_OFFSET, 1139 16, 8, qp_ctx, IRDMA_QP_CTX_SIZE, false); 1140 } 1141 1142 void irdma_sc_qp_setctx_roce(struct irdma_sc_qp *qp, __le64 *qp_ctx, 1143 struct irdma_qp_host_ctx_info *info) 1144 { 1145 if (qp->dev->hw_attrs.uk_attrs.hw_rev == IRDMA_GEN_2) 1146 irdma_sc_qp_setctx_roce_gen_2(qp, qp_ctx, info); 1147 else 1148 irdma_sc_qp_setctx_roce_gen_3(qp, qp_ctx, info); 1149 } 1150 1151 /* irdma_sc_alloc_local_mac_entry - allocate a mac entry 1152 * @cqp: struct for cqp hw 1153 * @scratch: u64 saved to be used during cqp completion 1154 * @post_sq: flag for cqp db to ring 1155 */ 1156 static int irdma_sc_alloc_local_mac_entry(struct irdma_sc_cqp *cqp, u64 scratch, 1157 bool post_sq) 1158 { 1159 __le64 *wqe; 1160 u64 hdr; 1161 1162 wqe = irdma_sc_cqp_get_next_send_wqe(cqp, scratch); 1163 if (!wqe) 1164 return -ENOMEM; 1165 1166 hdr = FIELD_PREP(IRDMA_CQPSQ_OPCODE, 1167 IRDMA_CQP_OP_ALLOCATE_LOC_MAC_TABLE_ENTRY) | 1168 FIELD_PREP(IRDMA_CQPSQ_WQEVALID, cqp->polarity); 1169 1170 dma_wmb(); /* make sure WQE is written before valid bit is set */ 1171 1172 set_64bit_val(wqe, 24, hdr); 1173 1174 print_hex_dump_debug("WQE: ALLOCATE_LOCAL_MAC WQE", 1175 DUMP_PREFIX_OFFSET, 16, 8, wqe, 1176 IRDMA_CQP_WQE_SIZE * 8, false); 1177 1178 if (post_sq) 1179 irdma_sc_cqp_post_sq(cqp); 1180 return 0; 1181 } 1182 1183 /** 1184 * irdma_sc_add_local_mac_entry - add mac enry 1185 * @cqp: struct for cqp hw 1186 * @info:mac addr info 1187 * @scratch: u64 saved to be used during cqp completion 1188 * @post_sq: flag for cqp db to ring 1189 */ 1190 static int irdma_sc_add_local_mac_entry(struct irdma_sc_cqp *cqp, 1191 struct irdma_local_mac_entry_info *info, 1192 u64 scratch, bool post_sq) 1193 { 1194 __le64 *wqe; 1195 u64 header; 1196 1197 wqe = irdma_sc_cqp_get_next_send_wqe(cqp, scratch); 1198 if (!wqe) 1199 return -ENOMEM; 1200 1201 set_64bit_val(wqe, 32, ether_addr_to_u64(info->mac_addr)); 1202 1203 header = FIELD_PREP(IRDMA_CQPSQ_MLM_TABLEIDX, info->entry_idx) | 1204 FIELD_PREP(IRDMA_CQPSQ_OPCODE, 1205 IRDMA_CQP_OP_MANAGE_LOC_MAC_TABLE) | 1206 FIELD_PREP(IRDMA_CQPSQ_WQEVALID, cqp->polarity); 1207 1208 dma_wmb(); /* make sure WQE is written before valid bit is set */ 1209 1210 set_64bit_val(wqe, 24, header); 1211 1212 print_hex_dump_debug("WQE: ADD_LOCAL_MAC WQE", DUMP_PREFIX_OFFSET, 16, 1213 8, wqe, IRDMA_CQP_WQE_SIZE * 8, false); 1214 1215 if (post_sq) 1216 irdma_sc_cqp_post_sq(cqp); 1217 return 0; 1218 } 1219 1220 /** 1221 * irdma_sc_del_local_mac_entry - cqp wqe to dele local mac 1222 * @cqp: struct for cqp hw 1223 * @scratch: u64 saved to be used during cqp completion 1224 * @entry_idx: index of mac entry 1225 * @ignore_ref_count: to force mac adde delete 1226 * @post_sq: flag for cqp db to ring 1227 */ 1228 static int irdma_sc_del_local_mac_entry(struct irdma_sc_cqp *cqp, u64 scratch, 1229 u16 entry_idx, u8 ignore_ref_count, 1230 bool post_sq) 1231 { 1232 __le64 *wqe; 1233 u64 header; 1234 1235 wqe = irdma_sc_cqp_get_next_send_wqe(cqp, scratch); 1236 if (!wqe) 1237 return -ENOMEM; 1238 header = FIELD_PREP(IRDMA_CQPSQ_MLM_TABLEIDX, entry_idx) | 1239 FIELD_PREP(IRDMA_CQPSQ_OPCODE, 1240 IRDMA_CQP_OP_MANAGE_LOC_MAC_TABLE) | 1241 FIELD_PREP(IRDMA_CQPSQ_MLM_FREEENTRY, 1) | 1242 FIELD_PREP(IRDMA_CQPSQ_WQEVALID, cqp->polarity) | 1243 FIELD_PREP(IRDMA_CQPSQ_MLM_IGNORE_REF_CNT, ignore_ref_count); 1244 1245 dma_wmb(); /* make sure WQE is written before valid bit is set */ 1246 1247 set_64bit_val(wqe, 24, header); 1248 1249 print_hex_dump_debug("WQE: DEL_LOCAL_MAC_IPADDR WQE", 1250 DUMP_PREFIX_OFFSET, 16, 8, wqe, 1251 IRDMA_CQP_WQE_SIZE * 8, false); 1252 1253 if (post_sq) 1254 irdma_sc_cqp_post_sq(cqp); 1255 return 0; 1256 } 1257 1258 /** 1259 * irdma_sc_qp_setctx - set qp's context 1260 * @qp: sc qp 1261 * @qp_ctx: context ptr 1262 * @info: ctx info 1263 */ 1264 void irdma_sc_qp_setctx(struct irdma_sc_qp *qp, __le64 *qp_ctx, 1265 struct irdma_qp_host_ctx_info *info) 1266 { 1267 struct irdma_iwarp_offload_info *iw; 1268 struct irdma_tcp_offload_info *tcp; 1269 struct irdma_sc_dev *dev; 1270 u8 push_mode_en; 1271 u32 push_idx; 1272 u64 qw0, qw3, qw7 = 0, qw16 = 0; 1273 u64 mac = 0; 1274 1275 iw = info->iwarp_info; 1276 tcp = info->tcp_info; 1277 dev = qp->dev; 1278 if (iw->rcv_mark_en) { 1279 qp->pfpdu.marker_len = 4; 1280 qp->pfpdu.rcv_start_seq = tcp->rcv_nxt; 1281 } 1282 qp->user_pri = info->user_pri; 1283 if (qp->push_idx == IRDMA_INVALID_PUSH_PAGE_INDEX) { 1284 push_mode_en = 0; 1285 push_idx = 0; 1286 } else { 1287 push_mode_en = 1; 1288 push_idx = qp->push_idx; 1289 } 1290 qw0 = FIELD_PREP(IRDMAQPC_RQWQESIZE, qp->qp_uk.rq_wqe_size) | 1291 FIELD_PREP(IRDMAQPC_RCVTPHEN, qp->rcv_tph_en) | 1292 FIELD_PREP(IRDMAQPC_XMITTPHEN, qp->xmit_tph_en) | 1293 FIELD_PREP(IRDMAQPC_RQTPHEN, qp->rq_tph_en) | 1294 FIELD_PREP(IRDMAQPC_SQTPHEN, qp->sq_tph_en) | 1295 FIELD_PREP(IRDMAQPC_PPIDX, push_idx) | 1296 FIELD_PREP(IRDMAQPC_PMENA, push_mode_en); 1297 1298 set_64bit_val(qp_ctx, 8, qp->sq_pa); 1299 set_64bit_val(qp_ctx, 16, qp->rq_pa); 1300 1301 qw3 = FIELD_PREP(IRDMAQPC_RQSIZE, qp->hw_rq_size) | 1302 FIELD_PREP(IRDMAQPC_SQSIZE, qp->hw_sq_size); 1303 if (dev->hw_attrs.uk_attrs.hw_rev == IRDMA_GEN_1) 1304 qw3 |= FIELD_PREP(IRDMAQPC_GEN1_SRCMACADDRIDX, 1305 qp->src_mac_addr_idx); 1306 set_64bit_val(qp_ctx, 136, 1307 FIELD_PREP(IRDMAQPC_TXCQNUM, info->send_cq_num) | 1308 FIELD_PREP(IRDMAQPC_RXCQNUM, info->rcv_cq_num)); 1309 set_64bit_val(qp_ctx, 168, 1310 FIELD_PREP(IRDMAQPC_QPCOMPCTX, info->qp_compl_ctx)); 1311 set_64bit_val(qp_ctx, 176, 1312 FIELD_PREP(IRDMAQPC_SQTPHVAL, qp->sq_tph_val) | 1313 FIELD_PREP(IRDMAQPC_RQTPHVAL, qp->rq_tph_val) | 1314 FIELD_PREP(IRDMAQPC_QSHANDLE, qp->qs_handle) | 1315 FIELD_PREP(IRDMAQPC_EXCEPTION_LAN_QUEUE, qp->ieq_qp)); 1316 if (info->iwarp_info_valid) { 1317 qw0 |= FIELD_PREP(IRDMAQPC_DDP_VER, iw->ddp_ver) | 1318 FIELD_PREP(IRDMAQPC_RDMAP_VER, iw->rdmap_ver) | 1319 FIELD_PREP(IRDMAQPC_DC_TCP_EN, iw->dctcp_en) | 1320 FIELD_PREP(IRDMAQPC_ECN_EN, iw->ecn_en) | 1321 FIELD_PREP(IRDMAQPC_IBRDENABLE, iw->ib_rd_en) | 1322 FIELD_PREP(IRDMAQPC_PDIDXHI, iw->pd_id >> 16) | 1323 FIELD_PREP(IRDMAQPC_ERR_RQ_IDX_VALID, 1324 iw->err_rq_idx_valid); 1325 qw7 |= FIELD_PREP(IRDMAQPC_PDIDX, iw->pd_id); 1326 qw16 |= FIELD_PREP(IRDMAQPC_ERR_RQ_IDX, iw->err_rq_idx) | 1327 FIELD_PREP(IRDMAQPC_RTOMIN, iw->rtomin); 1328 set_64bit_val(qp_ctx, 144, 1329 FIELD_PREP(IRDMAQPC_Q2ADDR, qp->q2_pa >> 8) | 1330 FIELD_PREP(IRDMAQPC_STAT_INDEX, info->stats_idx)); 1331 1332 if (dev->hw_attrs.uk_attrs.hw_rev >= IRDMA_GEN_2) 1333 mac = ether_addr_to_u64(iw->mac_addr); 1334 1335 set_64bit_val(qp_ctx, 152, 1336 mac << 16 | FIELD_PREP(IRDMAQPC_LASTBYTESENT, iw->last_byte_sent)); 1337 set_64bit_val(qp_ctx, 160, 1338 FIELD_PREP(IRDMAQPC_ORDSIZE, iw->ord_size) | 1339 FIELD_PREP(IRDMAQPC_IRDSIZE, irdma_sc_get_encoded_ird_size(iw->ird_size)) | 1340 FIELD_PREP(IRDMAQPC_WRRDRSPOK, iw->wr_rdresp_en) | 1341 FIELD_PREP(IRDMAQPC_RDOK, iw->rd_en) | 1342 FIELD_PREP(IRDMAQPC_SNDMARKERS, iw->snd_mark_en) | 1343 FIELD_PREP(IRDMAQPC_BINDEN, iw->bind_en) | 1344 FIELD_PREP(IRDMAQPC_FASTREGEN, iw->fast_reg_en) | 1345 FIELD_PREP(IRDMAQPC_PRIVEN, iw->priv_mode_en) | 1346 FIELD_PREP(IRDMAQPC_USESTATSINSTANCE, info->stats_idx_valid) | 1347 FIELD_PREP(IRDMAQPC_IWARPMODE, 1) | 1348 FIELD_PREP(IRDMAQPC_RCVMARKERS, iw->rcv_mark_en) | 1349 FIELD_PREP(IRDMAQPC_ALIGNHDRS, iw->align_hdrs) | 1350 FIELD_PREP(IRDMAQPC_RCVNOMPACRC, iw->rcv_no_mpa_crc) | 1351 FIELD_PREP(IRDMAQPC_RCVMARKOFFSET, iw->rcv_mark_offset || !tcp ? iw->rcv_mark_offset : tcp->rcv_nxt) | 1352 FIELD_PREP(IRDMAQPC_SNDMARKOFFSET, iw->snd_mark_offset || !tcp ? iw->snd_mark_offset : tcp->snd_nxt) | 1353 FIELD_PREP(IRDMAQPC_TIMELYENABLE, iw->timely_en)); 1354 } 1355 if (info->tcp_info_valid) { 1356 qw0 |= FIELD_PREP(IRDMAQPC_IPV4, tcp->ipv4) | 1357 FIELD_PREP(IRDMAQPC_NONAGLE, tcp->no_nagle) | 1358 FIELD_PREP(IRDMAQPC_INSERTVLANTAG, 1359 tcp->insert_vlan_tag) | 1360 FIELD_PREP(IRDMAQPC_TIMESTAMP, tcp->time_stamp) | 1361 FIELD_PREP(IRDMAQPC_LIMIT, tcp->cwnd_inc_limit) | 1362 FIELD_PREP(IRDMAQPC_DROPOOOSEG, tcp->drop_ooo_seg) | 1363 FIELD_PREP(IRDMAQPC_DUPACK_THRESH, tcp->dup_ack_thresh); 1364 1365 if ((iw->ecn_en || iw->dctcp_en) && !(tcp->tos & 0x03)) 1366 tcp->tos |= ECN_CODE_PT_VAL; 1367 1368 qw3 |= FIELD_PREP(IRDMAQPC_TTL, tcp->ttl) | 1369 FIELD_PREP(IRDMAQPC_AVOIDSTRETCHACK, tcp->avoid_stretch_ack) | 1370 FIELD_PREP(IRDMAQPC_TOS, tcp->tos) | 1371 FIELD_PREP(IRDMAQPC_SRCPORTNUM, tcp->src_port) | 1372 FIELD_PREP(IRDMAQPC_DESTPORTNUM, tcp->dst_port); 1373 if (dev->hw_attrs.uk_attrs.hw_rev == IRDMA_GEN_1) { 1374 qw3 |= FIELD_PREP(IRDMAQPC_GEN1_SRCMACADDRIDX, tcp->src_mac_addr_idx); 1375 1376 qp->src_mac_addr_idx = tcp->src_mac_addr_idx; 1377 } 1378 set_64bit_val(qp_ctx, 32, 1379 FIELD_PREP(IRDMAQPC_DESTIPADDR2, tcp->dest_ip_addr[2]) | 1380 FIELD_PREP(IRDMAQPC_DESTIPADDR3, tcp->dest_ip_addr[3])); 1381 set_64bit_val(qp_ctx, 40, 1382 FIELD_PREP(IRDMAQPC_DESTIPADDR0, tcp->dest_ip_addr[0]) | 1383 FIELD_PREP(IRDMAQPC_DESTIPADDR1, tcp->dest_ip_addr[1])); 1384 set_64bit_val(qp_ctx, 48, 1385 FIELD_PREP(IRDMAQPC_SNDMSS, tcp->snd_mss) | 1386 FIELD_PREP(IRDMAQPC_SYN_RST_HANDLING, tcp->syn_rst_handling) | 1387 FIELD_PREP(IRDMAQPC_VLANTAG, tcp->vlan_tag) | 1388 FIELD_PREP(IRDMAQPC_ARPIDX, tcp->arp_idx)); 1389 qw7 |= FIELD_PREP(IRDMAQPC_FLOWLABEL, tcp->flow_label) | 1390 FIELD_PREP(IRDMAQPC_WSCALE, tcp->wscale) | 1391 FIELD_PREP(IRDMAQPC_IGNORE_TCP_OPT, 1392 tcp->ignore_tcp_opt) | 1393 FIELD_PREP(IRDMAQPC_IGNORE_TCP_UNS_OPT, 1394 tcp->ignore_tcp_uns_opt) | 1395 FIELD_PREP(IRDMAQPC_TCPSTATE, tcp->tcp_state) | 1396 FIELD_PREP(IRDMAQPC_RCVSCALE, tcp->rcv_wscale) | 1397 FIELD_PREP(IRDMAQPC_SNDSCALE, tcp->snd_wscale); 1398 set_64bit_val(qp_ctx, 72, 1399 FIELD_PREP(IRDMAQPC_TIMESTAMP_RECENT, tcp->time_stamp_recent) | 1400 FIELD_PREP(IRDMAQPC_TIMESTAMP_AGE, tcp->time_stamp_age)); 1401 set_64bit_val(qp_ctx, 80, 1402 FIELD_PREP(IRDMAQPC_SNDNXT, tcp->snd_nxt) | 1403 FIELD_PREP(IRDMAQPC_SNDWND, tcp->snd_wnd)); 1404 set_64bit_val(qp_ctx, 88, 1405 FIELD_PREP(IRDMAQPC_RCVNXT, tcp->rcv_nxt) | 1406 FIELD_PREP(IRDMAQPC_RCVWND, tcp->rcv_wnd)); 1407 set_64bit_val(qp_ctx, 96, 1408 FIELD_PREP(IRDMAQPC_SNDMAX, tcp->snd_max) | 1409 FIELD_PREP(IRDMAQPC_SNDUNA, tcp->snd_una)); 1410 set_64bit_val(qp_ctx, 104, 1411 FIELD_PREP(IRDMAQPC_SRTT, tcp->srtt) | 1412 FIELD_PREP(IRDMAQPC_RTTVAR, tcp->rtt_var)); 1413 set_64bit_val(qp_ctx, 112, 1414 FIELD_PREP(IRDMAQPC_SSTHRESH, tcp->ss_thresh) | 1415 FIELD_PREP(IRDMAQPC_CWND, tcp->cwnd)); 1416 set_64bit_val(qp_ctx, 120, 1417 FIELD_PREP(IRDMAQPC_SNDWL1, tcp->snd_wl1) | 1418 FIELD_PREP(IRDMAQPC_SNDWL2, tcp->snd_wl2)); 1419 qw16 |= FIELD_PREP(IRDMAQPC_MAXSNDWND, tcp->max_snd_window) | 1420 FIELD_PREP(IRDMAQPC_REXMIT_THRESH, tcp->rexmit_thresh); 1421 set_64bit_val(qp_ctx, 184, 1422 FIELD_PREP(IRDMAQPC_LOCAL_IPADDR3, tcp->local_ipaddr[3]) | 1423 FIELD_PREP(IRDMAQPC_LOCAL_IPADDR2, tcp->local_ipaddr[2])); 1424 set_64bit_val(qp_ctx, 192, 1425 FIELD_PREP(IRDMAQPC_LOCAL_IPADDR1, tcp->local_ipaddr[1]) | 1426 FIELD_PREP(IRDMAQPC_LOCAL_IPADDR0, tcp->local_ipaddr[0])); 1427 set_64bit_val(qp_ctx, 200, 1428 FIELD_PREP(IRDMAQPC_THIGH, iw->t_high) | 1429 FIELD_PREP(IRDMAQPC_TLOW, iw->t_low)); 1430 set_64bit_val(qp_ctx, 208, 1431 FIELD_PREP(IRDMAQPC_REMENDPOINTIDX, info->rem_endpoint_idx)); 1432 } 1433 1434 set_64bit_val(qp_ctx, 0, qw0); 1435 set_64bit_val(qp_ctx, 24, qw3); 1436 set_64bit_val(qp_ctx, 56, qw7); 1437 set_64bit_val(qp_ctx, 128, qw16); 1438 1439 print_hex_dump_debug("WQE: QP_HOST CTX", DUMP_PREFIX_OFFSET, 16, 8, 1440 qp_ctx, IRDMA_QP_CTX_SIZE, false); 1441 } 1442 1443 /** 1444 * irdma_sc_alloc_stag - mr stag alloc 1445 * @dev: sc device struct 1446 * @info: stag info 1447 * @scratch: u64 saved to be used during cqp completion 1448 * @post_sq: flag for cqp db to ring 1449 */ 1450 static int irdma_sc_alloc_stag(struct irdma_sc_dev *dev, 1451 struct irdma_allocate_stag_info *info, 1452 u64 scratch, bool post_sq) 1453 { 1454 __le64 *wqe; 1455 struct irdma_sc_cqp *cqp; 1456 u64 hdr; 1457 enum irdma_page_size page_size; 1458 1459 if (!info->total_len && !info->all_memory) 1460 return -EINVAL; 1461 1462 if (info->page_size == 0x40000000) 1463 page_size = IRDMA_PAGE_SIZE_1G; 1464 else if (info->page_size == 0x200000) 1465 page_size = IRDMA_PAGE_SIZE_2M; 1466 else 1467 page_size = IRDMA_PAGE_SIZE_4K; 1468 1469 cqp = dev->cqp; 1470 wqe = irdma_sc_cqp_get_next_send_wqe(cqp, scratch); 1471 if (!wqe) 1472 return -ENOMEM; 1473 1474 set_64bit_val(wqe, 8, 1475 FLD_LS_64(dev, info->pd_id, IRDMA_CQPSQ_STAG_PDID) | 1476 FIELD_PREP(IRDMA_CQPSQ_STAG_STAGLEN, info->total_len)); 1477 set_64bit_val(wqe, 16, 1478 FIELD_PREP(IRDMA_CQPSQ_STAG_IDX, info->stag_idx) | 1479 FIELD_PREP(IRDMA_CQPSQ_STAG_PDID_HI, info->pd_id >> 18)); 1480 set_64bit_val(wqe, 40, 1481 FIELD_PREP(IRDMA_CQPSQ_STAG_HMCFNIDX, info->hmc_fcn_index)); 1482 1483 if (info->chunk_size) 1484 set_64bit_val(wqe, 48, 1485 FIELD_PREP(IRDMA_CQPSQ_STAG_FIRSTPMPBLIDX, info->first_pm_pbl_idx)); 1486 1487 hdr = FIELD_PREP(IRDMA_CQPSQ_OPCODE, IRDMA_CQP_OP_ALLOC_STAG) | 1488 FIELD_PREP(IRDMA_CQPSQ_STAG_MR, 1) | 1489 FIELD_PREP(IRDMA_CQPSQ_STAG_ARIGHTS, info->access_rights) | 1490 FIELD_PREP(IRDMA_CQPSQ_STAG_LPBLSIZE, info->chunk_size) | 1491 FIELD_PREP(IRDMA_CQPSQ_STAG_HPAGESIZE, page_size) | 1492 FIELD_PREP(IRDMA_CQPSQ_STAG_REMACCENABLED, info->remote_access) | 1493 FIELD_PREP(IRDMA_CQPSQ_STAG_USEHMCFNIDX, info->use_hmc_fcn_index) | 1494 FIELD_PREP(IRDMA_CQPSQ_STAG_USEPFRID, info->use_pf_rid) | 1495 FIELD_PREP(IRDMA_CQPSQ_STAG_REMOTE_ATOMIC_EN, 1496 info->remote_atomics_en) | 1497 FIELD_PREP(IRDMA_CQPSQ_WQEVALID, cqp->polarity); 1498 dma_wmb(); /* make sure WQE is written before valid bit is set */ 1499 1500 set_64bit_val(wqe, 24, hdr); 1501 1502 print_hex_dump_debug("WQE: ALLOC_STAG WQE", DUMP_PREFIX_OFFSET, 16, 8, 1503 wqe, IRDMA_CQP_WQE_SIZE * 8, false); 1504 if (post_sq) 1505 irdma_sc_cqp_post_sq(cqp); 1506 1507 return 0; 1508 } 1509 1510 /** 1511 * irdma_sc_mr_reg_non_shared - non-shared mr registration 1512 * @dev: sc device struct 1513 * @info: mr info 1514 * @scratch: u64 saved to be used during cqp completion 1515 * @post_sq: flag for cqp db to ring 1516 */ 1517 static int irdma_sc_mr_reg_non_shared(struct irdma_sc_dev *dev, 1518 struct irdma_reg_ns_stag_info *info, 1519 u64 scratch, bool post_sq) 1520 { 1521 __le64 *wqe; 1522 u64 fbo; 1523 struct irdma_sc_cqp *cqp; 1524 u64 hdr; 1525 u32 pble_obj_cnt; 1526 bool remote_access; 1527 u8 addr_type; 1528 enum irdma_page_size page_size; 1529 1530 if (!info->total_len && !info->all_memory) 1531 return -EINVAL; 1532 1533 if (info->page_size == 0x40000000) 1534 page_size = IRDMA_PAGE_SIZE_1G; 1535 else if (info->page_size == 0x200000) 1536 page_size = IRDMA_PAGE_SIZE_2M; 1537 else if (info->page_size == 0x1000) 1538 page_size = IRDMA_PAGE_SIZE_4K; 1539 else 1540 return -EINVAL; 1541 1542 if (info->access_rights & (IRDMA_ACCESS_FLAGS_REMOTEREAD_ONLY | 1543 IRDMA_ACCESS_FLAGS_REMOTEWRITE_ONLY)) 1544 remote_access = true; 1545 else 1546 remote_access = false; 1547 1548 pble_obj_cnt = dev->hmc_info->hmc_obj[IRDMA_HMC_IW_PBLE].cnt; 1549 if (info->chunk_size && info->first_pm_pbl_index >= pble_obj_cnt) 1550 return -EINVAL; 1551 1552 cqp = dev->cqp; 1553 wqe = irdma_sc_cqp_get_next_send_wqe(cqp, scratch); 1554 if (!wqe) 1555 return -ENOMEM; 1556 fbo = info->va & (info->page_size - 1); 1557 1558 set_64bit_val(wqe, 0, 1559 (info->addr_type == IRDMA_ADDR_TYPE_VA_BASED ? 1560 info->va : fbo)); 1561 set_64bit_val(wqe, 8, 1562 FIELD_PREP(IRDMA_CQPSQ_STAG_STAGLEN, info->total_len) | 1563 FLD_LS_64(dev, info->pd_id, IRDMA_CQPSQ_STAG_PDID)); 1564 set_64bit_val(wqe, 16, 1565 FIELD_PREP(IRDMA_CQPSQ_STAG_KEY, info->stag_key) | 1566 FIELD_PREP(IRDMA_CQPSQ_STAG_PDID_HI, info->pd_id >> 18) | 1567 FIELD_PREP(IRDMA_CQPSQ_STAG_IDX, info->stag_idx)); 1568 if (!info->chunk_size) { 1569 set_64bit_val(wqe, 32, info->reg_addr_pa); 1570 set_64bit_val(wqe, 48, 0); 1571 } else { 1572 set_64bit_val(wqe, 32, 0); 1573 set_64bit_val(wqe, 48, 1574 FIELD_PREP(IRDMA_CQPSQ_STAG_FIRSTPMPBLIDX, info->first_pm_pbl_index)); 1575 } 1576 set_64bit_val(wqe, 40, info->hmc_fcn_index); 1577 set_64bit_val(wqe, 56, 0); 1578 1579 addr_type = (info->addr_type == IRDMA_ADDR_TYPE_VA_BASED) ? 1 : 0; 1580 hdr = FIELD_PREP(IRDMA_CQPSQ_OPCODE, IRDMA_CQP_OP_REG_MR) | 1581 FIELD_PREP(IRDMA_CQPSQ_STAG_MR, 1) | 1582 FIELD_PREP(IRDMA_CQPSQ_STAG_LPBLSIZE, info->chunk_size) | 1583 FIELD_PREP(IRDMA_CQPSQ_STAG_HPAGESIZE, page_size) | 1584 FIELD_PREP(IRDMA_CQPSQ_STAG_ARIGHTS, info->access_rights) | 1585 FIELD_PREP(IRDMA_CQPSQ_STAG_REMACCENABLED, remote_access) | 1586 FIELD_PREP(IRDMA_CQPSQ_STAG_VABASEDTO, addr_type) | 1587 FIELD_PREP(IRDMA_CQPSQ_STAG_USEHMCFNIDX, info->use_hmc_fcn_index) | 1588 FIELD_PREP(IRDMA_CQPSQ_STAG_USEPFRID, info->use_pf_rid) | 1589 FIELD_PREP(IRDMA_CQPSQ_STAG_REMOTE_ATOMIC_EN, 1590 info->remote_atomics_en) | 1591 FIELD_PREP(IRDMA_CQPSQ_WQEVALID, cqp->polarity); 1592 dma_wmb(); /* make sure WQE is written before valid bit is set */ 1593 1594 set_64bit_val(wqe, 24, hdr); 1595 1596 print_hex_dump_debug("WQE: MR_REG_NS WQE", DUMP_PREFIX_OFFSET, 16, 8, 1597 wqe, IRDMA_CQP_WQE_SIZE * 8, false); 1598 if (post_sq) 1599 irdma_sc_cqp_post_sq(cqp); 1600 1601 return 0; 1602 } 1603 1604 /** 1605 * irdma_sc_dealloc_stag - deallocate stag 1606 * @dev: sc device struct 1607 * @info: dealloc stag info 1608 * @scratch: u64 saved to be used during cqp completion 1609 * @post_sq: flag for cqp db to ring 1610 */ 1611 static int irdma_sc_dealloc_stag(struct irdma_sc_dev *dev, 1612 struct irdma_dealloc_stag_info *info, 1613 u64 scratch, bool post_sq) 1614 { 1615 u64 hdr; 1616 __le64 *wqe; 1617 struct irdma_sc_cqp *cqp; 1618 1619 cqp = dev->cqp; 1620 wqe = irdma_sc_cqp_get_next_send_wqe(cqp, scratch); 1621 if (!wqe) 1622 return -ENOMEM; 1623 1624 set_64bit_val(wqe, 8, 1625 FLD_LS_64(dev, info->pd_id, IRDMA_CQPSQ_STAG_PDID)); 1626 set_64bit_val(wqe, 16, 1627 FIELD_PREP(IRDMA_CQPSQ_STAG_IDX, info->stag_idx) | 1628 FIELD_PREP(IRDMA_CQPSQ_STAG_PDID_HI, info->pd_id >> 18)); 1629 1630 hdr = FIELD_PREP(IRDMA_CQPSQ_OPCODE, IRDMA_CQP_OP_DEALLOC_STAG) | 1631 FIELD_PREP(IRDMA_CQPSQ_STAG_MR, info->mr) | 1632 FIELD_PREP(IRDMA_CQPSQ_WQEVALID, cqp->polarity); 1633 dma_wmb(); /* make sure WQE is written before valid bit is set */ 1634 1635 set_64bit_val(wqe, 24, hdr); 1636 1637 print_hex_dump_debug("WQE: DEALLOC_STAG WQE", DUMP_PREFIX_OFFSET, 16, 1638 8, wqe, IRDMA_CQP_WQE_SIZE * 8, false); 1639 if (post_sq) 1640 irdma_sc_cqp_post_sq(cqp); 1641 1642 return 0; 1643 } 1644 1645 /** 1646 * irdma_sc_mw_alloc - mw allocate 1647 * @dev: sc device struct 1648 * @info: memory window allocation information 1649 * @scratch: u64 saved to be used during cqp completion 1650 * @post_sq: flag for cqp db to ring 1651 */ 1652 static int irdma_sc_mw_alloc(struct irdma_sc_dev *dev, 1653 struct irdma_mw_alloc_info *info, u64 scratch, 1654 bool post_sq) 1655 { 1656 u64 hdr; 1657 struct irdma_sc_cqp *cqp; 1658 __le64 *wqe; 1659 1660 cqp = dev->cqp; 1661 wqe = irdma_sc_cqp_get_next_send_wqe(cqp, scratch); 1662 if (!wqe) 1663 return -ENOMEM; 1664 1665 set_64bit_val(wqe, 8, 1666 FLD_LS_64(dev, info->pd_id, IRDMA_CQPSQ_STAG_PDID)); 1667 set_64bit_val(wqe, 16, 1668 FIELD_PREP(IRDMA_CQPSQ_STAG_IDX, info->mw_stag_index) | 1669 FIELD_PREP(IRDMA_CQPSQ_STAG_PDID_HI, info->pd_id >> 18)); 1670 1671 hdr = FIELD_PREP(IRDMA_CQPSQ_OPCODE, IRDMA_CQP_OP_ALLOC_STAG) | 1672 FIELD_PREP(IRDMA_CQPSQ_STAG_MWTYPE, info->mw_wide) | 1673 FIELD_PREP(IRDMA_CQPSQ_STAG_MW1_BIND_DONT_VLDT_KEY, 1674 info->mw1_bind_dont_vldt_key) | 1675 FIELD_PREP(IRDMA_CQPSQ_WQEVALID, cqp->polarity); 1676 dma_wmb(); /* make sure WQE is written before valid bit is set */ 1677 1678 set_64bit_val(wqe, 24, hdr); 1679 1680 print_hex_dump_debug("WQE: MW_ALLOC WQE", DUMP_PREFIX_OFFSET, 16, 8, 1681 wqe, IRDMA_CQP_WQE_SIZE * 8, false); 1682 if (post_sq) 1683 irdma_sc_cqp_post_sq(cqp); 1684 1685 return 0; 1686 } 1687 1688 /** 1689 * irdma_sc_mr_fast_register - Posts RDMA fast register mr WR to iwarp qp 1690 * @qp: sc qp struct 1691 * @info: fast mr info 1692 * @post_sq: flag for cqp db to ring 1693 */ 1694 int irdma_sc_mr_fast_register(struct irdma_sc_qp *qp, 1695 struct irdma_fast_reg_stag_info *info, 1696 bool post_sq) 1697 { 1698 u64 temp, hdr; 1699 __le64 *wqe; 1700 u32 wqe_idx; 1701 enum irdma_page_size page_size; 1702 struct irdma_post_sq_info sq_info = {}; 1703 1704 if (info->page_size == 0x40000000) 1705 page_size = IRDMA_PAGE_SIZE_1G; 1706 else if (info->page_size == 0x200000) 1707 page_size = IRDMA_PAGE_SIZE_2M; 1708 else 1709 page_size = IRDMA_PAGE_SIZE_4K; 1710 1711 sq_info.wr_id = info->wr_id; 1712 sq_info.signaled = info->signaled; 1713 1714 wqe = irdma_qp_get_next_send_wqe(&qp->qp_uk, &wqe_idx, 1715 IRDMA_QP_WQE_MIN_QUANTA, 0, &sq_info); 1716 if (!wqe) 1717 return -ENOMEM; 1718 1719 irdma_clr_wqes(&qp->qp_uk, wqe_idx); 1720 1721 ibdev_dbg(to_ibdev(qp->dev), 1722 "MR: wr_id[%llxh] wqe_idx[%04d] location[%p]\n", 1723 info->wr_id, wqe_idx, 1724 &qp->qp_uk.sq_wrtrk_array[wqe_idx].wrid); 1725 1726 temp = (info->addr_type == IRDMA_ADDR_TYPE_VA_BASED) ? 1727 (uintptr_t)info->va : info->fbo; 1728 set_64bit_val(wqe, 0, temp); 1729 1730 temp = FIELD_GET(IRDMAQPSQ_FIRSTPMPBLIDXHI, 1731 info->first_pm_pbl_index >> 16); 1732 set_64bit_val(wqe, 8, 1733 FIELD_PREP(IRDMAQPSQ_FIRSTPMPBLIDXHI, temp) | 1734 FIELD_PREP(IRDMAQPSQ_PBLADDR >> IRDMA_HW_PAGE_SHIFT, info->reg_addr_pa)); 1735 set_64bit_val(wqe, 16, 1736 info->total_len | 1737 FIELD_PREP(IRDMAQPSQ_FIRSTPMPBLIDXLO, info->first_pm_pbl_index)); 1738 1739 hdr = FIELD_PREP(IRDMAQPSQ_STAGKEY, info->stag_key) | 1740 FIELD_PREP(IRDMAQPSQ_STAGINDEX, info->stag_idx) | 1741 FIELD_PREP(IRDMAQPSQ_OPCODE, IRDMAQP_OP_FAST_REGISTER) | 1742 FIELD_PREP(IRDMAQPSQ_LPBLSIZE, info->chunk_size) | 1743 FIELD_PREP(IRDMAQPSQ_HPAGESIZE, page_size) | 1744 FIELD_PREP(IRDMAQPSQ_STAGRIGHTS, info->access_rights) | 1745 FIELD_PREP(IRDMAQPSQ_VABASEDTO, info->addr_type) | 1746 FIELD_PREP(IRDMAQPSQ_READFENCE, info->read_fence) | 1747 FIELD_PREP(IRDMAQPSQ_LOCALFENCE, info->local_fence) | 1748 FIELD_PREP(IRDMAQPSQ_SIGCOMPL, info->signaled) | 1749 FIELD_PREP(IRDMAQPSQ_REMOTE_ATOMICS_EN, info->remote_atomics_en) | 1750 FIELD_PREP(IRDMAQPSQ_VALID, qp->qp_uk.swqe_polarity); 1751 dma_wmb(); /* make sure WQE is written before valid bit is set */ 1752 1753 set_64bit_val(wqe, 24, hdr); 1754 1755 print_hex_dump_debug("WQE: FAST_REG WQE", DUMP_PREFIX_OFFSET, 16, 8, 1756 wqe, IRDMA_QP_WQE_MIN_SIZE, false); 1757 1758 if (post_sq) 1759 irdma_uk_qp_post_wr(&qp->qp_uk); 1760 1761 return 0; 1762 } 1763 1764 /** 1765 * irdma_sc_gen_rts_ae - request AE generated after RTS 1766 * @qp: sc qp struct 1767 */ 1768 static void irdma_sc_gen_rts_ae(struct irdma_sc_qp *qp) 1769 { 1770 __le64 *wqe; 1771 u64 hdr; 1772 struct irdma_qp_uk *qp_uk; 1773 1774 qp_uk = &qp->qp_uk; 1775 1776 wqe = qp_uk->sq_base[1].elem; 1777 1778 hdr = FIELD_PREP(IRDMAQPSQ_OPCODE, IRDMAQP_OP_NOP) | 1779 FIELD_PREP(IRDMAQPSQ_LOCALFENCE, 1) | 1780 FIELD_PREP(IRDMAQPSQ_VALID, qp->qp_uk.swqe_polarity); 1781 dma_wmb(); /* make sure WQE is written before valid bit is set */ 1782 1783 set_64bit_val(wqe, 24, hdr); 1784 print_hex_dump_debug("QP: NOP W/LOCAL FENCE WQE", DUMP_PREFIX_OFFSET, 1785 16, 8, wqe, IRDMA_QP_WQE_MIN_SIZE, false); 1786 1787 wqe = qp_uk->sq_base[2].elem; 1788 hdr = FIELD_PREP(IRDMAQPSQ_OPCODE, IRDMAQP_OP_GEN_RTS_AE) | 1789 FIELD_PREP(IRDMAQPSQ_VALID, qp->qp_uk.swqe_polarity); 1790 dma_wmb(); /* make sure WQE is written before valid bit is set */ 1791 1792 set_64bit_val(wqe, 24, hdr); 1793 print_hex_dump_debug("QP: CONN EST WQE", DUMP_PREFIX_OFFSET, 16, 8, 1794 wqe, IRDMA_QP_WQE_MIN_SIZE, false); 1795 } 1796 1797 /** 1798 * irdma_sc_send_lsmm - send last streaming mode message 1799 * @qp: sc qp struct 1800 * @lsmm_buf: buffer with lsmm message 1801 * @size: size of lsmm buffer 1802 * @stag: stag of lsmm buffer 1803 */ 1804 void irdma_sc_send_lsmm(struct irdma_sc_qp *qp, void *lsmm_buf, u32 size, 1805 irdma_stag stag) 1806 { 1807 __le64 *wqe; 1808 u64 hdr; 1809 struct irdma_qp_uk *qp_uk; 1810 1811 qp_uk = &qp->qp_uk; 1812 wqe = qp_uk->sq_base->elem; 1813 1814 set_64bit_val(wqe, 0, (uintptr_t)lsmm_buf); 1815 if (qp->qp_uk.uk_attrs->hw_rev == IRDMA_GEN_1) { 1816 set_64bit_val(wqe, 8, 1817 FIELD_PREP(IRDMAQPSQ_GEN1_FRAG_LEN, size) | 1818 FIELD_PREP(IRDMAQPSQ_GEN1_FRAG_STAG, stag)); 1819 } else { 1820 set_64bit_val(wqe, 8, 1821 FIELD_PREP(IRDMAQPSQ_FRAG_LEN, size) | 1822 FIELD_PREP(IRDMAQPSQ_FRAG_STAG, stag) | 1823 FIELD_PREP(IRDMAQPSQ_VALID, qp->qp_uk.swqe_polarity)); 1824 } 1825 set_64bit_val(wqe, 16, 0); 1826 1827 hdr = FIELD_PREP(IRDMAQPSQ_OPCODE, IRDMAQP_OP_RDMA_SEND) | 1828 FIELD_PREP(IRDMAQPSQ_STREAMMODE, 1) | 1829 FIELD_PREP(IRDMAQPSQ_WAITFORRCVPDU, 1) | 1830 FIELD_PREP(IRDMAQPSQ_VALID, qp->qp_uk.swqe_polarity); 1831 dma_wmb(); /* make sure WQE is written before valid bit is set */ 1832 1833 set_64bit_val(wqe, 24, hdr); 1834 1835 print_hex_dump_debug("WQE: SEND_LSMM WQE", DUMP_PREFIX_OFFSET, 16, 8, 1836 wqe, IRDMA_QP_WQE_MIN_SIZE, false); 1837 1838 if (qp->dev->hw_attrs.uk_attrs.feature_flags & IRDMA_FEATURE_RTS_AE) 1839 irdma_sc_gen_rts_ae(qp); 1840 } 1841 1842 /** 1843 * irdma_sc_send_rtt - send last read0 or write0 1844 * @qp: sc qp struct 1845 * @read: Do read0 or write0 1846 */ 1847 void irdma_sc_send_rtt(struct irdma_sc_qp *qp, bool read) 1848 { 1849 __le64 *wqe; 1850 u64 hdr; 1851 struct irdma_qp_uk *qp_uk; 1852 1853 qp_uk = &qp->qp_uk; 1854 wqe = qp_uk->sq_base->elem; 1855 1856 set_64bit_val(wqe, 0, 0); 1857 set_64bit_val(wqe, 16, 0); 1858 if (read) { 1859 if (qp->qp_uk.uk_attrs->hw_rev == IRDMA_GEN_1) { 1860 set_64bit_val(wqe, 8, 1861 FIELD_PREP(IRDMAQPSQ_GEN1_FRAG_STAG, 0xabcd)); 1862 } else { 1863 set_64bit_val(wqe, 8, 1864 (u64)0xabcd | FIELD_PREP(IRDMAQPSQ_VALID, qp->qp_uk.swqe_polarity)); 1865 } 1866 hdr = FIELD_PREP(IRDMAQPSQ_REMSTAG, 0x1234) | 1867 FIELD_PREP(IRDMAQPSQ_OPCODE, IRDMAQP_OP_RDMA_READ) | 1868 FIELD_PREP(IRDMAQPSQ_VALID, qp->qp_uk.swqe_polarity); 1869 1870 } else { 1871 if (qp->qp_uk.uk_attrs->hw_rev == IRDMA_GEN_1) { 1872 set_64bit_val(wqe, 8, 0); 1873 } else { 1874 set_64bit_val(wqe, 8, 1875 FIELD_PREP(IRDMAQPSQ_VALID, qp->qp_uk.swqe_polarity)); 1876 } 1877 hdr = FIELD_PREP(IRDMAQPSQ_OPCODE, IRDMAQP_OP_RDMA_WRITE) | 1878 FIELD_PREP(IRDMAQPSQ_VALID, qp->qp_uk.swqe_polarity); 1879 } 1880 1881 dma_wmb(); /* make sure WQE is written before valid bit is set */ 1882 1883 set_64bit_val(wqe, 24, hdr); 1884 1885 print_hex_dump_debug("WQE: RTR WQE", DUMP_PREFIX_OFFSET, 16, 8, wqe, 1886 IRDMA_QP_WQE_MIN_SIZE, false); 1887 1888 if (qp->dev->hw_attrs.uk_attrs.feature_flags & IRDMA_FEATURE_RTS_AE) 1889 irdma_sc_gen_rts_ae(qp); 1890 } 1891 1892 /** 1893 * irdma_iwarp_opcode - determine if incoming is rdma layer 1894 * @info: aeq info for the packet 1895 * @pkt: packet for error 1896 */ 1897 static u32 irdma_iwarp_opcode(struct irdma_aeqe_info *info, u8 *pkt) 1898 { 1899 __be16 *mpa; 1900 u32 opcode = 0xffffffff; 1901 1902 if (info->q2_data_written) { 1903 mpa = (__be16 *)pkt; 1904 opcode = ntohs(mpa[1]) & 0xf; 1905 } 1906 1907 return opcode; 1908 } 1909 1910 /** 1911 * irdma_locate_mpa - return pointer to mpa in the pkt 1912 * @pkt: packet with data 1913 */ 1914 static u8 *irdma_locate_mpa(u8 *pkt) 1915 { 1916 /* skip over ethernet header */ 1917 pkt += IRDMA_MAC_HLEN; 1918 1919 /* Skip over IP and TCP headers */ 1920 pkt += 4 * (pkt[0] & 0x0f); 1921 pkt += 4 * ((pkt[12] >> 4) & 0x0f); 1922 1923 return pkt; 1924 } 1925 1926 /** 1927 * irdma_bld_termhdr_ctrl - setup terminate hdr control fields 1928 * @qp: sc qp ptr for pkt 1929 * @hdr: term hdr 1930 * @opcode: flush opcode for termhdr 1931 * @layer_etype: error layer + error type 1932 * @err: error cod ein the header 1933 */ 1934 static void irdma_bld_termhdr_ctrl(struct irdma_sc_qp *qp, 1935 struct irdma_terminate_hdr *hdr, 1936 enum irdma_flush_opcode opcode, 1937 u8 layer_etype, u8 err) 1938 { 1939 qp->flush_code = opcode; 1940 hdr->layer_etype = layer_etype; 1941 hdr->error_code = err; 1942 } 1943 1944 /** 1945 * irdma_bld_termhdr_ddp_rdma - setup ddp and rdma hdrs in terminate hdr 1946 * @pkt: ptr to mpa in offending pkt 1947 * @hdr: term hdr 1948 * @copy_len: offending pkt length to be copied to term hdr 1949 * @is_tagged: DDP tagged or untagged 1950 */ 1951 static void irdma_bld_termhdr_ddp_rdma(u8 *pkt, struct irdma_terminate_hdr *hdr, 1952 int *copy_len, u8 *is_tagged) 1953 { 1954 u16 ddp_seg_len; 1955 1956 ddp_seg_len = ntohs(*(__be16 *)pkt); 1957 if (ddp_seg_len) { 1958 *copy_len = 2; 1959 hdr->hdrct = DDP_LEN_FLAG; 1960 if (pkt[2] & 0x80) { 1961 *is_tagged = 1; 1962 if (ddp_seg_len >= TERM_DDP_LEN_TAGGED) { 1963 *copy_len += TERM_DDP_LEN_TAGGED; 1964 hdr->hdrct |= DDP_HDR_FLAG; 1965 } 1966 } else { 1967 if (ddp_seg_len >= TERM_DDP_LEN_UNTAGGED) { 1968 *copy_len += TERM_DDP_LEN_UNTAGGED; 1969 hdr->hdrct |= DDP_HDR_FLAG; 1970 } 1971 if (ddp_seg_len >= (TERM_DDP_LEN_UNTAGGED + TERM_RDMA_LEN) && 1972 ((pkt[3] & RDMA_OPCODE_M) == RDMA_READ_REQ_OPCODE)) { 1973 *copy_len += TERM_RDMA_LEN; 1974 hdr->hdrct |= RDMA_HDR_FLAG; 1975 } 1976 } 1977 } 1978 } 1979 1980 /** 1981 * irdma_bld_terminate_hdr - build terminate message header 1982 * @qp: qp associated with received terminate AE 1983 * @info: the struct contiaing AE information 1984 */ 1985 static int irdma_bld_terminate_hdr(struct irdma_sc_qp *qp, 1986 struct irdma_aeqe_info *info) 1987 { 1988 u8 *pkt = qp->q2_buf + Q2_BAD_FRAME_OFFSET; 1989 int copy_len = 0; 1990 u8 is_tagged = 0; 1991 u32 opcode; 1992 struct irdma_terminate_hdr *termhdr; 1993 1994 termhdr = (struct irdma_terminate_hdr *)qp->q2_buf; 1995 memset(termhdr, 0, Q2_BAD_FRAME_OFFSET); 1996 1997 if (info->q2_data_written) { 1998 pkt = irdma_locate_mpa(pkt); 1999 irdma_bld_termhdr_ddp_rdma(pkt, termhdr, ©_len, &is_tagged); 2000 } 2001 2002 opcode = irdma_iwarp_opcode(info, pkt); 2003 qp->event_type = IRDMA_QP_EVENT_CATASTROPHIC; 2004 qp->sq_flush_code = info->sq; 2005 qp->rq_flush_code = info->rq; 2006 2007 switch (info->ae_id) { 2008 case IRDMA_AE_AMP_UNALLOCATED_STAG: 2009 qp->event_type = IRDMA_QP_EVENT_ACCESS_ERR; 2010 if (opcode == IRDMA_OP_TYPE_RDMA_WRITE) 2011 irdma_bld_termhdr_ctrl(qp, termhdr, FLUSH_PROT_ERR, 2012 (LAYER_DDP << 4) | DDP_TAGGED_BUF, 2013 DDP_TAGGED_INV_STAG); 2014 else 2015 irdma_bld_termhdr_ctrl(qp, termhdr, FLUSH_REM_ACCESS_ERR, 2016 (LAYER_RDMA << 4) | RDMAP_REMOTE_PROT, 2017 RDMAP_INV_STAG); 2018 break; 2019 case IRDMA_AE_AMP_BOUNDS_VIOLATION: 2020 qp->event_type = IRDMA_QP_EVENT_ACCESS_ERR; 2021 if (info->q2_data_written) 2022 irdma_bld_termhdr_ctrl(qp, termhdr, FLUSH_PROT_ERR, 2023 (LAYER_DDP << 4) | DDP_TAGGED_BUF, 2024 DDP_TAGGED_BOUNDS); 2025 else 2026 irdma_bld_termhdr_ctrl(qp, termhdr, FLUSH_REM_ACCESS_ERR, 2027 (LAYER_RDMA << 4) | RDMAP_REMOTE_PROT, 2028 RDMAP_INV_BOUNDS); 2029 break; 2030 case IRDMA_AE_AMP_BAD_PD: 2031 switch (opcode) { 2032 case IRDMA_OP_TYPE_RDMA_WRITE: 2033 irdma_bld_termhdr_ctrl(qp, termhdr, FLUSH_PROT_ERR, 2034 (LAYER_DDP << 4) | DDP_TAGGED_BUF, 2035 DDP_TAGGED_UNASSOC_STAG); 2036 break; 2037 case IRDMA_OP_TYPE_SEND_INV: 2038 case IRDMA_OP_TYPE_SEND_SOL_INV: 2039 irdma_bld_termhdr_ctrl(qp, termhdr, FLUSH_REM_ACCESS_ERR, 2040 (LAYER_RDMA << 4) | RDMAP_REMOTE_PROT, 2041 RDMAP_CANT_INV_STAG); 2042 break; 2043 default: 2044 irdma_bld_termhdr_ctrl(qp, termhdr, FLUSH_REM_ACCESS_ERR, 2045 (LAYER_RDMA << 4) | RDMAP_REMOTE_PROT, 2046 RDMAP_UNASSOC_STAG); 2047 } 2048 break; 2049 case IRDMA_AE_AMP_INVALID_STAG: 2050 qp->event_type = IRDMA_QP_EVENT_ACCESS_ERR; 2051 irdma_bld_termhdr_ctrl(qp, termhdr, FLUSH_REM_ACCESS_ERR, 2052 (LAYER_RDMA << 4) | RDMAP_REMOTE_PROT, 2053 RDMAP_INV_STAG); 2054 break; 2055 case IRDMA_AE_AMP_BAD_QP: 2056 irdma_bld_termhdr_ctrl(qp, termhdr, FLUSH_LOC_QP_OP_ERR, 2057 (LAYER_DDP << 4) | DDP_UNTAGGED_BUF, 2058 DDP_UNTAGGED_INV_QN); 2059 break; 2060 case IRDMA_AE_AMP_BAD_STAG_KEY: 2061 case IRDMA_AE_AMP_BAD_STAG_INDEX: 2062 qp->event_type = IRDMA_QP_EVENT_ACCESS_ERR; 2063 switch (opcode) { 2064 case IRDMA_OP_TYPE_SEND_INV: 2065 case IRDMA_OP_TYPE_SEND_SOL_INV: 2066 irdma_bld_termhdr_ctrl(qp, termhdr, FLUSH_REM_OP_ERR, 2067 (LAYER_RDMA << 4) | RDMAP_REMOTE_OP, 2068 RDMAP_CANT_INV_STAG); 2069 break; 2070 default: 2071 irdma_bld_termhdr_ctrl(qp, termhdr, FLUSH_REM_ACCESS_ERR, 2072 (LAYER_RDMA << 4) | RDMAP_REMOTE_OP, 2073 RDMAP_INV_STAG); 2074 } 2075 break; 2076 case IRDMA_AE_AMP_RIGHTS_VIOLATION: 2077 case IRDMA_AE_AMP_INVALIDATE_NO_REMOTE_ACCESS_RIGHTS: 2078 case IRDMA_AE_PRIV_OPERATION_DENIED: 2079 qp->event_type = IRDMA_QP_EVENT_ACCESS_ERR; 2080 irdma_bld_termhdr_ctrl(qp, termhdr, FLUSH_REM_ACCESS_ERR, 2081 (LAYER_RDMA << 4) | RDMAP_REMOTE_PROT, 2082 RDMAP_ACCESS); 2083 break; 2084 case IRDMA_AE_AMP_TO_WRAP: 2085 qp->event_type = IRDMA_QP_EVENT_ACCESS_ERR; 2086 irdma_bld_termhdr_ctrl(qp, termhdr, FLUSH_REM_ACCESS_ERR, 2087 (LAYER_RDMA << 4) | RDMAP_REMOTE_PROT, 2088 RDMAP_TO_WRAP); 2089 break; 2090 case IRDMA_AE_LLP_RECEIVED_MPA_CRC_ERROR: 2091 irdma_bld_termhdr_ctrl(qp, termhdr, FLUSH_GENERAL_ERR, 2092 (LAYER_MPA << 4) | DDP_LLP, MPA_CRC); 2093 break; 2094 case IRDMA_AE_LLP_SEGMENT_TOO_SMALL: 2095 irdma_bld_termhdr_ctrl(qp, termhdr, FLUSH_LOC_LEN_ERR, 2096 (LAYER_DDP << 4) | DDP_CATASTROPHIC, 2097 DDP_CATASTROPHIC_LOCAL); 2098 break; 2099 case IRDMA_AE_LCE_QP_CATASTROPHIC: 2100 case IRDMA_AE_DDP_NO_L_BIT: 2101 irdma_bld_termhdr_ctrl(qp, termhdr, FLUSH_FATAL_ERR, 2102 (LAYER_DDP << 4) | DDP_CATASTROPHIC, 2103 DDP_CATASTROPHIC_LOCAL); 2104 break; 2105 case IRDMA_AE_DDP_INVALID_MSN_GAP_IN_MSN: 2106 irdma_bld_termhdr_ctrl(qp, termhdr, FLUSH_GENERAL_ERR, 2107 (LAYER_DDP << 4) | DDP_UNTAGGED_BUF, 2108 DDP_UNTAGGED_INV_MSN_RANGE); 2109 break; 2110 case IRDMA_AE_DDP_UBE_DDP_MESSAGE_TOO_LONG_FOR_AVAILABLE_BUFFER: 2111 qp->event_type = IRDMA_QP_EVENT_ACCESS_ERR; 2112 irdma_bld_termhdr_ctrl(qp, termhdr, FLUSH_LOC_LEN_ERR, 2113 (LAYER_DDP << 4) | DDP_UNTAGGED_BUF, 2114 DDP_UNTAGGED_INV_TOO_LONG); 2115 break; 2116 case IRDMA_AE_DDP_UBE_INVALID_DDP_VERSION: 2117 if (is_tagged) 2118 irdma_bld_termhdr_ctrl(qp, termhdr, FLUSH_GENERAL_ERR, 2119 (LAYER_DDP << 4) | DDP_TAGGED_BUF, 2120 DDP_TAGGED_INV_DDP_VER); 2121 else 2122 irdma_bld_termhdr_ctrl(qp, termhdr, FLUSH_GENERAL_ERR, 2123 (LAYER_DDP << 4) | DDP_UNTAGGED_BUF, 2124 DDP_UNTAGGED_INV_DDP_VER); 2125 break; 2126 case IRDMA_AE_DDP_UBE_INVALID_MO: 2127 irdma_bld_termhdr_ctrl(qp, termhdr, FLUSH_GENERAL_ERR, 2128 (LAYER_DDP << 4) | DDP_UNTAGGED_BUF, 2129 DDP_UNTAGGED_INV_MO); 2130 break; 2131 case IRDMA_AE_DDP_UBE_INVALID_MSN_NO_BUFFER_AVAILABLE: 2132 irdma_bld_termhdr_ctrl(qp, termhdr, FLUSH_REM_OP_ERR, 2133 (LAYER_DDP << 4) | DDP_UNTAGGED_BUF, 2134 DDP_UNTAGGED_INV_MSN_NO_BUF); 2135 break; 2136 case IRDMA_AE_DDP_UBE_INVALID_QN: 2137 irdma_bld_termhdr_ctrl(qp, termhdr, FLUSH_GENERAL_ERR, 2138 (LAYER_DDP << 4) | DDP_UNTAGGED_BUF, 2139 DDP_UNTAGGED_INV_QN); 2140 break; 2141 case IRDMA_AE_RDMAP_ROE_INVALID_RDMAP_VERSION: 2142 irdma_bld_termhdr_ctrl(qp, termhdr, FLUSH_GENERAL_ERR, 2143 (LAYER_RDMA << 4) | RDMAP_REMOTE_OP, 2144 RDMAP_INV_RDMAP_VER); 2145 break; 2146 default: 2147 irdma_bld_termhdr_ctrl(qp, termhdr, FLUSH_FATAL_ERR, 2148 (LAYER_RDMA << 4) | RDMAP_REMOTE_OP, 2149 RDMAP_UNSPECIFIED); 2150 break; 2151 } 2152 2153 if (copy_len) 2154 memcpy(termhdr + 1, pkt, copy_len); 2155 2156 return sizeof(struct irdma_terminate_hdr) + copy_len; 2157 } 2158 2159 /** 2160 * irdma_terminate_send_fin() - Send fin for terminate message 2161 * @qp: qp associated with received terminate AE 2162 */ 2163 void irdma_terminate_send_fin(struct irdma_sc_qp *qp) 2164 { 2165 irdma_term_modify_qp(qp, IRDMA_QP_STATE_TERMINATE, 2166 IRDMAQP_TERM_SEND_FIN_ONLY, 0); 2167 } 2168 2169 /** 2170 * irdma_terminate_connection() - Bad AE and send terminate to remote QP 2171 * @qp: qp associated with received terminate AE 2172 * @info: the struct contiaing AE information 2173 */ 2174 void irdma_terminate_connection(struct irdma_sc_qp *qp, 2175 struct irdma_aeqe_info *info) 2176 { 2177 u8 termlen = 0; 2178 2179 if (qp->term_flags & IRDMA_TERM_SENT) 2180 return; 2181 2182 termlen = irdma_bld_terminate_hdr(qp, info); 2183 irdma_terminate_start_timer(qp); 2184 qp->term_flags |= IRDMA_TERM_SENT; 2185 irdma_term_modify_qp(qp, IRDMA_QP_STATE_TERMINATE, 2186 IRDMAQP_TERM_SEND_TERM_ONLY, termlen); 2187 } 2188 2189 /** 2190 * irdma_terminate_received - handle terminate received AE 2191 * @qp: qp associated with received terminate AE 2192 * @info: the struct contiaing AE information 2193 */ 2194 void irdma_terminate_received(struct irdma_sc_qp *qp, 2195 struct irdma_aeqe_info *info) 2196 { 2197 u8 *pkt = qp->q2_buf + Q2_BAD_FRAME_OFFSET; 2198 __be32 *mpa; 2199 u8 ddp_ctl; 2200 u8 rdma_ctl; 2201 u16 aeq_id = 0; 2202 struct irdma_terminate_hdr *termhdr; 2203 2204 mpa = (__be32 *)irdma_locate_mpa(pkt); 2205 if (info->q2_data_written) { 2206 /* did not validate the frame - do it now */ 2207 ddp_ctl = (ntohl(mpa[0]) >> 8) & 0xff; 2208 rdma_ctl = ntohl(mpa[0]) & 0xff; 2209 if ((ddp_ctl & 0xc0) != 0x40) 2210 aeq_id = IRDMA_AE_LCE_QP_CATASTROPHIC; 2211 else if ((ddp_ctl & 0x03) != 1) 2212 aeq_id = IRDMA_AE_DDP_UBE_INVALID_DDP_VERSION; 2213 else if (ntohl(mpa[2]) != 2) 2214 aeq_id = IRDMA_AE_DDP_UBE_INVALID_QN; 2215 else if (ntohl(mpa[3]) != 1) 2216 aeq_id = IRDMA_AE_DDP_INVALID_MSN_GAP_IN_MSN; 2217 else if (ntohl(mpa[4]) != 0) 2218 aeq_id = IRDMA_AE_DDP_UBE_INVALID_MO; 2219 else if ((rdma_ctl & 0xc0) != 0x40) 2220 aeq_id = IRDMA_AE_RDMAP_ROE_INVALID_RDMAP_VERSION; 2221 2222 info->ae_id = aeq_id; 2223 if (info->ae_id) { 2224 /* Bad terminate recvd - send back a terminate */ 2225 irdma_terminate_connection(qp, info); 2226 return; 2227 } 2228 } 2229 2230 qp->term_flags |= IRDMA_TERM_RCVD; 2231 qp->event_type = IRDMA_QP_EVENT_CATASTROPHIC; 2232 termhdr = (struct irdma_terminate_hdr *)&mpa[5]; 2233 if (termhdr->layer_etype == RDMAP_REMOTE_PROT || 2234 termhdr->layer_etype == RDMAP_REMOTE_OP) { 2235 irdma_terminate_done(qp, 0); 2236 } else { 2237 irdma_terminate_start_timer(qp); 2238 irdma_terminate_send_fin(qp); 2239 } 2240 } 2241 2242 static int irdma_null_ws_add(struct irdma_sc_vsi *vsi, u8 user_pri) 2243 { 2244 return 0; 2245 } 2246 2247 static void irdma_null_ws_remove(struct irdma_sc_vsi *vsi, u8 user_pri) 2248 { 2249 /* do nothing */ 2250 } 2251 2252 static void irdma_null_ws_reset(struct irdma_sc_vsi *vsi) 2253 { 2254 /* do nothing */ 2255 } 2256 2257 /** 2258 * irdma_sc_vsi_init - Init the vsi structure 2259 * @vsi: pointer to vsi structure to initialize 2260 * @info: the info used to initialize the vsi struct 2261 */ 2262 void irdma_sc_vsi_init(struct irdma_sc_vsi *vsi, 2263 struct irdma_vsi_init_info *info) 2264 { 2265 int i; 2266 2267 vsi->dev = info->dev; 2268 vsi->back_vsi = info->back_vsi; 2269 vsi->register_qset = info->register_qset; 2270 vsi->unregister_qset = info->unregister_qset; 2271 vsi->mtu = info->params->mtu; 2272 vsi->exception_lan_q = info->exception_lan_q; 2273 vsi->vsi_idx = info->pf_data_vsi_num; 2274 2275 irdma_set_qos_info(vsi, info->params); 2276 for (i = 0; i < IRDMA_MAX_USER_PRIORITY; i++) { 2277 mutex_init(&vsi->qos[i].qos_mutex); 2278 INIT_LIST_HEAD(&vsi->qos[i].qplist); 2279 } 2280 if (vsi->dev->hw_attrs.uk_attrs.hw_rev == IRDMA_GEN_2) { 2281 vsi->dev->ws_add = irdma_ws_add; 2282 vsi->dev->ws_remove = irdma_ws_remove; 2283 vsi->dev->ws_reset = irdma_ws_reset; 2284 } else { 2285 vsi->dev->ws_add = irdma_null_ws_add; 2286 vsi->dev->ws_remove = irdma_null_ws_remove; 2287 vsi->dev->ws_reset = irdma_null_ws_reset; 2288 } 2289 } 2290 2291 /** 2292 * irdma_get_stats_idx - Return stats index 2293 * @vsi: pointer to the vsi 2294 */ 2295 static u16 irdma_get_stats_idx(struct irdma_sc_vsi *vsi) 2296 { 2297 struct irdma_stats_inst_info stats_info = {}; 2298 struct irdma_sc_dev *dev = vsi->dev; 2299 u8 i; 2300 2301 if (dev->hw_attrs.uk_attrs.hw_rev >= IRDMA_GEN_2) { 2302 if (!irdma_cqp_stats_inst_cmd(vsi, IRDMA_OP_STATS_ALLOCATE, 2303 &stats_info)) 2304 return stats_info.stats_idx; 2305 } 2306 2307 for (i = 0; i < IRDMA_MAX_STATS_COUNT_GEN_1; i++) { 2308 if (!dev->stats_idx_array[i]) { 2309 dev->stats_idx_array[i] = true; 2310 return i; 2311 } 2312 } 2313 2314 return IRDMA_INVALID_STATS_IDX; 2315 } 2316 2317 /** 2318 * irdma_hw_stats_init_gen1 - Initialize stat reg table used for gen1 2319 * @vsi: vsi structure where hw_regs are set 2320 * 2321 * Populate the HW stats table 2322 */ 2323 static void irdma_hw_stats_init_gen1(struct irdma_sc_vsi *vsi) 2324 { 2325 struct irdma_sc_dev *dev = vsi->dev; 2326 const struct irdma_hw_stat_map *map; 2327 u64 *stat_reg = vsi->hw_stats_regs; 2328 u64 *regs = dev->hw_stats_regs; 2329 u16 i, stats_reg_set = vsi->stats_idx; 2330 2331 map = dev->hw_stats_map; 2332 2333 /* First 4 stat instances are reserved for port level statistics. */ 2334 stats_reg_set += vsi->stats_inst_alloc ? IRDMA_FIRST_NON_PF_STAT : 0; 2335 2336 for (i = 0; i < dev->hw_attrs.max_stat_idx; i++) { 2337 if (map[i].bitmask <= IRDMA_MAX_STATS_32) 2338 stat_reg[i] = regs[i] + stats_reg_set * sizeof(u32); 2339 else 2340 stat_reg[i] = regs[i] + stats_reg_set * sizeof(u64); 2341 } 2342 } 2343 2344 /** 2345 * irdma_vsi_stats_init - Initialize the vsi statistics 2346 * @vsi: pointer to the vsi structure 2347 * @info: The info structure used for initialization 2348 */ 2349 int irdma_vsi_stats_init(struct irdma_sc_vsi *vsi, 2350 struct irdma_vsi_stats_info *info) 2351 { 2352 struct irdma_dma_mem *stats_buff_mem; 2353 2354 vsi->pestat = info->pestat; 2355 vsi->pestat->hw = vsi->dev->hw; 2356 vsi->pestat->vsi = vsi; 2357 stats_buff_mem = &vsi->pestat->gather_info.stats_buff_mem; 2358 stats_buff_mem->size = ALIGN(IRDMA_GATHER_STATS_BUF_SIZE * 2, 1); 2359 stats_buff_mem->va = dma_alloc_coherent(vsi->pestat->hw->device, 2360 stats_buff_mem->size, 2361 &stats_buff_mem->pa, 2362 GFP_KERNEL); 2363 if (!stats_buff_mem->va) 2364 return -ENOMEM; 2365 2366 vsi->pestat->gather_info.gather_stats_va = stats_buff_mem->va; 2367 vsi->pestat->gather_info.last_gather_stats_va = 2368 (void *)((uintptr_t)stats_buff_mem->va + 2369 IRDMA_GATHER_STATS_BUF_SIZE); 2370 2371 if (vsi->dev->hw_attrs.uk_attrs.hw_rev < IRDMA_GEN_3) 2372 irdma_hw_stats_start_timer(vsi); 2373 2374 /* when stat allocation is not required default to fcn_id. */ 2375 vsi->stats_idx = info->fcn_id; 2376 if (info->alloc_stats_inst) { 2377 u16 stats_idx = irdma_get_stats_idx(vsi); 2378 2379 if (stats_idx != IRDMA_INVALID_STATS_IDX) { 2380 vsi->stats_inst_alloc = true; 2381 vsi->stats_idx = stats_idx; 2382 vsi->pestat->gather_info.use_stats_inst = true; 2383 vsi->pestat->gather_info.stats_inst_index = stats_idx; 2384 } 2385 } 2386 2387 if (vsi->dev->hw_attrs.uk_attrs.hw_rev == IRDMA_GEN_1) 2388 irdma_hw_stats_init_gen1(vsi); 2389 2390 return 0; 2391 } 2392 2393 /** 2394 * irdma_vsi_stats_free - Free the vsi stats 2395 * @vsi: pointer to the vsi structure 2396 */ 2397 void irdma_vsi_stats_free(struct irdma_sc_vsi *vsi) 2398 { 2399 struct irdma_stats_inst_info stats_info = {}; 2400 struct irdma_sc_dev *dev = vsi->dev; 2401 u16 stats_idx = vsi->stats_idx; 2402 2403 if (dev->hw_attrs.uk_attrs.hw_rev >= IRDMA_GEN_2) { 2404 if (vsi->stats_inst_alloc) { 2405 stats_info.stats_idx = vsi->stats_idx; 2406 irdma_cqp_stats_inst_cmd(vsi, IRDMA_OP_STATS_FREE, 2407 &stats_info); 2408 } 2409 } else { 2410 if (vsi->stats_inst_alloc && 2411 stats_idx < vsi->dev->hw_attrs.max_stat_inst) 2412 vsi->dev->stats_idx_array[stats_idx] = false; 2413 } 2414 2415 if (!vsi->pestat) 2416 return; 2417 2418 if (dev->hw_attrs.uk_attrs.hw_rev < IRDMA_GEN_3) 2419 irdma_hw_stats_stop_timer(vsi); 2420 dma_free_coherent(vsi->pestat->hw->device, 2421 vsi->pestat->gather_info.stats_buff_mem.size, 2422 vsi->pestat->gather_info.stats_buff_mem.va, 2423 vsi->pestat->gather_info.stats_buff_mem.pa); 2424 vsi->pestat->gather_info.stats_buff_mem.va = NULL; 2425 } 2426 2427 /** 2428 * irdma_get_encoded_wqe_size - given wq size, returns hardware encoded size 2429 * @wqsize: size of the wq (sq, rq) to encoded_size 2430 * @queue_type: queue type selected for the calculation algorithm 2431 */ 2432 u8 irdma_get_encoded_wqe_size(u32 wqsize, enum irdma_queue_type queue_type) 2433 { 2434 u8 encoded_size = 0; 2435 2436 if (queue_type == IRDMA_QUEUE_TYPE_SRQ) { 2437 /* Smallest SRQ size is 256B (8 quanta) that gets 2438 * encoded to 0. 2439 */ 2440 encoded_size = ilog2(wqsize) - 3; 2441 2442 return encoded_size; 2443 } 2444 /* cqp sq's hw coded value starts from 1 for size of 4 2445 * while it starts from 0 for qp' wq's. 2446 */ 2447 if (queue_type == IRDMA_QUEUE_TYPE_CQP) 2448 encoded_size = 1; 2449 wqsize >>= 2; 2450 while (wqsize >>= 1) 2451 encoded_size++; 2452 2453 return encoded_size; 2454 } 2455 2456 /** 2457 * irdma_sc_gather_stats - collect the statistics 2458 * @cqp: struct for cqp hw 2459 * @info: gather stats info structure 2460 * @scratch: u64 saved to be used during cqp completion 2461 */ 2462 static int irdma_sc_gather_stats(struct irdma_sc_cqp *cqp, 2463 struct irdma_stats_gather_info *info, 2464 u64 scratch) 2465 { 2466 __le64 *wqe; 2467 u64 temp; 2468 2469 if (info->stats_buff_mem.size < IRDMA_GATHER_STATS_BUF_SIZE) 2470 return -ENOMEM; 2471 2472 wqe = irdma_sc_cqp_get_next_send_wqe(cqp, scratch); 2473 if (!wqe) 2474 return -ENOMEM; 2475 2476 set_64bit_val(wqe, 40, 2477 FIELD_PREP(IRDMA_CQPSQ_STATS_HMC_FCN_INDEX, info->hmc_fcn_index)); 2478 set_64bit_val(wqe, 32, info->stats_buff_mem.pa); 2479 2480 temp = FIELD_PREP(IRDMA_CQPSQ_STATS_WQEVALID, cqp->polarity) | 2481 FIELD_PREP(IRDMA_CQPSQ_STATS_USE_INST, info->use_stats_inst) | 2482 FIELD_PREP(IRDMA_CQPSQ_STATS_INST_INDEX, 2483 info->stats_inst_index) | 2484 FIELD_PREP(IRDMA_CQPSQ_STATS_USE_HMC_FCN_INDEX, 2485 info->use_hmc_fcn_index) | 2486 FIELD_PREP(IRDMA_CQPSQ_STATS_OP, IRDMA_CQP_OP_GATHER_STATS); 2487 dma_wmb(); /* make sure WQE is written before valid bit is set */ 2488 2489 set_64bit_val(wqe, 24, temp); 2490 2491 print_hex_dump_debug("STATS: GATHER_STATS WQE", DUMP_PREFIX_OFFSET, 2492 16, 8, wqe, IRDMA_CQP_WQE_SIZE * 8, false); 2493 2494 irdma_sc_cqp_post_sq(cqp); 2495 ibdev_dbg(to_ibdev(cqp->dev), 2496 "STATS: CQP SQ head 0x%x tail 0x%x size 0x%x\n", 2497 cqp->sq_ring.head, cqp->sq_ring.tail, cqp->sq_ring.size); 2498 2499 return 0; 2500 } 2501 2502 /** 2503 * irdma_sc_manage_stats_inst - allocate or free stats instance 2504 * @cqp: struct for cqp hw 2505 * @info: stats info structure 2506 * @alloc: alloc vs. delete flag 2507 * @scratch: u64 saved to be used during cqp completion 2508 */ 2509 static int irdma_sc_manage_stats_inst(struct irdma_sc_cqp *cqp, 2510 struct irdma_stats_inst_info *info, 2511 bool alloc, u64 scratch) 2512 { 2513 __le64 *wqe; 2514 u64 temp; 2515 2516 wqe = irdma_sc_cqp_get_next_send_wqe(cqp, scratch); 2517 if (!wqe) 2518 return -ENOMEM; 2519 2520 set_64bit_val(wqe, 40, 2521 FIELD_PREP(IRDMA_CQPSQ_STATS_HMC_FCN_INDEX, info->hmc_fn_id)); 2522 temp = FIELD_PREP(IRDMA_CQPSQ_STATS_WQEVALID, cqp->polarity) | 2523 FIELD_PREP(IRDMA_CQPSQ_STATS_ALLOC_INST, alloc) | 2524 FIELD_PREP(IRDMA_CQPSQ_STATS_USE_HMC_FCN_INDEX, 2525 info->use_hmc_fcn_index) | 2526 FIELD_PREP(IRDMA_CQPSQ_STATS_INST_INDEX, info->stats_idx) | 2527 FIELD_PREP(IRDMA_CQPSQ_STATS_OP, IRDMA_CQP_OP_MANAGE_STATS); 2528 2529 dma_wmb(); /* make sure WQE is written before valid bit is set */ 2530 2531 set_64bit_val(wqe, 24, temp); 2532 2533 print_hex_dump_debug("WQE: MANAGE_STATS WQE", DUMP_PREFIX_OFFSET, 16, 2534 8, wqe, IRDMA_CQP_WQE_SIZE * 8, false); 2535 2536 irdma_sc_cqp_post_sq(cqp); 2537 return 0; 2538 } 2539 2540 /** 2541 * irdma_sc_set_up_map - set the up map table 2542 * @cqp: struct for cqp hw 2543 * @info: User priority map info 2544 * @scratch: u64 saved to be used during cqp completion 2545 */ 2546 static int irdma_sc_set_up_map(struct irdma_sc_cqp *cqp, 2547 struct irdma_up_info *info, u64 scratch) 2548 { 2549 __le64 *wqe; 2550 u64 temp = 0; 2551 int i; 2552 2553 wqe = irdma_sc_cqp_get_next_send_wqe(cqp, scratch); 2554 if (!wqe) 2555 return -ENOMEM; 2556 2557 for (i = 0; i < IRDMA_MAX_USER_PRIORITY; i++) 2558 temp |= (u64)info->map[i] << (i * 8); 2559 2560 set_64bit_val(wqe, 0, temp); 2561 set_64bit_val(wqe, 40, 2562 FIELD_PREP(IRDMA_CQPSQ_UP_CNPOVERRIDE, info->cnp_up_override) | 2563 FIELD_PREP(IRDMA_CQPSQ_UP_HMCFCNIDX, info->hmc_fcn_idx)); 2564 2565 temp = FIELD_PREP(IRDMA_CQPSQ_UP_WQEVALID, cqp->polarity) | 2566 FIELD_PREP(IRDMA_CQPSQ_UP_USEVLAN, info->use_vlan) | 2567 FIELD_PREP(IRDMA_CQPSQ_UP_USEOVERRIDE, 2568 info->use_cnp_up_override) | 2569 FIELD_PREP(IRDMA_CQPSQ_UP_OP, IRDMA_CQP_OP_UP_MAP); 2570 dma_wmb(); /* make sure WQE is written before valid bit is set */ 2571 2572 set_64bit_val(wqe, 24, temp); 2573 2574 print_hex_dump_debug("WQE: UPMAP WQE", DUMP_PREFIX_OFFSET, 16, 8, wqe, 2575 IRDMA_CQP_WQE_SIZE * 8, false); 2576 irdma_sc_cqp_post_sq(cqp); 2577 2578 return 0; 2579 } 2580 2581 /** 2582 * irdma_sc_manage_ws_node - create/modify/destroy WS node 2583 * @cqp: struct for cqp hw 2584 * @info: node info structure 2585 * @node_op: 0 for add 1 for modify, 2 for delete 2586 * @scratch: u64 saved to be used during cqp completion 2587 */ 2588 static int irdma_sc_manage_ws_node(struct irdma_sc_cqp *cqp, 2589 struct irdma_ws_node_info *info, 2590 enum irdma_ws_node_op node_op, u64 scratch) 2591 { 2592 __le64 *wqe; 2593 u64 temp = 0; 2594 2595 wqe = irdma_sc_cqp_get_next_send_wqe(cqp, scratch); 2596 if (!wqe) 2597 return -ENOMEM; 2598 2599 set_64bit_val(wqe, 32, 2600 FIELD_PREP(IRDMA_CQPSQ_WS_VSI, info->vsi) | 2601 FIELD_PREP(IRDMA_CQPSQ_WS_WEIGHT, info->weight)); 2602 2603 temp = FIELD_PREP(IRDMA_CQPSQ_WS_WQEVALID, cqp->polarity) | 2604 FIELD_PREP(IRDMA_CQPSQ_WS_NODEOP, node_op) | 2605 FIELD_PREP(IRDMA_CQPSQ_WS_ENABLENODE, info->enable) | 2606 FIELD_PREP(IRDMA_CQPSQ_WS_NODETYPE, info->type_leaf) | 2607 FIELD_PREP(IRDMA_CQPSQ_WS_PRIOTYPE, info->prio_type) | 2608 FIELD_PREP(IRDMA_CQPSQ_WS_TC, info->tc) | 2609 FIELD_PREP(IRDMA_CQPSQ_WS_OP, IRDMA_CQP_OP_WORK_SCHED_NODE) | 2610 FIELD_PREP(IRDMA_CQPSQ_WS_PARENTID, info->parent_id) | 2611 FIELD_PREP(IRDMA_CQPSQ_WS_NODEID, info->id); 2612 dma_wmb(); /* make sure WQE is written before valid bit is set */ 2613 2614 set_64bit_val(wqe, 24, temp); 2615 2616 print_hex_dump_debug("WQE: MANAGE_WS WQE", DUMP_PREFIX_OFFSET, 16, 8, 2617 wqe, IRDMA_CQP_WQE_SIZE * 8, false); 2618 irdma_sc_cqp_post_sq(cqp); 2619 2620 return 0; 2621 } 2622 2623 /** 2624 * irdma_sc_qp_flush_wqes - flush qp's wqe 2625 * @qp: sc qp 2626 * @info: dlush information 2627 * @scratch: u64 saved to be used during cqp completion 2628 * @post_sq: flag for cqp db to ring 2629 */ 2630 int irdma_sc_qp_flush_wqes(struct irdma_sc_qp *qp, 2631 struct irdma_qp_flush_info *info, u64 scratch, 2632 bool post_sq) 2633 { 2634 u64 temp = 0; 2635 __le64 *wqe; 2636 struct irdma_sc_cqp *cqp; 2637 u64 hdr; 2638 bool flush_sq = false, flush_rq = false; 2639 2640 if (info->rq && !qp->flush_rq) 2641 flush_rq = true; 2642 if (info->sq && !qp->flush_sq) 2643 flush_sq = true; 2644 qp->flush_sq |= flush_sq; 2645 qp->flush_rq |= flush_rq; 2646 2647 if (!flush_sq && !flush_rq) { 2648 ibdev_dbg(to_ibdev(qp->dev), 2649 "CQP: Additional flush request ignored for qp %x\n", 2650 qp->qp_uk.qp_id); 2651 return -EALREADY; 2652 } 2653 2654 cqp = qp->pd->dev->cqp; 2655 wqe = irdma_sc_cqp_get_next_send_wqe(cqp, scratch); 2656 if (!wqe) 2657 return -ENOMEM; 2658 2659 if (info->userflushcode) { 2660 if (flush_rq) 2661 temp |= FIELD_PREP(IRDMA_CQPSQ_FWQE_RQMNERR, 2662 info->rq_minor_code) | 2663 FIELD_PREP(IRDMA_CQPSQ_FWQE_RQMJERR, 2664 info->rq_major_code); 2665 if (flush_sq) 2666 temp |= FIELD_PREP(IRDMA_CQPSQ_FWQE_SQMNERR, 2667 info->sq_minor_code) | 2668 FIELD_PREP(IRDMA_CQPSQ_FWQE_SQMJERR, 2669 info->sq_major_code); 2670 } 2671 set_64bit_val(wqe, 16, temp); 2672 2673 temp = (info->generate_ae) ? 2674 info->ae_code | FIELD_PREP(IRDMA_CQPSQ_FWQE_AESOURCE, 2675 info->ae_src) : 0; 2676 set_64bit_val(wqe, 8, temp); 2677 if (cqp->dev->hw_attrs.uk_attrs.hw_rev >= IRDMA_GEN_3) { 2678 set_64bit_val(wqe, 40, 2679 FIELD_PREP(IRDMA_CQPSQ_FWQE_ERR_SQ_IDX, info->err_sq_idx)); 2680 set_64bit_val(wqe, 48, 2681 FIELD_PREP(IRDMA_CQPSQ_FWQE_ERR_RQ_IDX, info->err_rq_idx)); 2682 } 2683 2684 hdr = qp->qp_uk.qp_id | 2685 FIELD_PREP(IRDMA_CQPSQ_OPCODE, IRDMA_CQP_OP_FLUSH_WQES) | 2686 FIELD_PREP(IRDMA_CQPSQ_FWQE_GENERATE_AE, info->generate_ae) | 2687 FIELD_PREP(IRDMA_CQPSQ_FWQE_USERFLCODE, info->userflushcode) | 2688 FIELD_PREP(IRDMA_CQPSQ_FWQE_FLUSHSQ, flush_sq) | 2689 FIELD_PREP(IRDMA_CQPSQ_FWQE_FLUSHRQ, flush_rq) | 2690 FIELD_PREP(IRDMA_CQPSQ_WQEVALID, cqp->polarity); 2691 if (cqp->dev->hw_attrs.uk_attrs.hw_rev >= IRDMA_GEN_3) 2692 hdr |= FIELD_PREP(IRDMA_CQPSQ_FWQE_ERR_SQ_IDX_VALID, info->err_sq_idx_valid) | 2693 FIELD_PREP(IRDMA_CQPSQ_FWQE_ERR_RQ_IDX_VALID, info->err_rq_idx_valid); 2694 dma_wmb(); /* make sure WQE is written before valid bit is set */ 2695 2696 set_64bit_val(wqe, 24, hdr); 2697 2698 print_hex_dump_debug("WQE: QP_FLUSH WQE", DUMP_PREFIX_OFFSET, 16, 8, 2699 wqe, IRDMA_CQP_WQE_SIZE * 8, false); 2700 if (post_sq) 2701 irdma_sc_cqp_post_sq(cqp); 2702 2703 return 0; 2704 } 2705 2706 /** 2707 * irdma_sc_gen_ae - generate AE, uses flush WQE CQP OP 2708 * @qp: sc qp 2709 * @info: gen ae information 2710 * @scratch: u64 saved to be used during cqp completion 2711 * @post_sq: flag for cqp db to ring 2712 */ 2713 static int irdma_sc_gen_ae(struct irdma_sc_qp *qp, 2714 struct irdma_gen_ae_info *info, u64 scratch, 2715 bool post_sq) 2716 { 2717 u64 temp; 2718 __le64 *wqe; 2719 struct irdma_sc_cqp *cqp; 2720 u64 hdr; 2721 2722 cqp = qp->pd->dev->cqp; 2723 wqe = irdma_sc_cqp_get_next_send_wqe(cqp, scratch); 2724 if (!wqe) 2725 return -ENOMEM; 2726 2727 temp = info->ae_code | FIELD_PREP(IRDMA_CQPSQ_FWQE_AESOURCE, 2728 info->ae_src); 2729 set_64bit_val(wqe, 8, temp); 2730 2731 hdr = qp->qp_uk.qp_id | FIELD_PREP(IRDMA_CQPSQ_OPCODE, 2732 IRDMA_CQP_OP_GEN_AE) | 2733 FIELD_PREP(IRDMA_CQPSQ_FWQE_GENERATE_AE, 1) | 2734 FIELD_PREP(IRDMA_CQPSQ_WQEVALID, cqp->polarity); 2735 dma_wmb(); /* make sure WQE is written before valid bit is set */ 2736 2737 set_64bit_val(wqe, 24, hdr); 2738 2739 print_hex_dump_debug("WQE: GEN_AE WQE", DUMP_PREFIX_OFFSET, 16, 8, 2740 wqe, IRDMA_CQP_WQE_SIZE * 8, false); 2741 if (post_sq) 2742 irdma_sc_cqp_post_sq(cqp); 2743 2744 return 0; 2745 } 2746 2747 /*** irdma_sc_qp_upload_context - upload qp's context 2748 * @dev: sc device struct 2749 * @info: upload context info ptr for return 2750 * @scratch: u64 saved to be used during cqp completion 2751 * @post_sq: flag for cqp db to ring 2752 */ 2753 static int irdma_sc_qp_upload_context(struct irdma_sc_dev *dev, 2754 struct irdma_upload_context_info *info, 2755 u64 scratch, bool post_sq) 2756 { 2757 __le64 *wqe; 2758 struct irdma_sc_cqp *cqp; 2759 u64 hdr; 2760 2761 cqp = dev->cqp; 2762 wqe = irdma_sc_cqp_get_next_send_wqe(cqp, scratch); 2763 if (!wqe) 2764 return -ENOMEM; 2765 2766 set_64bit_val(wqe, 16, info->buf_pa); 2767 2768 hdr = FIELD_PREP(IRDMA_CQPSQ_UCTX_QPID, info->qp_id) | 2769 FIELD_PREP(IRDMA_CQPSQ_OPCODE, IRDMA_CQP_OP_UPLOAD_CONTEXT) | 2770 FIELD_PREP(IRDMA_CQPSQ_UCTX_QPTYPE, info->qp_type) | 2771 FIELD_PREP(IRDMA_CQPSQ_UCTX_RAWFORMAT, info->raw_format) | 2772 FIELD_PREP(IRDMA_CQPSQ_UCTX_FREEZEQP, info->freeze_qp) | 2773 FIELD_PREP(IRDMA_CQPSQ_WQEVALID, cqp->polarity); 2774 dma_wmb(); /* make sure WQE is written before valid bit is set */ 2775 2776 set_64bit_val(wqe, 24, hdr); 2777 2778 print_hex_dump_debug("WQE: QP_UPLOAD_CTX WQE", DUMP_PREFIX_OFFSET, 16, 2779 8, wqe, IRDMA_CQP_WQE_SIZE * 8, false); 2780 if (post_sq) 2781 irdma_sc_cqp_post_sq(cqp); 2782 2783 return 0; 2784 } 2785 2786 /** 2787 * irdma_sc_manage_push_page - Handle push page 2788 * @cqp: struct for cqp hw 2789 * @info: push page info 2790 * @scratch: u64 saved to be used during cqp completion 2791 * @post_sq: flag for cqp db to ring 2792 */ 2793 static int irdma_sc_manage_push_page(struct irdma_sc_cqp *cqp, 2794 struct irdma_cqp_manage_push_page_info *info, 2795 u64 scratch, bool post_sq) 2796 { 2797 __le64 *wqe; 2798 u64 hdr; 2799 2800 if (info->free_page && 2801 info->push_idx >= cqp->dev->hw_attrs.max_hw_device_pages) 2802 return -EINVAL; 2803 2804 wqe = irdma_sc_cqp_get_next_send_wqe(cqp, scratch); 2805 if (!wqe) 2806 return -ENOMEM; 2807 2808 set_64bit_val(wqe, 16, info->qs_handle); 2809 hdr = FIELD_PREP(IRDMA_CQPSQ_MPP_PPIDX, info->push_idx) | 2810 FIELD_PREP(IRDMA_CQPSQ_MPP_PPTYPE, info->push_page_type) | 2811 FIELD_PREP(IRDMA_CQPSQ_OPCODE, IRDMA_CQP_OP_MANAGE_PUSH_PAGES) | 2812 FIELD_PREP(IRDMA_CQPSQ_WQEVALID, cqp->polarity) | 2813 FIELD_PREP(IRDMA_CQPSQ_MPP_FREE_PAGE, info->free_page); 2814 dma_wmb(); /* make sure WQE is written before valid bit is set */ 2815 2816 set_64bit_val(wqe, 24, hdr); 2817 2818 print_hex_dump_debug("WQE: MANAGE_PUSH_PAGES WQE", DUMP_PREFIX_OFFSET, 2819 16, 8, wqe, IRDMA_CQP_WQE_SIZE * 8, false); 2820 if (post_sq) 2821 irdma_sc_cqp_post_sq(cqp); 2822 2823 return 0; 2824 } 2825 2826 /** 2827 * irdma_sc_suspend_qp - suspend qp for param change 2828 * @cqp: struct for cqp hw 2829 * @qp: sc qp struct 2830 * @scratch: u64 saved to be used during cqp completion 2831 */ 2832 static int irdma_sc_suspend_qp(struct irdma_sc_cqp *cqp, struct irdma_sc_qp *qp, 2833 u64 scratch) 2834 { 2835 u64 hdr; 2836 __le64 *wqe; 2837 2838 wqe = irdma_sc_cqp_get_next_send_wqe(cqp, scratch); 2839 if (!wqe) 2840 return -ENOMEM; 2841 2842 hdr = FIELD_PREP(IRDMA_CQPSQ_SUSPENDQP_QPID, qp->qp_uk.qp_id) | 2843 FIELD_PREP(IRDMA_CQPSQ_OPCODE, IRDMA_CQP_OP_SUSPEND_QP) | 2844 FIELD_PREP(IRDMA_CQPSQ_WQEVALID, cqp->polarity); 2845 dma_wmb(); /* make sure WQE is written before valid bit is set */ 2846 2847 set_64bit_val(wqe, 24, hdr); 2848 2849 print_hex_dump_debug("WQE: SUSPEND_QP WQE", DUMP_PREFIX_OFFSET, 16, 8, 2850 wqe, IRDMA_CQP_WQE_SIZE * 8, false); 2851 irdma_sc_cqp_post_sq(cqp); 2852 2853 return 0; 2854 } 2855 2856 /** 2857 * irdma_sc_resume_qp - resume qp after suspend 2858 * @cqp: struct for cqp hw 2859 * @qp: sc qp struct 2860 * @scratch: u64 saved to be used during cqp completion 2861 */ 2862 static int irdma_sc_resume_qp(struct irdma_sc_cqp *cqp, struct irdma_sc_qp *qp, 2863 u64 scratch) 2864 { 2865 u64 hdr; 2866 __le64 *wqe; 2867 2868 wqe = irdma_sc_cqp_get_next_send_wqe(cqp, scratch); 2869 if (!wqe) 2870 return -ENOMEM; 2871 2872 set_64bit_val(wqe, 16, 2873 FIELD_PREP(IRDMA_CQPSQ_RESUMEQP_QSHANDLE, qp->qs_handle)); 2874 2875 hdr = FIELD_PREP(IRDMA_CQPSQ_RESUMEQP_QPID, qp->qp_uk.qp_id) | 2876 FIELD_PREP(IRDMA_CQPSQ_OPCODE, IRDMA_CQP_OP_RESUME_QP) | 2877 FIELD_PREP(IRDMA_CQPSQ_WQEVALID, cqp->polarity); 2878 dma_wmb(); /* make sure WQE is written before valid bit is set */ 2879 2880 set_64bit_val(wqe, 24, hdr); 2881 2882 print_hex_dump_debug("WQE: RESUME_QP WQE", DUMP_PREFIX_OFFSET, 16, 8, 2883 wqe, IRDMA_CQP_WQE_SIZE * 8, false); 2884 irdma_sc_cqp_post_sq(cqp); 2885 2886 return 0; 2887 } 2888 2889 /** 2890 * irdma_sc_cq_ack - acknowledge completion q 2891 * @cq: cq struct 2892 */ 2893 static inline void irdma_sc_cq_ack(struct irdma_sc_cq *cq) 2894 { 2895 writel(cq->cq_uk.cq_id, cq->cq_uk.cq_ack_db); 2896 } 2897 2898 /** 2899 * irdma_sc_cq_init - initialize completion q 2900 * @cq: cq struct 2901 * @info: cq initialization info 2902 */ 2903 int irdma_sc_cq_init(struct irdma_sc_cq *cq, struct irdma_cq_init_info *info) 2904 { 2905 u32 pble_obj_cnt; 2906 2907 pble_obj_cnt = info->dev->hmc_info->hmc_obj[IRDMA_HMC_IW_PBLE].cnt; 2908 if (info->virtual_map && info->first_pm_pbl_idx >= pble_obj_cnt) 2909 return -EINVAL; 2910 2911 cq->cq_pa = info->cq_base_pa; 2912 cq->dev = info->dev; 2913 cq->ceq_id = info->ceq_id; 2914 info->cq_uk_init_info.cqe_alloc_db = cq->dev->cq_arm_db; 2915 info->cq_uk_init_info.cq_ack_db = cq->dev->cq_ack_db; 2916 irdma_uk_cq_init(&cq->cq_uk, &info->cq_uk_init_info); 2917 2918 cq->virtual_map = info->virtual_map; 2919 cq->pbl_chunk_size = info->pbl_chunk_size; 2920 cq->ceqe_mask = info->ceqe_mask; 2921 cq->cq_type = (info->type) ? info->type : IRDMA_CQ_TYPE_IWARP; 2922 cq->shadow_area_pa = info->shadow_area_pa; 2923 cq->shadow_read_threshold = info->shadow_read_threshold; 2924 cq->ceq_id_valid = info->ceq_id_valid; 2925 cq->tph_en = info->tph_en; 2926 cq->tph_val = info->tph_val; 2927 cq->first_pm_pbl_idx = info->first_pm_pbl_idx; 2928 cq->vsi = info->vsi; 2929 2930 return 0; 2931 } 2932 2933 /** 2934 * irdma_sc_cq_create - create completion q 2935 * @cq: cq struct 2936 * @scratch: u64 saved to be used during cqp completion 2937 * @check_overflow: flag for overflow check 2938 * @post_sq: flag for cqp db to ring 2939 */ 2940 static int irdma_sc_cq_create(struct irdma_sc_cq *cq, u64 scratch, 2941 bool check_overflow, bool post_sq) 2942 { 2943 __le64 *wqe; 2944 struct irdma_sc_cqp *cqp; 2945 u64 hdr; 2946 2947 cqp = cq->dev->cqp; 2948 if (cq->cq_uk.cq_id >= cqp->dev->hmc_info->hmc_obj[IRDMA_HMC_IW_CQ].max_cnt) 2949 return -EINVAL; 2950 2951 if (cq->ceq_id >= cq->dev->hmc_fpm_misc.max_ceqs) 2952 return -EINVAL; 2953 2954 wqe = irdma_sc_cqp_get_next_send_wqe(cqp, scratch); 2955 if (!wqe) 2956 return -ENOMEM; 2957 2958 set_64bit_val(wqe, 0, cq->cq_uk.cq_size); 2959 set_64bit_val(wqe, 8, (uintptr_t)cq >> 1); 2960 set_64bit_val(wqe, 16, 2961 FIELD_PREP(IRDMA_CQPSQ_CQ_SHADOW_READ_THRESHOLD, cq->shadow_read_threshold)); 2962 set_64bit_val(wqe, 32, (cq->virtual_map ? 0 : cq->cq_pa)); 2963 set_64bit_val(wqe, 40, cq->shadow_area_pa); 2964 set_64bit_val(wqe, 48, 2965 FIELD_PREP(IRDMA_CQPSQ_CQ_FIRSTPMPBLIDX, (cq->virtual_map ? cq->first_pm_pbl_idx : 0))); 2966 set_64bit_val(wqe, 56, 2967 FIELD_PREP(IRDMA_CQPSQ_TPHVAL, cq->tph_val) | 2968 FIELD_PREP(IRDMA_CQPSQ_VSIIDX, cq->vsi->vsi_idx)); 2969 2970 hdr = FLD_LS_64(cq->dev, cq->cq_uk.cq_id, IRDMA_CQPSQ_CQ_CQID) | 2971 FLD_LS_64(cq->dev, (cq->ceq_id_valid ? cq->ceq_id : 0), 2972 IRDMA_CQPSQ_CQ_CEQID) | 2973 FIELD_PREP(IRDMA_CQPSQ_OPCODE, IRDMA_CQP_OP_CREATE_CQ) | 2974 FIELD_PREP(IRDMA_CQPSQ_CQ_LPBLSIZE, cq->pbl_chunk_size) | 2975 FIELD_PREP(IRDMA_CQPSQ_CQ_CHKOVERFLOW, check_overflow) | 2976 FIELD_PREP(IRDMA_CQPSQ_CQ_VIRTMAP, cq->virtual_map) | 2977 FIELD_PREP(IRDMA_CQPSQ_CQ_CQID_HIGH, cq->cq_uk.cq_id >> 22) | 2978 FIELD_PREP(IRDMA_CQPSQ_CQ_CEQID_HIGH, 2979 (cq->ceq_id_valid ? cq->ceq_id : 0) >> 10) | 2980 FIELD_PREP(IRDMA_CQPSQ_CQ_ENCEQEMASK, cq->ceqe_mask) | 2981 FIELD_PREP(IRDMA_CQPSQ_CQ_CEQIDVALID, cq->ceq_id_valid) | 2982 FIELD_PREP(IRDMA_CQPSQ_TPHEN, cq->tph_en) | 2983 FIELD_PREP(IRDMA_CQPSQ_CQ_AVOIDMEMCNFLCT, 2984 cq->cq_uk.avoid_mem_cflct) | 2985 FIELD_PREP(IRDMA_CQPSQ_WQEVALID, cqp->polarity); 2986 dma_wmb(); /* make sure WQE is written before valid bit is set */ 2987 2988 set_64bit_val(wqe, 24, hdr); 2989 2990 print_hex_dump_debug("WQE: CQ_CREATE WQE", DUMP_PREFIX_OFFSET, 16, 8, 2991 wqe, IRDMA_CQP_WQE_SIZE * 8, false); 2992 if (post_sq) 2993 irdma_sc_cqp_post_sq(cqp); 2994 2995 return 0; 2996 } 2997 2998 /** 2999 * irdma_sc_cq_destroy - destroy completion q 3000 * @cq: cq struct 3001 * @scratch: u64 saved to be used during cqp completion 3002 * @post_sq: flag for cqp db to ring 3003 */ 3004 int irdma_sc_cq_destroy(struct irdma_sc_cq *cq, u64 scratch, bool post_sq) 3005 { 3006 struct irdma_sc_cqp *cqp; 3007 __le64 *wqe; 3008 u64 hdr; 3009 3010 cqp = cq->dev->cqp; 3011 wqe = irdma_sc_cqp_get_next_send_wqe(cqp, scratch); 3012 if (!wqe) 3013 return -ENOMEM; 3014 3015 set_64bit_val(wqe, 0, cq->cq_uk.cq_size); 3016 set_64bit_val(wqe, 8, (uintptr_t)cq >> 1); 3017 set_64bit_val(wqe, 40, cq->shadow_area_pa); 3018 set_64bit_val(wqe, 48, 3019 (cq->virtual_map ? cq->first_pm_pbl_idx : 0)); 3020 3021 hdr = cq->cq_uk.cq_id | 3022 FLD_LS_64(cq->dev, (cq->ceq_id_valid ? cq->ceq_id : 0), 3023 IRDMA_CQPSQ_CQ_CEQID) | 3024 FIELD_PREP(IRDMA_CQPSQ_OPCODE, IRDMA_CQP_OP_DESTROY_CQ) | 3025 FIELD_PREP(IRDMA_CQPSQ_CQ_LPBLSIZE, cq->pbl_chunk_size) | 3026 FIELD_PREP(IRDMA_CQPSQ_CQ_VIRTMAP, cq->virtual_map) | 3027 FIELD_PREP(IRDMA_CQPSQ_CQ_ENCEQEMASK, cq->ceqe_mask) | 3028 FIELD_PREP(IRDMA_CQPSQ_CQ_CEQIDVALID, cq->ceq_id_valid) | 3029 FIELD_PREP(IRDMA_CQPSQ_TPHEN, cq->tph_en) | 3030 FIELD_PREP(IRDMA_CQPSQ_CQ_AVOIDMEMCNFLCT, cq->cq_uk.avoid_mem_cflct) | 3031 FIELD_PREP(IRDMA_CQPSQ_WQEVALID, cqp->polarity); 3032 dma_wmb(); /* make sure WQE is written before valid bit is set */ 3033 3034 set_64bit_val(wqe, 24, hdr); 3035 3036 print_hex_dump_debug("WQE: CQ_DESTROY WQE", DUMP_PREFIX_OFFSET, 16, 8, 3037 wqe, IRDMA_CQP_WQE_SIZE * 8, false); 3038 if (post_sq) 3039 irdma_sc_cqp_post_sq(cqp); 3040 3041 return 0; 3042 } 3043 3044 /** 3045 * irdma_sc_cq_resize - set resized cq buffer info 3046 * @cq: resized cq 3047 * @info: resized cq buffer info 3048 */ 3049 void irdma_sc_cq_resize(struct irdma_sc_cq *cq, struct irdma_modify_cq_info *info) 3050 { 3051 cq->virtual_map = info->virtual_map; 3052 cq->cq_pa = info->cq_pa; 3053 cq->first_pm_pbl_idx = info->first_pm_pbl_idx; 3054 cq->pbl_chunk_size = info->pbl_chunk_size; 3055 irdma_uk_cq_resize(&cq->cq_uk, info->cq_base, info->cq_size); 3056 } 3057 3058 /** 3059 * irdma_sc_cq_modify - modify a Completion Queue 3060 * @cq: cq struct 3061 * @info: modification info struct 3062 * @scratch: u64 saved to be used during cqp completion 3063 * @post_sq: flag to post to sq 3064 */ 3065 static int irdma_sc_cq_modify(struct irdma_sc_cq *cq, 3066 struct irdma_modify_cq_info *info, u64 scratch, 3067 bool post_sq) 3068 { 3069 struct irdma_sc_cqp *cqp; 3070 __le64 *wqe; 3071 u64 hdr; 3072 u32 pble_obj_cnt; 3073 3074 pble_obj_cnt = cq->dev->hmc_info->hmc_obj[IRDMA_HMC_IW_PBLE].cnt; 3075 if (info->cq_resize && info->virtual_map && 3076 info->first_pm_pbl_idx >= pble_obj_cnt) 3077 return -EINVAL; 3078 3079 cqp = cq->dev->cqp; 3080 wqe = irdma_sc_cqp_get_next_send_wqe(cqp, scratch); 3081 if (!wqe) 3082 return -ENOMEM; 3083 3084 set_64bit_val(wqe, 0, info->cq_size); 3085 set_64bit_val(wqe, 8, (uintptr_t)cq >> 1); 3086 set_64bit_val(wqe, 16, 3087 FIELD_PREP(IRDMA_CQPSQ_CQ_SHADOW_READ_THRESHOLD, info->shadow_read_threshold)); 3088 set_64bit_val(wqe, 32, info->cq_pa); 3089 set_64bit_val(wqe, 40, cq->shadow_area_pa); 3090 set_64bit_val(wqe, 48, info->first_pm_pbl_idx); 3091 set_64bit_val(wqe, 56, 3092 FIELD_PREP(IRDMA_CQPSQ_TPHVAL, cq->tph_val) | 3093 FIELD_PREP(IRDMA_CQPSQ_VSIIDX, cq->vsi->vsi_idx)); 3094 3095 hdr = cq->cq_uk.cq_id | 3096 FIELD_PREP(IRDMA_CQPSQ_OPCODE, IRDMA_CQP_OP_MODIFY_CQ) | 3097 FIELD_PREP(IRDMA_CQPSQ_CQ_CQRESIZE, info->cq_resize) | 3098 FIELD_PREP(IRDMA_CQPSQ_CQ_LPBLSIZE, info->pbl_chunk_size) | 3099 FIELD_PREP(IRDMA_CQPSQ_CQ_CHKOVERFLOW, info->check_overflow) | 3100 FIELD_PREP(IRDMA_CQPSQ_CQ_VIRTMAP, info->virtual_map) | 3101 FIELD_PREP(IRDMA_CQPSQ_CQ_ENCEQEMASK, cq->ceqe_mask) | 3102 FIELD_PREP(IRDMA_CQPSQ_TPHEN, cq->tph_en) | 3103 FIELD_PREP(IRDMA_CQPSQ_CQ_AVOIDMEMCNFLCT, 3104 cq->cq_uk.avoid_mem_cflct) | 3105 FIELD_PREP(IRDMA_CQPSQ_WQEVALID, cqp->polarity); 3106 dma_wmb(); /* make sure WQE is written before valid bit is set */ 3107 3108 set_64bit_val(wqe, 24, hdr); 3109 3110 print_hex_dump_debug("WQE: CQ_MODIFY WQE", DUMP_PREFIX_OFFSET, 16, 8, 3111 wqe, IRDMA_CQP_WQE_SIZE * 8, false); 3112 if (post_sq) 3113 irdma_sc_cqp_post_sq(cqp); 3114 3115 return 0; 3116 } 3117 3118 /** 3119 * irdma_sc_get_decoded_ird_size_gen_3 - get decoded IRD size for GEN 3 3120 * @ird_enc: IRD encoding 3121 * IRD size defaults to a value of 4 in case of invalid input. 3122 */ 3123 static u16 irdma_sc_get_decoded_ird_size_gen_3(u8 ird_enc) 3124 { 3125 switch (ird_enc) { 3126 case IRDMA_IRD_HW_SIZE_4096_GEN3: 3127 return 4096; 3128 case IRDMA_IRD_HW_SIZE_2048_GEN3: 3129 return 2048; 3130 case IRDMA_IRD_HW_SIZE_1024_GEN3: 3131 return 1024; 3132 case IRDMA_IRD_HW_SIZE_512_GEN3: 3133 return 512; 3134 case IRDMA_IRD_HW_SIZE_256_GEN3: 3135 return 256; 3136 case IRDMA_IRD_HW_SIZE_128_GEN3: 3137 return 128; 3138 case IRDMA_IRD_HW_SIZE_64_GEN3: 3139 return 64; 3140 case IRDMA_IRD_HW_SIZE_32_GEN3: 3141 return 32; 3142 case IRDMA_IRD_HW_SIZE_16_GEN3: 3143 return 16; 3144 case IRDMA_IRD_HW_SIZE_8_GEN3: 3145 return 8; 3146 case IRDMA_IRD_HW_SIZE_4_GEN3: 3147 return 4; 3148 default: 3149 return 4; 3150 } 3151 } 3152 3153 /** 3154 * irdma_check_cqp_progress - check cqp processing progress 3155 * @timeout: timeout info struct 3156 * @dev: sc device struct 3157 */ 3158 void irdma_check_cqp_progress(struct irdma_cqp_timeout *timeout, struct irdma_sc_dev *dev) 3159 { 3160 u64 completed_ops = atomic64_read(&dev->cqp->completed_ops); 3161 3162 if (timeout->compl_cqp_cmds != completed_ops) { 3163 timeout->compl_cqp_cmds = completed_ops; 3164 timeout->count = 0; 3165 } else if (timeout->compl_cqp_cmds != dev->cqp->requested_ops) { 3166 timeout->count++; 3167 } 3168 } 3169 3170 /** 3171 * irdma_get_cqp_reg_info - get head and tail for cqp using registers 3172 * @cqp: struct for cqp hw 3173 * @val: cqp tail register value 3174 * @tail: wqtail register value 3175 * @error: cqp processing err 3176 */ 3177 static inline void irdma_get_cqp_reg_info(struct irdma_sc_cqp *cqp, u32 *val, 3178 u32 *tail, u32 *error) 3179 { 3180 *val = readl(cqp->dev->hw_regs[IRDMA_CQPTAIL]); 3181 *tail = FIELD_GET(IRDMA_CQPTAIL_WQTAIL, *val); 3182 *error = FIELD_GET(IRDMA_CQPTAIL_CQP_OP_ERR, *val); 3183 } 3184 3185 /** 3186 * irdma_sc_cqp_def_cmpl_ae_handler - remove completed requests from pending list 3187 * @dev: sc device struct 3188 * @info: AE entry info 3189 * @first: true if this is the first call to this handler for given AEQE 3190 * @scratch: (out) scratch entry pointer 3191 * @sw_def_info: (in/out) SW ticket value for this AE 3192 * 3193 * In case of AE_DEF_CMPL event, this function should be called in a loop 3194 * until it returns NULL-ptr via scratch. 3195 * For each call, it looks for a matching CQP request on pending list, 3196 * removes it from the list and returns the pointer to the associated scratch 3197 * entry. 3198 * If this is the first call to this function for given AEQE, sw_def_info 3199 * value is not used to find matching requests. Instead, it is populated 3200 * with the value from the first matching cqp_request on the list. 3201 * For subsequent calls, ooo_op->sw_def_info need to match the value passed 3202 * by a caller. 3203 * 3204 * Return: scratch entry pointer for cqp_request to be released or NULL 3205 * if no matching request is found. 3206 */ 3207 void irdma_sc_cqp_def_cmpl_ae_handler(struct irdma_sc_dev *dev, 3208 struct irdma_aeqe_info *info, 3209 bool first, u64 *scratch, 3210 u32 *sw_def_info) 3211 { 3212 struct irdma_ooo_cqp_op *ooo_op; 3213 unsigned long flags; 3214 3215 *scratch = 0; 3216 3217 spin_lock_irqsave(&dev->cqp->ooo_list_lock, flags); 3218 list_for_each_entry(ooo_op, &dev->cqp->ooo_pnd, list_entry) { 3219 if (ooo_op->deferred && 3220 ((first && ooo_op->def_info == info->def_info) || 3221 (!first && ooo_op->sw_def_info == *sw_def_info))) { 3222 *sw_def_info = ooo_op->sw_def_info; 3223 *scratch = ooo_op->scratch; 3224 3225 list_move(&ooo_op->list_entry, &dev->cqp->ooo_avail); 3226 atomic64_inc(&dev->cqp->completed_ops); 3227 3228 break; 3229 } 3230 } 3231 spin_unlock_irqrestore(&dev->cqp->ooo_list_lock, flags); 3232 3233 if (first && !*scratch) 3234 ibdev_dbg(to_ibdev(dev), 3235 "AEQ: deferred completion with unknown ticket: def_info 0x%x\n", 3236 info->def_info); 3237 } 3238 3239 /** 3240 * irdma_sc_cqp_cleanup_handler - remove requests from pending list 3241 * @dev: sc device struct 3242 * 3243 * This function should be called in a loop from irdma_cleanup_pending_cqp_op. 3244 * For each call, it returns first CQP request on pending list, removes it 3245 * from the list and returns the pointer to the associated scratch entry. 3246 * 3247 * Return: scratch entry pointer for cqp_request to be released or NULL 3248 * if pending list is empty. 3249 */ 3250 u64 irdma_sc_cqp_cleanup_handler(struct irdma_sc_dev *dev) 3251 { 3252 struct irdma_ooo_cqp_op *ooo_op; 3253 u64 scratch = 0; 3254 3255 list_for_each_entry(ooo_op, &dev->cqp->ooo_pnd, list_entry) { 3256 scratch = ooo_op->scratch; 3257 3258 list_del(&ooo_op->list_entry); 3259 list_add(&ooo_op->list_entry, &dev->cqp->ooo_avail); 3260 atomic64_inc(&dev->cqp->completed_ops); 3261 3262 break; 3263 } 3264 3265 return scratch; 3266 } 3267 3268 /** 3269 * irdma_cqp_poll_registers - poll cqp registers 3270 * @cqp: struct for cqp hw 3271 * @tail: wqtail register value 3272 * @count: how many times to try for completion 3273 */ 3274 static int irdma_cqp_poll_registers(struct irdma_sc_cqp *cqp, u32 tail, 3275 u32 count) 3276 { 3277 u32 i = 0; 3278 u32 newtail, error, val; 3279 3280 while (i++ < count) { 3281 irdma_get_cqp_reg_info(cqp, &val, &newtail, &error); 3282 if (error) { 3283 error = readl(cqp->dev->hw_regs[IRDMA_CQPERRCODES]); 3284 ibdev_dbg(to_ibdev(cqp->dev), 3285 "CQP: CQPERRCODES error_code[x%08X]\n", 3286 error); 3287 return -EIO; 3288 } 3289 if (newtail != tail) { 3290 /* SUCCESS */ 3291 IRDMA_RING_MOVE_TAIL(cqp->sq_ring); 3292 atomic64_inc(&cqp->completed_ops); 3293 return 0; 3294 } 3295 udelay(cqp->dev->hw_attrs.max_sleep_count); 3296 } 3297 3298 return -ETIMEDOUT; 3299 } 3300 3301 /** 3302 * irdma_sc_decode_fpm_commit - decode a 64 bit value into count and base 3303 * @dev: sc device struct 3304 * @buf: pointer to commit buffer 3305 * @buf_idx: buffer index 3306 * @obj_info: object info pointer 3307 * @rsrc_idx: indexs of memory resource 3308 */ 3309 static u64 irdma_sc_decode_fpm_commit(struct irdma_sc_dev *dev, __le64 *buf, 3310 u32 buf_idx, struct irdma_hmc_obj_info *obj_info, 3311 u32 rsrc_idx) 3312 { 3313 u64 temp; 3314 3315 get_64bit_val(buf, buf_idx, &temp); 3316 3317 switch (rsrc_idx) { 3318 case IRDMA_HMC_IW_QP: 3319 obj_info[rsrc_idx].cnt = (u32)FIELD_GET(IRDMA_COMMIT_FPM_QPCNT, temp); 3320 break; 3321 case IRDMA_HMC_IW_CQ: 3322 obj_info[rsrc_idx].cnt = (u32)FLD_RS_64(dev, temp, IRDMA_COMMIT_FPM_CQCNT); 3323 break; 3324 case IRDMA_HMC_IW_APBVT_ENTRY: 3325 if (dev->hw_attrs.uk_attrs.hw_rev <= IRDMA_GEN_2) 3326 obj_info[rsrc_idx].cnt = 1; 3327 else 3328 obj_info[rsrc_idx].cnt = 0; 3329 break; 3330 default: 3331 obj_info[rsrc_idx].cnt = (u32)temp; 3332 break; 3333 } 3334 3335 obj_info[rsrc_idx].base = (temp >> IRDMA_COMMIT_FPM_BASE_S) * 512; 3336 3337 return temp; 3338 } 3339 3340 /** 3341 * irdma_sc_parse_fpm_commit_buf - parse fpm commit buffer 3342 * @dev: pointer to dev struct 3343 * @buf: ptr to fpm commit buffer 3344 * @info: ptr to irdma_hmc_obj_info struct 3345 * @sd: number of SDs for HMC objects 3346 * 3347 * parses fpm commit info and copy base value 3348 * of hmc objects in hmc_info 3349 */ 3350 static void 3351 irdma_sc_parse_fpm_commit_buf(struct irdma_sc_dev *dev, __le64 *buf, 3352 struct irdma_hmc_obj_info *info, u32 *sd) 3353 { 3354 u64 size; 3355 u32 i; 3356 u64 max_base = 0; 3357 u32 last_hmc_obj = 0; 3358 3359 irdma_sc_decode_fpm_commit(dev, buf, 0, info, 3360 IRDMA_HMC_IW_QP); 3361 irdma_sc_decode_fpm_commit(dev, buf, 8, info, 3362 IRDMA_HMC_IW_CQ); 3363 irdma_sc_decode_fpm_commit(dev, buf, 16, info, 3364 IRDMA_HMC_IW_SRQ); 3365 irdma_sc_decode_fpm_commit(dev, buf, 24, info, 3366 IRDMA_HMC_IW_HTE); 3367 irdma_sc_decode_fpm_commit(dev, buf, 32, info, 3368 IRDMA_HMC_IW_ARP); 3369 irdma_sc_decode_fpm_commit(dev, buf, 40, info, 3370 IRDMA_HMC_IW_APBVT_ENTRY); 3371 irdma_sc_decode_fpm_commit(dev, buf, 48, info, 3372 IRDMA_HMC_IW_MR); 3373 irdma_sc_decode_fpm_commit(dev, buf, 56, info, 3374 IRDMA_HMC_IW_XF); 3375 irdma_sc_decode_fpm_commit(dev, buf, 64, info, 3376 IRDMA_HMC_IW_XFFL); 3377 irdma_sc_decode_fpm_commit(dev, buf, 72, info, 3378 IRDMA_HMC_IW_Q1); 3379 irdma_sc_decode_fpm_commit(dev, buf, 80, info, 3380 IRDMA_HMC_IW_Q1FL); 3381 irdma_sc_decode_fpm_commit(dev, buf, 88, info, 3382 IRDMA_HMC_IW_TIMER); 3383 irdma_sc_decode_fpm_commit(dev, buf, 112, info, 3384 IRDMA_HMC_IW_PBLE); 3385 /* skipping RSVD. */ 3386 if (dev->hw_attrs.uk_attrs.hw_rev != IRDMA_GEN_1) { 3387 irdma_sc_decode_fpm_commit(dev, buf, 96, info, 3388 IRDMA_HMC_IW_FSIMC); 3389 irdma_sc_decode_fpm_commit(dev, buf, 104, info, 3390 IRDMA_HMC_IW_FSIAV); 3391 irdma_sc_decode_fpm_commit(dev, buf, 128, info, 3392 IRDMA_HMC_IW_RRF); 3393 irdma_sc_decode_fpm_commit(dev, buf, 136, info, 3394 IRDMA_HMC_IW_RRFFL); 3395 irdma_sc_decode_fpm_commit(dev, buf, 144, info, 3396 IRDMA_HMC_IW_HDR); 3397 irdma_sc_decode_fpm_commit(dev, buf, 152, info, 3398 IRDMA_HMC_IW_MD); 3399 if (dev->cqp->protocol_used == IRDMA_IWARP_PROTOCOL_ONLY) { 3400 irdma_sc_decode_fpm_commit(dev, buf, 160, info, 3401 IRDMA_HMC_IW_OOISC); 3402 irdma_sc_decode_fpm_commit(dev, buf, 168, info, 3403 IRDMA_HMC_IW_OOISCFFL); 3404 } 3405 } 3406 3407 /* searching for the last object in HMC to find the size of the HMC area. */ 3408 for (i = IRDMA_HMC_IW_QP; i < IRDMA_HMC_IW_MAX; i++) { 3409 if (info[i].base > max_base && info[i].cnt) { 3410 max_base = info[i].base; 3411 last_hmc_obj = i; 3412 } 3413 } 3414 3415 size = info[last_hmc_obj].cnt * info[last_hmc_obj].size + 3416 info[last_hmc_obj].base; 3417 3418 if (size & 0x1FFFFF) 3419 *sd = (u32)((size >> 21) + 1); /* add 1 for remainder */ 3420 else 3421 *sd = (u32)(size >> 21); 3422 3423 } 3424 3425 /** 3426 * irdma_sc_decode_fpm_query() - Decode a 64 bit value into max count and size 3427 * @buf: ptr to fpm query buffer 3428 * @buf_idx: index into buf 3429 * @obj_info: ptr to irdma_hmc_obj_info struct 3430 * @rsrc_idx: resource index into info 3431 * 3432 * Decode a 64 bit value from fpm query buffer into max count and size 3433 */ 3434 static u64 irdma_sc_decode_fpm_query(__le64 *buf, u32 buf_idx, 3435 struct irdma_hmc_obj_info *obj_info, 3436 u32 rsrc_idx) 3437 { 3438 u64 temp; 3439 u32 size; 3440 3441 get_64bit_val(buf, buf_idx, &temp); 3442 obj_info[rsrc_idx].max_cnt = (u32)temp; 3443 size = (u32)(temp >> 32); 3444 obj_info[rsrc_idx].size = BIT_ULL(size); 3445 3446 return temp; 3447 } 3448 3449 /** 3450 * irdma_sc_parse_fpm_query_buf() - parses fpm query buffer 3451 * @dev: ptr to shared code device 3452 * @buf: ptr to fpm query buffer 3453 * @hmc_info: ptr to irdma_hmc_obj_info struct 3454 * @hmc_fpm_misc: ptr to fpm data 3455 * 3456 * parses fpm query buffer and copy max_cnt and 3457 * size value of hmc objects in hmc_info 3458 */ 3459 static int irdma_sc_parse_fpm_query_buf(struct irdma_sc_dev *dev, __le64 *buf, 3460 struct irdma_hmc_info *hmc_info, 3461 struct irdma_hmc_fpm_misc *hmc_fpm_misc) 3462 { 3463 struct irdma_hmc_obj_info *obj_info; 3464 u8 ird_encoding; 3465 u64 temp; 3466 u32 size; 3467 u16 max_pe_sds; 3468 3469 obj_info = hmc_info->hmc_obj; 3470 3471 get_64bit_val(buf, 0, &temp); 3472 hmc_info->first_sd_index = (u16)FIELD_GET(IRDMA_QUERY_FPM_FIRST_PE_SD_INDEX, temp); 3473 3474 if (dev->hw_attrs.uk_attrs.hw_rev >= IRDMA_GEN_3) 3475 max_pe_sds = (u16)FIELD_GET(IRDMA_QUERY_FPM_MAX_PE_SDS_GEN3, temp); 3476 else 3477 max_pe_sds = (u16)FIELD_GET(IRDMA_QUERY_FPM_MAX_PE_SDS, temp); 3478 3479 /* Reduce SD count for unprivleged functions by 1 to account for PBLE 3480 * backing page rounding 3481 */ 3482 if (dev->hw_attrs.uk_attrs.hw_rev <= IRDMA_GEN_2 && 3483 (hmc_info->hmc_fn_id >= dev->hw_attrs.first_hw_vf_fpm_id || 3484 !dev->privileged)) 3485 max_pe_sds--; 3486 3487 hmc_fpm_misc->max_sds = max_pe_sds; 3488 hmc_info->sd_table.sd_cnt = max_pe_sds + hmc_info->first_sd_index; 3489 get_64bit_val(buf, 8, &temp); 3490 obj_info[IRDMA_HMC_IW_QP].max_cnt = (u32)FIELD_GET(IRDMA_QUERY_FPM_MAX_QPS, temp); 3491 size = (u32)(temp >> 32); 3492 obj_info[IRDMA_HMC_IW_QP].size = BIT_ULL(size); 3493 3494 get_64bit_val(buf, 16, &temp); 3495 obj_info[IRDMA_HMC_IW_CQ].max_cnt = (u32)FIELD_GET(IRDMA_QUERY_FPM_MAX_CQS, temp); 3496 size = (u32)(temp >> 32); 3497 obj_info[IRDMA_HMC_IW_CQ].size = BIT_ULL(size); 3498 3499 irdma_sc_decode_fpm_query(buf, 24, obj_info, IRDMA_HMC_IW_SRQ); 3500 irdma_sc_decode_fpm_query(buf, 32, obj_info, IRDMA_HMC_IW_HTE); 3501 irdma_sc_decode_fpm_query(buf, 40, obj_info, IRDMA_HMC_IW_ARP); 3502 3503 if (dev->hw_attrs.uk_attrs.hw_rev >= IRDMA_GEN_3) { 3504 obj_info[IRDMA_HMC_IW_APBVT_ENTRY].size = 0; 3505 obj_info[IRDMA_HMC_IW_APBVT_ENTRY].max_cnt = 0; 3506 } else { 3507 obj_info[IRDMA_HMC_IW_APBVT_ENTRY].size = 8192; 3508 obj_info[IRDMA_HMC_IW_APBVT_ENTRY].max_cnt = 1; 3509 } 3510 3511 irdma_sc_decode_fpm_query(buf, 48, obj_info, IRDMA_HMC_IW_MR); 3512 irdma_sc_decode_fpm_query(buf, 56, obj_info, IRDMA_HMC_IW_XF); 3513 3514 get_64bit_val(buf, 64, &temp); 3515 obj_info[IRDMA_HMC_IW_XFFL].max_cnt = (u32)temp; 3516 obj_info[IRDMA_HMC_IW_XFFL].size = 4; 3517 hmc_fpm_misc->xf_block_size = FIELD_GET(IRDMA_QUERY_FPM_XFBLOCKSIZE, temp); 3518 if (obj_info[IRDMA_HMC_IW_XF].max_cnt && !hmc_fpm_misc->xf_block_size) 3519 return -EINVAL; 3520 3521 irdma_sc_decode_fpm_query(buf, 72, obj_info, IRDMA_HMC_IW_Q1); 3522 get_64bit_val(buf, 80, &temp); 3523 obj_info[IRDMA_HMC_IW_Q1FL].max_cnt = (u32)temp; 3524 obj_info[IRDMA_HMC_IW_Q1FL].size = 4; 3525 3526 hmc_fpm_misc->q1_block_size = FIELD_GET(IRDMA_QUERY_FPM_Q1BLOCKSIZE, temp); 3527 if (!hmc_fpm_misc->q1_block_size) 3528 return -EINVAL; 3529 3530 irdma_sc_decode_fpm_query(buf, 88, obj_info, IRDMA_HMC_IW_TIMER); 3531 3532 get_64bit_val(buf, 112, &temp); 3533 obj_info[IRDMA_HMC_IW_PBLE].max_cnt = (u32)temp; 3534 obj_info[IRDMA_HMC_IW_PBLE].size = 8; 3535 3536 get_64bit_val(buf, 120, &temp); 3537 hmc_fpm_misc->max_ceqs = FIELD_GET(IRDMA_QUERY_FPM_MAX_CEQS, temp); 3538 hmc_fpm_misc->ht_multiplier = FIELD_GET(IRDMA_QUERY_FPM_HTMULTIPLIER, temp); 3539 hmc_fpm_misc->timer_bucket = FIELD_GET(IRDMA_QUERY_FPM_TIMERBUCKET, temp); 3540 if (FIELD_GET(IRDMA_MANAGE_RSRC_VER2, 3541 dev->feature_info[IRDMA_FTN_FLAGS])) { 3542 ird_encoding = (u8)FIELD_GET(IRDMA_QUERY_FPM_MAX_IRD, temp); 3543 hmc_fpm_misc->ird = 3544 irdma_sc_get_decoded_ird_size_gen_3(ird_encoding) / 2; 3545 dev->hw_attrs.max_hw_ird = hmc_fpm_misc->ird; 3546 dev->hw_attrs.max_hw_ord = hmc_fpm_misc->ird; 3547 } 3548 if (dev->hw_attrs.uk_attrs.hw_rev == IRDMA_GEN_1) 3549 return 0; 3550 irdma_sc_decode_fpm_query(buf, 96, obj_info, IRDMA_HMC_IW_FSIMC); 3551 irdma_sc_decode_fpm_query(buf, 104, obj_info, IRDMA_HMC_IW_FSIAV); 3552 irdma_sc_decode_fpm_query(buf, 128, obj_info, IRDMA_HMC_IW_RRF); 3553 3554 get_64bit_val(buf, 136, &temp); 3555 obj_info[IRDMA_HMC_IW_RRFFL].max_cnt = (u32)temp; 3556 obj_info[IRDMA_HMC_IW_RRFFL].size = 4; 3557 hmc_fpm_misc->rrf_block_size = FIELD_GET(IRDMA_QUERY_FPM_RRFBLOCKSIZE, temp); 3558 if (!hmc_fpm_misc->rrf_block_size && 3559 obj_info[IRDMA_HMC_IW_RRFFL].max_cnt) 3560 return -EINVAL; 3561 3562 irdma_sc_decode_fpm_query(buf, 144, obj_info, IRDMA_HMC_IW_HDR); 3563 irdma_sc_decode_fpm_query(buf, 152, obj_info, IRDMA_HMC_IW_MD); 3564 3565 if (dev->cqp->protocol_used == IRDMA_IWARP_PROTOCOL_ONLY) { 3566 irdma_sc_decode_fpm_query(buf, 160, obj_info, IRDMA_HMC_IW_OOISC); 3567 3568 get_64bit_val(buf, 168, &temp); 3569 obj_info[IRDMA_HMC_IW_OOISCFFL].max_cnt = (u32)temp; 3570 obj_info[IRDMA_HMC_IW_OOISCFFL].size = 4; 3571 hmc_fpm_misc->ooiscf_block_size = FIELD_GET(IRDMA_QUERY_FPM_OOISCFBLOCKSIZE, temp); 3572 if (!hmc_fpm_misc->ooiscf_block_size && 3573 obj_info[IRDMA_HMC_IW_OOISCFFL].max_cnt) 3574 return -EINVAL; 3575 } 3576 3577 if (dev->hw_attrs.uk_attrs.hw_rev >= IRDMA_GEN_3) { 3578 get_64bit_val(buf, 176, &temp); 3579 hmc_fpm_misc->loc_mem_pages = (u32)FIELD_GET(IRDMA_QUERY_FPM_LOC_MEM_PAGES, temp); 3580 if (!hmc_fpm_misc->loc_mem_pages) 3581 return -EINVAL; 3582 } 3583 3584 return 0; 3585 } 3586 3587 /** 3588 * irdma_sc_cqp_init - Initialize buffers for a control Queue Pair 3589 * @cqp: IWARP control queue pair pointer 3590 * @info: IWARP control queue pair init info pointer 3591 * 3592 * Initializes the object and context buffers for a control Queue Pair. 3593 */ 3594 int irdma_sc_cqp_init(struct irdma_sc_cqp *cqp, 3595 struct irdma_cqp_init_info *info) 3596 { 3597 struct irdma_ooo_cqp_op *ooo_op; 3598 u32 num_ooo_ops; 3599 u8 hw_sq_size; 3600 3601 if (info->sq_size > IRDMA_CQP_SW_SQSIZE_2048 || 3602 info->sq_size < IRDMA_CQP_SW_SQSIZE_4 || 3603 ((info->sq_size & (info->sq_size - 1)))) 3604 return -EINVAL; 3605 3606 hw_sq_size = irdma_get_encoded_wqe_size(info->sq_size, 3607 IRDMA_QUEUE_TYPE_CQP); 3608 cqp->size = sizeof(*cqp); 3609 cqp->sq_size = info->sq_size; 3610 cqp->hw_sq_size = hw_sq_size; 3611 cqp->sq_base = info->sq; 3612 cqp->host_ctx = info->host_ctx; 3613 cqp->sq_pa = info->sq_pa; 3614 cqp->host_ctx_pa = info->host_ctx_pa; 3615 cqp->dev = info->dev; 3616 cqp->struct_ver = info->struct_ver; 3617 cqp->hw_maj_ver = info->hw_maj_ver; 3618 cqp->hw_min_ver = info->hw_min_ver; 3619 cqp->scratch_array = info->scratch_array; 3620 cqp->polarity = 0; 3621 cqp->en_datacenter_tcp = info->en_datacenter_tcp; 3622 cqp->ena_vf_count = info->ena_vf_count; 3623 cqp->hmc_profile = info->hmc_profile; 3624 cqp->ceqs_per_vf = info->ceqs_per_vf; 3625 cqp->disable_packed = info->disable_packed; 3626 cqp->rocev2_rto_policy = info->rocev2_rto_policy; 3627 cqp->protocol_used = info->protocol_used; 3628 memcpy(&cqp->dcqcn_params, &info->dcqcn_params, sizeof(cqp->dcqcn_params)); 3629 if (cqp->dev->hw_attrs.uk_attrs.hw_rev >= IRDMA_GEN_3) { 3630 cqp->ooisc_blksize = info->ooisc_blksize; 3631 cqp->rrsp_blksize = info->rrsp_blksize; 3632 cqp->q1_blksize = info->q1_blksize; 3633 cqp->xmit_blksize = info->xmit_blksize; 3634 cqp->blksizes_valid = info->blksizes_valid; 3635 cqp->ts_shift = info->ts_shift; 3636 cqp->ts_override = info->ts_override; 3637 cqp->en_fine_grained_timers = info->en_fine_grained_timers; 3638 cqp->pe_en_vf_cnt = info->pe_en_vf_cnt; 3639 cqp->ooo_op_array = info->ooo_op_array; 3640 /* initialize the OOO lists */ 3641 INIT_LIST_HEAD(&cqp->ooo_avail); 3642 INIT_LIST_HEAD(&cqp->ooo_pnd); 3643 if (cqp->ooo_op_array) { 3644 /* Populate avail list entries */ 3645 for (num_ooo_ops = 0, ooo_op = info->ooo_op_array; 3646 num_ooo_ops < cqp->sq_size; 3647 num_ooo_ops++, ooo_op++) 3648 list_add(&ooo_op->list_entry, &cqp->ooo_avail); 3649 } 3650 } 3651 info->dev->cqp = cqp; 3652 3653 IRDMA_RING_INIT(cqp->sq_ring, cqp->sq_size); 3654 cqp->last_def_cmpl_ticket = 0; 3655 cqp->sw_def_cmpl_ticket = 0; 3656 cqp->requested_ops = 0; 3657 atomic64_set(&cqp->completed_ops, 0); 3658 /* for the cqp commands backlog. */ 3659 INIT_LIST_HEAD(&cqp->dev->cqp_cmd_head); 3660 3661 writel(0, cqp->dev->hw_regs[IRDMA_CQPTAIL]); 3662 if (cqp->dev->hw_attrs.uk_attrs.hw_rev <= IRDMA_GEN_2) { 3663 writel(0, cqp->dev->hw_regs[IRDMA_CQPDB]); 3664 writel(0, cqp->dev->hw_regs[IRDMA_CCQPSTATUS]); 3665 } 3666 3667 ibdev_dbg(to_ibdev(cqp->dev), 3668 "WQE: sq_size[%04d] hw_sq_size[%04d] sq_base[%p] sq_pa[%p] cqp[%p] polarity[x%04x]\n", 3669 cqp->sq_size, cqp->hw_sq_size, cqp->sq_base, 3670 (u64 *)(uintptr_t)cqp->sq_pa, cqp, cqp->polarity); 3671 return 0; 3672 } 3673 3674 /** 3675 * irdma_sc_cqp_create - create cqp during bringup 3676 * @cqp: struct for cqp hw 3677 * @maj_err: If error, major err number 3678 * @min_err: If error, minor err number 3679 */ 3680 int irdma_sc_cqp_create(struct irdma_sc_cqp *cqp, u16 *maj_err, u16 *min_err) 3681 { 3682 u64 temp; 3683 u8 hw_rev; 3684 u32 cnt = 0, p1, p2, val = 0, err_code; 3685 int ret_code; 3686 3687 hw_rev = cqp->dev->hw_attrs.uk_attrs.hw_rev; 3688 cqp->sdbuf.size = ALIGN(IRDMA_UPDATE_SD_BUFF_SIZE * cqp->sq_size, 3689 IRDMA_SD_BUF_ALIGNMENT); 3690 cqp->sdbuf.va = dma_alloc_coherent(cqp->dev->hw->device, 3691 cqp->sdbuf.size, &cqp->sdbuf.pa, 3692 GFP_KERNEL); 3693 if (!cqp->sdbuf.va) 3694 return -ENOMEM; 3695 3696 spin_lock_init(&cqp->dev->cqp_lock); 3697 spin_lock_init(&cqp->ooo_list_lock); 3698 3699 temp = FIELD_PREP(IRDMA_CQPHC_SQSIZE, cqp->hw_sq_size) | 3700 FIELD_PREP(IRDMA_CQPHC_SVER, cqp->struct_ver) | 3701 FIELD_PREP(IRDMA_CQPHC_DISABLE_PFPDUS, cqp->disable_packed) | 3702 FIELD_PREP(IRDMA_CQPHC_CEQPERVF, cqp->ceqs_per_vf); 3703 if (hw_rev >= IRDMA_GEN_2) { 3704 temp |= FIELD_PREP(IRDMA_CQPHC_ROCEV2_RTO_POLICY, 3705 cqp->rocev2_rto_policy) | 3706 FIELD_PREP(IRDMA_CQPHC_PROTOCOL_USED, 3707 cqp->protocol_used); 3708 } 3709 if (hw_rev >= IRDMA_GEN_3) 3710 temp |= FIELD_PREP(IRDMA_CQPHC_EN_FINE_GRAINED_TIMERS, 3711 cqp->en_fine_grained_timers); 3712 3713 set_64bit_val(cqp->host_ctx, 0, temp); 3714 set_64bit_val(cqp->host_ctx, 8, cqp->sq_pa); 3715 3716 temp = FIELD_PREP(IRDMA_CQPHC_ENABLED_VFS, cqp->ena_vf_count) | 3717 FIELD_PREP(IRDMA_CQPHC_HMC_PROFILE, cqp->hmc_profile); 3718 3719 if (hw_rev >= IRDMA_GEN_3) 3720 temp |= FIELD_PREP(IRDMA_CQPHC_OOISC_BLKSIZE, 3721 cqp->ooisc_blksize) | 3722 FIELD_PREP(IRDMA_CQPHC_RRSP_BLKSIZE, 3723 cqp->rrsp_blksize) | 3724 FIELD_PREP(IRDMA_CQPHC_Q1_BLKSIZE, cqp->q1_blksize) | 3725 FIELD_PREP(IRDMA_CQPHC_XMIT_BLKSIZE, 3726 cqp->xmit_blksize) | 3727 FIELD_PREP(IRDMA_CQPHC_BLKSIZES_VALID, 3728 cqp->blksizes_valid) | 3729 FIELD_PREP(IRDMA_CQPHC_TIMESTAMP_OVERRIDE, 3730 cqp->ts_override) | 3731 FIELD_PREP(IRDMA_CQPHC_TS_SHIFT, cqp->ts_shift); 3732 set_64bit_val(cqp->host_ctx, 16, temp); 3733 set_64bit_val(cqp->host_ctx, 24, (uintptr_t)cqp); 3734 temp = FIELD_PREP(IRDMA_CQPHC_HW_MAJVER, cqp->hw_maj_ver) | 3735 FIELD_PREP(IRDMA_CQPHC_HW_MINVER, cqp->hw_min_ver); 3736 if (hw_rev >= IRDMA_GEN_2) { 3737 temp |= FIELD_PREP(IRDMA_CQPHC_MIN_RATE, cqp->dcqcn_params.min_rate) | 3738 FIELD_PREP(IRDMA_CQPHC_MIN_DEC_FACTOR, cqp->dcqcn_params.min_dec_factor); 3739 } 3740 set_64bit_val(cqp->host_ctx, 32, temp); 3741 set_64bit_val(cqp->host_ctx, 40, 0); 3742 temp = 0; 3743 if (hw_rev >= IRDMA_GEN_2) { 3744 temp |= FIELD_PREP(IRDMA_CQPHC_DCQCN_T, cqp->dcqcn_params.dcqcn_t) | 3745 FIELD_PREP(IRDMA_CQPHC_RAI_FACTOR, cqp->dcqcn_params.rai_factor) | 3746 FIELD_PREP(IRDMA_CQPHC_HAI_FACTOR, cqp->dcqcn_params.hai_factor); 3747 } 3748 set_64bit_val(cqp->host_ctx, 48, temp); 3749 temp = 0; 3750 if (hw_rev >= IRDMA_GEN_2) { 3751 temp |= FIELD_PREP(IRDMA_CQPHC_DCQCN_B, cqp->dcqcn_params.dcqcn_b) | 3752 FIELD_PREP(IRDMA_CQPHC_DCQCN_F, cqp->dcqcn_params.dcqcn_f) | 3753 FIELD_PREP(IRDMA_CQPHC_CC_CFG_VALID, cqp->dcqcn_params.cc_cfg_valid) | 3754 FIELD_PREP(IRDMA_CQPHC_RREDUCE_MPERIOD, cqp->dcqcn_params.rreduce_mperiod); 3755 } 3756 set_64bit_val(cqp->host_ctx, 56, temp); 3757 print_hex_dump_debug("WQE: CQP_HOST_CTX WQE", DUMP_PREFIX_OFFSET, 16, 3758 8, cqp->host_ctx, IRDMA_CQP_CTX_SIZE * 8, false); 3759 p1 = cqp->host_ctx_pa >> 32; 3760 p2 = (u32)cqp->host_ctx_pa; 3761 3762 writel(p1, cqp->dev->hw_regs[IRDMA_CCQPHIGH]); 3763 writel(p2, cqp->dev->hw_regs[IRDMA_CCQPLOW]); 3764 3765 do { 3766 if (cnt++ > cqp->dev->hw_attrs.max_done_count) { 3767 ret_code = -ETIMEDOUT; 3768 goto err; 3769 } 3770 udelay(cqp->dev->hw_attrs.max_sleep_count); 3771 val = readl(cqp->dev->hw_regs[IRDMA_CCQPSTATUS]); 3772 } while (!val); 3773 3774 if (FLD_RS_32(cqp->dev, val, IRDMA_CCQPSTATUS_CCQP_ERR)) { 3775 ret_code = -EOPNOTSUPP; 3776 goto err; 3777 } 3778 3779 cqp->process_cqp_sds = irdma_update_sds_noccq; 3780 return 0; 3781 3782 err: 3783 dma_free_coherent(cqp->dev->hw->device, cqp->sdbuf.size, 3784 cqp->sdbuf.va, cqp->sdbuf.pa); 3785 cqp->sdbuf.va = NULL; 3786 err_code = readl(cqp->dev->hw_regs[IRDMA_CQPERRCODES]); 3787 *min_err = FIELD_GET(IRDMA_CQPERRCODES_CQP_MINOR_CODE, err_code); 3788 *maj_err = FIELD_GET(IRDMA_CQPERRCODES_CQP_MAJOR_CODE, err_code); 3789 return ret_code; 3790 } 3791 3792 /** 3793 * irdma_sc_cqp_post_sq - post of cqp's sq 3794 * @cqp: struct for cqp hw 3795 */ 3796 void irdma_sc_cqp_post_sq(struct irdma_sc_cqp *cqp) 3797 { 3798 writel(IRDMA_RING_CURRENT_HEAD(cqp->sq_ring), cqp->dev->cqp_db); 3799 3800 ibdev_dbg(to_ibdev(cqp->dev), 3801 "WQE: CQP SQ head 0x%x tail 0x%x size 0x%x\n", 3802 cqp->sq_ring.head, cqp->sq_ring.tail, cqp->sq_ring.size); 3803 } 3804 3805 /** 3806 * irdma_sc_cqp_get_next_send_wqe_idx - get next wqe on cqp sq 3807 * and pass back index 3808 * @cqp: CQP HW structure 3809 * @scratch: private data for CQP WQE 3810 * @wqe_idx: WQE index of CQP SQ 3811 */ 3812 __le64 *irdma_sc_cqp_get_next_send_wqe_idx(struct irdma_sc_cqp *cqp, u64 scratch, 3813 u32 *wqe_idx) 3814 { 3815 __le64 *wqe = NULL; 3816 int ret_code; 3817 3818 if (IRDMA_RING_FULL_ERR(cqp->sq_ring)) { 3819 ibdev_dbg(to_ibdev(cqp->dev), 3820 "WQE: CQP SQ is full, head 0x%x tail 0x%x size 0x%x\n", 3821 cqp->sq_ring.head, cqp->sq_ring.tail, 3822 cqp->sq_ring.size); 3823 return NULL; 3824 } 3825 IRDMA_ATOMIC_RING_MOVE_HEAD(cqp->sq_ring, *wqe_idx, ret_code); 3826 if (ret_code) 3827 return NULL; 3828 3829 cqp->requested_ops++; 3830 if (!*wqe_idx) 3831 cqp->polarity = !cqp->polarity; 3832 wqe = cqp->sq_base[*wqe_idx].elem; 3833 cqp->scratch_array[*wqe_idx] = scratch; 3834 IRDMA_CQP_INIT_WQE(wqe); 3835 3836 return wqe; 3837 } 3838 3839 /** 3840 * irdma_sc_cqp_destroy - destroy cqp during close 3841 * @cqp: struct for cqp hw 3842 */ 3843 int irdma_sc_cqp_destroy(struct irdma_sc_cqp *cqp) 3844 { 3845 u32 cnt = 0, val; 3846 int ret_code = 0; 3847 3848 writel(0, cqp->dev->hw_regs[IRDMA_CCQPHIGH]); 3849 writel(0, cqp->dev->hw_regs[IRDMA_CCQPLOW]); 3850 do { 3851 if (cnt++ > cqp->dev->hw_attrs.max_done_count) { 3852 ret_code = -ETIMEDOUT; 3853 break; 3854 } 3855 udelay(cqp->dev->hw_attrs.max_sleep_count); 3856 val = readl(cqp->dev->hw_regs[IRDMA_CCQPSTATUS]); 3857 } while (FLD_RS_32(cqp->dev, val, IRDMA_CCQPSTATUS_CCQP_DONE)); 3858 3859 dma_free_coherent(cqp->dev->hw->device, cqp->sdbuf.size, 3860 cqp->sdbuf.va, cqp->sdbuf.pa); 3861 cqp->sdbuf.va = NULL; 3862 return ret_code; 3863 } 3864 3865 /** 3866 * irdma_sc_ccq_arm - enable intr for control cq 3867 * @ccq: ccq sc struct 3868 */ 3869 void irdma_sc_ccq_arm(struct irdma_sc_cq *ccq) 3870 { 3871 unsigned long flags; 3872 u64 temp_val; 3873 u16 sw_cq_sel; 3874 u8 arm_next_se; 3875 u8 arm_seq_num; 3876 3877 spin_lock_irqsave(&ccq->dev->cqp_lock, flags); 3878 get_64bit_val(ccq->cq_uk.shadow_area, 32, &temp_val); 3879 sw_cq_sel = (u16)FIELD_GET(IRDMA_CQ_DBSA_SW_CQ_SELECT, temp_val); 3880 arm_next_se = (u8)FIELD_GET(IRDMA_CQ_DBSA_ARM_NEXT_SE, temp_val); 3881 arm_seq_num = (u8)FIELD_GET(IRDMA_CQ_DBSA_ARM_SEQ_NUM, temp_val); 3882 arm_seq_num++; 3883 temp_val = FIELD_PREP(IRDMA_CQ_DBSA_ARM_SEQ_NUM, arm_seq_num) | 3884 FIELD_PREP(IRDMA_CQ_DBSA_SW_CQ_SELECT, sw_cq_sel) | 3885 FIELD_PREP(IRDMA_CQ_DBSA_ARM_NEXT_SE, arm_next_se) | 3886 FIELD_PREP(IRDMA_CQ_DBSA_ARM_NEXT, 1); 3887 set_64bit_val(ccq->cq_uk.shadow_area, 32, temp_val); 3888 spin_unlock_irqrestore(&ccq->dev->cqp_lock, flags); 3889 3890 dma_wmb(); /* make sure shadow area is updated before arming */ 3891 3892 writel(ccq->cq_uk.cq_id, ccq->dev->cq_arm_db); 3893 } 3894 3895 /** 3896 * irdma_sc_process_def_cmpl - process deferred or pending completion 3897 * @cqp: CQP sc struct 3898 * @info: CQP CQE info 3899 * @wqe_idx: CQP WQE descriptor index 3900 * @def_info: deferred op ticket value or out-of-order completion id 3901 * @def_cmpl: true for deferred completion, false for pending (RCA) 3902 */ 3903 static void irdma_sc_process_def_cmpl(struct irdma_sc_cqp *cqp, 3904 struct irdma_ccq_cqe_info *info, 3905 u32 wqe_idx, u32 def_info, bool def_cmpl) 3906 { 3907 struct irdma_ooo_cqp_op *ooo_op; 3908 unsigned long flags; 3909 3910 /* Deferred and out-of-order completions share the same list of pending 3911 * completions. Since the list can be also accessed from AE handler, 3912 * it must be protected by a lock. 3913 */ 3914 spin_lock_irqsave(&cqp->ooo_list_lock, flags); 3915 3916 /* For deferred completions bump up SW completion ticket value. */ 3917 if (def_cmpl) { 3918 cqp->last_def_cmpl_ticket = def_info; 3919 cqp->sw_def_cmpl_ticket++; 3920 } 3921 if (!list_empty(&cqp->ooo_avail)) { 3922 ooo_op = (struct irdma_ooo_cqp_op *) 3923 list_entry(cqp->ooo_avail.next, 3924 struct irdma_ooo_cqp_op, list_entry); 3925 3926 list_del(&ooo_op->list_entry); 3927 ooo_op->scratch = info->scratch; 3928 ooo_op->def_info = def_info; 3929 ooo_op->sw_def_info = cqp->sw_def_cmpl_ticket; 3930 ooo_op->deferred = def_cmpl; 3931 ooo_op->wqe_idx = wqe_idx; 3932 /* Pending completions must be chronologically ordered, 3933 * so adding at the end of list. 3934 */ 3935 list_add_tail(&ooo_op->list_entry, &cqp->ooo_pnd); 3936 } 3937 spin_unlock_irqrestore(&cqp->ooo_list_lock, flags); 3938 3939 info->pending = true; 3940 } 3941 3942 /** 3943 * irdma_sc_process_ooo_cmpl - process out-of-order (final) completion 3944 * @cqp: CQP sc struct 3945 * @info: CQP CQE info 3946 * @def_info: out-of-order completion id 3947 */ 3948 static void irdma_sc_process_ooo_cmpl(struct irdma_sc_cqp *cqp, 3949 struct irdma_ccq_cqe_info *info, 3950 u32 def_info) 3951 { 3952 struct irdma_ooo_cqp_op *ooo_op_tmp; 3953 struct irdma_ooo_cqp_op *ooo_op; 3954 unsigned long flags; 3955 3956 info->scratch = 0; 3957 3958 spin_lock_irqsave(&cqp->ooo_list_lock, flags); 3959 list_for_each_entry_safe(ooo_op, ooo_op_tmp, &cqp->ooo_pnd, 3960 list_entry) { 3961 if (!ooo_op->deferred && ooo_op->def_info == def_info) { 3962 list_del(&ooo_op->list_entry); 3963 info->scratch = ooo_op->scratch; 3964 list_add(&ooo_op->list_entry, &cqp->ooo_avail); 3965 break; 3966 } 3967 } 3968 spin_unlock_irqrestore(&cqp->ooo_list_lock, flags); 3969 3970 if (!info->scratch) 3971 ibdev_dbg(to_ibdev(cqp->dev), 3972 "CQP: DEBUG_FW_OOO out-of-order completion with unknown def_info = 0x%x\n", 3973 def_info); 3974 } 3975 3976 /** 3977 * irdma_sc_ccq_get_cqe_info - get ccq's cq entry 3978 * @ccq: ccq sc struct 3979 * @info: completion q entry to return 3980 */ 3981 int irdma_sc_ccq_get_cqe_info(struct irdma_sc_cq *ccq, 3982 struct irdma_ccq_cqe_info *info) 3983 { 3984 u32 def_info; 3985 bool def_cmpl = false; 3986 bool pend_cmpl = false; 3987 bool ooo_final_cmpl = false; 3988 u64 qp_ctx, temp, temp1; 3989 __le64 *cqe; 3990 struct irdma_sc_cqp *cqp; 3991 u32 wqe_idx; 3992 u32 error; 3993 u8 polarity; 3994 int ret_code = 0; 3995 unsigned long flags; 3996 3997 if (ccq->cq_uk.avoid_mem_cflct) 3998 cqe = IRDMA_GET_CURRENT_EXTENDED_CQ_ELEM(&ccq->cq_uk); 3999 else 4000 cqe = IRDMA_GET_CURRENT_CQ_ELEM(&ccq->cq_uk); 4001 4002 get_64bit_val(cqe, 24, &temp); 4003 polarity = (u8)FIELD_GET(IRDMA_CQ_VALID, temp); 4004 if (polarity != ccq->cq_uk.polarity) 4005 return -ENOENT; 4006 4007 /* Ensure CEQE contents are read after valid bit is checked */ 4008 dma_rmb(); 4009 4010 get_64bit_val(cqe, 8, &qp_ctx); 4011 cqp = (struct irdma_sc_cqp *)(unsigned long)qp_ctx; 4012 info->error = (bool)FIELD_GET(IRDMA_CQ_ERROR, temp); 4013 info->maj_err_code = IRDMA_CQPSQ_MAJ_NO_ERROR; 4014 info->min_err_code = (u16)FIELD_GET(IRDMA_CQ_MINERR, temp); 4015 if (info->error) { 4016 info->maj_err_code = (u16)FIELD_GET(IRDMA_CQ_MAJERR, temp); 4017 error = readl(cqp->dev->hw_regs[IRDMA_CQPERRCODES]); 4018 ibdev_dbg(to_ibdev(cqp->dev), 4019 "CQP: CQPERRCODES error_code[x%08X]\n", error); 4020 } 4021 4022 wqe_idx = (u32)FIELD_GET(IRDMA_CQ_WQEIDX, temp); 4023 info->scratch = cqp->scratch_array[wqe_idx]; 4024 4025 get_64bit_val(cqe, 16, &temp1); 4026 info->op_ret_val = (u32)FIELD_GET(IRDMA_CCQ_OPRETVAL, temp1); 4027 if (cqp->dev->hw_attrs.uk_attrs.hw_rev >= IRDMA_GEN_3) { 4028 def_cmpl = info->maj_err_code == IRDMA_CQPSQ_MAJ_NO_ERROR && 4029 info->min_err_code == IRDMA_CQPSQ_MIN_DEF_CMPL; 4030 def_info = (u32)FIELD_GET(IRDMA_CCQ_DEFINFO, temp1); 4031 4032 pend_cmpl = info->maj_err_code == IRDMA_CQPSQ_MAJ_NO_ERROR && 4033 info->min_err_code == IRDMA_CQPSQ_MIN_OOO_CMPL; 4034 4035 ooo_final_cmpl = (bool)FIELD_GET(IRDMA_OOO_CMPL, temp); 4036 4037 if (def_cmpl || pend_cmpl || ooo_final_cmpl) { 4038 if (ooo_final_cmpl) 4039 irdma_sc_process_ooo_cmpl(cqp, info, def_info); 4040 else 4041 irdma_sc_process_def_cmpl(cqp, info, wqe_idx, 4042 def_info, def_cmpl); 4043 } 4044 } 4045 4046 get_64bit_val(cqp->sq_base[wqe_idx].elem, 24, &temp1); 4047 info->op_code = (u8)FIELD_GET(IRDMA_CQPSQ_OPCODE, temp1); 4048 info->cqp = cqp; 4049 4050 /* move the head for cq */ 4051 IRDMA_RING_MOVE_HEAD(ccq->cq_uk.cq_ring, ret_code); 4052 if (!IRDMA_RING_CURRENT_HEAD(ccq->cq_uk.cq_ring)) 4053 ccq->cq_uk.polarity ^= 1; 4054 4055 /* update cq tail in cq shadow memory also */ 4056 IRDMA_RING_MOVE_TAIL(ccq->cq_uk.cq_ring); 4057 set_64bit_val(ccq->cq_uk.shadow_area, 0, 4058 IRDMA_RING_CURRENT_HEAD(ccq->cq_uk.cq_ring)); 4059 4060 dma_wmb(); /* make sure shadow area is updated before moving tail */ 4061 4062 spin_lock_irqsave(&cqp->dev->cqp_lock, flags); 4063 if (!ooo_final_cmpl) 4064 IRDMA_RING_MOVE_TAIL(cqp->sq_ring); 4065 spin_unlock_irqrestore(&cqp->dev->cqp_lock, flags); 4066 4067 /* Do not increment completed_ops counter on pending or deferred 4068 * completions. 4069 */ 4070 if (pend_cmpl || def_cmpl) 4071 return ret_code; 4072 atomic64_inc(&cqp->completed_ops); 4073 4074 return ret_code; 4075 } 4076 4077 /** 4078 * irdma_sc_poll_for_cqp_op_done - Waits for last write to complete in CQP SQ 4079 * @cqp: struct for cqp hw 4080 * @op_code: cqp opcode for completion 4081 * @compl_info: completion q entry to return 4082 */ 4083 int irdma_sc_poll_for_cqp_op_done(struct irdma_sc_cqp *cqp, u8 op_code, 4084 struct irdma_ccq_cqe_info *compl_info) 4085 { 4086 struct irdma_ccq_cqe_info info = {}; 4087 struct irdma_sc_cq *ccq; 4088 int ret_code = 0; 4089 u32 cnt = 0; 4090 4091 ccq = cqp->dev->ccq; 4092 while (1) { 4093 if (cnt++ > 100 * cqp->dev->hw_attrs.max_done_count) 4094 return -ETIMEDOUT; 4095 4096 if (irdma_sc_ccq_get_cqe_info(ccq, &info)) { 4097 udelay(cqp->dev->hw_attrs.max_sleep_count); 4098 continue; 4099 } 4100 if (info.error && info.op_code != IRDMA_CQP_OP_QUERY_STAG) { 4101 ret_code = -EIO; 4102 break; 4103 } 4104 /* make sure op code matches*/ 4105 if (op_code == info.op_code) 4106 break; 4107 ibdev_dbg(to_ibdev(cqp->dev), 4108 "WQE: opcode mismatch for my op code 0x%x, returned opcode %x\n", 4109 op_code, info.op_code); 4110 } 4111 4112 if (compl_info) 4113 memcpy(compl_info, &info, sizeof(*compl_info)); 4114 4115 return ret_code; 4116 } 4117 4118 /** 4119 * irdma_sc_manage_hmc_pm_func_table - manage of function table 4120 * @cqp: struct for cqp hw 4121 * @scratch: u64 saved to be used during cqp completion 4122 * @info: info for the manage function table operation 4123 * @post_sq: flag for cqp db to ring 4124 */ 4125 static int irdma_sc_manage_hmc_pm_func_table(struct irdma_sc_cqp *cqp, 4126 struct irdma_hmc_fcn_info *info, 4127 u64 scratch, bool post_sq) 4128 { 4129 __le64 *wqe; 4130 u64 hdr; 4131 4132 wqe = irdma_sc_cqp_get_next_send_wqe(cqp, scratch); 4133 if (!wqe) 4134 return -ENOMEM; 4135 4136 set_64bit_val(wqe, 0, 0); 4137 set_64bit_val(wqe, 8, 0); 4138 set_64bit_val(wqe, 16, 0); 4139 set_64bit_val(wqe, 32, 0); 4140 set_64bit_val(wqe, 40, 0); 4141 set_64bit_val(wqe, 48, 0); 4142 set_64bit_val(wqe, 56, 0); 4143 4144 hdr = FIELD_PREP(IRDMA_CQPSQ_MHMC_VFIDX, info->vf_id) | 4145 FIELD_PREP(IRDMA_CQPSQ_OPCODE, 4146 IRDMA_CQP_OP_MANAGE_HMC_PM_FUNC_TABLE) | 4147 FIELD_PREP(IRDMA_CQPSQ_MHMC_FREEPMFN, info->free_fcn) | 4148 FIELD_PREP(IRDMA_CQPSQ_WQEVALID, cqp->polarity); 4149 dma_wmb(); /* make sure WQE is written before valid bit is set */ 4150 4151 set_64bit_val(wqe, 24, hdr); 4152 4153 print_hex_dump_debug("WQE: MANAGE_HMC_PM_FUNC_TABLE WQE", 4154 DUMP_PREFIX_OFFSET, 16, 8, wqe, 4155 IRDMA_CQP_WQE_SIZE * 8, false); 4156 if (post_sq) 4157 irdma_sc_cqp_post_sq(cqp); 4158 4159 return 0; 4160 } 4161 4162 /** 4163 * irdma_sc_commit_fpm_val_done - wait for cqp eqe completion 4164 * for fpm commit 4165 * @cqp: struct for cqp hw 4166 */ 4167 static int irdma_sc_commit_fpm_val_done(struct irdma_sc_cqp *cqp) 4168 { 4169 return irdma_sc_poll_for_cqp_op_done(cqp, IRDMA_CQP_OP_COMMIT_FPM_VAL, 4170 NULL); 4171 } 4172 4173 /** 4174 * irdma_sc_commit_fpm_val - cqp wqe for commit fpm values 4175 * @cqp: struct for cqp hw 4176 * @scratch: u64 saved to be used during cqp completion 4177 * @hmc_fn_id: hmc function id 4178 * @commit_fpm_mem: Memory for fpm values 4179 * @post_sq: flag for cqp db to ring 4180 * @wait_type: poll ccq or cqp registers for cqp completion 4181 */ 4182 static int irdma_sc_commit_fpm_val(struct irdma_sc_cqp *cqp, u64 scratch, 4183 u8 hmc_fn_id, 4184 struct irdma_dma_mem *commit_fpm_mem, 4185 bool post_sq, u8 wait_type) 4186 { 4187 __le64 *wqe; 4188 u64 hdr; 4189 u32 tail, val, error; 4190 int ret_code = 0; 4191 4192 wqe = irdma_sc_cqp_get_next_send_wqe(cqp, scratch); 4193 if (!wqe) 4194 return -ENOMEM; 4195 4196 set_64bit_val(wqe, 16, hmc_fn_id); 4197 set_64bit_val(wqe, 32, commit_fpm_mem->pa); 4198 4199 hdr = FIELD_PREP(IRDMA_CQPSQ_BUFSIZE, IRDMA_COMMIT_FPM_BUF_SIZE) | 4200 FIELD_PREP(IRDMA_CQPSQ_OPCODE, IRDMA_CQP_OP_COMMIT_FPM_VAL) | 4201 FIELD_PREP(IRDMA_CQPSQ_WQEVALID, cqp->polarity); 4202 4203 dma_wmb(); /* make sure WQE is written before valid bit is set */ 4204 4205 set_64bit_val(wqe, 24, hdr); 4206 4207 print_hex_dump_debug("WQE: COMMIT_FPM_VAL WQE", DUMP_PREFIX_OFFSET, 4208 16, 8, wqe, IRDMA_CQP_WQE_SIZE * 8, false); 4209 irdma_get_cqp_reg_info(cqp, &val, &tail, &error); 4210 4211 if (post_sq) { 4212 irdma_sc_cqp_post_sq(cqp); 4213 if (wait_type == IRDMA_CQP_WAIT_POLL_REGS) 4214 ret_code = irdma_cqp_poll_registers(cqp, tail, 4215 cqp->dev->hw_attrs.max_done_count); 4216 else if (wait_type == IRDMA_CQP_WAIT_POLL_CQ) 4217 ret_code = irdma_sc_commit_fpm_val_done(cqp); 4218 } 4219 4220 return ret_code; 4221 } 4222 4223 /** 4224 * irdma_sc_query_fpm_val_done - poll for cqp wqe completion for 4225 * query fpm 4226 * @cqp: struct for cqp hw 4227 */ 4228 static int irdma_sc_query_fpm_val_done(struct irdma_sc_cqp *cqp) 4229 { 4230 return irdma_sc_poll_for_cqp_op_done(cqp, IRDMA_CQP_OP_QUERY_FPM_VAL, 4231 NULL); 4232 } 4233 4234 /** 4235 * irdma_sc_query_fpm_val - cqp wqe query fpm values 4236 * @cqp: struct for cqp hw 4237 * @scratch: u64 saved to be used during cqp completion 4238 * @hmc_fn_id: hmc function id 4239 * @query_fpm_mem: memory for return fpm values 4240 * @post_sq: flag for cqp db to ring 4241 * @wait_type: poll ccq or cqp registers for cqp completion 4242 */ 4243 static int irdma_sc_query_fpm_val(struct irdma_sc_cqp *cqp, u64 scratch, 4244 u8 hmc_fn_id, 4245 struct irdma_dma_mem *query_fpm_mem, 4246 bool post_sq, u8 wait_type) 4247 { 4248 __le64 *wqe; 4249 u64 hdr; 4250 u32 tail, val, error; 4251 int ret_code = 0; 4252 4253 wqe = irdma_sc_cqp_get_next_send_wqe(cqp, scratch); 4254 if (!wqe) 4255 return -ENOMEM; 4256 4257 set_64bit_val(wqe, 16, hmc_fn_id); 4258 set_64bit_val(wqe, 32, query_fpm_mem->pa); 4259 4260 hdr = FIELD_PREP(IRDMA_CQPSQ_OPCODE, IRDMA_CQP_OP_QUERY_FPM_VAL) | 4261 FIELD_PREP(IRDMA_CQPSQ_WQEVALID, cqp->polarity); 4262 dma_wmb(); /* make sure WQE is written before valid bit is set */ 4263 4264 set_64bit_val(wqe, 24, hdr); 4265 4266 print_hex_dump_debug("WQE: QUERY_FPM WQE", DUMP_PREFIX_OFFSET, 16, 8, 4267 wqe, IRDMA_CQP_WQE_SIZE * 8, false); 4268 irdma_get_cqp_reg_info(cqp, &val, &tail, &error); 4269 4270 if (post_sq) { 4271 irdma_sc_cqp_post_sq(cqp); 4272 if (wait_type == IRDMA_CQP_WAIT_POLL_REGS) 4273 ret_code = irdma_cqp_poll_registers(cqp, tail, 4274 cqp->dev->hw_attrs.max_done_count); 4275 else if (wait_type == IRDMA_CQP_WAIT_POLL_CQ) 4276 ret_code = irdma_sc_query_fpm_val_done(cqp); 4277 } 4278 4279 return ret_code; 4280 } 4281 4282 /** 4283 * irdma_sc_ceq_init - initialize ceq 4284 * @ceq: ceq sc structure 4285 * @info: ceq initialization info 4286 */ 4287 int irdma_sc_ceq_init(struct irdma_sc_ceq *ceq, 4288 struct irdma_ceq_init_info *info) 4289 { 4290 u32 pble_obj_cnt; 4291 4292 if (info->elem_cnt < info->dev->hw_attrs.min_hw_ceq_size || 4293 info->elem_cnt > info->dev->hw_attrs.max_hw_ceq_size) 4294 return -EINVAL; 4295 4296 if (info->ceq_id >= info->dev->hmc_fpm_misc.max_ceqs) 4297 return -EINVAL; 4298 pble_obj_cnt = info->dev->hmc_info->hmc_obj[IRDMA_HMC_IW_PBLE].cnt; 4299 4300 if (info->virtual_map && info->first_pm_pbl_idx >= pble_obj_cnt) 4301 return -EINVAL; 4302 4303 ceq->size = sizeof(*ceq); 4304 ceq->ceqe_base = (struct irdma_ceqe *)info->ceqe_base; 4305 ceq->ceq_id = info->ceq_id; 4306 ceq->dev = info->dev; 4307 ceq->elem_cnt = info->elem_cnt; 4308 ceq->ceq_elem_pa = info->ceqe_pa; 4309 ceq->virtual_map = info->virtual_map; 4310 ceq->itr_no_expire = info->itr_no_expire; 4311 ceq->pbl_chunk_size = (ceq->virtual_map ? info->pbl_chunk_size : 0); 4312 ceq->first_pm_pbl_idx = (ceq->virtual_map ? info->first_pm_pbl_idx : 0); 4313 ceq->pbl_list = (ceq->virtual_map ? info->pbl_list : NULL); 4314 ceq->tph_en = info->tph_en; 4315 ceq->tph_val = info->tph_val; 4316 ceq->vsi_idx = info->vsi_idx; 4317 ceq->polarity = 1; 4318 IRDMA_RING_INIT(ceq->ceq_ring, ceq->elem_cnt); 4319 ceq->dev->ceq[info->ceq_id] = ceq; 4320 4321 return 0; 4322 } 4323 4324 /** 4325 * irdma_sc_ceq_create - create ceq wqe 4326 * @ceq: ceq sc structure 4327 * @scratch: u64 saved to be used during cqp completion 4328 * @post_sq: flag for cqp db to ring 4329 */ 4330 4331 static int irdma_sc_ceq_create(struct irdma_sc_ceq *ceq, u64 scratch, 4332 bool post_sq) 4333 { 4334 struct irdma_sc_cqp *cqp; 4335 __le64 *wqe; 4336 u64 hdr; 4337 4338 cqp = ceq->dev->cqp; 4339 wqe = irdma_sc_cqp_get_next_send_wqe(cqp, scratch); 4340 if (!wqe) 4341 return -ENOMEM; 4342 set_64bit_val(wqe, 16, ceq->elem_cnt); 4343 set_64bit_val(wqe, 32, 4344 (ceq->virtual_map ? 0 : ceq->ceq_elem_pa)); 4345 set_64bit_val(wqe, 48, 4346 (ceq->virtual_map ? ceq->first_pm_pbl_idx : 0)); 4347 set_64bit_val(wqe, 56, 4348 FIELD_PREP(IRDMA_CQPSQ_TPHVAL, ceq->tph_val) | 4349 FIELD_PREP(IRDMA_CQPSQ_PASID, ceq->pasid) | 4350 FIELD_PREP(IRDMA_CQPSQ_VSIIDX, ceq->vsi_idx)); 4351 hdr = FIELD_PREP(IRDMA_CQPSQ_CEQ_CEQID, ceq->ceq_id) | 4352 FIELD_PREP(IRDMA_CQPSQ_CEQ_CEQID_HIGH, ceq->ceq_id >> 10) | 4353 FIELD_PREP(IRDMA_CQPSQ_OPCODE, IRDMA_CQP_OP_CREATE_CEQ) | 4354 FIELD_PREP(IRDMA_CQPSQ_CEQ_LPBLSIZE, ceq->pbl_chunk_size) | 4355 FIELD_PREP(IRDMA_CQPSQ_CEQ_VMAP, ceq->virtual_map) | 4356 FIELD_PREP(IRDMA_CQPSQ_CEQ_ITRNOEXPIRE, ceq->itr_no_expire) | 4357 FIELD_PREP(IRDMA_CQPSQ_TPHEN, ceq->tph_en) | 4358 FIELD_PREP(IRDMA_CQPSQ_PASID_VALID, ceq->pasid_valid) | 4359 FIELD_PREP(IRDMA_CQPSQ_WQEVALID, cqp->polarity); 4360 dma_wmb(); /* make sure WQE is written before valid bit is set */ 4361 4362 set_64bit_val(wqe, 24, hdr); 4363 4364 print_hex_dump_debug("WQE: CEQ_CREATE WQE", DUMP_PREFIX_OFFSET, 16, 8, 4365 wqe, IRDMA_CQP_WQE_SIZE * 8, false); 4366 if (post_sq) 4367 irdma_sc_cqp_post_sq(cqp); 4368 4369 return 0; 4370 } 4371 4372 /** 4373 * irdma_sc_cceq_create_done - poll for control ceq wqe to complete 4374 * @ceq: ceq sc structure 4375 */ 4376 static int irdma_sc_cceq_create_done(struct irdma_sc_ceq *ceq) 4377 { 4378 struct irdma_sc_cqp *cqp; 4379 4380 cqp = ceq->dev->cqp; 4381 return irdma_sc_poll_for_cqp_op_done(cqp, IRDMA_CQP_OP_CREATE_CEQ, 4382 NULL); 4383 } 4384 4385 /** 4386 * irdma_sc_cceq_destroy_done - poll for destroy cceq to complete 4387 * @ceq: ceq sc structure 4388 */ 4389 int irdma_sc_cceq_destroy_done(struct irdma_sc_ceq *ceq) 4390 { 4391 struct irdma_sc_cqp *cqp; 4392 4393 cqp = ceq->dev->cqp; 4394 cqp->process_cqp_sds = irdma_update_sds_noccq; 4395 4396 return irdma_sc_poll_for_cqp_op_done(cqp, IRDMA_CQP_OP_DESTROY_CEQ, 4397 NULL); 4398 } 4399 4400 /** 4401 * irdma_sc_cceq_create - create cceq 4402 * @ceq: ceq sc structure 4403 * @scratch: u64 saved to be used during cqp completion 4404 */ 4405 int irdma_sc_cceq_create(struct irdma_sc_ceq *ceq, u64 scratch) 4406 { 4407 int ret_code; 4408 struct irdma_sc_dev *dev = ceq->dev; 4409 4410 dev->ccq->vsi_idx = ceq->vsi_idx; 4411 4412 ret_code = irdma_sc_ceq_create(ceq, scratch, true); 4413 if (!ret_code) 4414 return irdma_sc_cceq_create_done(ceq); 4415 4416 return ret_code; 4417 } 4418 4419 /** 4420 * irdma_sc_ceq_destroy - destroy ceq 4421 * @ceq: ceq sc structure 4422 * @scratch: u64 saved to be used during cqp completion 4423 * @post_sq: flag for cqp db to ring 4424 */ 4425 int irdma_sc_ceq_destroy(struct irdma_sc_ceq *ceq, u64 scratch, bool post_sq) 4426 { 4427 struct irdma_sc_cqp *cqp; 4428 __le64 *wqe; 4429 u64 hdr; 4430 4431 cqp = ceq->dev->cqp; 4432 wqe = irdma_sc_cqp_get_next_send_wqe(cqp, scratch); 4433 if (!wqe) 4434 return -ENOMEM; 4435 4436 set_64bit_val(wqe, 16, ceq->elem_cnt); 4437 set_64bit_val(wqe, 48, ceq->first_pm_pbl_idx); 4438 set_64bit_val(wqe, 56, 4439 FIELD_PREP(IRDMA_CQPSQ_PASID, ceq->pasid)); 4440 hdr = ceq->ceq_id | 4441 FIELD_PREP(IRDMA_CQPSQ_OPCODE, IRDMA_CQP_OP_DESTROY_CEQ) | 4442 FIELD_PREP(IRDMA_CQPSQ_CEQ_LPBLSIZE, ceq->pbl_chunk_size) | 4443 FIELD_PREP(IRDMA_CQPSQ_CEQ_VMAP, ceq->virtual_map) | 4444 FIELD_PREP(IRDMA_CQPSQ_TPHEN, ceq->tph_en) | 4445 FIELD_PREP(IRDMA_CQPSQ_PASID_VALID, ceq->pasid_valid) | 4446 FIELD_PREP(IRDMA_CQPSQ_WQEVALID, cqp->polarity); 4447 dma_wmb(); /* make sure WQE is written before valid bit is set */ 4448 4449 set_64bit_val(wqe, 24, hdr); 4450 4451 print_hex_dump_debug("WQE: CEQ_DESTROY WQE", DUMP_PREFIX_OFFSET, 16, 4452 8, wqe, IRDMA_CQP_WQE_SIZE * 8, false); 4453 if (post_sq) 4454 irdma_sc_cqp_post_sq(cqp); 4455 4456 return 0; 4457 } 4458 4459 /** 4460 * irdma_sc_process_ceq - process ceq 4461 * @dev: sc device struct 4462 * @ceq: ceq sc structure 4463 * 4464 * It is expected caller serializes this function with cleanup_ceqes() 4465 * because these functions manipulate the same ceq 4466 */ 4467 void *irdma_sc_process_ceq(struct irdma_sc_dev *dev, struct irdma_sc_ceq *ceq) 4468 { 4469 u64 temp; 4470 __le64 *ceqe; 4471 struct irdma_sc_cq *cq = NULL; 4472 struct irdma_sc_cq *temp_cq; 4473 u8 polarity; 4474 u32 cq_idx; 4475 4476 do { 4477 cq_idx = 0; 4478 ceqe = IRDMA_GET_CURRENT_CEQ_ELEM(ceq); 4479 get_64bit_val(ceqe, 0, &temp); 4480 polarity = (u8)FIELD_GET(IRDMA_CEQE_VALID, temp); 4481 if (polarity != ceq->polarity) 4482 return NULL; 4483 4484 temp_cq = (struct irdma_sc_cq *)(unsigned long)(temp << 1); 4485 if (!temp_cq) { 4486 cq_idx = IRDMA_INVALID_CQ_IDX; 4487 IRDMA_RING_MOVE_TAIL(ceq->ceq_ring); 4488 4489 if (!IRDMA_RING_CURRENT_TAIL(ceq->ceq_ring)) 4490 ceq->polarity ^= 1; 4491 continue; 4492 } 4493 4494 cq = temp_cq; 4495 4496 IRDMA_RING_MOVE_TAIL(ceq->ceq_ring); 4497 if (!IRDMA_RING_CURRENT_TAIL(ceq->ceq_ring)) 4498 ceq->polarity ^= 1; 4499 } while (cq_idx == IRDMA_INVALID_CQ_IDX); 4500 4501 if (cq) 4502 irdma_sc_cq_ack(cq); 4503 return cq; 4504 } 4505 4506 /** 4507 * irdma_sc_cleanup_ceqes - clear the valid ceqes ctx matching the cq 4508 * @cq: cq for which the ceqes need to be cleaned up 4509 * @ceq: ceq ptr 4510 * 4511 * The function is called after the cq is destroyed to cleanup 4512 * its pending ceqe entries. It is expected caller serializes this 4513 * function with process_ceq() in interrupt context. 4514 */ 4515 void irdma_sc_cleanup_ceqes(struct irdma_sc_cq *cq, struct irdma_sc_ceq *ceq) 4516 { 4517 struct irdma_sc_cq *next_cq; 4518 u8 ceq_polarity = ceq->polarity; 4519 __le64 *ceqe; 4520 u8 polarity; 4521 u64 temp; 4522 int next; 4523 u32 i; 4524 4525 next = IRDMA_RING_GET_NEXT_TAIL(ceq->ceq_ring, 0); 4526 4527 for (i = 1; i <= IRDMA_RING_SIZE(*ceq); i++) { 4528 ceqe = IRDMA_GET_CEQ_ELEM_AT_POS(ceq, next); 4529 4530 get_64bit_val(ceqe, 0, &temp); 4531 polarity = (u8)FIELD_GET(IRDMA_CEQE_VALID, temp); 4532 if (polarity != ceq_polarity) 4533 return; 4534 4535 next_cq = (struct irdma_sc_cq *)(unsigned long)(temp << 1); 4536 if (cq == next_cq) 4537 set_64bit_val(ceqe, 0, temp & IRDMA_CEQE_VALID); 4538 4539 next = IRDMA_RING_GET_NEXT_TAIL(ceq->ceq_ring, i); 4540 if (!next) 4541 ceq_polarity ^= 1; 4542 } 4543 } 4544 4545 /** 4546 * irdma_sc_aeq_init - initialize aeq 4547 * @aeq: aeq structure ptr 4548 * @info: aeq initialization info 4549 */ 4550 int irdma_sc_aeq_init(struct irdma_sc_aeq *aeq, 4551 struct irdma_aeq_init_info *info) 4552 { 4553 u32 pble_obj_cnt; 4554 4555 if (info->elem_cnt < info->dev->hw_attrs.min_hw_aeq_size || 4556 info->elem_cnt > info->dev->hw_attrs.max_hw_aeq_size) 4557 return -EINVAL; 4558 4559 pble_obj_cnt = info->dev->hmc_info->hmc_obj[IRDMA_HMC_IW_PBLE].cnt; 4560 4561 if (info->virtual_map && info->first_pm_pbl_idx >= pble_obj_cnt) 4562 return -EINVAL; 4563 4564 aeq->size = sizeof(*aeq); 4565 aeq->polarity = 1; 4566 aeq->aeqe_base = (struct irdma_sc_aeqe *)info->aeqe_base; 4567 aeq->dev = info->dev; 4568 aeq->elem_cnt = info->elem_cnt; 4569 aeq->aeq_elem_pa = info->aeq_elem_pa; 4570 IRDMA_RING_INIT(aeq->aeq_ring, aeq->elem_cnt); 4571 aeq->virtual_map = info->virtual_map; 4572 aeq->pbl_list = (aeq->virtual_map ? info->pbl_list : NULL); 4573 aeq->pbl_chunk_size = (aeq->virtual_map ? info->pbl_chunk_size : 0); 4574 aeq->first_pm_pbl_idx = (aeq->virtual_map ? info->first_pm_pbl_idx : 0); 4575 aeq->msix_idx = info->msix_idx; 4576 info->dev->aeq = aeq; 4577 4578 return 0; 4579 } 4580 4581 /** 4582 * irdma_sc_aeq_create - create aeq 4583 * @aeq: aeq structure ptr 4584 * @scratch: u64 saved to be used during cqp completion 4585 * @post_sq: flag for cqp db to ring 4586 */ 4587 static int irdma_sc_aeq_create(struct irdma_sc_aeq *aeq, u64 scratch, 4588 bool post_sq) 4589 { 4590 __le64 *wqe; 4591 struct irdma_sc_cqp *cqp; 4592 u64 hdr; 4593 4594 cqp = aeq->dev->cqp; 4595 wqe = irdma_sc_cqp_get_next_send_wqe(cqp, scratch); 4596 if (!wqe) 4597 return -ENOMEM; 4598 set_64bit_val(wqe, 16, aeq->elem_cnt); 4599 set_64bit_val(wqe, 32, 4600 (aeq->virtual_map ? 0 : aeq->aeq_elem_pa)); 4601 set_64bit_val(wqe, 48, 4602 (aeq->virtual_map ? aeq->first_pm_pbl_idx : 0)); 4603 set_64bit_val(wqe, 56, 4604 FIELD_PREP(IRDMA_CQPSQ_PASID, aeq->pasid)); 4605 4606 hdr = FIELD_PREP(IRDMA_CQPSQ_OPCODE, IRDMA_CQP_OP_CREATE_AEQ) | 4607 FIELD_PREP(IRDMA_CQPSQ_AEQ_LPBLSIZE, aeq->pbl_chunk_size) | 4608 FIELD_PREP(IRDMA_CQPSQ_AEQ_VMAP, aeq->virtual_map) | 4609 FIELD_PREP(IRDMA_CQPSQ_PASID_VALID, aeq->pasid_valid) | 4610 FIELD_PREP(IRDMA_CQPSQ_WQEVALID, cqp->polarity); 4611 dma_wmb(); /* make sure WQE is written before valid bit is set */ 4612 4613 set_64bit_val(wqe, 24, hdr); 4614 4615 print_hex_dump_debug("WQE: AEQ_CREATE WQE", DUMP_PREFIX_OFFSET, 16, 8, 4616 wqe, IRDMA_CQP_WQE_SIZE * 8, false); 4617 if (post_sq) 4618 irdma_sc_cqp_post_sq(cqp); 4619 4620 return 0; 4621 } 4622 4623 /** 4624 * irdma_sc_aeq_destroy - destroy aeq during close 4625 * @aeq: aeq structure ptr 4626 * @scratch: u64 saved to be used during cqp completion 4627 * @post_sq: flag for cqp db to ring 4628 */ 4629 static int irdma_sc_aeq_destroy(struct irdma_sc_aeq *aeq, u64 scratch, 4630 bool post_sq) 4631 { 4632 __le64 *wqe; 4633 struct irdma_sc_cqp *cqp; 4634 struct irdma_sc_dev *dev; 4635 u64 hdr; 4636 4637 dev = aeq->dev; 4638 4639 if (dev->hw_attrs.uk_attrs.hw_rev <= IRDMA_GEN_2) 4640 writel(0, dev->hw_regs[IRDMA_PFINT_AEQCTL]); 4641 4642 cqp = dev->cqp; 4643 wqe = irdma_sc_cqp_get_next_send_wqe(cqp, scratch); 4644 if (!wqe) 4645 return -ENOMEM; 4646 set_64bit_val(wqe, 16, aeq->elem_cnt); 4647 set_64bit_val(wqe, 48, aeq->first_pm_pbl_idx); 4648 set_64bit_val(wqe, 56, 4649 FIELD_PREP(IRDMA_CQPSQ_PASID, aeq->pasid)); 4650 hdr = FIELD_PREP(IRDMA_CQPSQ_OPCODE, IRDMA_CQP_OP_DESTROY_AEQ) | 4651 FIELD_PREP(IRDMA_CQPSQ_AEQ_LPBLSIZE, aeq->pbl_chunk_size) | 4652 FIELD_PREP(IRDMA_CQPSQ_AEQ_VMAP, aeq->virtual_map) | 4653 FIELD_PREP(IRDMA_CQPSQ_PASID_VALID, aeq->pasid_valid) | 4654 FIELD_PREP(IRDMA_CQPSQ_WQEVALID, cqp->polarity); 4655 dma_wmb(); /* make sure WQE is written before valid bit is set */ 4656 4657 set_64bit_val(wqe, 24, hdr); 4658 4659 print_hex_dump_debug("WQE: AEQ_DESTROY WQE", DUMP_PREFIX_OFFSET, 16, 4660 8, wqe, IRDMA_CQP_WQE_SIZE * 8, false); 4661 if (post_sq) 4662 irdma_sc_cqp_post_sq(cqp); 4663 return 0; 4664 } 4665 4666 /** 4667 * irdma_sc_get_next_aeqe - get next aeq entry 4668 * @aeq: aeq structure ptr 4669 * @info: aeqe info to be returned 4670 */ 4671 int irdma_sc_get_next_aeqe(struct irdma_sc_aeq *aeq, 4672 struct irdma_aeqe_info *info) 4673 { 4674 u64 temp, compl_ctx; 4675 __le64 *aeqe; 4676 u8 ae_src; 4677 u8 polarity; 4678 4679 aeqe = IRDMA_GET_CURRENT_AEQ_ELEM(aeq); 4680 get_64bit_val(aeqe, 8, &temp); 4681 polarity = (u8)FIELD_GET(IRDMA_AEQE_VALID, temp); 4682 4683 if (aeq->polarity != polarity) 4684 return -ENOENT; 4685 4686 /* Ensure AEQE contents are read after valid bit is checked */ 4687 dma_rmb(); 4688 4689 get_64bit_val(aeqe, 0, &compl_ctx); 4690 4691 print_hex_dump_debug("WQE: AEQ_ENTRY WQE", DUMP_PREFIX_OFFSET, 16, 8, 4692 aeqe, 16, false); 4693 4694 if (aeq->dev->hw_attrs.uk_attrs.hw_rev >= IRDMA_GEN_3) { 4695 ae_src = (u8)FIELD_GET(IRDMA_AEQE_AESRC_GEN_3, temp); 4696 info->wqe_idx = (u16)FIELD_GET(IRDMA_AEQE_WQDESCIDX_GEN_3, 4697 temp); 4698 info->qp_cq_id = (u32)FIELD_GET(IRDMA_AEQE_QPCQID_GEN_3, temp); 4699 info->ae_id = (u16)FIELD_GET(IRDMA_AEQE_AECODE_GEN_3, temp); 4700 info->tcp_state = (u8)FIELD_GET(IRDMA_AEQE_TCPSTATE_GEN_3, compl_ctx); 4701 info->iwarp_state = (u8)FIELD_GET(IRDMA_AEQE_IWSTATE_GEN_3, temp); 4702 info->q2_data_written = (u8)FIELD_GET(IRDMA_AEQE_Q2DATA_GEN_3, compl_ctx); 4703 info->aeqe_overflow = (bool)FIELD_GET(IRDMA_AEQE_OVERFLOW_GEN_3, temp); 4704 info->compl_ctx = FIELD_GET(IRDMA_AEQE_CMPL_CTXT, compl_ctx); 4705 compl_ctx = FIELD_GET(IRDMA_AEQE_CMPL_CTXT, compl_ctx) << IRDMA_AEQE_CMPL_CTXT_S; 4706 } else { 4707 ae_src = (u8)FIELD_GET(IRDMA_AEQE_AESRC, temp); 4708 info->wqe_idx = (u16)FIELD_GET(IRDMA_AEQE_WQDESCIDX, temp); 4709 info->qp_cq_id = (u32)FIELD_GET(IRDMA_AEQE_QPCQID_LOW, temp) | 4710 ((u32)FIELD_GET(IRDMA_AEQE_QPCQID_HI, temp) << 18); 4711 info->ae_id = (u16)FIELD_GET(IRDMA_AEQE_AECODE, temp); 4712 info->tcp_state = (u8)FIELD_GET(IRDMA_AEQE_TCPSTATE, temp); 4713 info->iwarp_state = (u8)FIELD_GET(IRDMA_AEQE_IWSTATE, temp); 4714 info->q2_data_written = (u8)FIELD_GET(IRDMA_AEQE_Q2DATA, temp); 4715 info->aeqe_overflow = (bool)FIELD_GET(IRDMA_AEQE_OVERFLOW, 4716 temp); 4717 } 4718 4719 info->ae_src = ae_src; 4720 switch (info->ae_id) { 4721 case IRDMA_AE_SRQ_LIMIT: 4722 info->srq = true; 4723 /* [63:6] from CMPL_CTXT, [5:0] from WQDESCIDX. */ 4724 info->compl_ctx = compl_ctx; 4725 ae_src = IRDMA_AE_SOURCE_RSVD; 4726 break; 4727 case IRDMA_AE_PRIV_OPERATION_DENIED: 4728 case IRDMA_AE_AMP_INVALIDATE_TYPE1_MW: 4729 case IRDMA_AE_AMP_MWBIND_ZERO_BASED_TYPE1_MW: 4730 case IRDMA_AE_AMP_FASTREG_INVALID_PBL_HPS_CFG: 4731 case IRDMA_AE_AMP_FASTREG_PBLE_MISMATCH: 4732 case IRDMA_AE_UDA_XMIT_DGRAM_TOO_LONG: 4733 case IRDMA_AE_UDA_XMIT_BAD_PD: 4734 case IRDMA_AE_UDA_XMIT_DGRAM_TOO_SHORT: 4735 case IRDMA_AE_BAD_CLOSE: 4736 case IRDMA_AE_RDMA_READ_WHILE_ORD_ZERO: 4737 case IRDMA_AE_STAG_ZERO_INVALID: 4738 case IRDMA_AE_IB_RREQ_AND_Q1_FULL: 4739 case IRDMA_AE_IB_INVALID_REQUEST: 4740 case IRDMA_AE_WQE_UNEXPECTED_OPCODE: 4741 case IRDMA_AE_IB_REMOTE_ACCESS_ERROR: 4742 case IRDMA_AE_IB_REMOTE_OP_ERROR: 4743 case IRDMA_AE_DDP_UBE_INVALID_DDP_VERSION: 4744 case IRDMA_AE_DDP_UBE_INVALID_MO: 4745 case IRDMA_AE_DDP_UBE_INVALID_QN: 4746 case IRDMA_AE_DDP_NO_L_BIT: 4747 case IRDMA_AE_RDMAP_ROE_INVALID_RDMAP_VERSION: 4748 case IRDMA_AE_RDMAP_ROE_UNEXPECTED_OPCODE: 4749 case IRDMA_AE_ROE_INVALID_RDMA_READ_REQUEST: 4750 case IRDMA_AE_ROE_INVALID_RDMA_WRITE_OR_READ_RESP: 4751 case IRDMA_AE_ROCE_RSP_LENGTH_ERROR: 4752 case IRDMA_AE_INVALID_ARP_ENTRY: 4753 case IRDMA_AE_INVALID_TCP_OPTION_RCVD: 4754 case IRDMA_AE_STALE_ARP_ENTRY: 4755 case IRDMA_AE_INVALID_AH_ENTRY: 4756 case IRDMA_AE_LLP_RECEIVED_MPA_CRC_ERROR: 4757 case IRDMA_AE_LLP_SEGMENT_TOO_SMALL: 4758 case IRDMA_AE_LLP_TOO_MANY_RETRIES: 4759 case IRDMA_AE_LLP_TOO_MANY_RNRS: 4760 case IRDMA_AE_REMOTE_QP_CATASTROPHIC: 4761 case IRDMA_AE_LOCAL_QP_CATASTROPHIC: 4762 case IRDMA_AE_RCE_QP_CATASTROPHIC: 4763 case IRDMA_AE_LLP_DOUBT_REACHABILITY: 4764 case IRDMA_AE_LLP_CONNECTION_ESTABLISHED: 4765 case IRDMA_AE_RESET_SENT: 4766 case IRDMA_AE_TERMINATE_SENT: 4767 case IRDMA_AE_RESET_NOT_SENT: 4768 case IRDMA_AE_LCE_QP_CATASTROPHIC: 4769 case IRDMA_AE_QP_SUSPEND_COMPLETE: 4770 case IRDMA_AE_UDA_L4LEN_INVALID: 4771 info->qp = true; 4772 info->compl_ctx = compl_ctx; 4773 break; 4774 case IRDMA_AE_LCE_CQ_CATASTROPHIC: 4775 info->cq = true; 4776 info->compl_ctx = compl_ctx << 1; 4777 ae_src = IRDMA_AE_SOURCE_RSVD; 4778 break; 4779 case IRDMA_AE_CQP_DEFERRED_COMPLETE: 4780 info->def_info = info->wqe_idx; 4781 ae_src = IRDMA_AE_SOURCE_RSVD; 4782 break; 4783 case IRDMA_AE_ROCE_EMPTY_MCG: 4784 case IRDMA_AE_ROCE_BAD_MC_IP_ADDR: 4785 case IRDMA_AE_ROCE_BAD_MC_QPID: 4786 case IRDMA_AE_MCG_QP_PROTOCOL_MISMATCH: 4787 fallthrough; 4788 case IRDMA_AE_LLP_CONNECTION_RESET: 4789 case IRDMA_AE_LLP_SYN_RECEIVED: 4790 case IRDMA_AE_LLP_FIN_RECEIVED: 4791 case IRDMA_AE_LLP_CLOSE_COMPLETE: 4792 case IRDMA_AE_LLP_TERMINATE_RECEIVED: 4793 case IRDMA_AE_RDMAP_ROE_BAD_LLP_CLOSE: 4794 ae_src = IRDMA_AE_SOURCE_RSVD; 4795 info->qp = true; 4796 info->compl_ctx = compl_ctx; 4797 break; 4798 default: 4799 break; 4800 } 4801 4802 switch (ae_src) { 4803 case IRDMA_AE_SOURCE_RQ: 4804 case IRDMA_AE_SOURCE_RQ_0011: 4805 info->qp = true; 4806 info->rq = true; 4807 info->compl_ctx = compl_ctx; 4808 info->err_rq_idx_valid = true; 4809 break; 4810 case IRDMA_AE_SOURCE_CQ: 4811 case IRDMA_AE_SOURCE_CQ_0110: 4812 case IRDMA_AE_SOURCE_CQ_1010: 4813 case IRDMA_AE_SOURCE_CQ_1110: 4814 info->cq = true; 4815 info->compl_ctx = compl_ctx << 1; 4816 break; 4817 case IRDMA_AE_SOURCE_SQ: 4818 case IRDMA_AE_SOURCE_SQ_0111: 4819 info->qp = true; 4820 info->sq = true; 4821 info->compl_ctx = compl_ctx; 4822 break; 4823 case IRDMA_AE_SOURCE_IN_RR_WR: 4824 info->qp = true; 4825 if (aeq->dev->hw_attrs.uk_attrs.hw_rev >= IRDMA_GEN_3) 4826 info->err_rq_idx_valid = true; 4827 info->compl_ctx = compl_ctx; 4828 info->in_rdrsp_wr = true; 4829 break; 4830 case IRDMA_AE_SOURCE_IN_RR_WR_1011: 4831 info->qp = true; 4832 if (aeq->dev->hw_attrs.uk_attrs.hw_rev >= IRDMA_GEN_3) { 4833 info->sq = true; 4834 info->err_rq_idx_valid = true; 4835 } 4836 info->compl_ctx = compl_ctx; 4837 info->in_rdrsp_wr = true; 4838 break; 4839 case IRDMA_AE_SOURCE_OUT_RR: 4840 case IRDMA_AE_SOURCE_OUT_RR_1111: 4841 info->qp = true; 4842 info->compl_ctx = compl_ctx; 4843 info->out_rdrsp = true; 4844 break; 4845 case IRDMA_AE_SOURCE_RSVD: 4846 default: 4847 break; 4848 } 4849 4850 IRDMA_RING_MOVE_TAIL(aeq->aeq_ring); 4851 if (!IRDMA_RING_CURRENT_TAIL(aeq->aeq_ring)) 4852 aeq->polarity ^= 1; 4853 4854 return 0; 4855 } 4856 4857 /** 4858 * irdma_sc_repost_aeq_entries - repost completed aeq entries 4859 * @dev: sc device struct 4860 * @count: allocate count 4861 */ 4862 void irdma_sc_repost_aeq_entries(struct irdma_sc_dev *dev, u32 count) 4863 { 4864 writel(count, dev->hw_regs[IRDMA_AEQALLOC]); 4865 } 4866 4867 /** 4868 * irdma_sc_ccq_init - initialize control cq 4869 * @cq: sc's cq ctruct 4870 * @info: info for control cq initialization 4871 */ 4872 int irdma_sc_ccq_init(struct irdma_sc_cq *cq, struct irdma_ccq_init_info *info) 4873 { 4874 u32 pble_obj_cnt; 4875 4876 if (info->num_elem < info->dev->hw_attrs.uk_attrs.min_hw_cq_size || 4877 info->num_elem > info->dev->hw_attrs.uk_attrs.max_hw_cq_size) 4878 return -EINVAL; 4879 4880 if (info->ceq_id >= info->dev->hmc_fpm_misc.max_ceqs) 4881 return -EINVAL; 4882 4883 pble_obj_cnt = info->dev->hmc_info->hmc_obj[IRDMA_HMC_IW_PBLE].cnt; 4884 4885 if (info->virtual_map && info->first_pm_pbl_idx >= pble_obj_cnt) 4886 return -EINVAL; 4887 4888 cq->cq_pa = info->cq_pa; 4889 cq->cq_uk.cq_base = info->cq_base; 4890 cq->shadow_area_pa = info->shadow_area_pa; 4891 cq->cq_uk.shadow_area = info->shadow_area; 4892 cq->shadow_read_threshold = info->shadow_read_threshold; 4893 cq->dev = info->dev; 4894 cq->ceq_id = info->ceq_id; 4895 cq->cq_uk.cq_size = info->num_elem; 4896 cq->cq_type = IRDMA_CQ_TYPE_CQP; 4897 cq->ceqe_mask = info->ceqe_mask; 4898 IRDMA_RING_INIT(cq->cq_uk.cq_ring, info->num_elem); 4899 cq->cq_uk.cq_id = 0; /* control cq is id 0 always */ 4900 cq->ceq_id_valid = info->ceq_id_valid; 4901 cq->tph_en = info->tph_en; 4902 cq->tph_val = info->tph_val; 4903 cq->cq_uk.avoid_mem_cflct = info->avoid_mem_cflct; 4904 cq->pbl_list = info->pbl_list; 4905 cq->virtual_map = info->virtual_map; 4906 cq->pbl_chunk_size = info->pbl_chunk_size; 4907 cq->first_pm_pbl_idx = info->first_pm_pbl_idx; 4908 cq->cq_uk.polarity = true; 4909 cq->vsi = info->vsi; 4910 cq->cq_uk.cq_ack_db = cq->dev->cq_ack_db; 4911 4912 /* Only applicable to CQs other than CCQ so initialize to zero */ 4913 cq->cq_uk.cqe_alloc_db = NULL; 4914 4915 info->dev->ccq = cq; 4916 return 0; 4917 } 4918 4919 /** 4920 * irdma_sc_ccq_create_done - poll cqp for ccq create 4921 * @ccq: ccq sc struct 4922 */ 4923 static inline int irdma_sc_ccq_create_done(struct irdma_sc_cq *ccq) 4924 { 4925 struct irdma_sc_cqp *cqp; 4926 4927 cqp = ccq->dev->cqp; 4928 4929 return irdma_sc_poll_for_cqp_op_done(cqp, IRDMA_CQP_OP_CREATE_CQ, NULL); 4930 } 4931 4932 /** 4933 * irdma_sc_ccq_create - create control cq 4934 * @ccq: ccq sc struct 4935 * @scratch: u64 saved to be used during cqp completion 4936 * @check_overflow: overlow flag for ccq 4937 * @post_sq: flag for cqp db to ring 4938 */ 4939 int irdma_sc_ccq_create(struct irdma_sc_cq *ccq, u64 scratch, 4940 bool check_overflow, bool post_sq) 4941 { 4942 int ret_code; 4943 4944 ret_code = irdma_sc_cq_create(ccq, scratch, check_overflow, post_sq); 4945 if (ret_code) 4946 return ret_code; 4947 4948 if (post_sq) { 4949 ret_code = irdma_sc_ccq_create_done(ccq); 4950 if (ret_code) 4951 return ret_code; 4952 } 4953 ccq->dev->cqp->process_cqp_sds = irdma_cqp_sds_cmd; 4954 4955 return 0; 4956 } 4957 4958 /** 4959 * irdma_sc_ccq_destroy - destroy ccq during close 4960 * @ccq: ccq sc struct 4961 * @scratch: u64 saved to be used during cqp completion 4962 * @post_sq: flag for cqp db to ring 4963 */ 4964 int irdma_sc_ccq_destroy(struct irdma_sc_cq *ccq, u64 scratch, bool post_sq) 4965 { 4966 struct irdma_sc_cqp *cqp; 4967 __le64 *wqe; 4968 u64 hdr; 4969 int ret_code = 0; 4970 u32 tail, val, error; 4971 4972 cqp = ccq->dev->cqp; 4973 wqe = irdma_sc_cqp_get_next_send_wqe(cqp, scratch); 4974 if (!wqe) 4975 return -ENOMEM; 4976 4977 set_64bit_val(wqe, 0, ccq->cq_uk.cq_size); 4978 set_64bit_val(wqe, 8, (uintptr_t)ccq >> 1); 4979 set_64bit_val(wqe, 40, ccq->shadow_area_pa); 4980 4981 hdr = ccq->cq_uk.cq_id | 4982 FLD_LS_64(ccq->dev, (ccq->ceq_id_valid ? ccq->ceq_id : 0), 4983 IRDMA_CQPSQ_CQ_CEQID) | 4984 FIELD_PREP(IRDMA_CQPSQ_OPCODE, IRDMA_CQP_OP_DESTROY_CQ) | 4985 FIELD_PREP(IRDMA_CQPSQ_CQ_ENCEQEMASK, ccq->ceqe_mask) | 4986 FIELD_PREP(IRDMA_CQPSQ_CQ_CEQIDVALID, ccq->ceq_id_valid) | 4987 FIELD_PREP(IRDMA_CQPSQ_TPHEN, ccq->tph_en) | 4988 FIELD_PREP(IRDMA_CQPSQ_CQ_AVOIDMEMCNFLCT, ccq->cq_uk.avoid_mem_cflct) | 4989 FIELD_PREP(IRDMA_CQPSQ_WQEVALID, cqp->polarity); 4990 dma_wmb(); /* make sure WQE is written before valid bit is set */ 4991 4992 set_64bit_val(wqe, 24, hdr); 4993 4994 print_hex_dump_debug("WQE: CCQ_DESTROY WQE", DUMP_PREFIX_OFFSET, 16, 4995 8, wqe, IRDMA_CQP_WQE_SIZE * 8, false); 4996 irdma_get_cqp_reg_info(cqp, &val, &tail, &error); 4997 4998 if (post_sq) { 4999 irdma_sc_cqp_post_sq(cqp); 5000 ret_code = irdma_cqp_poll_registers(cqp, tail, 5001 cqp->dev->hw_attrs.max_done_count); 5002 } 5003 5004 cqp->process_cqp_sds = irdma_update_sds_noccq; 5005 5006 return ret_code; 5007 } 5008 5009 /** 5010 * irdma_sc_init_iw_hmc() - queries fpm values using cqp and populates hmc_info 5011 * @dev : ptr to irdma_dev struct 5012 * @hmc_fn_id: hmc function id 5013 */ 5014 int irdma_sc_init_iw_hmc(struct irdma_sc_dev *dev, u8 hmc_fn_id) 5015 { 5016 struct irdma_hmc_info *hmc_info; 5017 struct irdma_hmc_fpm_misc *hmc_fpm_misc; 5018 struct irdma_dma_mem query_fpm_mem; 5019 int ret_code = 0; 5020 u8 wait_type; 5021 5022 hmc_info = dev->hmc_info; 5023 hmc_fpm_misc = &dev->hmc_fpm_misc; 5024 query_fpm_mem.pa = dev->fpm_query_buf_pa; 5025 query_fpm_mem.va = dev->fpm_query_buf; 5026 hmc_info->hmc_fn_id = hmc_fn_id; 5027 wait_type = (u8)IRDMA_CQP_WAIT_POLL_REGS; 5028 5029 ret_code = irdma_sc_query_fpm_val(dev->cqp, 0, hmc_info->hmc_fn_id, 5030 &query_fpm_mem, true, wait_type); 5031 if (ret_code) 5032 return ret_code; 5033 5034 /* parse the fpm_query_buf and fill hmc obj info */ 5035 ret_code = irdma_sc_parse_fpm_query_buf(dev, query_fpm_mem.va, hmc_info, 5036 hmc_fpm_misc); 5037 5038 print_hex_dump_debug("HMC: QUERY FPM BUFFER", DUMP_PREFIX_OFFSET, 16, 5039 8, query_fpm_mem.va, IRDMA_QUERY_FPM_BUF_SIZE, 5040 false); 5041 return ret_code; 5042 } 5043 5044 /** 5045 * irdma_set_loc_mem() - set a local memory bit field 5046 * @buf: ptr to a buffer where local memory gets enabled 5047 */ 5048 static void irdma_set_loc_mem(__le64 *buf) 5049 { 5050 u64 loc_mem_en = BIT_ULL(ENABLE_LOC_MEM); 5051 u32 offset; 5052 u64 temp; 5053 5054 for (offset = 0; offset < IRDMA_COMMIT_FPM_BUF_SIZE; 5055 offset += sizeof(__le64)) { 5056 if (offset == IRDMA_PBLE_COMMIT_OFFSET) 5057 continue; 5058 get_64bit_val(buf, offset, &temp); 5059 if (temp) 5060 set_64bit_val(buf, offset, temp | loc_mem_en); 5061 } 5062 } 5063 5064 /** 5065 * irdma_sc_cfg_iw_fpm() - commits hmc obj cnt values using cqp 5066 * command and populates fpm base address in hmc_info 5067 * @dev : ptr to irdma_dev struct 5068 * @hmc_fn_id: hmc function id 5069 */ 5070 static int irdma_sc_cfg_iw_fpm(struct irdma_sc_dev *dev, u8 hmc_fn_id) 5071 { 5072 struct irdma_hmc_info *hmc_info; 5073 struct irdma_hmc_obj_info *obj_info; 5074 __le64 *buf; 5075 struct irdma_dma_mem commit_fpm_mem; 5076 int ret_code = 0; 5077 u8 wait_type; 5078 5079 hmc_info = dev->hmc_info; 5080 obj_info = hmc_info->hmc_obj; 5081 buf = dev->fpm_commit_buf; 5082 5083 set_64bit_val(buf, 0, (u64)obj_info[IRDMA_HMC_IW_QP].cnt); 5084 set_64bit_val(buf, 8, (u64)obj_info[IRDMA_HMC_IW_CQ].cnt); 5085 set_64bit_val(buf, 16, (u64)obj_info[IRDMA_HMC_IW_SRQ].cnt); 5086 set_64bit_val(buf, 24, (u64)obj_info[IRDMA_HMC_IW_HTE].cnt); 5087 set_64bit_val(buf, 32, (u64)obj_info[IRDMA_HMC_IW_ARP].cnt); 5088 set_64bit_val(buf, 40, (u64)0); /* RSVD */ 5089 set_64bit_val(buf, 48, (u64)obj_info[IRDMA_HMC_IW_MR].cnt); 5090 set_64bit_val(buf, 56, (u64)obj_info[IRDMA_HMC_IW_XF].cnt); 5091 set_64bit_val(buf, 64, (u64)obj_info[IRDMA_HMC_IW_XFFL].cnt); 5092 set_64bit_val(buf, 72, (u64)obj_info[IRDMA_HMC_IW_Q1].cnt); 5093 set_64bit_val(buf, 80, (u64)obj_info[IRDMA_HMC_IW_Q1FL].cnt); 5094 set_64bit_val(buf, 88, 5095 (u64)obj_info[IRDMA_HMC_IW_TIMER].cnt); 5096 set_64bit_val(buf, 96, 5097 (u64)obj_info[IRDMA_HMC_IW_FSIMC].cnt); 5098 set_64bit_val(buf, 104, 5099 (u64)obj_info[IRDMA_HMC_IW_FSIAV].cnt); 5100 set_64bit_val(buf, 112, 5101 (u64)obj_info[IRDMA_HMC_IW_PBLE].cnt); 5102 set_64bit_val(buf, 120, (u64)0); /* RSVD */ 5103 set_64bit_val(buf, 128, (u64)obj_info[IRDMA_HMC_IW_RRF].cnt); 5104 set_64bit_val(buf, 136, 5105 (u64)obj_info[IRDMA_HMC_IW_RRFFL].cnt); 5106 set_64bit_val(buf, 144, (u64)obj_info[IRDMA_HMC_IW_HDR].cnt); 5107 set_64bit_val(buf, 152, (u64)obj_info[IRDMA_HMC_IW_MD].cnt); 5108 set_64bit_val(buf, 160, 5109 (u64)obj_info[IRDMA_HMC_IW_OOISC].cnt); 5110 set_64bit_val(buf, 168, 5111 (u64)obj_info[IRDMA_HMC_IW_OOISCFFL].cnt); 5112 if (dev->hw_attrs.uk_attrs.hw_rev >= IRDMA_GEN_3 && 5113 dev->hmc_fpm_misc.loc_mem_pages) 5114 irdma_set_loc_mem(buf); 5115 commit_fpm_mem.pa = dev->fpm_commit_buf_pa; 5116 commit_fpm_mem.va = dev->fpm_commit_buf; 5117 5118 wait_type = (u8)IRDMA_CQP_WAIT_POLL_REGS; 5119 print_hex_dump_debug("HMC: COMMIT FPM BUFFER", DUMP_PREFIX_OFFSET, 16, 5120 8, commit_fpm_mem.va, IRDMA_COMMIT_FPM_BUF_SIZE, 5121 false); 5122 ret_code = irdma_sc_commit_fpm_val(dev->cqp, 0, hmc_info->hmc_fn_id, 5123 &commit_fpm_mem, true, wait_type); 5124 if (!ret_code) 5125 irdma_sc_parse_fpm_commit_buf(dev, dev->fpm_commit_buf, 5126 hmc_info->hmc_obj, 5127 &hmc_info->sd_table.sd_cnt); 5128 print_hex_dump_debug("HMC: COMMIT FPM BUFFER", DUMP_PREFIX_OFFSET, 16, 5129 8, commit_fpm_mem.va, IRDMA_COMMIT_FPM_BUF_SIZE, 5130 false); 5131 5132 return ret_code; 5133 } 5134 5135 /** 5136 * cqp_sds_wqe_fill - fill cqp wqe doe sd 5137 * @cqp: struct for cqp hw 5138 * @info: sd info for wqe 5139 * @scratch: u64 saved to be used during cqp completion 5140 */ 5141 static int cqp_sds_wqe_fill(struct irdma_sc_cqp *cqp, 5142 struct irdma_update_sds_info *info, u64 scratch) 5143 { 5144 u64 data; 5145 u64 hdr; 5146 __le64 *wqe; 5147 int mem_entries, wqe_entries; 5148 struct irdma_dma_mem *sdbuf = &cqp->sdbuf; 5149 u64 offset = 0; 5150 u32 wqe_idx; 5151 5152 wqe = irdma_sc_cqp_get_next_send_wqe_idx(cqp, scratch, &wqe_idx); 5153 if (!wqe) 5154 return -ENOMEM; 5155 5156 wqe_entries = (info->cnt > 3) ? 3 : info->cnt; 5157 mem_entries = info->cnt - wqe_entries; 5158 5159 if (mem_entries) { 5160 offset = wqe_idx * IRDMA_UPDATE_SD_BUFF_SIZE; 5161 memcpy(((char *)sdbuf->va + offset), &info->entry[3], mem_entries << 4); 5162 5163 data = (u64)sdbuf->pa + offset; 5164 } else { 5165 data = 0; 5166 } 5167 data |= FIELD_PREP(IRDMA_CQPSQ_UPESD_HMCFNID, info->hmc_fn_id); 5168 set_64bit_val(wqe, 16, data); 5169 5170 switch (wqe_entries) { 5171 case 3: 5172 set_64bit_val(wqe, 48, 5173 (FIELD_PREP(IRDMA_CQPSQ_UPESD_SDCMD, info->entry[2].cmd) | 5174 FIELD_PREP(IRDMA_CQPSQ_UPESD_ENTRY_VALID, 1))); 5175 5176 set_64bit_val(wqe, 56, info->entry[2].data); 5177 fallthrough; 5178 case 2: 5179 set_64bit_val(wqe, 32, 5180 (FIELD_PREP(IRDMA_CQPSQ_UPESD_SDCMD, info->entry[1].cmd) | 5181 FIELD_PREP(IRDMA_CQPSQ_UPESD_ENTRY_VALID, 1))); 5182 5183 set_64bit_val(wqe, 40, info->entry[1].data); 5184 fallthrough; 5185 case 1: 5186 set_64bit_val(wqe, 0, 5187 FIELD_PREP(IRDMA_CQPSQ_UPESD_SDCMD, info->entry[0].cmd)); 5188 5189 set_64bit_val(wqe, 8, info->entry[0].data); 5190 break; 5191 default: 5192 break; 5193 } 5194 5195 hdr = FIELD_PREP(IRDMA_CQPSQ_OPCODE, IRDMA_CQP_OP_UPDATE_PE_SDS) | 5196 FIELD_PREP(IRDMA_CQPSQ_WQEVALID, cqp->polarity) | 5197 FIELD_PREP(IRDMA_CQPSQ_UPESD_ENTRY_COUNT, mem_entries); 5198 dma_wmb(); /* make sure WQE is written before valid bit is set */ 5199 5200 set_64bit_val(wqe, 24, hdr); 5201 5202 if (mem_entries) 5203 print_hex_dump_debug("WQE: UPDATE_PE_SDS WQE Buffer", 5204 DUMP_PREFIX_OFFSET, 16, 8, 5205 (char *)sdbuf->va + offset, 5206 mem_entries << 4, false); 5207 5208 print_hex_dump_debug("WQE: UPDATE_PE_SDS WQE", DUMP_PREFIX_OFFSET, 16, 5209 8, wqe, IRDMA_CQP_WQE_SIZE * 8, false); 5210 5211 return 0; 5212 } 5213 5214 /** 5215 * irdma_update_pe_sds - cqp wqe for sd 5216 * @dev: ptr to irdma_dev struct 5217 * @info: sd info for sd's 5218 * @scratch: u64 saved to be used during cqp completion 5219 */ 5220 static int irdma_update_pe_sds(struct irdma_sc_dev *dev, 5221 struct irdma_update_sds_info *info, u64 scratch) 5222 { 5223 struct irdma_sc_cqp *cqp = dev->cqp; 5224 int ret_code; 5225 5226 ret_code = cqp_sds_wqe_fill(cqp, info, scratch); 5227 if (!ret_code) 5228 irdma_sc_cqp_post_sq(cqp); 5229 5230 return ret_code; 5231 } 5232 5233 /** 5234 * irdma_update_sds_noccq - update sd before ccq created 5235 * @dev: sc device struct 5236 * @info: sd info for sd's 5237 */ 5238 int irdma_update_sds_noccq(struct irdma_sc_dev *dev, 5239 struct irdma_update_sds_info *info) 5240 { 5241 u32 error, val, tail; 5242 struct irdma_sc_cqp *cqp = dev->cqp; 5243 int ret_code; 5244 5245 ret_code = cqp_sds_wqe_fill(cqp, info, 0); 5246 if (ret_code) 5247 return ret_code; 5248 5249 irdma_get_cqp_reg_info(cqp, &val, &tail, &error); 5250 5251 irdma_sc_cqp_post_sq(cqp); 5252 return irdma_cqp_poll_registers(cqp, tail, 5253 cqp->dev->hw_attrs.max_done_count); 5254 } 5255 5256 /** 5257 * irdma_sc_static_hmc_pages_allocated - cqp wqe to allocate hmc pages 5258 * @cqp: struct for cqp hw 5259 * @scratch: u64 saved to be used during cqp completion 5260 * @hmc_fn_id: hmc function id 5261 * @post_sq: flag for cqp db to ring 5262 * @poll_registers: flag to poll register for cqp completion 5263 */ 5264 int irdma_sc_static_hmc_pages_allocated(struct irdma_sc_cqp *cqp, u64 scratch, 5265 u8 hmc_fn_id, bool post_sq, 5266 bool poll_registers) 5267 { 5268 u64 hdr; 5269 __le64 *wqe; 5270 u32 tail, val, error; 5271 5272 wqe = irdma_sc_cqp_get_next_send_wqe(cqp, scratch); 5273 if (!wqe) 5274 return -ENOMEM; 5275 5276 set_64bit_val(wqe, 16, 5277 FIELD_PREP(IRDMA_SHMC_PAGE_ALLOCATED_HMC_FN_ID, hmc_fn_id)); 5278 5279 hdr = FIELD_PREP(IRDMA_CQPSQ_OPCODE, 5280 IRDMA_CQP_OP_SHMC_PAGES_ALLOCATED) | 5281 FIELD_PREP(IRDMA_CQPSQ_WQEVALID, cqp->polarity); 5282 dma_wmb(); /* make sure WQE is written before valid bit is set */ 5283 5284 set_64bit_val(wqe, 24, hdr); 5285 5286 print_hex_dump_debug("WQE: SHMC_PAGES_ALLOCATED WQE", 5287 DUMP_PREFIX_OFFSET, 16, 8, wqe, 5288 IRDMA_CQP_WQE_SIZE * 8, false); 5289 irdma_get_cqp_reg_info(cqp, &val, &tail, &error); 5290 5291 if (post_sq) { 5292 irdma_sc_cqp_post_sq(cqp); 5293 if (poll_registers) 5294 /* check for cqp sq tail update */ 5295 return irdma_cqp_poll_registers(cqp, tail, 5296 cqp->dev->hw_attrs.max_done_count); 5297 else 5298 return irdma_sc_poll_for_cqp_op_done(cqp, 5299 IRDMA_CQP_OP_SHMC_PAGES_ALLOCATED, 5300 NULL); 5301 } 5302 5303 return 0; 5304 } 5305 5306 /** 5307 * irdma_cqp_ring_full - check if cqp ring is full 5308 * @cqp: struct for cqp hw 5309 */ 5310 static bool irdma_cqp_ring_full(struct irdma_sc_cqp *cqp) 5311 { 5312 return IRDMA_RING_FULL_ERR(cqp->sq_ring); 5313 } 5314 5315 /** 5316 * irdma_est_sd - returns approximate number of SDs for HMC 5317 * @dev: sc device struct 5318 * @hmc_info: hmc structure, size and count for HMC objects 5319 */ 5320 static u32 irdma_est_sd(struct irdma_sc_dev *dev, 5321 struct irdma_hmc_info *hmc_info) 5322 { 5323 struct irdma_hmc_obj_info *pble_info; 5324 int i; 5325 u64 size = 0; 5326 u64 sd; 5327 5328 for (i = IRDMA_HMC_IW_QP; i < IRDMA_HMC_IW_MAX; i++) 5329 if (i != IRDMA_HMC_IW_PBLE) 5330 size += round_up(hmc_info->hmc_obj[i].cnt * 5331 hmc_info->hmc_obj[i].size, 512); 5332 5333 pble_info = &hmc_info->hmc_obj[IRDMA_HMC_IW_PBLE]; 5334 if (dev->privileged) 5335 size += round_up(pble_info->cnt * pble_info->size, 512); 5336 if (size & 0x1FFFFF) 5337 sd = (size >> 21) + 1; /* add 1 for remainder */ 5338 else 5339 sd = size >> 21; 5340 if (!dev->privileged && !dev->hmc_fpm_misc.loc_mem_pages) { 5341 /* 2MB alignment for VF PBLE HMC */ 5342 size = pble_info->cnt * pble_info->size; 5343 if (size & 0x1FFFFF) 5344 sd += (size >> 21) + 1; /* add 1 for remainder */ 5345 else 5346 sd += size >> 21; 5347 } 5348 if (sd > 0xFFFFFFFF) { 5349 ibdev_dbg(to_ibdev(dev), "HMC: sd overflow[%lld]\n", sd); 5350 sd = 0xFFFFFFFF - 1; 5351 } 5352 5353 return (u32)sd; 5354 } 5355 5356 /** 5357 * irdma_sc_query_rdma_features - query RDMA features and FW ver 5358 * @cqp: struct for cqp hw 5359 * @buf: buffer to hold query info 5360 * @scratch: u64 saved to be used during cqp completion 5361 */ 5362 static int irdma_sc_query_rdma_features(struct irdma_sc_cqp *cqp, 5363 struct irdma_dma_mem *buf, u64 scratch) 5364 { 5365 u32 tail, val, error; 5366 __le64 *wqe; 5367 int status; 5368 u64 temp; 5369 5370 wqe = irdma_sc_cqp_get_next_send_wqe(cqp, scratch); 5371 if (!wqe) 5372 return -ENOMEM; 5373 5374 temp = buf->pa; 5375 set_64bit_val(wqe, 32, temp); 5376 5377 temp = FIELD_PREP(IRDMA_CQPSQ_QUERY_RDMA_FEATURES_WQEVALID, 5378 cqp->polarity) | 5379 FIELD_PREP(IRDMA_CQPSQ_QUERY_RDMA_FEATURES_BUF_LEN, buf->size) | 5380 FIELD_PREP(IRDMA_CQPSQ_UP_OP, IRDMA_CQP_OP_QUERY_RDMA_FEATURES); 5381 dma_wmb(); /* make sure WQE is written before valid bit is set */ 5382 5383 set_64bit_val(wqe, 24, temp); 5384 5385 print_hex_dump_debug("WQE: QUERY RDMA FEATURES", DUMP_PREFIX_OFFSET, 5386 16, 8, wqe, IRDMA_CQP_WQE_SIZE * 8, false); 5387 irdma_get_cqp_reg_info(cqp, &val, &tail, &error); 5388 5389 irdma_sc_cqp_post_sq(cqp); 5390 status = irdma_cqp_poll_registers(cqp, tail, 5391 cqp->dev->hw_attrs.max_done_count); 5392 if (error || status) 5393 status = -EINVAL; 5394 5395 return status; 5396 } 5397 5398 /** 5399 * irdma_get_rdma_features - get RDMA features 5400 * @dev: sc device struct 5401 */ 5402 int irdma_get_rdma_features(struct irdma_sc_dev *dev) 5403 { 5404 int ret_code; 5405 struct irdma_dma_mem feat_buf; 5406 u64 temp; 5407 u16 byte_idx, feat_type, feat_cnt, feat_idx; 5408 5409 feat_buf.size = ALIGN(IRDMA_FEATURE_BUF_SIZE, 5410 IRDMA_FEATURE_BUF_ALIGNMENT); 5411 feat_buf.va = dma_alloc_coherent(dev->hw->device, feat_buf.size, 5412 &feat_buf.pa, GFP_KERNEL); 5413 if (!feat_buf.va) 5414 return -ENOMEM; 5415 5416 ret_code = irdma_sc_query_rdma_features(dev->cqp, &feat_buf, 0); 5417 if (ret_code) 5418 goto exit; 5419 5420 get_64bit_val(feat_buf.va, 0, &temp); 5421 feat_cnt = (u16)FIELD_GET(IRDMA_FEATURE_CNT, temp); 5422 if (feat_cnt < 2) { 5423 ret_code = -EINVAL; 5424 goto exit; 5425 } else if (feat_cnt > IRDMA_MAX_FEATURES) { 5426 ibdev_dbg(to_ibdev(dev), 5427 "DEV: feature buf size insufficient, retrying with larger buffer\n"); 5428 dma_free_coherent(dev->hw->device, feat_buf.size, feat_buf.va, 5429 feat_buf.pa); 5430 feat_buf.va = NULL; 5431 feat_buf.size = ALIGN(8 * feat_cnt, 5432 IRDMA_FEATURE_BUF_ALIGNMENT); 5433 feat_buf.va = dma_alloc_coherent(dev->hw->device, 5434 feat_buf.size, &feat_buf.pa, 5435 GFP_KERNEL); 5436 if (!feat_buf.va) 5437 return -ENOMEM; 5438 5439 ret_code = irdma_sc_query_rdma_features(dev->cqp, &feat_buf, 0); 5440 if (ret_code) 5441 goto exit; 5442 5443 get_64bit_val(feat_buf.va, 0, &temp); 5444 feat_cnt = (u16)FIELD_GET(IRDMA_FEATURE_CNT, temp); 5445 if (feat_cnt < 2) { 5446 ret_code = -EINVAL; 5447 goto exit; 5448 } 5449 } 5450 5451 print_hex_dump_debug("WQE: QUERY RDMA FEATURES", DUMP_PREFIX_OFFSET, 5452 16, 8, feat_buf.va, feat_cnt * 8, false); 5453 5454 for (byte_idx = 0, feat_idx = 0; feat_idx < min(feat_cnt, (u16)IRDMA_MAX_FEATURES); 5455 feat_idx++, byte_idx += 8) { 5456 get_64bit_val(feat_buf.va, byte_idx, &temp); 5457 feat_type = FIELD_GET(IRDMA_FEATURE_TYPE, temp); 5458 if (feat_type >= IRDMA_MAX_FEATURES) { 5459 ibdev_dbg(to_ibdev(dev), 5460 "DEV: found unrecognized feature type %d\n", 5461 feat_type); 5462 continue; 5463 } 5464 dev->feature_info[feat_type] = temp; 5465 } 5466 5467 if (dev->feature_info[IRDMA_FTN_FLAGS] & IRDMA_ATOMICS_ALLOWED_BIT) 5468 dev->hw_attrs.uk_attrs.feature_flags |= IRDMA_FEATURE_ATOMIC_OPS; 5469 5470 exit: 5471 dma_free_coherent(dev->hw->device, feat_buf.size, feat_buf.va, 5472 feat_buf.pa); 5473 feat_buf.va = NULL; 5474 return ret_code; 5475 } 5476 5477 static u32 irdma_q1_cnt(struct irdma_sc_dev *dev, 5478 struct irdma_hmc_info *hmc_info, u32 qpwanted) 5479 { 5480 u32 q1_cnt; 5481 5482 if (dev->hw_attrs.uk_attrs.hw_rev == IRDMA_GEN_1) { 5483 q1_cnt = roundup_pow_of_two(dev->hw_attrs.max_hw_ird * 2 * qpwanted); 5484 } else { 5485 if (dev->cqp->protocol_used != IRDMA_IWARP_PROTOCOL_ONLY) 5486 q1_cnt = roundup_pow_of_two(dev->hw_attrs.max_hw_ird * 2 * qpwanted + 512); 5487 else 5488 q1_cnt = dev->hw_attrs.max_hw_ird * 2 * qpwanted; 5489 } 5490 5491 return q1_cnt; 5492 } 5493 5494 static void cfg_fpm_value_gen_1(struct irdma_sc_dev *dev, 5495 struct irdma_hmc_info *hmc_info, u32 qpwanted) 5496 { 5497 hmc_info->hmc_obj[IRDMA_HMC_IW_XF].cnt = roundup_pow_of_two(qpwanted * dev->hw_attrs.max_hw_wqes); 5498 } 5499 5500 static void cfg_fpm_value_gen_2(struct irdma_sc_dev *dev, 5501 struct irdma_hmc_info *hmc_info, u32 qpwanted) 5502 { 5503 struct irdma_hmc_fpm_misc *hmc_fpm_misc = &dev->hmc_fpm_misc; 5504 5505 hmc_info->hmc_obj[IRDMA_HMC_IW_XF].cnt = 5506 4 * hmc_fpm_misc->xf_block_size * qpwanted; 5507 5508 hmc_info->hmc_obj[IRDMA_HMC_IW_HDR].cnt = qpwanted; 5509 5510 if (hmc_info->hmc_obj[IRDMA_HMC_IW_RRF].max_cnt) 5511 hmc_info->hmc_obj[IRDMA_HMC_IW_RRF].cnt = 32 * qpwanted; 5512 if (hmc_info->hmc_obj[IRDMA_HMC_IW_RRFFL].max_cnt) 5513 hmc_info->hmc_obj[IRDMA_HMC_IW_RRFFL].cnt = 5514 hmc_info->hmc_obj[IRDMA_HMC_IW_RRF].cnt / 5515 hmc_fpm_misc->rrf_block_size; 5516 if (hmc_info->hmc_obj[IRDMA_HMC_IW_OOISC].max_cnt) 5517 hmc_info->hmc_obj[IRDMA_HMC_IW_OOISC].cnt = 32 * qpwanted; 5518 if (hmc_info->hmc_obj[IRDMA_HMC_IW_OOISCFFL].max_cnt) 5519 hmc_info->hmc_obj[IRDMA_HMC_IW_OOISCFFL].cnt = 5520 hmc_info->hmc_obj[IRDMA_HMC_IW_OOISC].cnt / 5521 hmc_fpm_misc->ooiscf_block_size; 5522 } 5523 5524 /** 5525 * irdma_get_rsrc_mem_config - configure resources if local memory or host 5526 * @dev: sc device struct 5527 * @is_mrte_loc_mem: if true, MR's to be in local memory because sd=loc pages 5528 * 5529 * Only mr can be configured host or local memory if qp's are in local memory. 5530 * If qp is in local memory, then all resource object will be in local memory 5531 * except mr which can be either host or local memory. The only exception 5532 * is pble's which are always in host memory. 5533 */ 5534 static void irdma_get_rsrc_mem_config(struct irdma_sc_dev *dev, bool is_mrte_loc_mem) 5535 { 5536 struct irdma_hmc_info *hmc_info = dev->hmc_info; 5537 int i; 5538 5539 for (i = IRDMA_HMC_IW_QP; i < IRDMA_HMC_IW_MAX; i++) 5540 hmc_info->hmc_obj[i].mem_loc = IRDMA_LOC_MEM; 5541 5542 if (dev->feature_info[IRDMA_OBJ_1] && !is_mrte_loc_mem) { 5543 u8 mem_type; 5544 5545 mem_type = (u8)FIELD_GET(IRDMA_MR_MEM_LOC, dev->feature_info[IRDMA_OBJ_1]); 5546 5547 hmc_info->hmc_obj[IRDMA_HMC_IW_MR].mem_loc = 5548 (mem_type & IRDMA_OBJ_LOC_MEM_BIT) ? 5549 IRDMA_LOC_MEM : IRDMA_HOST_MEM; 5550 } else { 5551 hmc_info->hmc_obj[IRDMA_HMC_IW_MR].mem_loc = IRDMA_LOC_MEM; 5552 } 5553 5554 hmc_info->hmc_obj[IRDMA_HMC_IW_PBLE].mem_loc = IRDMA_HOST_MEM; 5555 5556 ibdev_dbg(to_ibdev(dev), "HMC: INFO: mrte_mem_loc = %d pble = %d\n", 5557 hmc_info->hmc_obj[IRDMA_HMC_IW_MR].mem_loc, 5558 hmc_info->hmc_obj[IRDMA_HMC_IW_PBLE].mem_loc); 5559 } 5560 5561 /** 5562 * irdma_cfg_sd_mem - allocate sd memory 5563 * @dev: sc device struct 5564 * @hmc_info: ptr to irdma_hmc_obj_info struct 5565 */ 5566 static int irdma_cfg_sd_mem(struct irdma_sc_dev *dev, 5567 struct irdma_hmc_info *hmc_info) 5568 { 5569 struct irdma_virt_mem virt_mem; 5570 u32 mem_size; 5571 5572 mem_size = sizeof(struct irdma_hmc_sd_entry) * hmc_info->sd_table.sd_cnt; 5573 virt_mem.size = mem_size; 5574 virt_mem.va = kzalloc(virt_mem.size, GFP_KERNEL); 5575 if (!virt_mem.va) 5576 return -ENOMEM; 5577 hmc_info->sd_table.sd_entry = virt_mem.va; 5578 5579 return 0; 5580 } 5581 5582 /** 5583 * irdma_get_objs_pages - get number of 2M pages needed 5584 * @dev: sc device struct 5585 * @hmc_info: pointer to the HMC configuration information struct 5586 * @mem_loc: pages for local or host memory 5587 */ 5588 static u32 irdma_get_objs_pages(struct irdma_sc_dev *dev, 5589 struct irdma_hmc_info *hmc_info, 5590 enum irdma_hmc_obj_mem mem_loc) 5591 { 5592 u64 size = 0; 5593 int i; 5594 5595 for (i = IRDMA_HMC_IW_QP; i < IRDMA_HMC_IW_MAX; i++) { 5596 if (hmc_info->hmc_obj[i].mem_loc == mem_loc) { 5597 size += round_up(hmc_info->hmc_obj[i].cnt * 5598 hmc_info->hmc_obj[i].size, 512); 5599 } 5600 } 5601 5602 return DIV_ROUND_UP(size, IRDMA_HMC_PAGE_SIZE); 5603 } 5604 5605 /** 5606 * irdma_set_host_hmc_rsrc_gen_3 - calculate host hmc resources for gen 3 5607 * @dev: sc device struct 5608 */ 5609 static void irdma_set_host_hmc_rsrc_gen_3(struct irdma_sc_dev *dev) 5610 { 5611 struct irdma_hmc_fpm_misc *hmc_fpm_misc; 5612 struct irdma_hmc_info *hmc_info; 5613 enum irdma_hmc_obj_mem mrte_loc; 5614 u32 mrwanted, pblewanted; 5615 u32 avail_sds, mr_sds; 5616 5617 hmc_info = dev->hmc_info; 5618 hmc_fpm_misc = &dev->hmc_fpm_misc; 5619 avail_sds = hmc_fpm_misc->max_sds; 5620 mrte_loc = hmc_info->hmc_obj[IRDMA_HMC_IW_MR].mem_loc; 5621 mrwanted = hmc_info->hmc_obj[IRDMA_HMC_IW_MR].cnt; 5622 pblewanted = hmc_info->hmc_obj[IRDMA_HMC_IW_PBLE].max_cnt; 5623 5624 if (mrte_loc == IRDMA_HOST_MEM && avail_sds > IRDMA_MIN_PBLE_PAGES) { 5625 mr_sds = avail_sds - IRDMA_MIN_PBLE_PAGES; 5626 mrwanted = min(mrwanted, mr_sds * MAX_MR_PER_SD); 5627 hmc_info->hmc_obj[IRDMA_HMC_IW_MR].cnt = mrwanted; 5628 avail_sds -= DIV_ROUND_UP(mrwanted, MAX_MR_PER_SD); 5629 } 5630 5631 if (FIELD_GET(IRDMA_MANAGE_RSRC_VER2, dev->feature_info[IRDMA_FTN_FLAGS]) && 5632 pblewanted > avail_sds * MAX_PBLE_PER_SD) 5633 ibdev_dbg(to_ibdev(dev), 5634 "HMC: Warn: Resource version 2: pble wanted = 0x%x available = 0x%x\n", 5635 pblewanted, avail_sds * MAX_PBLE_PER_SD); 5636 5637 pblewanted = min(pblewanted, avail_sds * MAX_PBLE_PER_SD); 5638 hmc_info->hmc_obj[IRDMA_HMC_IW_PBLE].cnt = pblewanted; 5639 } 5640 5641 /** 5642 * irdma_verify_commit_fpm_gen_3 - verify query fpm values 5643 * @dev: sc device struct 5644 * @max_pages: max local memory available 5645 * @qpwanted: number of qp's wanted 5646 */ 5647 static int irdma_verify_commit_fpm_gen_3(struct irdma_sc_dev *dev, 5648 u32 max_pages, 5649 u32 qpwanted) 5650 { 5651 struct irdma_hmc_fpm_misc *hmc_fpm_misc; 5652 u32 rrf_cnt, xf_cnt, timer_cnt, pages_needed; 5653 struct irdma_hmc_info *hmc_info; 5654 u32 rrffl_cnt = 0; 5655 u32 xffl_cnt = 0; 5656 u32 q1fl_cnt; 5657 5658 hmc_info = dev->hmc_info; 5659 hmc_fpm_misc = &dev->hmc_fpm_misc; 5660 5661 rrf_cnt = roundup_pow_of_two(IRDMA_RRF_MULTIPLIER * qpwanted); 5662 5663 if (hmc_info->hmc_obj[IRDMA_HMC_IW_RRFFL].max_cnt) 5664 rrffl_cnt = 5665 hmc_info->hmc_obj[IRDMA_HMC_IW_RRF].cnt / 5666 hmc_fpm_misc->rrf_block_size; 5667 5668 xf_cnt = roundup_pow_of_two(IRDMA_XF_MULTIPLIER * qpwanted); 5669 5670 if (xf_cnt) 5671 xffl_cnt = xf_cnt / hmc_fpm_misc->xf_block_size; 5672 5673 timer_cnt = (round_up(qpwanted, 512) / 512 + 1) * 5674 hmc_fpm_misc->timer_bucket; 5675 5676 q1fl_cnt = hmc_info->hmc_obj[IRDMA_HMC_IW_Q1].cnt / hmc_fpm_misc->q1_block_size; 5677 5678 pages_needed = irdma_get_objs_pages(dev, hmc_info, IRDMA_LOC_MEM); 5679 if (pages_needed > max_pages) { 5680 ibdev_dbg(to_ibdev(dev), 5681 "HMC: FAIL: SW counts rrf_cnt = %u rrffl_cnt = %u timer_cnt = %u", 5682 rrf_cnt, rrffl_cnt, timer_cnt); 5683 ibdev_dbg(to_ibdev(dev), 5684 "HMC: FAIL: SW counts xf_cnt = %u xffl_cnt = %u q1fl_cnt = %u", 5685 xf_cnt, xffl_cnt, q1fl_cnt); 5686 5687 return -EINVAL; 5688 } 5689 5690 hmc_fpm_misc->max_sds -= pages_needed; 5691 hmc_fpm_misc->loc_mem_pages -= pages_needed; 5692 5693 return 0; 5694 } 5695 5696 /** 5697 * irdma_set_loc_hmc_rsrc_gen_3 - calculate hmc resources for gen 3 5698 * @dev: sc device struct 5699 * @max_pages: max local memory available 5700 * @qpwanted: number of qp's wanted 5701 */ 5702 static int irdma_set_loc_hmc_rsrc_gen_3(struct irdma_sc_dev *dev, 5703 u32 max_pages, 5704 u32 qpwanted) 5705 { 5706 struct irdma_hmc_fpm_misc *hmc_fpm_misc; 5707 u32 rrf_cnt, xf_cnt, timer_cnt, pages_needed; 5708 struct irdma_hmc_info *hmc_info; 5709 u32 ird, ord; 5710 5711 if (FIELD_GET(IRDMA_MANAGE_RSRC_VER2, dev->feature_info[IRDMA_FTN_FLAGS])) 5712 return irdma_verify_commit_fpm_gen_3(dev, max_pages, qpwanted); 5713 5714 hmc_info = dev->hmc_info; 5715 hmc_fpm_misc = &dev->hmc_fpm_misc; 5716 ird = dev->hw_attrs.max_hw_ird; 5717 ord = dev->hw_attrs.max_hw_ord; 5718 5719 hmc_info->hmc_obj[IRDMA_HMC_IW_HDR].cnt = qpwanted; 5720 hmc_info->hmc_obj[IRDMA_HMC_IW_QP].cnt = qpwanted; 5721 5722 hmc_info->hmc_obj[IRDMA_HMC_IW_CQ].cnt = 5723 min(hmc_info->hmc_obj[IRDMA_HMC_IW_CQ].cnt, qpwanted * 2); 5724 5725 hmc_info->hmc_obj[IRDMA_HMC_IW_FSIAV].cnt = 5726 min(qpwanted * 8, hmc_info->hmc_obj[IRDMA_HMC_IW_FSIAV].max_cnt); 5727 5728 rrf_cnt = roundup_pow_of_two(IRDMA_RRF_MULTIPLIER * qpwanted); 5729 hmc_info->hmc_obj[IRDMA_HMC_IW_RRF].cnt = 5730 min(hmc_info->hmc_obj[IRDMA_HMC_IW_RRF].max_cnt, rrf_cnt); 5731 5732 if (hmc_info->hmc_obj[IRDMA_HMC_IW_RRFFL].max_cnt) 5733 hmc_info->hmc_obj[IRDMA_HMC_IW_RRFFL].cnt = 5734 hmc_info->hmc_obj[IRDMA_HMC_IW_RRF].cnt / 5735 hmc_fpm_misc->rrf_block_size; 5736 5737 xf_cnt = roundup_pow_of_two(IRDMA_XF_MULTIPLIER * qpwanted); 5738 hmc_info->hmc_obj[IRDMA_HMC_IW_XF].cnt = 5739 min(hmc_info->hmc_obj[IRDMA_HMC_IW_XF].max_cnt, xf_cnt); 5740 hmc_info->hmc_obj[IRDMA_HMC_IW_XFFL].cnt = 5741 xf_cnt / hmc_fpm_misc->xf_block_size; 5742 5743 timer_cnt = (round_up(qpwanted, 512) / 512 + 1) * 5744 hmc_fpm_misc->timer_bucket; 5745 hmc_info->hmc_obj[IRDMA_HMC_IW_TIMER].cnt = 5746 min(timer_cnt, hmc_info->hmc_obj[IRDMA_HMC_IW_TIMER].cnt); 5747 5748 do { 5749 hmc_info->hmc_obj[IRDMA_HMC_IW_Q1].cnt = roundup_pow_of_two(ird * 2 * qpwanted); 5750 hmc_info->hmc_obj[IRDMA_HMC_IW_Q1FL].cnt = 5751 hmc_info->hmc_obj[IRDMA_HMC_IW_Q1].cnt / hmc_fpm_misc->q1_block_size; 5752 5753 pages_needed = irdma_get_objs_pages(dev, hmc_info, IRDMA_LOC_MEM); 5754 if (pages_needed <= max_pages) 5755 break; 5756 5757 ird /= 2; 5758 ord /= 2; 5759 } while (ird >= IRDMA_MIN_IRD); 5760 5761 if (ird < IRDMA_MIN_IRD) { 5762 ibdev_dbg(to_ibdev(dev), "HMC: FAIL: IRD=%u Q1 CNT = %u\n", 5763 ird, hmc_info->hmc_obj[IRDMA_HMC_IW_Q1].cnt); 5764 return -EINVAL; 5765 } 5766 5767 dev->hw_attrs.max_hw_ird = ird; 5768 dev->hw_attrs.max_hw_ord = ord; 5769 hmc_fpm_misc->max_sds -= pages_needed; 5770 5771 return 0; 5772 } 5773 5774 /** 5775 * cfg_fpm_value_gen_3 - configure fpm for gen 3 5776 * @dev: sc device struct 5777 * @hmc_info: ptr to irdma_hmc_obj_info struct 5778 * @hmc_fpm_misc: ptr to fpm data 5779 */ 5780 static int cfg_fpm_value_gen_3(struct irdma_sc_dev *dev, 5781 struct irdma_hmc_info *hmc_info, 5782 struct irdma_hmc_fpm_misc *hmc_fpm_misc) 5783 { 5784 enum irdma_hmc_obj_mem mrte_loc; 5785 u32 mrwanted, qpwanted; 5786 int i, ret_code = 0; 5787 u32 loc_mem_pages; 5788 bool is_mrte_loc_mem; 5789 5790 loc_mem_pages = hmc_fpm_misc->loc_mem_pages; 5791 is_mrte_loc_mem = hmc_fpm_misc->loc_mem_pages == hmc_fpm_misc->max_sds ? 5792 true : false; 5793 5794 irdma_get_rsrc_mem_config(dev, is_mrte_loc_mem); 5795 mrte_loc = hmc_info->hmc_obj[IRDMA_HMC_IW_MR].mem_loc; 5796 5797 if (is_mrte_loc_mem) 5798 loc_mem_pages -= IRDMA_MIN_PBLE_PAGES; 5799 5800 ibdev_dbg(to_ibdev(dev), 5801 "HMC: mrte_loc %d loc_mem %u fpm max sds %u host_obj %d\n", 5802 hmc_info->hmc_obj[IRDMA_HMC_IW_MR].mem_loc, 5803 hmc_fpm_misc->loc_mem_pages, hmc_fpm_misc->max_sds, 5804 is_mrte_loc_mem); 5805 5806 mrwanted = hmc_info->hmc_obj[IRDMA_HMC_IW_MR].max_cnt; 5807 qpwanted = hmc_info->hmc_obj[IRDMA_HMC_IW_QP].max_cnt; 5808 hmc_info->hmc_obj[IRDMA_HMC_IW_HDR].cnt = qpwanted; 5809 5810 hmc_info->hmc_obj[IRDMA_HMC_IW_OOISC].max_cnt = 0; 5811 hmc_info->hmc_obj[IRDMA_HMC_IW_OOISCFFL].max_cnt = 0; 5812 hmc_info->hmc_obj[IRDMA_HMC_IW_HTE].max_cnt = 0; 5813 hmc_info->hmc_obj[IRDMA_HMC_IW_FSIMC].max_cnt = 0; 5814 5815 if (!FIELD_GET(IRDMA_MANAGE_RSRC_VER2, dev->feature_info[IRDMA_FTN_FLAGS])) 5816 hmc_info->hmc_obj[IRDMA_HMC_IW_FSIAV].max_cnt = 5817 min(hmc_info->hmc_obj[IRDMA_HMC_IW_FSIAV].max_cnt, 5818 (u32)IRDMA_FSIAV_CNT_MAX); 5819 5820 for (i = IRDMA_HMC_IW_QP; i < IRDMA_HMC_IW_MAX; i++) 5821 hmc_info->hmc_obj[i].cnt = hmc_info->hmc_obj[i].max_cnt; 5822 5823 while (qpwanted >= IRDMA_MIN_QP_CNT) { 5824 if (!irdma_set_loc_hmc_rsrc_gen_3(dev, loc_mem_pages, qpwanted)) 5825 break; 5826 5827 if (FIELD_GET(IRDMA_MANAGE_RSRC_VER2, dev->feature_info[IRDMA_FTN_FLAGS])) 5828 return -EINVAL; 5829 5830 qpwanted /= 2; 5831 if (mrte_loc == IRDMA_LOC_MEM) { 5832 mrwanted = qpwanted * IRDMA_MIN_MR_PER_QP; 5833 hmc_info->hmc_obj[IRDMA_HMC_IW_MR].cnt = 5834 min(hmc_info->hmc_obj[IRDMA_HMC_IW_MR].max_cnt, mrwanted); 5835 } 5836 } 5837 5838 if (qpwanted < IRDMA_MIN_QP_CNT) { 5839 ibdev_dbg(to_ibdev(dev), 5840 "HMC: ERROR: could not allocate fpm resources\n"); 5841 return -EINVAL; 5842 } 5843 5844 irdma_set_host_hmc_rsrc_gen_3(dev); 5845 ret_code = irdma_sc_cfg_iw_fpm(dev, dev->hmc_fn_id); 5846 if (ret_code) { 5847 ibdev_dbg(to_ibdev(dev), 5848 "HMC: cfg_iw_fpm returned error_code[x%08X]\n", 5849 readl(dev->hw_regs[IRDMA_CQPERRCODES])); 5850 5851 return ret_code; 5852 } 5853 5854 return irdma_cfg_sd_mem(dev, hmc_info); 5855 } 5856 5857 /** 5858 * irdma_cfg_fpm_val - configure HMC objects 5859 * @dev: sc device struct 5860 * @qp_count: desired qp count 5861 */ 5862 int irdma_cfg_fpm_val(struct irdma_sc_dev *dev, u32 qp_count) 5863 { 5864 u32 qpwanted, mrwanted, pblewanted; 5865 u32 powerof2, hte, i; 5866 u32 sd_needed; 5867 u32 sd_diff; 5868 u32 loop_count = 0; 5869 struct irdma_hmc_info *hmc_info; 5870 struct irdma_hmc_fpm_misc *hmc_fpm_misc; 5871 int ret_code = 0; 5872 u32 max_sds; 5873 5874 hmc_info = dev->hmc_info; 5875 hmc_fpm_misc = &dev->hmc_fpm_misc; 5876 5877 ret_code = irdma_sc_init_iw_hmc(dev, dev->hmc_fn_id); 5878 if (ret_code) { 5879 ibdev_dbg(to_ibdev(dev), 5880 "HMC: irdma_sc_init_iw_hmc returned error_code = %d\n", 5881 ret_code); 5882 return ret_code; 5883 } 5884 5885 max_sds = hmc_fpm_misc->max_sds; 5886 5887 if (dev->hw_attrs.uk_attrs.hw_rev >= IRDMA_GEN_3) 5888 return cfg_fpm_value_gen_3(dev, hmc_info, hmc_fpm_misc); 5889 5890 for (i = IRDMA_HMC_IW_QP; i < IRDMA_HMC_IW_MAX; i++) 5891 hmc_info->hmc_obj[i].cnt = hmc_info->hmc_obj[i].max_cnt; 5892 sd_needed = irdma_est_sd(dev, hmc_info); 5893 ibdev_dbg(to_ibdev(dev), "HMC: sd count %u where max sd is %u\n", 5894 hmc_info->sd_table.sd_cnt, max_sds); 5895 5896 qpwanted = min(qp_count, hmc_info->hmc_obj[IRDMA_HMC_IW_QP].max_cnt); 5897 5898 powerof2 = 1; 5899 while (powerof2 <= qpwanted) 5900 powerof2 *= 2; 5901 powerof2 /= 2; 5902 qpwanted = powerof2; 5903 5904 mrwanted = hmc_info->hmc_obj[IRDMA_HMC_IW_MR].max_cnt; 5905 pblewanted = hmc_info->hmc_obj[IRDMA_HMC_IW_PBLE].max_cnt; 5906 5907 ibdev_dbg(to_ibdev(dev), 5908 "HMC: req_qp=%d max_sd=%u, max_qp = %u, max_cq=%u, max_mr=%u, max_pble=%u, mc=%d, av=%u\n", 5909 qp_count, max_sds, 5910 hmc_info->hmc_obj[IRDMA_HMC_IW_QP].max_cnt, 5911 hmc_info->hmc_obj[IRDMA_HMC_IW_CQ].max_cnt, 5912 hmc_info->hmc_obj[IRDMA_HMC_IW_MR].max_cnt, 5913 hmc_info->hmc_obj[IRDMA_HMC_IW_PBLE].max_cnt, 5914 hmc_info->hmc_obj[IRDMA_HMC_IW_FSIMC].max_cnt, 5915 hmc_info->hmc_obj[IRDMA_HMC_IW_FSIAV].max_cnt); 5916 5917 hmc_info->hmc_obj[IRDMA_HMC_IW_FSIMC].cnt = 5918 hmc_info->hmc_obj[IRDMA_HMC_IW_FSIMC].max_cnt; 5919 hmc_info->hmc_obj[IRDMA_HMC_IW_FSIAV].cnt = 5920 hmc_info->hmc_obj[IRDMA_HMC_IW_FSIAV].max_cnt; 5921 hmc_info->hmc_obj[IRDMA_HMC_IW_ARP].cnt = 5922 hmc_info->hmc_obj[IRDMA_HMC_IW_ARP].max_cnt; 5923 hmc_info->hmc_obj[IRDMA_HMC_IW_APBVT_ENTRY].cnt = 1; 5924 5925 while (irdma_q1_cnt(dev, hmc_info, qpwanted) > hmc_info->hmc_obj[IRDMA_HMC_IW_Q1].max_cnt) 5926 qpwanted /= 2; 5927 5928 do { 5929 ++loop_count; 5930 hmc_info->hmc_obj[IRDMA_HMC_IW_QP].cnt = qpwanted; 5931 hmc_info->hmc_obj[IRDMA_HMC_IW_CQ].cnt = 5932 min(2 * qpwanted, hmc_info->hmc_obj[IRDMA_HMC_IW_CQ].cnt); 5933 hmc_info->hmc_obj[IRDMA_HMC_IW_SRQ].cnt = 0; /* Reserved */ 5934 hmc_info->hmc_obj[IRDMA_HMC_IW_MR].cnt = mrwanted; 5935 5936 hte = round_up(qpwanted + hmc_info->hmc_obj[IRDMA_HMC_IW_FSIMC].cnt, 512); 5937 powerof2 = 1; 5938 while (powerof2 < hte) 5939 powerof2 *= 2; 5940 hmc_info->hmc_obj[IRDMA_HMC_IW_HTE].cnt = 5941 powerof2 * hmc_fpm_misc->ht_multiplier; 5942 if (dev->hw_attrs.uk_attrs.hw_rev == IRDMA_GEN_1) 5943 cfg_fpm_value_gen_1(dev, hmc_info, qpwanted); 5944 else 5945 cfg_fpm_value_gen_2(dev, hmc_info, qpwanted); 5946 5947 hmc_info->hmc_obj[IRDMA_HMC_IW_Q1].cnt = irdma_q1_cnt(dev, hmc_info, qpwanted); 5948 hmc_info->hmc_obj[IRDMA_HMC_IW_XFFL].cnt = 5949 hmc_info->hmc_obj[IRDMA_HMC_IW_XF].cnt / hmc_fpm_misc->xf_block_size; 5950 hmc_info->hmc_obj[IRDMA_HMC_IW_Q1FL].cnt = 5951 hmc_info->hmc_obj[IRDMA_HMC_IW_Q1].cnt / hmc_fpm_misc->q1_block_size; 5952 hmc_info->hmc_obj[IRDMA_HMC_IW_TIMER].cnt = 5953 (round_up(qpwanted, 512) / 512 + 1) * hmc_fpm_misc->timer_bucket; 5954 5955 hmc_info->hmc_obj[IRDMA_HMC_IW_PBLE].cnt = pblewanted; 5956 sd_needed = irdma_est_sd(dev, hmc_info); 5957 ibdev_dbg(to_ibdev(dev), 5958 "HMC: sd_needed = %d, hmc_fpm_misc->max_sds=%d, mrwanted=%d, pblewanted=%d qpwanted=%d\n", 5959 sd_needed, hmc_fpm_misc->max_sds, mrwanted, 5960 pblewanted, qpwanted); 5961 5962 /* Do not reduce resources further. All objects fit with max SDs */ 5963 if (sd_needed <= hmc_fpm_misc->max_sds) 5964 break; 5965 5966 sd_diff = sd_needed - hmc_fpm_misc->max_sds; 5967 if (sd_diff > 128) { 5968 if (!(loop_count % 2) && qpwanted > 128) { 5969 qpwanted /= 2; 5970 } else { 5971 pblewanted /= 2; 5972 mrwanted /= 2; 5973 } 5974 continue; 5975 } 5976 5977 if (dev->cqp->hmc_profile != IRDMA_HMC_PROFILE_FAVOR_VF && 5978 pblewanted > (512 * FPM_MULTIPLIER * sd_diff)) { 5979 pblewanted -= 256 * FPM_MULTIPLIER * sd_diff; 5980 continue; 5981 } else if (pblewanted > (100 * FPM_MULTIPLIER)) { 5982 pblewanted -= 10 * FPM_MULTIPLIER; 5983 } else if (pblewanted > FPM_MULTIPLIER) { 5984 pblewanted -= FPM_MULTIPLIER; 5985 } else if (qpwanted <= 128) { 5986 if (hmc_info->hmc_obj[IRDMA_HMC_IW_FSIMC].cnt > 256) 5987 hmc_info->hmc_obj[IRDMA_HMC_IW_FSIMC].cnt /= 2; 5988 if (hmc_info->hmc_obj[IRDMA_HMC_IW_FSIAV].cnt > 256) 5989 hmc_info->hmc_obj[IRDMA_HMC_IW_FSIAV].cnt /= 2; 5990 } 5991 if (mrwanted > FPM_MULTIPLIER) 5992 mrwanted -= FPM_MULTIPLIER; 5993 if (!(loop_count % 10) && qpwanted > 128) { 5994 qpwanted /= 2; 5995 if (hmc_info->hmc_obj[IRDMA_HMC_IW_FSIAV].cnt > 256) 5996 hmc_info->hmc_obj[IRDMA_HMC_IW_FSIAV].cnt /= 2; 5997 } 5998 } while (loop_count < 2000); 5999 6000 if (sd_needed > hmc_fpm_misc->max_sds) { 6001 ibdev_dbg(to_ibdev(dev), 6002 "HMC: cfg_fpm failed loop_cnt=%u, sd_needed=%u, max sd count %u\n", 6003 loop_count, sd_needed, hmc_info->sd_table.sd_cnt); 6004 return -EINVAL; 6005 } 6006 6007 if (loop_count > 1 && sd_needed < max_sds) { 6008 pblewanted += (max_sds - sd_needed) * 256 * FPM_MULTIPLIER; 6009 hmc_info->hmc_obj[IRDMA_HMC_IW_PBLE].cnt = pblewanted; 6010 sd_needed = irdma_est_sd(dev, hmc_info); 6011 } 6012 6013 ibdev_dbg(to_ibdev(dev), 6014 "HMC: loop_cnt=%d, sd_needed=%d, qpcnt = %d, cqcnt=%d, mrcnt=%d, pblecnt=%d, mc=%d, ah=%d, max sd count %d, first sd index %d\n", 6015 loop_count, sd_needed, 6016 hmc_info->hmc_obj[IRDMA_HMC_IW_QP].cnt, 6017 hmc_info->hmc_obj[IRDMA_HMC_IW_CQ].cnt, 6018 hmc_info->hmc_obj[IRDMA_HMC_IW_MR].cnt, 6019 hmc_info->hmc_obj[IRDMA_HMC_IW_PBLE].cnt, 6020 hmc_info->hmc_obj[IRDMA_HMC_IW_FSIMC].cnt, 6021 hmc_info->hmc_obj[IRDMA_HMC_IW_FSIAV].cnt, 6022 hmc_info->sd_table.sd_cnt, hmc_info->first_sd_index); 6023 6024 ret_code = irdma_sc_cfg_iw_fpm(dev, dev->hmc_fn_id); 6025 if (ret_code) { 6026 ibdev_dbg(to_ibdev(dev), 6027 "HMC: cfg_iw_fpm returned error_code[x%08X]\n", 6028 readl(dev->hw_regs[IRDMA_CQPERRCODES])); 6029 return ret_code; 6030 } 6031 6032 return irdma_cfg_sd_mem(dev, hmc_info); 6033 } 6034 6035 /** 6036 * irdma_exec_cqp_cmd - execute cqp cmd when wqe are available 6037 * @dev: rdma device 6038 * @pcmdinfo: cqp command info 6039 */ 6040 static int irdma_exec_cqp_cmd(struct irdma_sc_dev *dev, 6041 struct cqp_cmds_info *pcmdinfo) 6042 { 6043 int status; 6044 struct irdma_dma_mem val_mem; 6045 bool alloc = false; 6046 6047 dev->cqp_cmd_stats[pcmdinfo->cqp_cmd]++; 6048 switch (pcmdinfo->cqp_cmd) { 6049 case IRDMA_OP_CEQ_DESTROY: 6050 status = irdma_sc_ceq_destroy(pcmdinfo->in.u.ceq_destroy.ceq, 6051 pcmdinfo->in.u.ceq_destroy.scratch, 6052 pcmdinfo->post_sq); 6053 break; 6054 case IRDMA_OP_AEQ_DESTROY: 6055 status = irdma_sc_aeq_destroy(pcmdinfo->in.u.aeq_destroy.aeq, 6056 pcmdinfo->in.u.aeq_destroy.scratch, 6057 pcmdinfo->post_sq); 6058 6059 break; 6060 case IRDMA_OP_CEQ_CREATE: 6061 status = irdma_sc_ceq_create(pcmdinfo->in.u.ceq_create.ceq, 6062 pcmdinfo->in.u.ceq_create.scratch, 6063 pcmdinfo->post_sq); 6064 break; 6065 case IRDMA_OP_AEQ_CREATE: 6066 status = irdma_sc_aeq_create(pcmdinfo->in.u.aeq_create.aeq, 6067 pcmdinfo->in.u.aeq_create.scratch, 6068 pcmdinfo->post_sq); 6069 break; 6070 case IRDMA_OP_QP_UPLOAD_CONTEXT: 6071 status = irdma_sc_qp_upload_context(pcmdinfo->in.u.qp_upload_context.dev, 6072 &pcmdinfo->in.u.qp_upload_context.info, 6073 pcmdinfo->in.u.qp_upload_context.scratch, 6074 pcmdinfo->post_sq); 6075 break; 6076 case IRDMA_OP_CQ_CREATE: 6077 status = irdma_sc_cq_create(pcmdinfo->in.u.cq_create.cq, 6078 pcmdinfo->in.u.cq_create.scratch, 6079 pcmdinfo->in.u.cq_create.check_overflow, 6080 pcmdinfo->post_sq); 6081 break; 6082 case IRDMA_OP_CQ_MODIFY: 6083 status = irdma_sc_cq_modify(pcmdinfo->in.u.cq_modify.cq, 6084 &pcmdinfo->in.u.cq_modify.info, 6085 pcmdinfo->in.u.cq_modify.scratch, 6086 pcmdinfo->post_sq); 6087 break; 6088 case IRDMA_OP_CQ_DESTROY: 6089 status = irdma_sc_cq_destroy(pcmdinfo->in.u.cq_destroy.cq, 6090 pcmdinfo->in.u.cq_destroy.scratch, 6091 pcmdinfo->post_sq); 6092 break; 6093 case IRDMA_OP_QP_FLUSH_WQES: 6094 status = irdma_sc_qp_flush_wqes(pcmdinfo->in.u.qp_flush_wqes.qp, 6095 &pcmdinfo->in.u.qp_flush_wqes.info, 6096 pcmdinfo->in.u.qp_flush_wqes.scratch, 6097 pcmdinfo->post_sq); 6098 break; 6099 case IRDMA_OP_GEN_AE: 6100 status = irdma_sc_gen_ae(pcmdinfo->in.u.gen_ae.qp, 6101 &pcmdinfo->in.u.gen_ae.info, 6102 pcmdinfo->in.u.gen_ae.scratch, 6103 pcmdinfo->post_sq); 6104 break; 6105 case IRDMA_OP_MANAGE_PUSH_PAGE: 6106 status = irdma_sc_manage_push_page(pcmdinfo->in.u.manage_push_page.cqp, 6107 &pcmdinfo->in.u.manage_push_page.info, 6108 pcmdinfo->in.u.manage_push_page.scratch, 6109 pcmdinfo->post_sq); 6110 break; 6111 case IRDMA_OP_UPDATE_PE_SDS: 6112 status = irdma_update_pe_sds(pcmdinfo->in.u.update_pe_sds.dev, 6113 &pcmdinfo->in.u.update_pe_sds.info, 6114 pcmdinfo->in.u.update_pe_sds.scratch); 6115 break; 6116 case IRDMA_OP_MANAGE_HMC_PM_FUNC_TABLE: 6117 /* switch to calling through the call table */ 6118 status = 6119 irdma_sc_manage_hmc_pm_func_table(pcmdinfo->in.u.manage_hmc_pm.dev->cqp, 6120 &pcmdinfo->in.u.manage_hmc_pm.info, 6121 pcmdinfo->in.u.manage_hmc_pm.scratch, 6122 true); 6123 break; 6124 case IRDMA_OP_SUSPEND: 6125 status = irdma_sc_suspend_qp(pcmdinfo->in.u.suspend_resume.cqp, 6126 pcmdinfo->in.u.suspend_resume.qp, 6127 pcmdinfo->in.u.suspend_resume.scratch); 6128 break; 6129 case IRDMA_OP_RESUME: 6130 status = irdma_sc_resume_qp(pcmdinfo->in.u.suspend_resume.cqp, 6131 pcmdinfo->in.u.suspend_resume.qp, 6132 pcmdinfo->in.u.suspend_resume.scratch); 6133 break; 6134 case IRDMA_OP_QUERY_FPM_VAL: 6135 val_mem.pa = pcmdinfo->in.u.query_fpm_val.fpm_val_pa; 6136 val_mem.va = pcmdinfo->in.u.query_fpm_val.fpm_val_va; 6137 status = irdma_sc_query_fpm_val(pcmdinfo->in.u.query_fpm_val.cqp, 6138 pcmdinfo->in.u.query_fpm_val.scratch, 6139 pcmdinfo->in.u.query_fpm_val.hmc_fn_id, 6140 &val_mem, true, IRDMA_CQP_WAIT_EVENT); 6141 break; 6142 case IRDMA_OP_COMMIT_FPM_VAL: 6143 val_mem.pa = pcmdinfo->in.u.commit_fpm_val.fpm_val_pa; 6144 val_mem.va = pcmdinfo->in.u.commit_fpm_val.fpm_val_va; 6145 status = irdma_sc_commit_fpm_val(pcmdinfo->in.u.commit_fpm_val.cqp, 6146 pcmdinfo->in.u.commit_fpm_val.scratch, 6147 pcmdinfo->in.u.commit_fpm_val.hmc_fn_id, 6148 &val_mem, 6149 true, 6150 IRDMA_CQP_WAIT_EVENT); 6151 break; 6152 case IRDMA_OP_STATS_ALLOCATE: 6153 alloc = true; 6154 fallthrough; 6155 case IRDMA_OP_STATS_FREE: 6156 status = irdma_sc_manage_stats_inst(pcmdinfo->in.u.stats_manage.cqp, 6157 &pcmdinfo->in.u.stats_manage.info, 6158 alloc, 6159 pcmdinfo->in.u.stats_manage.scratch); 6160 break; 6161 case IRDMA_OP_STATS_GATHER: 6162 status = irdma_sc_gather_stats(pcmdinfo->in.u.stats_gather.cqp, 6163 &pcmdinfo->in.u.stats_gather.info, 6164 pcmdinfo->in.u.stats_gather.scratch); 6165 break; 6166 case IRDMA_OP_WS_MODIFY_NODE: 6167 status = irdma_sc_manage_ws_node(pcmdinfo->in.u.ws_node.cqp, 6168 &pcmdinfo->in.u.ws_node.info, 6169 IRDMA_MODIFY_NODE, 6170 pcmdinfo->in.u.ws_node.scratch); 6171 break; 6172 case IRDMA_OP_WS_DELETE_NODE: 6173 status = irdma_sc_manage_ws_node(pcmdinfo->in.u.ws_node.cqp, 6174 &pcmdinfo->in.u.ws_node.info, 6175 IRDMA_DEL_NODE, 6176 pcmdinfo->in.u.ws_node.scratch); 6177 break; 6178 case IRDMA_OP_WS_ADD_NODE: 6179 status = irdma_sc_manage_ws_node(pcmdinfo->in.u.ws_node.cqp, 6180 &pcmdinfo->in.u.ws_node.info, 6181 IRDMA_ADD_NODE, 6182 pcmdinfo->in.u.ws_node.scratch); 6183 break; 6184 case IRDMA_OP_SET_UP_MAP: 6185 status = irdma_sc_set_up_map(pcmdinfo->in.u.up_map.cqp, 6186 &pcmdinfo->in.u.up_map.info, 6187 pcmdinfo->in.u.up_map.scratch); 6188 break; 6189 case IRDMA_OP_QUERY_RDMA_FEATURES: 6190 status = irdma_sc_query_rdma_features(pcmdinfo->in.u.query_rdma.cqp, 6191 &pcmdinfo->in.u.query_rdma.query_buff_mem, 6192 pcmdinfo->in.u.query_rdma.scratch); 6193 break; 6194 case IRDMA_OP_DELETE_ARP_CACHE_ENTRY: 6195 status = irdma_sc_del_arp_cache_entry(pcmdinfo->in.u.del_arp_cache_entry.cqp, 6196 pcmdinfo->in.u.del_arp_cache_entry.scratch, 6197 pcmdinfo->in.u.del_arp_cache_entry.arp_index, 6198 pcmdinfo->post_sq); 6199 break; 6200 case IRDMA_OP_MANAGE_APBVT_ENTRY: 6201 status = irdma_sc_manage_apbvt_entry(pcmdinfo->in.u.manage_apbvt_entry.cqp, 6202 &pcmdinfo->in.u.manage_apbvt_entry.info, 6203 pcmdinfo->in.u.manage_apbvt_entry.scratch, 6204 pcmdinfo->post_sq); 6205 break; 6206 case IRDMA_OP_MANAGE_QHASH_TABLE_ENTRY: 6207 status = irdma_sc_manage_qhash_table_entry(pcmdinfo->in.u.manage_qhash_table_entry.cqp, 6208 &pcmdinfo->in.u.manage_qhash_table_entry.info, 6209 pcmdinfo->in.u.manage_qhash_table_entry.scratch, 6210 pcmdinfo->post_sq); 6211 break; 6212 case IRDMA_OP_QP_MODIFY: 6213 status = irdma_sc_qp_modify(pcmdinfo->in.u.qp_modify.qp, 6214 &pcmdinfo->in.u.qp_modify.info, 6215 pcmdinfo->in.u.qp_modify.scratch, 6216 pcmdinfo->post_sq); 6217 break; 6218 case IRDMA_OP_QP_CREATE: 6219 status = irdma_sc_qp_create(pcmdinfo->in.u.qp_create.qp, 6220 &pcmdinfo->in.u.qp_create.info, 6221 pcmdinfo->in.u.qp_create.scratch, 6222 pcmdinfo->post_sq); 6223 break; 6224 case IRDMA_OP_QP_DESTROY: 6225 status = irdma_sc_qp_destroy(pcmdinfo->in.u.qp_destroy.qp, 6226 pcmdinfo->in.u.qp_destroy.scratch, 6227 pcmdinfo->in.u.qp_destroy.remove_hash_idx, 6228 pcmdinfo->in.u.qp_destroy.ignore_mw_bnd, 6229 pcmdinfo->post_sq); 6230 break; 6231 case IRDMA_OP_ALLOC_STAG: 6232 status = irdma_sc_alloc_stag(pcmdinfo->in.u.alloc_stag.dev, 6233 &pcmdinfo->in.u.alloc_stag.info, 6234 pcmdinfo->in.u.alloc_stag.scratch, 6235 pcmdinfo->post_sq); 6236 break; 6237 case IRDMA_OP_MR_REG_NON_SHARED: 6238 status = irdma_sc_mr_reg_non_shared(pcmdinfo->in.u.mr_reg_non_shared.dev, 6239 &pcmdinfo->in.u.mr_reg_non_shared.info, 6240 pcmdinfo->in.u.mr_reg_non_shared.scratch, 6241 pcmdinfo->post_sq); 6242 break; 6243 case IRDMA_OP_DEALLOC_STAG: 6244 status = irdma_sc_dealloc_stag(pcmdinfo->in.u.dealloc_stag.dev, 6245 &pcmdinfo->in.u.dealloc_stag.info, 6246 pcmdinfo->in.u.dealloc_stag.scratch, 6247 pcmdinfo->post_sq); 6248 break; 6249 case IRDMA_OP_MW_ALLOC: 6250 status = irdma_sc_mw_alloc(pcmdinfo->in.u.mw_alloc.dev, 6251 &pcmdinfo->in.u.mw_alloc.info, 6252 pcmdinfo->in.u.mw_alloc.scratch, 6253 pcmdinfo->post_sq); 6254 break; 6255 case IRDMA_OP_ADD_ARP_CACHE_ENTRY: 6256 status = irdma_sc_add_arp_cache_entry(pcmdinfo->in.u.add_arp_cache_entry.cqp, 6257 &pcmdinfo->in.u.add_arp_cache_entry.info, 6258 pcmdinfo->in.u.add_arp_cache_entry.scratch, 6259 pcmdinfo->post_sq); 6260 break; 6261 case IRDMA_OP_ALLOC_LOCAL_MAC_ENTRY: 6262 status = irdma_sc_alloc_local_mac_entry(pcmdinfo->in.u.alloc_local_mac_entry.cqp, 6263 pcmdinfo->in.u.alloc_local_mac_entry.scratch, 6264 pcmdinfo->post_sq); 6265 break; 6266 case IRDMA_OP_ADD_LOCAL_MAC_ENTRY: 6267 status = irdma_sc_add_local_mac_entry(pcmdinfo->in.u.add_local_mac_entry.cqp, 6268 &pcmdinfo->in.u.add_local_mac_entry.info, 6269 pcmdinfo->in.u.add_local_mac_entry.scratch, 6270 pcmdinfo->post_sq); 6271 break; 6272 case IRDMA_OP_DELETE_LOCAL_MAC_ENTRY: 6273 status = irdma_sc_del_local_mac_entry(pcmdinfo->in.u.del_local_mac_entry.cqp, 6274 pcmdinfo->in.u.del_local_mac_entry.scratch, 6275 pcmdinfo->in.u.del_local_mac_entry.entry_idx, 6276 pcmdinfo->in.u.del_local_mac_entry.ignore_ref_count, 6277 pcmdinfo->post_sq); 6278 break; 6279 case IRDMA_OP_AH_CREATE: 6280 status = irdma_sc_create_ah(pcmdinfo->in.u.ah_create.cqp, 6281 &pcmdinfo->in.u.ah_create.info, 6282 pcmdinfo->in.u.ah_create.scratch); 6283 break; 6284 case IRDMA_OP_AH_DESTROY: 6285 status = irdma_sc_destroy_ah(pcmdinfo->in.u.ah_destroy.cqp, 6286 &pcmdinfo->in.u.ah_destroy.info, 6287 pcmdinfo->in.u.ah_destroy.scratch); 6288 break; 6289 case IRDMA_OP_MC_CREATE: 6290 status = irdma_sc_create_mcast_grp(pcmdinfo->in.u.mc_create.cqp, 6291 &pcmdinfo->in.u.mc_create.info, 6292 pcmdinfo->in.u.mc_create.scratch); 6293 break; 6294 case IRDMA_OP_MC_DESTROY: 6295 status = irdma_sc_destroy_mcast_grp(pcmdinfo->in.u.mc_destroy.cqp, 6296 &pcmdinfo->in.u.mc_destroy.info, 6297 pcmdinfo->in.u.mc_destroy.scratch); 6298 break; 6299 case IRDMA_OP_MC_MODIFY: 6300 status = irdma_sc_modify_mcast_grp(pcmdinfo->in.u.mc_modify.cqp, 6301 &pcmdinfo->in.u.mc_modify.info, 6302 pcmdinfo->in.u.mc_modify.scratch); 6303 break; 6304 case IRDMA_OP_SRQ_CREATE: 6305 status = irdma_sc_srq_create(pcmdinfo->in.u.srq_create.srq, 6306 pcmdinfo->in.u.srq_create.scratch, 6307 pcmdinfo->post_sq); 6308 break; 6309 case IRDMA_OP_SRQ_MODIFY: 6310 status = irdma_sc_srq_modify(pcmdinfo->in.u.srq_modify.srq, 6311 &pcmdinfo->in.u.srq_modify.info, 6312 pcmdinfo->in.u.srq_modify.scratch, 6313 pcmdinfo->post_sq); 6314 break; 6315 case IRDMA_OP_SRQ_DESTROY: 6316 status = irdma_sc_srq_destroy(pcmdinfo->in.u.srq_destroy.srq, 6317 pcmdinfo->in.u.srq_destroy.scratch, 6318 pcmdinfo->post_sq); 6319 break; 6320 default: 6321 status = -EOPNOTSUPP; 6322 break; 6323 } 6324 6325 return status; 6326 } 6327 6328 /** 6329 * irdma_process_cqp_cmd - process all cqp commands 6330 * @dev: sc device struct 6331 * @pcmdinfo: cqp command info 6332 */ 6333 int irdma_process_cqp_cmd(struct irdma_sc_dev *dev, 6334 struct cqp_cmds_info *pcmdinfo) 6335 { 6336 int status = 0; 6337 unsigned long flags; 6338 6339 spin_lock_irqsave(&dev->cqp_lock, flags); 6340 if (list_empty(&dev->cqp_cmd_head) && !irdma_cqp_ring_full(dev->cqp)) 6341 status = irdma_exec_cqp_cmd(dev, pcmdinfo); 6342 else 6343 list_add_tail(&pcmdinfo->cqp_cmd_entry, &dev->cqp_cmd_head); 6344 spin_unlock_irqrestore(&dev->cqp_lock, flags); 6345 return status; 6346 } 6347 6348 /** 6349 * irdma_process_bh - called from tasklet for cqp list 6350 * @dev: sc device struct 6351 */ 6352 int irdma_process_bh(struct irdma_sc_dev *dev) 6353 { 6354 int status = 0; 6355 struct cqp_cmds_info *pcmdinfo; 6356 unsigned long flags; 6357 6358 spin_lock_irqsave(&dev->cqp_lock, flags); 6359 while (!list_empty(&dev->cqp_cmd_head) && 6360 !irdma_cqp_ring_full(dev->cqp)) { 6361 pcmdinfo = (struct cqp_cmds_info *)irdma_remove_cqp_head(dev); 6362 status = irdma_exec_cqp_cmd(dev, pcmdinfo); 6363 if (status) 6364 break; 6365 } 6366 spin_unlock_irqrestore(&dev->cqp_lock, flags); 6367 return status; 6368 } 6369 6370 /** 6371 * irdma_cfg_aeq- Configure AEQ interrupt 6372 * @dev: pointer to the device structure 6373 * @idx: vector index 6374 * @enable: True to enable, False disables 6375 */ 6376 void irdma_cfg_aeq(struct irdma_sc_dev *dev, u32 idx, bool enable) 6377 { 6378 u32 reg_val; 6379 6380 reg_val = FIELD_PREP(IRDMA_PFINT_AEQCTL_CAUSE_ENA, enable) | 6381 FIELD_PREP(IRDMA_PFINT_AEQCTL_MSIX_INDX, idx) | 6382 FIELD_PREP(IRDMA_PFINT_AEQCTL_ITR_INDX, 3); 6383 writel(reg_val, dev->hw_regs[IRDMA_PFINT_AEQCTL]); 6384 } 6385 6386 /** 6387 * sc_vsi_update_stats - Update statistics 6388 * @vsi: sc_vsi instance to update 6389 */ 6390 void sc_vsi_update_stats(struct irdma_sc_vsi *vsi) 6391 { 6392 struct irdma_dev_hw_stats *hw_stats = &vsi->pestat->hw_stats; 6393 struct irdma_gather_stats *gather_stats = 6394 vsi->pestat->gather_info.gather_stats_va; 6395 struct irdma_gather_stats *last_gather_stats = 6396 vsi->pestat->gather_info.last_gather_stats_va; 6397 const struct irdma_hw_stat_map *map = vsi->dev->hw_stats_map; 6398 u16 max_stat_idx = vsi->dev->hw_attrs.max_stat_idx; 6399 u16 i; 6400 6401 if (vsi->dev->hw_attrs.uk_attrs.hw_rev >= IRDMA_GEN_3) { 6402 for (i = 0; i < max_stat_idx; i++) { 6403 u16 idx = map[i].byteoff / sizeof(u64); 6404 6405 hw_stats->stats_val[i] = gather_stats->val[idx]; 6406 } 6407 return; 6408 } 6409 6410 irdma_update_stats(hw_stats, gather_stats, last_gather_stats, 6411 map, max_stat_idx); 6412 } 6413 6414 /** 6415 * irdma_wait_pe_ready - Check if firmware is ready 6416 * @dev: provides access to registers 6417 */ 6418 static int irdma_wait_pe_ready(struct irdma_sc_dev *dev) 6419 { 6420 u32 statuscpu0; 6421 u32 statuscpu1; 6422 u32 statuscpu2; 6423 u32 retrycount = 0; 6424 6425 do { 6426 statuscpu0 = readl(dev->hw_regs[IRDMA_GLPE_CPUSTATUS0]); 6427 statuscpu1 = readl(dev->hw_regs[IRDMA_GLPE_CPUSTATUS1]); 6428 statuscpu2 = readl(dev->hw_regs[IRDMA_GLPE_CPUSTATUS2]); 6429 if (statuscpu0 == 0x80 && statuscpu1 == 0x80 && 6430 statuscpu2 == 0x80) 6431 return 0; 6432 mdelay(1000); 6433 } while (retrycount++ < dev->hw_attrs.max_pe_ready_count); 6434 return -1; 6435 } 6436 6437 static inline void irdma_sc_init_hw(struct irdma_sc_dev *dev) 6438 { 6439 switch (dev->hw_attrs.uk_attrs.hw_rev) { 6440 case IRDMA_GEN_1: 6441 i40iw_init_hw(dev); 6442 break; 6443 case IRDMA_GEN_2: 6444 icrdma_init_hw(dev); 6445 break; 6446 case IRDMA_GEN_3: 6447 ig3rdma_init_hw(dev); 6448 break; 6449 } 6450 } 6451 6452 /** 6453 * irdma_sc_dev_init - Initialize control part of device 6454 * @ver: version 6455 * @dev: Device pointer 6456 * @info: Device init info 6457 */ 6458 int irdma_sc_dev_init(enum irdma_vers ver, struct irdma_sc_dev *dev, 6459 struct irdma_device_init_info *info) 6460 { 6461 u32 val; 6462 int ret_code = 0; 6463 u8 db_size; 6464 6465 INIT_LIST_HEAD(&dev->cqp_cmd_head); /* for CQP command backlog */ 6466 mutex_init(&dev->ws_mutex); 6467 dev->hmc_fn_id = info->hmc_fn_id; 6468 dev->fpm_query_buf_pa = info->fpm_query_buf_pa; 6469 dev->fpm_query_buf = info->fpm_query_buf; 6470 dev->fpm_commit_buf_pa = info->fpm_commit_buf_pa; 6471 dev->fpm_commit_buf = info->fpm_commit_buf; 6472 dev->hw = info->hw; 6473 dev->hw->hw_addr = info->bar0; 6474 dev->protocol_used = info->protocol_used; 6475 /* Setup the hardware limits, hmc may limit further */ 6476 dev->hw_attrs.min_hw_qp_id = IRDMA_MIN_IW_QP_ID; 6477 dev->hw_attrs.min_hw_srq_id = IRDMA_MIN_IW_SRQ_ID; 6478 dev->hw_attrs.min_hw_aeq_size = IRDMA_MIN_AEQ_ENTRIES; 6479 if (dev->hw_attrs.uk_attrs.hw_rev >= IRDMA_GEN_3) 6480 dev->hw_attrs.max_hw_aeq_size = IRDMA_MAX_AEQ_ENTRIES_GEN_3; 6481 else 6482 dev->hw_attrs.max_hw_aeq_size = IRDMA_MAX_AEQ_ENTRIES; 6483 dev->hw_attrs.min_hw_ceq_size = IRDMA_MIN_CEQ_ENTRIES; 6484 dev->hw_attrs.max_hw_ceq_size = IRDMA_MAX_CEQ_ENTRIES; 6485 dev->hw_attrs.uk_attrs.min_hw_cq_size = IRDMA_MIN_CQ_SIZE; 6486 dev->hw_attrs.uk_attrs.max_hw_cq_size = IRDMA_MAX_CQ_SIZE; 6487 dev->hw_attrs.uk_attrs.max_hw_wq_frags = IRDMA_MAX_WQ_FRAGMENT_COUNT; 6488 dev->hw_attrs.uk_attrs.max_hw_read_sges = IRDMA_MAX_SGE_RD; 6489 dev->hw_attrs.max_hw_outbound_msg_size = IRDMA_MAX_OUTBOUND_MSG_SIZE; 6490 dev->hw_attrs.max_mr_size = IRDMA_MAX_MR_SIZE; 6491 dev->hw_attrs.max_hw_inbound_msg_size = IRDMA_MAX_INBOUND_MSG_SIZE; 6492 dev->hw_attrs.max_hw_device_pages = IRDMA_MAX_PUSH_PAGE_COUNT; 6493 dev->hw_attrs.uk_attrs.max_hw_inline = IRDMA_MAX_INLINE_DATA_SIZE; 6494 dev->hw_attrs.max_hw_wqes = IRDMA_MAX_WQ_ENTRIES; 6495 dev->hw_attrs.max_qp_wr = IRDMA_MAX_QP_WRS(IRDMA_MAX_QUANTA_PER_WR); 6496 6497 dev->hw_attrs.uk_attrs.max_hw_rq_quanta = IRDMA_QP_SW_MAX_RQ_QUANTA; 6498 dev->hw_attrs.uk_attrs.max_hw_wq_quanta = IRDMA_QP_SW_MAX_WQ_QUANTA; 6499 dev->hw_attrs.max_hw_pds = IRDMA_MAX_PDS; 6500 dev->hw_attrs.max_hw_ena_vf_count = IRDMA_MAX_PE_ENA_VF_COUNT; 6501 6502 dev->hw_attrs.max_pe_ready_count = 14; 6503 dev->hw_attrs.max_done_count = IRDMA_DONE_COUNT; 6504 dev->hw_attrs.max_sleep_count = IRDMA_SLEEP_COUNT; 6505 dev->hw_attrs.max_cqp_compl_wait_time_ms = CQP_COMPL_WAIT_TIME_MS; 6506 6507 if (!dev->privileged) { 6508 ret_code = irdma_vchnl_req_get_hmc_fcn(dev); 6509 if (ret_code) { 6510 ibdev_dbg(to_ibdev(dev), 6511 "DEV: Get HMC function ret = %d\n", 6512 ret_code); 6513 6514 return ret_code; 6515 } 6516 } 6517 6518 irdma_sc_init_hw(dev); 6519 6520 if (dev->privileged) { 6521 if (irdma_wait_pe_ready(dev)) 6522 return -ETIMEDOUT; 6523 6524 val = readl(dev->hw_regs[IRDMA_GLPCI_LBARCTRL]); 6525 db_size = (u8)FIELD_GET(IRDMA_GLPCI_LBARCTRL_PE_DB_SIZE, val); 6526 if (db_size != IRDMA_PE_DB_SIZE_4M && 6527 db_size != IRDMA_PE_DB_SIZE_8M) { 6528 ibdev_dbg(to_ibdev(dev), 6529 "DEV: RDMA PE doorbell is not enabled in CSR val 0x%x db_size=%d\n", 6530 val, db_size); 6531 return -ENODEV; 6532 } 6533 } else { 6534 ret_code = irdma_vchnl_req_get_reg_layout(dev); 6535 if (ret_code) 6536 ibdev_dbg(to_ibdev(dev), 6537 "DEV: Get Register layout failed ret = %d\n", 6538 ret_code); 6539 } 6540 6541 return ret_code; 6542 } 6543 6544 /** 6545 * irdma_stat_val - Extract HW counter value from statistics buffer 6546 * @stats_val: pointer to statistics buffer 6547 * @byteoff: byte offset of counter value in the buffer (8B-aligned) 6548 * @bitoff: bit offset of counter value within 8B entry 6549 * @bitmask: maximum counter value (e.g. 0xffffff for 24-bit counter) 6550 */ 6551 static inline u64 irdma_stat_val(const u64 *stats_val, u16 byteoff, u8 bitoff, 6552 u64 bitmask) 6553 { 6554 u16 idx = byteoff / sizeof(*stats_val); 6555 6556 return (stats_val[idx] >> bitoff) & bitmask; 6557 } 6558 6559 /** 6560 * irdma_stat_delta - Calculate counter delta 6561 * @new_val: updated counter value 6562 * @old_val: last counter value 6563 * @max_val: maximum counter value (e.g. 0xffffff for 24-bit counter) 6564 */ 6565 static inline u64 irdma_stat_delta(u64 new_val, u64 old_val, u64 max_val) 6566 { 6567 if (new_val >= old_val) 6568 return new_val - old_val; 6569 6570 /* roll-over case */ 6571 return max_val - old_val + new_val + 1; 6572 } 6573 6574 /** 6575 * irdma_update_stats - Update statistics 6576 * @hw_stats: hw_stats instance to update 6577 * @gather_stats: updated stat counters 6578 * @last_gather_stats: last stat counters 6579 * @map: HW stat map (hw_stats => gather_stats) 6580 * @max_stat_idx: number of HW stats 6581 */ 6582 void irdma_update_stats(struct irdma_dev_hw_stats *hw_stats, 6583 struct irdma_gather_stats *gather_stats, 6584 struct irdma_gather_stats *last_gather_stats, 6585 const struct irdma_hw_stat_map *map, u16 max_stat_idx) 6586 { 6587 u64 *stats_val = hw_stats->stats_val; 6588 u16 i; 6589 6590 for (i = 0; i < max_stat_idx; i++) { 6591 u64 new_val = irdma_stat_val(gather_stats->val, map[i].byteoff, 6592 map[i].bitoff, map[i].bitmask); 6593 u64 last_val = irdma_stat_val(last_gather_stats->val, 6594 map[i].byteoff, map[i].bitoff, 6595 map[i].bitmask); 6596 6597 stats_val[i] += 6598 irdma_stat_delta(new_val, last_val, map[i].bitmask); 6599 } 6600 6601 memcpy(last_gather_stats, gather_stats, sizeof(*last_gather_stats)); 6602 } 6603