xref: /linux/drivers/hwtracing/coresight/coresight-etm4x.h (revision e2ee2e9b159094527ae7ad78058b1316f62fc5b7)
1ad0dfdfdSMathieu Poirier /* SPDX-License-Identifier: GPL-2.0 */
2ad0dfdfdSMathieu Poirier /*
3ad0dfdfdSMathieu Poirier  * Copyright (c) 2014-2015, The Linux Foundation. All rights reserved.
42e1cdfe1SPratik Patel  */
52e1cdfe1SPratik Patel 
62e1cdfe1SPratik Patel #ifndef _CORESIGHT_CORESIGHT_ETM_H
72e1cdfe1SPratik Patel #define _CORESIGHT_CORESIGHT_ETM_H
82e1cdfe1SPratik Patel 
9c38a9ec2SMathieu Poirier #include <asm/local.h>
104d45bc82SNick Desaulniers #include <linux/const.h>
112e1cdfe1SPratik Patel #include <linux/spinlock.h>
12e7255092SQi Liu #include <linux/types.h>
132e1cdfe1SPratik Patel #include "coresight-priv.h"
142e1cdfe1SPratik Patel 
152e1cdfe1SPratik Patel /*
162e1cdfe1SPratik Patel  * Device registers:
172e1cdfe1SPratik Patel  * 0x000 - 0x2FC: Trace		registers
182e1cdfe1SPratik Patel  * 0x300 - 0x314: Management	registers
192e1cdfe1SPratik Patel  * 0x318 - 0xEFC: Trace		registers
202e1cdfe1SPratik Patel  * 0xF00: Management		registers
212e1cdfe1SPratik Patel  * 0xFA0 - 0xFA4: Trace		registers
222e1cdfe1SPratik Patel  * 0xFA8 - 0xFFC: Management	registers
232e1cdfe1SPratik Patel  */
242e1cdfe1SPratik Patel /* Trace registers (0x000-0x2FC) */
252e1cdfe1SPratik Patel /* Main control and configuration registers */
262e1cdfe1SPratik Patel #define TRCPRGCTLR			0x004
272e1cdfe1SPratik Patel #define TRCPROCSELR			0x008
282e1cdfe1SPratik Patel #define TRCSTATR			0x00C
292e1cdfe1SPratik Patel #define TRCCONFIGR			0x010
302e1cdfe1SPratik Patel #define TRCAUXCTLR			0x018
312e1cdfe1SPratik Patel #define TRCEVENTCTL0R			0x020
322e1cdfe1SPratik Patel #define TRCEVENTCTL1R			0x024
333e666ad0SSuzuki K Poulose #define TRCRSR				0x028
342e1cdfe1SPratik Patel #define TRCSTALLCTLR			0x02C
352e1cdfe1SPratik Patel #define TRCTSCTLR			0x030
362e1cdfe1SPratik Patel #define TRCSYNCPR			0x034
372e1cdfe1SPratik Patel #define TRCCCCTLR			0x038
382e1cdfe1SPratik Patel #define TRCBBCTLR			0x03C
392e1cdfe1SPratik Patel #define TRCTRACEIDR			0x040
402e1cdfe1SPratik Patel #define TRCQCTLR			0x044
412e1cdfe1SPratik Patel /* Filtering control registers */
422e1cdfe1SPratik Patel #define TRCVICTLR			0x080
432e1cdfe1SPratik Patel #define TRCVIIECTLR			0x084
442e1cdfe1SPratik Patel #define TRCVISSCTLR			0x088
452e1cdfe1SPratik Patel #define TRCVIPCSSCTLR			0x08C
462e1cdfe1SPratik Patel /* Derived resources registers */
474f2a6726SSuzuki K Poulose #define TRCSEQEVRn(n)			(0x100 + (n * 4)) /* n = 0-2 */
482e1cdfe1SPratik Patel #define TRCSEQRSTEVR			0x118
492e1cdfe1SPratik Patel #define TRCSEQSTR			0x11C
502e1cdfe1SPratik Patel #define TRCEXTINSELR			0x120
513e666ad0SSuzuki K Poulose #define TRCEXTINSELRn(n)		(0x120 + (n * 4)) /* n = 0-3 */
524f2a6726SSuzuki K Poulose #define TRCCNTRLDVRn(n)			(0x140 + (n * 4)) /* n = 0-3 */
534f2a6726SSuzuki K Poulose #define TRCCNTCTLRn(n)			(0x150 + (n * 4)) /* n = 0-3 */
544f2a6726SSuzuki K Poulose #define TRCCNTVRn(n)			(0x160 + (n * 4)) /* n = 0-3 */
552e1cdfe1SPratik Patel /* ID registers */
562e1cdfe1SPratik Patel #define TRCIDR8				0x180
572e1cdfe1SPratik Patel #define TRCIDR9				0x184
582e1cdfe1SPratik Patel #define TRCIDR10			0x188
592e1cdfe1SPratik Patel #define TRCIDR11			0x18C
602e1cdfe1SPratik Patel #define TRCIDR12			0x190
612e1cdfe1SPratik Patel #define TRCIDR13			0x194
622e1cdfe1SPratik Patel #define TRCIMSPEC0			0x1C0
634f2a6726SSuzuki K Poulose #define TRCIMSPECn(n)			(0x1C0 + (n * 4)) /* n = 1-7 */
642e1cdfe1SPratik Patel #define TRCIDR0				0x1E0
652e1cdfe1SPratik Patel #define TRCIDR1				0x1E4
662e1cdfe1SPratik Patel #define TRCIDR2				0x1E8
672e1cdfe1SPratik Patel #define TRCIDR3				0x1EC
682e1cdfe1SPratik Patel #define TRCIDR4				0x1F0
692e1cdfe1SPratik Patel #define TRCIDR5				0x1F4
702e1cdfe1SPratik Patel #define TRCIDR6				0x1F8
712e1cdfe1SPratik Patel #define TRCIDR7				0x1FC
724f2a6726SSuzuki K Poulose /*
734f2a6726SSuzuki K Poulose  * Resource selection registers, n = 2-31.
744f2a6726SSuzuki K Poulose  * First pair (regs 0, 1) is always present and is reserved.
754f2a6726SSuzuki K Poulose  */
762e1cdfe1SPratik Patel #define TRCRSCTLRn(n)			(0x200 + (n * 4))
774f2a6726SSuzuki K Poulose /* Single-shot comparator registers, n = 0-7 */
782e1cdfe1SPratik Patel #define TRCSSCCRn(n)			(0x280 + (n * 4))
792e1cdfe1SPratik Patel #define TRCSSCSRn(n)			(0x2A0 + (n * 4))
802e1cdfe1SPratik Patel #define TRCSSPCICRn(n)			(0x2C0 + (n * 4))
812e1cdfe1SPratik Patel /* Management registers (0x300-0x314) */
822e1cdfe1SPratik Patel #define TRCOSLAR			0x300
832e1cdfe1SPratik Patel #define TRCOSLSR			0x304
842e1cdfe1SPratik Patel #define TRCPDCR				0x310
852e1cdfe1SPratik Patel #define TRCPDSR				0x314
862e1cdfe1SPratik Patel /* Trace registers (0x318-0xEFC) */
874f2a6726SSuzuki K Poulose /* Address Comparator registers n = 0-15 */
882e1cdfe1SPratik Patel #define TRCACVRn(n)			(0x400 + (n * 8))
892e1cdfe1SPratik Patel #define TRCACATRn(n)			(0x480 + (n * 8))
904f2a6726SSuzuki K Poulose /* ContextID/Virtual ContextID comparators, n = 0-7 */
912e1cdfe1SPratik Patel #define TRCCIDCVRn(n)			(0x600 + (n * 8))
922e1cdfe1SPratik Patel #define TRCVMIDCVRn(n)			(0x640 + (n * 8))
932e1cdfe1SPratik Patel #define TRCCIDCCTLR0			0x680
942e1cdfe1SPratik Patel #define TRCCIDCCTLR1			0x684
952e1cdfe1SPratik Patel #define TRCVMIDCCTLR0			0x688
962e1cdfe1SPratik Patel #define TRCVMIDCCTLR1			0x68C
972e1cdfe1SPratik Patel /* Management register (0xF00) */
982e1cdfe1SPratik Patel /* Integration control registers */
992e1cdfe1SPratik Patel #define TRCITCTRL			0xF00
1002e1cdfe1SPratik Patel /* Trace registers (0xFA0-0xFA4) */
1012e1cdfe1SPratik Patel /* Claim tag registers */
1022e1cdfe1SPratik Patel #define TRCCLAIMSET			0xFA0
1032e1cdfe1SPratik Patel #define TRCCLAIMCLR			0xFA4
1042e1cdfe1SPratik Patel /* Management registers (0xFA8-0xFFC) */
1052e1cdfe1SPratik Patel #define TRCDEVAFF0			0xFA8
1062e1cdfe1SPratik Patel #define TRCDEVAFF1			0xFAC
1072e1cdfe1SPratik Patel #define TRCLAR				0xFB0
1082e1cdfe1SPratik Patel #define TRCLSR				0xFB4
1092e1cdfe1SPratik Patel #define TRCAUTHSTATUS			0xFB8
1102e1cdfe1SPratik Patel #define TRCDEVARCH			0xFBC
1112e1cdfe1SPratik Patel #define TRCDEVID			0xFC8
1122e1cdfe1SPratik Patel #define TRCDEVTYPE			0xFCC
1132e1cdfe1SPratik Patel #define TRCPIDR4			0xFD0
1142e1cdfe1SPratik Patel #define TRCPIDR5			0xFD4
1152e1cdfe1SPratik Patel #define TRCPIDR6			0xFD8
1162e1cdfe1SPratik Patel #define TRCPIDR7			0xFDC
1172e1cdfe1SPratik Patel #define TRCPIDR0			0xFE0
1182e1cdfe1SPratik Patel #define TRCPIDR1			0xFE4
1192e1cdfe1SPratik Patel #define TRCPIDR2			0xFE8
1202e1cdfe1SPratik Patel #define TRCPIDR3			0xFEC
1212e1cdfe1SPratik Patel #define TRCCIDR0			0xFF0
1222e1cdfe1SPratik Patel #define TRCCIDR1			0xFF4
1232e1cdfe1SPratik Patel #define TRCCIDR2			0xFF8
1242e1cdfe1SPratik Patel #define TRCCIDR3			0xFFC
1252e1cdfe1SPratik Patel 
12635e1c916SSuzuki K Poulose #define TRCRSR_TA			BIT(12)
12735e1c916SSuzuki K Poulose 
12803336d0fSSuzuki K Poulose /*
129e601cc9aSJames Clark  * Bit positions of registers that are defined above, in the sysreg.h style
130e601cc9aSJames Clark  * of _MASK for multi bit fields and BIT() for single bits.
131e601cc9aSJames Clark  */
132e601cc9aSJames Clark #define TRCIDR0_INSTP0_MASK			GENMASK(2, 1)
133e601cc9aSJames Clark #define TRCIDR0_TRCBB				BIT(5)
134e601cc9aSJames Clark #define TRCIDR0_TRCCOND				BIT(6)
135e601cc9aSJames Clark #define TRCIDR0_TRCCCI				BIT(7)
136e601cc9aSJames Clark #define TRCIDR0_RETSTACK			BIT(9)
137e601cc9aSJames Clark #define TRCIDR0_NUMEVENT_MASK			GENMASK(11, 10)
13846bf8d7cSSuzuki K Poulose #define TRCIDR0_QFILT				BIT(14)
139e601cc9aSJames Clark #define TRCIDR0_QSUPP_MASK			GENMASK(16, 15)
140e601cc9aSJames Clark #define TRCIDR0_TSSIZE_MASK			GENMASK(28, 24)
141e601cc9aSJames Clark 
142cf0c7f18SJames Clark #define TRCIDR2_CIDSIZE_MASK			GENMASK(9, 5)
143cf0c7f18SJames Clark #define TRCIDR2_VMIDSIZE_MASK			GENMASK(14, 10)
144cf0c7f18SJames Clark #define TRCIDR2_CCSIZE_MASK			GENMASK(28, 25)
145cf0c7f18SJames Clark 
146f4d1f214SJames Clark #define TRCIDR3_CCITMIN_MASK			GENMASK(11, 0)
147f4d1f214SJames Clark #define TRCIDR3_EXLEVEL_S_MASK			GENMASK(19, 16)
148f4d1f214SJames Clark #define TRCIDR3_EXLEVEL_NS_MASK			GENMASK(23, 20)
149f4d1f214SJames Clark #define TRCIDR3_TRCERR				BIT(24)
150f4d1f214SJames Clark #define TRCIDR3_SYNCPR				BIT(25)
151f4d1f214SJames Clark #define TRCIDR3_STALLCTL			BIT(26)
152f4d1f214SJames Clark #define TRCIDR3_SYSSTALL			BIT(27)
153f4d1f214SJames Clark #define TRCIDR3_NUMPROC_LO_MASK			GENMASK(30, 28)
154f4d1f214SJames Clark #define TRCIDR3_NUMPROC_HI_MASK			GENMASK(13, 12)
155f4d1f214SJames Clark #define TRCIDR3_NOOVERFLOW			BIT(31)
156ea69dbb8SJames Clark 
157ea69dbb8SJames Clark #define TRCIDR4_NUMACPAIRS_MASK			GENMASK(3, 0)
158ea69dbb8SJames Clark #define TRCIDR4_NUMPC_MASK			GENMASK(15, 12)
159ea69dbb8SJames Clark #define TRCIDR4_NUMRSPAIR_MASK			GENMASK(19, 16)
160ea69dbb8SJames Clark #define TRCIDR4_NUMSSCC_MASK			GENMASK(23, 20)
161ea69dbb8SJames Clark #define TRCIDR4_NUMCIDC_MASK			GENMASK(27, 24)
162ea69dbb8SJames Clark #define TRCIDR4_NUMVMIDC_MASK			GENMASK(31, 28)
163ea69dbb8SJames Clark 
164028e5460SJames Clark #define TRCIDR5_NUMEXTIN_MASK			GENMASK(8, 0)
165028e5460SJames Clark #define TRCIDR5_TRACEIDSIZE_MASK		GENMASK(21, 16)
166028e5460SJames Clark #define TRCIDR5_ATBTRIG				BIT(22)
167028e5460SJames Clark #define TRCIDR5_LPOVERRIDE			BIT(23)
168028e5460SJames Clark #define TRCIDR5_NUMSEQSTATE_MASK		GENMASK(27, 25)
169028e5460SJames Clark #define TRCIDR5_NUMCNTR_MASK			GENMASK(30, 28)
170028e5460SJames Clark 
1711cf50f64SJames Clark #define TRCCONFIGR_INSTP0_LOAD			BIT(1)
1721cf50f64SJames Clark #define TRCCONFIGR_INSTP0_STORE			BIT(2)
1731cf50f64SJames Clark #define TRCCONFIGR_INSTP0_LOAD_STORE		(TRCCONFIGR_INSTP0_LOAD | TRCCONFIGR_INSTP0_STORE)
1741cf50f64SJames Clark #define TRCCONFIGR_BB				BIT(3)
1751cf50f64SJames Clark #define TRCCONFIGR_CCI				BIT(4)
1761cf50f64SJames Clark #define TRCCONFIGR_CID				BIT(6)
1771cf50f64SJames Clark #define TRCCONFIGR_VMID				BIT(7)
1781cf50f64SJames Clark #define TRCCONFIGR_COND_MASK			GENMASK(10, 8)
1791cf50f64SJames Clark #define TRCCONFIGR_TS				BIT(11)
1801cf50f64SJames Clark #define TRCCONFIGR_RS				BIT(12)
1811cf50f64SJames Clark #define TRCCONFIGR_QE_W_COUNTS			BIT(13)
1821cf50f64SJames Clark #define TRCCONFIGR_QE_WO_COUNTS			BIT(14)
1831cf50f64SJames Clark #define TRCCONFIGR_VMIDOPT			BIT(15)
1841cf50f64SJames Clark #define TRCCONFIGR_DA				BIT(16)
1851cf50f64SJames Clark #define TRCCONFIGR_DV				BIT(17)
1861cf50f64SJames Clark 
187eeae6dddSJames Clark #define TRCEVENTCTL1R_INSTEN_MASK		GENMASK(3, 0)
188eeae6dddSJames Clark #define TRCEVENTCTL1R_INSTEN_0			BIT(0)
189eeae6dddSJames Clark #define TRCEVENTCTL1R_INSTEN_1			BIT(1)
190eeae6dddSJames Clark #define TRCEVENTCTL1R_INSTEN_2			BIT(2)
191eeae6dddSJames Clark #define TRCEVENTCTL1R_INSTEN_3			BIT(3)
192eeae6dddSJames Clark #define TRCEVENTCTL1R_ATB			BIT(11)
193eeae6dddSJames Clark #define TRCEVENTCTL1R_LPOVERRIDE		BIT(12)
194eeae6dddSJames Clark 
195b5bc16abSJames Clark #define TRCSTALLCTLR_ISTALL			BIT(8)
196b5bc16abSJames Clark #define TRCSTALLCTLR_INSTPRIORITY		BIT(10)
197b5bc16abSJames Clark #define TRCSTALLCTLR_NOOVERFLOW			BIT(13)
198b5bc16abSJames Clark 
1996ba7f2bcSJames Clark #define TRCVICTLR_EVENT_MASK			GENMASK(7, 0)
2006ba7f2bcSJames Clark #define TRCVICTLR_SSSTATUS			BIT(9)
2016ba7f2bcSJames Clark #define TRCVICTLR_TRCRESET			BIT(10)
2026ba7f2bcSJames Clark #define TRCVICTLR_TRCERR			BIT(11)
2036ba7f2bcSJames Clark #define TRCVICTLR_EXLEVEL_MASK			GENMASK(22, 16)
2046ba7f2bcSJames Clark #define TRCVICTLR_EXLEVEL_S_MASK		GENMASK(19, 16)
2056ba7f2bcSJames Clark #define TRCVICTLR_EXLEVEL_NS_MASK		GENMASK(22, 20)
2066ba7f2bcSJames Clark 
207f5def772SJames Clark #define TRCACATRn_TYPE_MASK			GENMASK(1, 0)
208f5def772SJames Clark #define TRCACATRn_CONTEXTTYPE_MASK		GENMASK(3, 2)
209f5def772SJames Clark #define TRCACATRn_CONTEXTTYPE_CTXID		BIT(2)
210f5def772SJames Clark #define TRCACATRn_CONTEXTTYPE_VMID		BIT(3)
211f5def772SJames Clark #define TRCACATRn_CONTEXT_MASK			GENMASK(6, 4)
212f5def772SJames Clark #define TRCACATRn_EXLEVEL_MASK			GENMASK(14, 8)
2130544f32bSJames Clark 
2140544f32bSJames Clark #define TRCSSCSRn_STATUS			BIT(31)
2150544f32bSJames Clark #define TRCSSCCRn_SAC_ARC_RST_MASK		GENMASK(24, 0)
2160544f32bSJames Clark 
21766192082SJames Clark #define TRCSSPCICRn_PC_MASK			GENMASK(7, 0)
21866192082SJames Clark 
21967493ca4SJames Clark #define TRCBBCTLR_MODE				BIT(8)
22067493ca4SJames Clark #define TRCBBCTLR_RANGE_MASK			GENMASK(7, 0)
22167493ca4SJames Clark 
222c86dd986SJames Clark #define TRCRSCTLRn_PAIRINV			BIT(21)
223c86dd986SJames Clark #define TRCRSCTLRn_INV				BIT(20)
224c86dd986SJames Clark #define TRCRSCTLRn_GROUP_MASK			GENMASK(19, 16)
225c86dd986SJames Clark #define TRCRSCTLRn_SELECT_MASK			GENMASK(15, 0)
226c86dd986SJames Clark 
227e601cc9aSJames Clark /*
22803336d0fSSuzuki K Poulose  * System instructions to access ETM registers.
22903336d0fSSuzuki K Poulose  * See ETMv4.4 spec ARM IHI0064F section 4.3.6 System instructions
23003336d0fSSuzuki K Poulose  */
23103336d0fSSuzuki K Poulose #define ETM4x_OFFSET_TO_REG(x)		((x) >> 2)
23203336d0fSSuzuki K Poulose 
23303336d0fSSuzuki K Poulose #define ETM4x_CRn(n)			(((n) >> 7) & 0x7)
23403336d0fSSuzuki K Poulose #define ETM4x_Op2(n)			(((n) >> 4) & 0x7)
23503336d0fSSuzuki K Poulose #define ETM4x_CRm(n)			((n) & 0xf)
23603336d0fSSuzuki K Poulose 
23703336d0fSSuzuki K Poulose #include <asm/sysreg.h>
23803336d0fSSuzuki K Poulose #define ETM4x_REG_NUM_TO_SYSREG(n)				\
23903336d0fSSuzuki K Poulose 	sys_reg(2, 1, ETM4x_CRn(n), ETM4x_CRm(n), ETM4x_Op2(n))
24003336d0fSSuzuki K Poulose 
24103336d0fSSuzuki K Poulose #define READ_ETM4x_REG(reg)					\
24203336d0fSSuzuki K Poulose 	read_sysreg_s(ETM4x_REG_NUM_TO_SYSREG((reg)))
24303336d0fSSuzuki K Poulose #define WRITE_ETM4x_REG(val, reg)				\
24403336d0fSSuzuki K Poulose 	write_sysreg_s(val, ETM4x_REG_NUM_TO_SYSREG((reg)))
24503336d0fSSuzuki K Poulose 
24603336d0fSSuzuki K Poulose #define read_etm4x_sysreg_const_offset(offset)			\
24703336d0fSSuzuki K Poulose 	READ_ETM4x_REG(ETM4x_OFFSET_TO_REG(offset))
24803336d0fSSuzuki K Poulose 
24903336d0fSSuzuki K Poulose #define write_etm4x_sysreg_const_offset(val, offset)		\
25003336d0fSSuzuki K Poulose 	WRITE_ETM4x_REG(val, ETM4x_OFFSET_TO_REG(offset))
25103336d0fSSuzuki K Poulose 
25203336d0fSSuzuki K Poulose #define CASE_READ(res, x)					\
25303336d0fSSuzuki K Poulose 	case (x): { (res) = read_etm4x_sysreg_const_offset((x)); break; }
25403336d0fSSuzuki K Poulose 
25503336d0fSSuzuki K Poulose #define CASE_WRITE(val, x)					\
25603336d0fSSuzuki K Poulose 	case (x): { write_etm4x_sysreg_const_offset((val), (x)); break; }
25703336d0fSSuzuki K Poulose 
25891b9f018SSuzuki K Poulose #define CASE_NOP(__unused, x)					\
25991b9f018SSuzuki K Poulose 	case (x):	/* fall through */
26091b9f018SSuzuki K Poulose 
2613e666ad0SSuzuki K Poulose #define ETE_ONLY_SYSREG_LIST(op, val)		\
2623e666ad0SSuzuki K Poulose 	CASE_##op((val), TRCRSR)		\
2633e666ad0SSuzuki K Poulose 	CASE_##op((val), TRCEXTINSELRn(1))	\
2643e666ad0SSuzuki K Poulose 	CASE_##op((val), TRCEXTINSELRn(2))	\
2653e666ad0SSuzuki K Poulose 	CASE_##op((val), TRCEXTINSELRn(3))
2663e666ad0SSuzuki K Poulose 
26703336d0fSSuzuki K Poulose /* List of registers accessible via System instructions */
2683e666ad0SSuzuki K Poulose #define ETM4x_ONLY_SYSREG_LIST(op, val)		\
26903336d0fSSuzuki K Poulose 	CASE_##op((val), TRCPROCSELR)		\
2703e666ad0SSuzuki K Poulose 	CASE_##op((val), TRCOSLAR)
2713e666ad0SSuzuki K Poulose 
2723e666ad0SSuzuki K Poulose #define ETM_COMMON_SYSREG_LIST(op, val)		\
2733e666ad0SSuzuki K Poulose 	CASE_##op((val), TRCPRGCTLR)		\
27403336d0fSSuzuki K Poulose 	CASE_##op((val), TRCSTATR)		\
27503336d0fSSuzuki K Poulose 	CASE_##op((val), TRCCONFIGR)		\
27603336d0fSSuzuki K Poulose 	CASE_##op((val), TRCAUXCTLR)		\
27703336d0fSSuzuki K Poulose 	CASE_##op((val), TRCEVENTCTL0R)		\
27803336d0fSSuzuki K Poulose 	CASE_##op((val), TRCEVENTCTL1R)		\
27903336d0fSSuzuki K Poulose 	CASE_##op((val), TRCSTALLCTLR)		\
28003336d0fSSuzuki K Poulose 	CASE_##op((val), TRCTSCTLR)		\
28103336d0fSSuzuki K Poulose 	CASE_##op((val), TRCSYNCPR)		\
28203336d0fSSuzuki K Poulose 	CASE_##op((val), TRCCCCTLR)		\
28303336d0fSSuzuki K Poulose 	CASE_##op((val), TRCBBCTLR)		\
28403336d0fSSuzuki K Poulose 	CASE_##op((val), TRCTRACEIDR)		\
28503336d0fSSuzuki K Poulose 	CASE_##op((val), TRCQCTLR)		\
28603336d0fSSuzuki K Poulose 	CASE_##op((val), TRCVICTLR)		\
28703336d0fSSuzuki K Poulose 	CASE_##op((val), TRCVIIECTLR)		\
28803336d0fSSuzuki K Poulose 	CASE_##op((val), TRCVISSCTLR)		\
28903336d0fSSuzuki K Poulose 	CASE_##op((val), TRCVIPCSSCTLR)		\
29003336d0fSSuzuki K Poulose 	CASE_##op((val), TRCSEQEVRn(0))		\
29103336d0fSSuzuki K Poulose 	CASE_##op((val), TRCSEQEVRn(1))		\
29203336d0fSSuzuki K Poulose 	CASE_##op((val), TRCSEQEVRn(2))		\
29303336d0fSSuzuki K Poulose 	CASE_##op((val), TRCSEQRSTEVR)		\
29403336d0fSSuzuki K Poulose 	CASE_##op((val), TRCSEQSTR)		\
29503336d0fSSuzuki K Poulose 	CASE_##op((val), TRCEXTINSELR)		\
29603336d0fSSuzuki K Poulose 	CASE_##op((val), TRCCNTRLDVRn(0))	\
29703336d0fSSuzuki K Poulose 	CASE_##op((val), TRCCNTRLDVRn(1))	\
29803336d0fSSuzuki K Poulose 	CASE_##op((val), TRCCNTRLDVRn(2))	\
29903336d0fSSuzuki K Poulose 	CASE_##op((val), TRCCNTRLDVRn(3))	\
30003336d0fSSuzuki K Poulose 	CASE_##op((val), TRCCNTCTLRn(0))	\
30103336d0fSSuzuki K Poulose 	CASE_##op((val), TRCCNTCTLRn(1))	\
30203336d0fSSuzuki K Poulose 	CASE_##op((val), TRCCNTCTLRn(2))	\
30303336d0fSSuzuki K Poulose 	CASE_##op((val), TRCCNTCTLRn(3))	\
30403336d0fSSuzuki K Poulose 	CASE_##op((val), TRCCNTVRn(0))		\
30503336d0fSSuzuki K Poulose 	CASE_##op((val), TRCCNTVRn(1))		\
30603336d0fSSuzuki K Poulose 	CASE_##op((val), TRCCNTVRn(2))		\
30703336d0fSSuzuki K Poulose 	CASE_##op((val), TRCCNTVRn(3))		\
30803336d0fSSuzuki K Poulose 	CASE_##op((val), TRCIDR8)		\
30903336d0fSSuzuki K Poulose 	CASE_##op((val), TRCIDR9)		\
31003336d0fSSuzuki K Poulose 	CASE_##op((val), TRCIDR10)		\
31103336d0fSSuzuki K Poulose 	CASE_##op((val), TRCIDR11)		\
31203336d0fSSuzuki K Poulose 	CASE_##op((val), TRCIDR12)		\
31303336d0fSSuzuki K Poulose 	CASE_##op((val), TRCIDR13)		\
31403336d0fSSuzuki K Poulose 	CASE_##op((val), TRCIMSPECn(0))		\
31503336d0fSSuzuki K Poulose 	CASE_##op((val), TRCIMSPECn(1))		\
31603336d0fSSuzuki K Poulose 	CASE_##op((val), TRCIMSPECn(2))		\
31703336d0fSSuzuki K Poulose 	CASE_##op((val), TRCIMSPECn(3))		\
31803336d0fSSuzuki K Poulose 	CASE_##op((val), TRCIMSPECn(4))		\
31903336d0fSSuzuki K Poulose 	CASE_##op((val), TRCIMSPECn(5))		\
32003336d0fSSuzuki K Poulose 	CASE_##op((val), TRCIMSPECn(6))		\
32103336d0fSSuzuki K Poulose 	CASE_##op((val), TRCIMSPECn(7))		\
32203336d0fSSuzuki K Poulose 	CASE_##op((val), TRCIDR0)		\
32303336d0fSSuzuki K Poulose 	CASE_##op((val), TRCIDR1)		\
32403336d0fSSuzuki K Poulose 	CASE_##op((val), TRCIDR2)		\
32503336d0fSSuzuki K Poulose 	CASE_##op((val), TRCIDR3)		\
32603336d0fSSuzuki K Poulose 	CASE_##op((val), TRCIDR4)		\
32703336d0fSSuzuki K Poulose 	CASE_##op((val), TRCIDR5)		\
32803336d0fSSuzuki K Poulose 	CASE_##op((val), TRCIDR6)		\
32903336d0fSSuzuki K Poulose 	CASE_##op((val), TRCIDR7)		\
33003336d0fSSuzuki K Poulose 	CASE_##op((val), TRCRSCTLRn(2))		\
33103336d0fSSuzuki K Poulose 	CASE_##op((val), TRCRSCTLRn(3))		\
33203336d0fSSuzuki K Poulose 	CASE_##op((val), TRCRSCTLRn(4))		\
33303336d0fSSuzuki K Poulose 	CASE_##op((val), TRCRSCTLRn(5))		\
33403336d0fSSuzuki K Poulose 	CASE_##op((val), TRCRSCTLRn(6))		\
33503336d0fSSuzuki K Poulose 	CASE_##op((val), TRCRSCTLRn(7))		\
33603336d0fSSuzuki K Poulose 	CASE_##op((val), TRCRSCTLRn(8))		\
33703336d0fSSuzuki K Poulose 	CASE_##op((val), TRCRSCTLRn(9))		\
33803336d0fSSuzuki K Poulose 	CASE_##op((val), TRCRSCTLRn(10))	\
33903336d0fSSuzuki K Poulose 	CASE_##op((val), TRCRSCTLRn(11))	\
34003336d0fSSuzuki K Poulose 	CASE_##op((val), TRCRSCTLRn(12))	\
34103336d0fSSuzuki K Poulose 	CASE_##op((val), TRCRSCTLRn(13))	\
34203336d0fSSuzuki K Poulose 	CASE_##op((val), TRCRSCTLRn(14))	\
34303336d0fSSuzuki K Poulose 	CASE_##op((val), TRCRSCTLRn(15))	\
34403336d0fSSuzuki K Poulose 	CASE_##op((val), TRCRSCTLRn(16))	\
34503336d0fSSuzuki K Poulose 	CASE_##op((val), TRCRSCTLRn(17))	\
34603336d0fSSuzuki K Poulose 	CASE_##op((val), TRCRSCTLRn(18))	\
34703336d0fSSuzuki K Poulose 	CASE_##op((val), TRCRSCTLRn(19))	\
34803336d0fSSuzuki K Poulose 	CASE_##op((val), TRCRSCTLRn(20))	\
34903336d0fSSuzuki K Poulose 	CASE_##op((val), TRCRSCTLRn(21))	\
35003336d0fSSuzuki K Poulose 	CASE_##op((val), TRCRSCTLRn(22))	\
35103336d0fSSuzuki K Poulose 	CASE_##op((val), TRCRSCTLRn(23))	\
35203336d0fSSuzuki K Poulose 	CASE_##op((val), TRCRSCTLRn(24))	\
35303336d0fSSuzuki K Poulose 	CASE_##op((val), TRCRSCTLRn(25))	\
35403336d0fSSuzuki K Poulose 	CASE_##op((val), TRCRSCTLRn(26))	\
35503336d0fSSuzuki K Poulose 	CASE_##op((val), TRCRSCTLRn(27))	\
35603336d0fSSuzuki K Poulose 	CASE_##op((val), TRCRSCTLRn(28))	\
35703336d0fSSuzuki K Poulose 	CASE_##op((val), TRCRSCTLRn(29))	\
35803336d0fSSuzuki K Poulose 	CASE_##op((val), TRCRSCTLRn(30))	\
35903336d0fSSuzuki K Poulose 	CASE_##op((val), TRCRSCTLRn(31))	\
36003336d0fSSuzuki K Poulose 	CASE_##op((val), TRCSSCCRn(0))		\
36103336d0fSSuzuki K Poulose 	CASE_##op((val), TRCSSCCRn(1))		\
36203336d0fSSuzuki K Poulose 	CASE_##op((val), TRCSSCCRn(2))		\
36303336d0fSSuzuki K Poulose 	CASE_##op((val), TRCSSCCRn(3))		\
36403336d0fSSuzuki K Poulose 	CASE_##op((val), TRCSSCCRn(4))		\
36503336d0fSSuzuki K Poulose 	CASE_##op((val), TRCSSCCRn(5))		\
36603336d0fSSuzuki K Poulose 	CASE_##op((val), TRCSSCCRn(6))		\
36703336d0fSSuzuki K Poulose 	CASE_##op((val), TRCSSCCRn(7))		\
36803336d0fSSuzuki K Poulose 	CASE_##op((val), TRCSSCSRn(0))		\
36903336d0fSSuzuki K Poulose 	CASE_##op((val), TRCSSCSRn(1))		\
37003336d0fSSuzuki K Poulose 	CASE_##op((val), TRCSSCSRn(2))		\
37103336d0fSSuzuki K Poulose 	CASE_##op((val), TRCSSCSRn(3))		\
37203336d0fSSuzuki K Poulose 	CASE_##op((val), TRCSSCSRn(4))		\
37303336d0fSSuzuki K Poulose 	CASE_##op((val), TRCSSCSRn(5))		\
37403336d0fSSuzuki K Poulose 	CASE_##op((val), TRCSSCSRn(6))		\
37503336d0fSSuzuki K Poulose 	CASE_##op((val), TRCSSCSRn(7))		\
37603336d0fSSuzuki K Poulose 	CASE_##op((val), TRCSSPCICRn(0))	\
37703336d0fSSuzuki K Poulose 	CASE_##op((val), TRCSSPCICRn(1))	\
37803336d0fSSuzuki K Poulose 	CASE_##op((val), TRCSSPCICRn(2))	\
37903336d0fSSuzuki K Poulose 	CASE_##op((val), TRCSSPCICRn(3))	\
38003336d0fSSuzuki K Poulose 	CASE_##op((val), TRCSSPCICRn(4))	\
38103336d0fSSuzuki K Poulose 	CASE_##op((val), TRCSSPCICRn(5))	\
38203336d0fSSuzuki K Poulose 	CASE_##op((val), TRCSSPCICRn(6))	\
38303336d0fSSuzuki K Poulose 	CASE_##op((val), TRCSSPCICRn(7))	\
38403336d0fSSuzuki K Poulose 	CASE_##op((val), TRCOSLSR)		\
38503336d0fSSuzuki K Poulose 	CASE_##op((val), TRCACVRn(0))		\
38603336d0fSSuzuki K Poulose 	CASE_##op((val), TRCACVRn(1))		\
38703336d0fSSuzuki K Poulose 	CASE_##op((val), TRCACVRn(2))		\
38803336d0fSSuzuki K Poulose 	CASE_##op((val), TRCACVRn(3))		\
38903336d0fSSuzuki K Poulose 	CASE_##op((val), TRCACVRn(4))		\
39003336d0fSSuzuki K Poulose 	CASE_##op((val), TRCACVRn(5))		\
39103336d0fSSuzuki K Poulose 	CASE_##op((val), TRCACVRn(6))		\
39203336d0fSSuzuki K Poulose 	CASE_##op((val), TRCACVRn(7))		\
39303336d0fSSuzuki K Poulose 	CASE_##op((val), TRCACVRn(8))		\
39403336d0fSSuzuki K Poulose 	CASE_##op((val), TRCACVRn(9))		\
39503336d0fSSuzuki K Poulose 	CASE_##op((val), TRCACVRn(10))		\
39603336d0fSSuzuki K Poulose 	CASE_##op((val), TRCACVRn(11))		\
39703336d0fSSuzuki K Poulose 	CASE_##op((val), TRCACVRn(12))		\
39803336d0fSSuzuki K Poulose 	CASE_##op((val), TRCACVRn(13))		\
39903336d0fSSuzuki K Poulose 	CASE_##op((val), TRCACVRn(14))		\
40003336d0fSSuzuki K Poulose 	CASE_##op((val), TRCACVRn(15))		\
40103336d0fSSuzuki K Poulose 	CASE_##op((val), TRCACATRn(0))		\
40203336d0fSSuzuki K Poulose 	CASE_##op((val), TRCACATRn(1))		\
40303336d0fSSuzuki K Poulose 	CASE_##op((val), TRCACATRn(2))		\
40403336d0fSSuzuki K Poulose 	CASE_##op((val), TRCACATRn(3))		\
40503336d0fSSuzuki K Poulose 	CASE_##op((val), TRCACATRn(4))		\
40603336d0fSSuzuki K Poulose 	CASE_##op((val), TRCACATRn(5))		\
40703336d0fSSuzuki K Poulose 	CASE_##op((val), TRCACATRn(6))		\
40803336d0fSSuzuki K Poulose 	CASE_##op((val), TRCACATRn(7))		\
40903336d0fSSuzuki K Poulose 	CASE_##op((val), TRCACATRn(8))		\
41003336d0fSSuzuki K Poulose 	CASE_##op((val), TRCACATRn(9))		\
41103336d0fSSuzuki K Poulose 	CASE_##op((val), TRCACATRn(10))		\
41203336d0fSSuzuki K Poulose 	CASE_##op((val), TRCACATRn(11))		\
41303336d0fSSuzuki K Poulose 	CASE_##op((val), TRCACATRn(12))		\
41403336d0fSSuzuki K Poulose 	CASE_##op((val), TRCACATRn(13))		\
41503336d0fSSuzuki K Poulose 	CASE_##op((val), TRCACATRn(14))		\
41603336d0fSSuzuki K Poulose 	CASE_##op((val), TRCACATRn(15))		\
41703336d0fSSuzuki K Poulose 	CASE_##op((val), TRCCIDCVRn(0))		\
41803336d0fSSuzuki K Poulose 	CASE_##op((val), TRCCIDCVRn(1))		\
41903336d0fSSuzuki K Poulose 	CASE_##op((val), TRCCIDCVRn(2))		\
42003336d0fSSuzuki K Poulose 	CASE_##op((val), TRCCIDCVRn(3))		\
42103336d0fSSuzuki K Poulose 	CASE_##op((val), TRCCIDCVRn(4))		\
42203336d0fSSuzuki K Poulose 	CASE_##op((val), TRCCIDCVRn(5))		\
42303336d0fSSuzuki K Poulose 	CASE_##op((val), TRCCIDCVRn(6))		\
42403336d0fSSuzuki K Poulose 	CASE_##op((val), TRCCIDCVRn(7))		\
42503336d0fSSuzuki K Poulose 	CASE_##op((val), TRCVMIDCVRn(0))	\
42603336d0fSSuzuki K Poulose 	CASE_##op((val), TRCVMIDCVRn(1))	\
42703336d0fSSuzuki K Poulose 	CASE_##op((val), TRCVMIDCVRn(2))	\
42803336d0fSSuzuki K Poulose 	CASE_##op((val), TRCVMIDCVRn(3))	\
42903336d0fSSuzuki K Poulose 	CASE_##op((val), TRCVMIDCVRn(4))	\
43003336d0fSSuzuki K Poulose 	CASE_##op((val), TRCVMIDCVRn(5))	\
43103336d0fSSuzuki K Poulose 	CASE_##op((val), TRCVMIDCVRn(6))	\
43203336d0fSSuzuki K Poulose 	CASE_##op((val), TRCVMIDCVRn(7))	\
43303336d0fSSuzuki K Poulose 	CASE_##op((val), TRCCIDCCTLR0)		\
43403336d0fSSuzuki K Poulose 	CASE_##op((val), TRCCIDCCTLR1)		\
43503336d0fSSuzuki K Poulose 	CASE_##op((val), TRCVMIDCCTLR0)		\
43603336d0fSSuzuki K Poulose 	CASE_##op((val), TRCVMIDCCTLR1)		\
43703336d0fSSuzuki K Poulose 	CASE_##op((val), TRCCLAIMSET)		\
43803336d0fSSuzuki K Poulose 	CASE_##op((val), TRCCLAIMCLR)		\
43903336d0fSSuzuki K Poulose 	CASE_##op((val), TRCAUTHSTATUS)		\
44003336d0fSSuzuki K Poulose 	CASE_##op((val), TRCDEVARCH)		\
44103336d0fSSuzuki K Poulose 	CASE_##op((val), TRCDEVID)
44203336d0fSSuzuki K Poulose 
44303336d0fSSuzuki K Poulose /* List of registers only accessible via memory-mapped interface */
44403336d0fSSuzuki K Poulose #define ETM_MMAP_LIST(op, val)			\
44503336d0fSSuzuki K Poulose 	CASE_##op((val), TRCDEVTYPE)		\
44603336d0fSSuzuki K Poulose 	CASE_##op((val), TRCPDCR)		\
44703336d0fSSuzuki K Poulose 	CASE_##op((val), TRCPDSR)		\
44803336d0fSSuzuki K Poulose 	CASE_##op((val), TRCDEVAFF0)		\
44903336d0fSSuzuki K Poulose 	CASE_##op((val), TRCDEVAFF1)		\
45003336d0fSSuzuki K Poulose 	CASE_##op((val), TRCLAR)		\
45103336d0fSSuzuki K Poulose 	CASE_##op((val), TRCLSR)		\
45203336d0fSSuzuki K Poulose 	CASE_##op((val), TRCITCTRL)		\
45303336d0fSSuzuki K Poulose 	CASE_##op((val), TRCPIDR4)		\
45403336d0fSSuzuki K Poulose 	CASE_##op((val), TRCPIDR0)		\
45503336d0fSSuzuki K Poulose 	CASE_##op((val), TRCPIDR1)		\
45603336d0fSSuzuki K Poulose 	CASE_##op((val), TRCPIDR2)		\
45703336d0fSSuzuki K Poulose 	CASE_##op((val), TRCPIDR3)
45803336d0fSSuzuki K Poulose 
4593e666ad0SSuzuki K Poulose #define ETM4x_READ_SYSREG_CASES(res)		\
4603e666ad0SSuzuki K Poulose 	ETM_COMMON_SYSREG_LIST(READ, (res))	\
4613e666ad0SSuzuki K Poulose 	ETM4x_ONLY_SYSREG_LIST(READ, (res))
46203336d0fSSuzuki K Poulose 
4633e666ad0SSuzuki K Poulose #define ETM4x_WRITE_SYSREG_CASES(val)		\
4643e666ad0SSuzuki K Poulose 	ETM_COMMON_SYSREG_LIST(WRITE, (val))	\
4653e666ad0SSuzuki K Poulose 	ETM4x_ONLY_SYSREG_LIST(WRITE, (val))
4663e666ad0SSuzuki K Poulose 
4673e666ad0SSuzuki K Poulose #define ETM_COMMON_SYSREG_LIST_CASES		\
4683e666ad0SSuzuki K Poulose 	ETM_COMMON_SYSREG_LIST(NOP, __unused)
4693e666ad0SSuzuki K Poulose 
4703e666ad0SSuzuki K Poulose #define ETM4x_ONLY_SYSREG_LIST_CASES		\
4713e666ad0SSuzuki K Poulose 	ETM4x_ONLY_SYSREG_LIST(NOP, __unused)
4723e666ad0SSuzuki K Poulose 
4733e666ad0SSuzuki K Poulose #define ETM4x_SYSREG_LIST_CASES			\
4743e666ad0SSuzuki K Poulose 	ETM_COMMON_SYSREG_LIST_CASES		\
4753e666ad0SSuzuki K Poulose 	ETM4x_ONLY_SYSREG_LIST(NOP, __unused)
4763e666ad0SSuzuki K Poulose 
47791b9f018SSuzuki K Poulose #define ETM4x_MMAP_LIST_CASES		ETM_MMAP_LIST(NOP, __unused)
47891b9f018SSuzuki K Poulose 
4793e666ad0SSuzuki K Poulose /* ETE only supports system register access */
4803e666ad0SSuzuki K Poulose #define ETE_READ_CASES(res)			\
4813e666ad0SSuzuki K Poulose 	ETM_COMMON_SYSREG_LIST(READ, (res))	\
4823e666ad0SSuzuki K Poulose 	ETE_ONLY_SYSREG_LIST(READ, (res))
4833e666ad0SSuzuki K Poulose 
4843e666ad0SSuzuki K Poulose #define ETE_WRITE_CASES(val)			\
4853e666ad0SSuzuki K Poulose 	ETM_COMMON_SYSREG_LIST(WRITE, (val))	\
4863e666ad0SSuzuki K Poulose 	ETE_ONLY_SYSREG_LIST(WRITE, (val))
4873e666ad0SSuzuki K Poulose 
4883e666ad0SSuzuki K Poulose #define ETE_ONLY_SYSREG_LIST_CASES		\
4893e666ad0SSuzuki K Poulose 	ETE_ONLY_SYSREG_LIST(NOP, __unused)
4903e666ad0SSuzuki K Poulose 
49103336d0fSSuzuki K Poulose #define read_etm4x_sysreg_offset(offset, _64bit)				\
49203336d0fSSuzuki K Poulose 	({									\
49303336d0fSSuzuki K Poulose 		u64 __val;							\
49403336d0fSSuzuki K Poulose 										\
4954d45bc82SNick Desaulniers 		if (__is_constexpr((offset)))					\
49603336d0fSSuzuki K Poulose 			__val = read_etm4x_sysreg_const_offset((offset));	\
49703336d0fSSuzuki K Poulose 		else								\
49803336d0fSSuzuki K Poulose 			__val = etm4x_sysreg_read((offset), true, (_64bit));	\
49903336d0fSSuzuki K Poulose 		__val;								\
50003336d0fSSuzuki K Poulose 	 })
50103336d0fSSuzuki K Poulose 
50203336d0fSSuzuki K Poulose #define write_etm4x_sysreg_offset(val, offset, _64bit)			\
50303336d0fSSuzuki K Poulose 	do {								\
50403336d0fSSuzuki K Poulose 		if (__builtin_constant_p((offset)))			\
50503336d0fSSuzuki K Poulose 			write_etm4x_sysreg_const_offset((val),		\
50603336d0fSSuzuki K Poulose 							(offset));	\
50703336d0fSSuzuki K Poulose 		else							\
50803336d0fSSuzuki K Poulose 			etm4x_sysreg_write((val), (offset), true,	\
50903336d0fSSuzuki K Poulose 					   (_64bit));			\
51003336d0fSSuzuki K Poulose 	} while (0)
51103336d0fSSuzuki K Poulose 
51203336d0fSSuzuki K Poulose 
513f5bd5236SSuzuki K Poulose #define etm4x_relaxed_read32(csa, offset)				\
51403336d0fSSuzuki K Poulose 	((u32)((csa)->io_mem ?						\
51503336d0fSSuzuki K Poulose 		 readl_relaxed((csa)->base + (offset)) :		\
51603336d0fSSuzuki K Poulose 		 read_etm4x_sysreg_offset((offset), false)))
517f5bd5236SSuzuki K Poulose 
518f5bd5236SSuzuki K Poulose #define etm4x_relaxed_read64(csa, offset)				\
51903336d0fSSuzuki K Poulose 	((u64)((csa)->io_mem ?						\
52003336d0fSSuzuki K Poulose 		 readq_relaxed((csa)->base + (offset)) :		\
52103336d0fSSuzuki K Poulose 		 read_etm4x_sysreg_offset((offset), true)))
52203336d0fSSuzuki K Poulose 
52303336d0fSSuzuki K Poulose #define etm4x_read32(csa, offset)					\
52403336d0fSSuzuki K Poulose 	({								\
52503336d0fSSuzuki K Poulose 		u32 __val = etm4x_relaxed_read32((csa), (offset));	\
526018b741eSSai Prakash Ranjan 		__io_ar(__val);						\
52703336d0fSSuzuki K Poulose 		__val;							\
52803336d0fSSuzuki K Poulose 	 })
529f5bd5236SSuzuki K Poulose 
530f5bd5236SSuzuki K Poulose #define etm4x_read64(csa, offset)					\
53103336d0fSSuzuki K Poulose 	({								\
53203336d0fSSuzuki K Poulose 		u64 __val = etm4x_relaxed_read64((csa), (offset));	\
533018b741eSSai Prakash Ranjan 		__io_ar(__val);						\
53403336d0fSSuzuki K Poulose 		__val;							\
53503336d0fSSuzuki K Poulose 	 })
53603336d0fSSuzuki K Poulose 
53703336d0fSSuzuki K Poulose #define etm4x_relaxed_write32(csa, val, offset)				\
53803336d0fSSuzuki K Poulose 	do {								\
53903336d0fSSuzuki K Poulose 		if ((csa)->io_mem)					\
54003336d0fSSuzuki K Poulose 			writel_relaxed((val), (csa)->base + (offset));	\
54103336d0fSSuzuki K Poulose 		else							\
54203336d0fSSuzuki K Poulose 			write_etm4x_sysreg_offset((val), (offset),	\
54303336d0fSSuzuki K Poulose 						  false);		\
54403336d0fSSuzuki K Poulose 	} while (0)
545f5bd5236SSuzuki K Poulose 
546f5bd5236SSuzuki K Poulose #define etm4x_relaxed_write64(csa, val, offset)				\
54703336d0fSSuzuki K Poulose 	do {								\
54803336d0fSSuzuki K Poulose 		if ((csa)->io_mem)					\
54903336d0fSSuzuki K Poulose 			writeq_relaxed((val), (csa)->base + (offset));	\
55003336d0fSSuzuki K Poulose 		else							\
55103336d0fSSuzuki K Poulose 			write_etm4x_sysreg_offset((val), (offset),	\
55203336d0fSSuzuki K Poulose 						  true);		\
55303336d0fSSuzuki K Poulose 	} while (0)
55403336d0fSSuzuki K Poulose 
55503336d0fSSuzuki K Poulose #define etm4x_write32(csa, val, offset)					\
55603336d0fSSuzuki K Poulose 	do {								\
557018b741eSSai Prakash Ranjan 		__io_bw();						\
55803336d0fSSuzuki K Poulose 		etm4x_relaxed_write32((csa), (val), (offset));		\
55903336d0fSSuzuki K Poulose 	} while (0)
560f5bd5236SSuzuki K Poulose 
561f5bd5236SSuzuki K Poulose #define etm4x_write64(csa, val, offset)					\
56203336d0fSSuzuki K Poulose 	do {								\
563018b741eSSai Prakash Ranjan 		__io_bw();						\
56403336d0fSSuzuki K Poulose 		etm4x_relaxed_write64((csa), (val), (offset));		\
56503336d0fSSuzuki K Poulose 	} while (0)
56603336d0fSSuzuki K Poulose 
567f5bd5236SSuzuki K Poulose 
5682e1cdfe1SPratik Patel /* ETMv4 resources */
5692e1cdfe1SPratik Patel #define ETM_MAX_NR_PE			8
5702e1cdfe1SPratik Patel #define ETMv4_MAX_CNTR			4
5712e1cdfe1SPratik Patel #define ETM_MAX_SEQ_STATES		4
5722e1cdfe1SPratik Patel #define ETM_MAX_EXT_INP_SEL		4
5732e1cdfe1SPratik Patel #define ETM_MAX_EXT_INP			256
5742e1cdfe1SPratik Patel #define ETM_MAX_EXT_OUT			4
5752e1cdfe1SPratik Patel #define ETM_MAX_SINGLE_ADDR_CMP		16
5762e1cdfe1SPratik Patel #define ETM_MAX_ADDR_RANGE_CMP		(ETM_MAX_SINGLE_ADDR_CMP / 2)
5772e1cdfe1SPratik Patel #define ETM_MAX_DATA_VAL_CMP		8
5782e1cdfe1SPratik Patel #define ETMv4_MAX_CTXID_CMP		8
5792e1cdfe1SPratik Patel #define ETM_MAX_VMID_CMP		8
5802e1cdfe1SPratik Patel #define ETM_MAX_PE_CMP			8
581cb8bba90SMike Leach #define ETM_MAX_RES_SEL			32
5822e1cdfe1SPratik Patel #define ETM_MAX_SS_CMP			8
5832e1cdfe1SPratik Patel 
5842e1cdfe1SPratik Patel #define ETMv4_SYNC_MASK			0x1F
5852e1cdfe1SPratik Patel #define ETM_CYC_THRESHOLD_MASK		0xFFF
586ae3fabcdSMike Leach #define ETM_CYC_THRESHOLD_DEFAULT       0x100
5872e1cdfe1SPratik Patel #define ETMv4_EVENT_MASK		0xFF
5882e1cdfe1SPratik Patel #define ETM_CNTR_MAX_VAL		0xFFFF
5892e1cdfe1SPratik Patel #define ETM_TRACEID_MASK		0x3f
5902e1cdfe1SPratik Patel 
5912e1cdfe1SPratik Patel /* ETMv4 programming modes */
5922e1cdfe1SPratik Patel #define ETM_MODE_EXCLUDE		BIT(0)
5932e1cdfe1SPratik Patel #define ETM_MODE_LOAD			BIT(1)
5942e1cdfe1SPratik Patel #define ETM_MODE_STORE			BIT(2)
5952e1cdfe1SPratik Patel #define ETM_MODE_LOAD_STORE		BIT(3)
5962e1cdfe1SPratik Patel #define ETM_MODE_BB			BIT(4)
5972e1cdfe1SPratik Patel #define ETMv4_MODE_CYCACC		BIT(5)
5982e1cdfe1SPratik Patel #define ETMv4_MODE_CTXID		BIT(6)
5992e1cdfe1SPratik Patel #define ETM_MODE_VMID			BIT(7)
6002e1cdfe1SPratik Patel #define ETM_MODE_COND(val)		BMVAL(val, 8, 10)
6012e1cdfe1SPratik Patel #define ETMv4_MODE_TIMESTAMP		BIT(11)
6022e1cdfe1SPratik Patel #define ETM_MODE_RETURNSTACK		BIT(12)
6032e1cdfe1SPratik Patel #define ETM_MODE_QELEM(val)		BMVAL(val, 13, 14)
6042e1cdfe1SPratik Patel #define ETM_MODE_DATA_TRACE_ADDR	BIT(15)
6052e1cdfe1SPratik Patel #define ETM_MODE_DATA_TRACE_VAL		BIT(16)
6062e1cdfe1SPratik Patel #define ETM_MODE_ISTALL			BIT(17)
6072e1cdfe1SPratik Patel #define ETM_MODE_DSTALL			BIT(18)
6082e1cdfe1SPratik Patel #define ETM_MODE_ATB_TRIGGER		BIT(19)
6092e1cdfe1SPratik Patel #define ETM_MODE_LPOVERRIDE		BIT(20)
6102e1cdfe1SPratik Patel #define ETM_MODE_ISTALL_EN		BIT(21)
6112e1cdfe1SPratik Patel #define ETM_MODE_DSTALL_EN		BIT(22)
6122e1cdfe1SPratik Patel #define ETM_MODE_INSTPRIO		BIT(23)
6132e1cdfe1SPratik Patel #define ETM_MODE_NOOVERFLOW		BIT(24)
6142e1cdfe1SPratik Patel #define ETM_MODE_TRACE_RESET		BIT(25)
6152e1cdfe1SPratik Patel #define ETM_MODE_TRACE_ERR		BIT(26)
6162e1cdfe1SPratik Patel #define ETM_MODE_VIEWINST_STARTSTOP	BIT(27)
6174f6fce54SMathieu Poirier #define ETMv4_MODE_ALL			(GENMASK(27, 0) | \
6184f6fce54SMathieu Poirier 					 ETM_MODE_EXCL_KERN | \
6194f6fce54SMathieu Poirier 					 ETM_MODE_EXCL_USER)
6202e1cdfe1SPratik Patel 
621d02dfac3SSuzuki K Poulose /*
622bc2c689fSSuzuki K Poulose  * TRCOSLSR.OSLM advertises the OS Lock model.
623bc2c689fSSuzuki K Poulose  * OSLM[2:0] = TRCOSLSR[4:3,0]
624bc2c689fSSuzuki K Poulose  *
625bc2c689fSSuzuki K Poulose  *	0b000 - Trace OS Lock is not implemented.
626bc2c689fSSuzuki K Poulose  *	0b010 - Trace OS Lock is implemented.
627bc2c689fSSuzuki K Poulose  *	0b100 - Trace OS Lock is not implemented, unit is controlled by PE OS Lock.
628bc2c689fSSuzuki K Poulose  */
629bc2c689fSSuzuki K Poulose #define ETM_OSLOCK_NI		0b000
630bc2c689fSSuzuki K Poulose #define ETM_OSLOCK_PRESENT	0b010
631bc2c689fSSuzuki K Poulose #define ETM_OSLOCK_PE		0b100
632bc2c689fSSuzuki K Poulose 
633bc2c689fSSuzuki K Poulose #define ETM_OSLSR_OSLM(oslsr)	((((oslsr) & GENMASK(4, 3)) >> 2) | (oslsr & 0x1))
634bc2c689fSSuzuki K Poulose 
635bc2c689fSSuzuki K Poulose /*
636d02dfac3SSuzuki K Poulose  * TRCDEVARCH Bit field definitions
637d02dfac3SSuzuki K Poulose  * Bits[31:21]	- ARCHITECT = Always Arm Ltd.
638d02dfac3SSuzuki K Poulose  *                * Bits[31:28] = 0x4
639d02dfac3SSuzuki K Poulose  *                * Bits[27:21] = 0b0111011
640d02dfac3SSuzuki K Poulose  * Bit[20]	- PRESENT,  Indicates the presence of this register.
641d02dfac3SSuzuki K Poulose  *
642d02dfac3SSuzuki K Poulose  * Bit[19:16]	- REVISION, Revision of the architecture.
643d02dfac3SSuzuki K Poulose  *
644d02dfac3SSuzuki K Poulose  * Bit[15:0]	- ARCHID, Identifies this component as an ETM
645d02dfac3SSuzuki K Poulose  *                * Bits[15:12] - architecture version of ETM
646d02dfac3SSuzuki K Poulose  *                *             = 4 for ETMv4
647d02dfac3SSuzuki K Poulose  *                * Bits[11:0] = 0xA13, architecture part number for ETM.
648d02dfac3SSuzuki K Poulose  */
649d02dfac3SSuzuki K Poulose #define ETM_DEVARCH_ARCHITECT_MASK		GENMASK(31, 21)
650d02dfac3SSuzuki K Poulose #define ETM_DEVARCH_ARCHITECT_ARM		((0x4 << 28) | (0b0111011 << 21))
651d02dfac3SSuzuki K Poulose #define ETM_DEVARCH_PRESENT			BIT(20)
652d02dfac3SSuzuki K Poulose #define ETM_DEVARCH_REVISION_SHIFT		16
653d02dfac3SSuzuki K Poulose #define ETM_DEVARCH_REVISION_MASK		GENMASK(19, 16)
654d02dfac3SSuzuki K Poulose #define ETM_DEVARCH_REVISION(x)			\
655d02dfac3SSuzuki K Poulose 	(((x) & ETM_DEVARCH_REVISION_MASK) >> ETM_DEVARCH_REVISION_SHIFT)
656d02dfac3SSuzuki K Poulose #define ETM_DEVARCH_ARCHID_MASK			GENMASK(15, 0)
657d02dfac3SSuzuki K Poulose #define ETM_DEVARCH_ARCHID_ARCH_VER_SHIFT	12
658d02dfac3SSuzuki K Poulose #define ETM_DEVARCH_ARCHID_ARCH_VER_MASK	GENMASK(15, 12)
659d02dfac3SSuzuki K Poulose #define ETM_DEVARCH_ARCHID_ARCH_VER(x)		\
660d02dfac3SSuzuki K Poulose 	(((x) & ETM_DEVARCH_ARCHID_ARCH_VER_MASK) >> ETM_DEVARCH_ARCHID_ARCH_VER_SHIFT)
661d02dfac3SSuzuki K Poulose 
662d02dfac3SSuzuki K Poulose #define ETM_DEVARCH_MAKE_ARCHID_ARCH_VER(ver)			\
663d02dfac3SSuzuki K Poulose 	(((ver) << ETM_DEVARCH_ARCHID_ARCH_VER_SHIFT) & ETM_DEVARCH_ARCHID_ARCH_VER_MASK)
664d02dfac3SSuzuki K Poulose 
665d02dfac3SSuzuki K Poulose #define ETM_DEVARCH_ARCHID_ARCH_PART(x)		((x) & 0xfffUL)
666d02dfac3SSuzuki K Poulose 
667d02dfac3SSuzuki K Poulose #define ETM_DEVARCH_MAKE_ARCHID(major)			\
668d02dfac3SSuzuki K Poulose 	((ETM_DEVARCH_MAKE_ARCHID_ARCH_VER(major)) | ETM_DEVARCH_ARCHID_ARCH_PART(0xA13))
669d02dfac3SSuzuki K Poulose 
670d02dfac3SSuzuki K Poulose #define ETM_DEVARCH_ARCHID_ETMv4x		ETM_DEVARCH_MAKE_ARCHID(0x4)
67135e1c916SSuzuki K Poulose #define ETM_DEVARCH_ARCHID_ETE			ETM_DEVARCH_MAKE_ARCHID(0x5)
672d02dfac3SSuzuki K Poulose 
673d02dfac3SSuzuki K Poulose #define ETM_DEVARCH_ID_MASK						\
674d02dfac3SSuzuki K Poulose 	(ETM_DEVARCH_ARCHITECT_MASK | ETM_DEVARCH_ARCHID_MASK | ETM_DEVARCH_PRESENT)
675d02dfac3SSuzuki K Poulose #define ETM_DEVARCH_ETMv4x_ARCH						\
676d02dfac3SSuzuki K Poulose 	(ETM_DEVARCH_ARCHITECT_ARM | ETM_DEVARCH_ARCHID_ETMv4x | ETM_DEVARCH_PRESENT)
67735e1c916SSuzuki K Poulose #define ETM_DEVARCH_ETE_ARCH						\
67835e1c916SSuzuki K Poulose 	(ETM_DEVARCH_ARCHITECT_ARM | ETM_DEVARCH_ARCHID_ETE | ETM_DEVARCH_PRESENT)
679d02dfac3SSuzuki K Poulose 
68073d779a0SAnshuman Khandual #define CS_DEVTYPE_PE_TRACE		0x00000013
68173d779a0SAnshuman Khandual 
6822e1cdfe1SPratik Patel #define TRCSTATR_IDLE_BIT		0
683f188b5e7SAndrew Murray #define TRCSTATR_PMSTABLE_BIT		1
684fc208abeSMathieu Poirier #define ETM_DEFAULT_ADDR_COMP		0
685fc208abeSMathieu Poirier 
686f6a18f35SSuzuki K Poulose #define TRCSSCSRn_PC			BIT(3)
687f6a18f35SSuzuki K Poulose 
68846a3d5cdSSudeep Holla /* PowerDown Control Register bits */
68946a3d5cdSSudeep Holla #define TRCPDCR_PU			BIT(3)
69046a3d5cdSSudeep Holla 
6911d3eead7SSuzuki K Poulose #define TRCACATR_EXLEVEL_SHIFT		8
6921d3eead7SSuzuki K Poulose 
6934d1b1fd7SSuzuki K Poulose /*
6944d1b1fd7SSuzuki K Poulose  * Exception level mask for Secure and Non-Secure ELs.
6954d1b1fd7SSuzuki K Poulose  * ETM defines the bits for EL control (e.g, TRVICTLR, TRCACTRn).
6964d1b1fd7SSuzuki K Poulose  * The Secure and Non-Secure ELs are always to gether.
6974d1b1fd7SSuzuki K Poulose  * Non-secure EL3 is never implemented.
6984d1b1fd7SSuzuki K Poulose  * We use the following generic mask as they appear in different
6994d1b1fd7SSuzuki K Poulose  * registers and this can be shifted for the appropriate
7004d1b1fd7SSuzuki K Poulose  * fields.
7014d1b1fd7SSuzuki K Poulose  */
7024d1b1fd7SSuzuki K Poulose #define ETM_EXLEVEL_S_APP		BIT(0)	/* Secure EL0		*/
7034d1b1fd7SSuzuki K Poulose #define ETM_EXLEVEL_S_OS		BIT(1)	/* Secure EL1		*/
7044d1b1fd7SSuzuki K Poulose #define ETM_EXLEVEL_S_HYP		BIT(2)	/* Secure EL2		*/
7054d1b1fd7SSuzuki K Poulose #define ETM_EXLEVEL_S_MON		BIT(3)	/* Secure EL3/Monitor	*/
7064d1b1fd7SSuzuki K Poulose #define ETM_EXLEVEL_NS_APP		BIT(4)	/* NonSecure EL0	*/
7074d1b1fd7SSuzuki K Poulose #define ETM_EXLEVEL_NS_OS		BIT(5)	/* NonSecure EL1	*/
7084d1b1fd7SSuzuki K Poulose #define ETM_EXLEVEL_NS_HYP		BIT(6)	/* NonSecure EL2	*/
7092e1cdfe1SPratik Patel 
7104d1b1fd7SSuzuki K Poulose /* access level controls in TRCACATRn */
7114d1b1fd7SSuzuki K Poulose #define TRCACATR_EXLEVEL_SHIFT		8
7124d1b1fd7SSuzuki K Poulose 
713e49516e2SSuzuki K Poulose #define ETM_TRCIDR1_ARCH_MAJOR_SHIFT	8
714e49516e2SSuzuki K Poulose #define ETM_TRCIDR1_ARCH_MAJOR_MASK	(0xfU << ETM_TRCIDR1_ARCH_MAJOR_SHIFT)
715e49516e2SSuzuki K Poulose #define ETM_TRCIDR1_ARCH_MAJOR(x)	\
716e49516e2SSuzuki K Poulose 	(((x) & ETM_TRCIDR1_ARCH_MAJOR_MASK) >> ETM_TRCIDR1_ARCH_MAJOR_SHIFT)
717e49516e2SSuzuki K Poulose #define ETM_TRCIDR1_ARCH_MINOR_SHIFT	4
718e49516e2SSuzuki K Poulose #define ETM_TRCIDR1_ARCH_MINOR_MASK	(0xfU << ETM_TRCIDR1_ARCH_MINOR_SHIFT)
719e49516e2SSuzuki K Poulose #define ETM_TRCIDR1_ARCH_MINOR(x)	\
720e49516e2SSuzuki K Poulose 	(((x) & ETM_TRCIDR1_ARCH_MINOR_MASK) >> ETM_TRCIDR1_ARCH_MINOR_SHIFT)
721e49516e2SSuzuki K Poulose #define ETM_TRCIDR1_ARCH_SHIFT		ETM_TRCIDR1_ARCH_MINOR_SHIFT
722e49516e2SSuzuki K Poulose #define ETM_TRCIDR1_ARCH_MASK		\
723e49516e2SSuzuki K Poulose 	(ETM_TRCIDR1_ARCH_MAJOR_MASK | ETM_TRCIDR1_ARCH_MINOR_MASK)
724e49516e2SSuzuki K Poulose 
725e49516e2SSuzuki K Poulose #define ETM_TRCIDR1_ARCH_ETMv4		0x4
726e49516e2SSuzuki K Poulose 
727e49516e2SSuzuki K Poulose /*
728e49516e2SSuzuki K Poulose  * Driver representation of the ETM architecture.
729e49516e2SSuzuki K Poulose  * The version of an ETM component can be detected from
730e49516e2SSuzuki K Poulose  *
731e49516e2SSuzuki K Poulose  * TRCDEVARCH	- CoreSight architected register
732e49516e2SSuzuki K Poulose  *                - Bits[15:12] - Major version
733e49516e2SSuzuki K Poulose  *                - Bits[19:16] - Minor version
734735e7b30SSuzuki K Poulose  *
735735e7b30SSuzuki K Poulose  * We must rely only on TRCDEVARCH for the version information. Even though,
736735e7b30SSuzuki K Poulose  * TRCIDR1 also provides the architecture version, it is a "Trace" register
737735e7b30SSuzuki K Poulose  * and as such must be accessed only with Trace power domain ON. This may
738735e7b30SSuzuki K Poulose  * not be available at probe time.
739735e7b30SSuzuki K Poulose  *
740e49516e2SSuzuki K Poulose  * Now to make certain decisions easier based on the version
741e49516e2SSuzuki K Poulose  * we use an internal representation of the version in the
742e49516e2SSuzuki K Poulose  * driver, as follows :
743e49516e2SSuzuki K Poulose  *
744e49516e2SSuzuki K Poulose  * ETM_ARCH_VERSION[7:0], where :
745e49516e2SSuzuki K Poulose  *      Bits[7:4] - Major version
746e49516e2SSuzuki K Poulose  *      Bits[3:0] - Minro version
747e49516e2SSuzuki K Poulose  */
748e49516e2SSuzuki K Poulose #define ETM_ARCH_VERSION(major, minor)		\
749e49516e2SSuzuki K Poulose 	((((major) & 0xfU) << 4) | (((minor) & 0xfU)))
750e49516e2SSuzuki K Poulose #define ETM_ARCH_MAJOR_VERSION(arch)	(((arch) >> 4) & 0xfU)
751e49516e2SSuzuki K Poulose #define ETM_ARCH_MINOR_VERSION(arch)	((arch) & 0xfU)
752e49516e2SSuzuki K Poulose 
753e49516e2SSuzuki K Poulose #define ETM_ARCH_V4	ETM_ARCH_VERSION(4, 0)
75435e1c916SSuzuki K Poulose #define ETM_ARCH_ETE	ETM_ARCH_VERSION(5, 0)
75535e1c916SSuzuki K Poulose 
75614ea4db1SMike Leach /* Interpretation of resource numbers change at ETM v4.3 architecture */
757e49516e2SSuzuki K Poulose #define ETM_ARCH_V4_3	ETM_ARCH_VERSION(4, 3)
758e49516e2SSuzuki K Poulose 
759e49516e2SSuzuki K Poulose static inline u8 etm_devarch_to_arch(u32 devarch)
760e49516e2SSuzuki K Poulose {
761e49516e2SSuzuki K Poulose 	return ETM_ARCH_VERSION(ETM_DEVARCH_ARCHID_ARCH_VER(devarch),
762e49516e2SSuzuki K Poulose 				ETM_DEVARCH_REVISION(devarch));
763e49516e2SSuzuki K Poulose }
764e49516e2SSuzuki K Poulose 
765e7255092SQi Liu enum etm_impdef_type {
766e7255092SQi Liu 	ETM4_IMPDEF_HISI_CORE_COMMIT,
767e7255092SQi Liu 	ETM4_IMPDEF_FEATURE_MAX,
768e7255092SQi Liu };
769e7255092SQi Liu 
7702e1cdfe1SPratik Patel /**
77154ff892bSMathieu Poirier  * struct etmv4_config - configuration information related to an ETMv4
7722e1cdfe1SPratik Patel  * @mode:	Controls various modes supported by this ETM.
7732e1cdfe1SPratik Patel  * @pe_sel:	Controls which PE to trace.
7742e1cdfe1SPratik Patel  * @cfg:	Controls the tracing options.
7752e1cdfe1SPratik Patel  * @eventctrl0: Controls the tracing of arbitrary events.
7762e1cdfe1SPratik Patel  * @eventctrl1: Controls the behavior of the events that @event_ctrl0 selects.
7772e1cdfe1SPratik Patel  * @stallctl:	If functionality that prevents trace unit buffer overflows
7782e1cdfe1SPratik Patel  *		is available.
7792e1cdfe1SPratik Patel  * @ts_ctrl:	Controls the insertion of global timestamps in the
7802e1cdfe1SPratik Patel  *		trace streams.
7812e1cdfe1SPratik Patel  * @syncfreq:	Controls how often trace synchronization requests occur.
7822e1cdfe1SPratik Patel  *		the TRCCCCTLR register.
7832e1cdfe1SPratik Patel  * @ccctlr:	Sets the threshold value for cycle counting.
7842e1cdfe1SPratik Patel  * @vinst_ctrl:	Controls instruction trace filtering.
7852e1cdfe1SPratik Patel  * @viiectlr:	Set or read, the address range comparators.
7862e1cdfe1SPratik Patel  * @vissctlr:	Set, or read, the single address comparators that control the
7872e1cdfe1SPratik Patel  *		ViewInst start-stop logic.
7882e1cdfe1SPratik Patel  * @vipcssctlr:	Set, or read, which PE comparator inputs can control the
7892e1cdfe1SPratik Patel  *		ViewInst start-stop logic.
7902e1cdfe1SPratik Patel  * @seq_idx:	Sequencor index selector.
7912e1cdfe1SPratik Patel  * @seq_ctrl:	Control for the sequencer state transition control register.
7922e1cdfe1SPratik Patel  * @seq_rst:	Moves the sequencer to state 0 when a programmed event occurs.
7932e1cdfe1SPratik Patel  * @seq_state:	Set, or read the sequencer state.
7942e1cdfe1SPratik Patel  * @cntr_idx:	Counter index seletor.
7952e1cdfe1SPratik Patel  * @cntrldvr:	Sets or returns the reload count value for a counter.
7962e1cdfe1SPratik Patel  * @cntr_ctrl:	Controls the operation of a counter.
7972e1cdfe1SPratik Patel  * @cntr_val:	Sets or returns the value for a counter.
7982e1cdfe1SPratik Patel  * @res_idx:	Resource index selector.
7992e1cdfe1SPratik Patel  * @res_ctrl:	Controls the selection of the resources in the trace unit.
800ebddaad0SMike Leach  * @ss_idx:	Single-shot index selector.
8012e1cdfe1SPratik Patel  * @ss_ctrl:	Controls the corresponding single-shot comparator resource.
8022e1cdfe1SPratik Patel  * @ss_status:	The status of the corresponding single-shot comparator.
8032e1cdfe1SPratik Patel  * @ss_pe_cmp:	Selects the PE comparator inputs for Single-shot control.
8042e1cdfe1SPratik Patel  * @addr_idx:	Address comparator index selector.
8052e1cdfe1SPratik Patel  * @addr_val:	Value for address comparator.
8062e1cdfe1SPratik Patel  * @addr_acc:	Address comparator access type.
8072e1cdfe1SPratik Patel  * @addr_type:	Current status of the comparator register.
8082e1cdfe1SPratik Patel  * @ctxid_idx:	Context ID index selector.
809cd196ac3SChunyan Zhang  * @ctxid_pid:	Value of the context ID comparator.
8102e1cdfe1SPratik Patel  * @ctxid_mask0:Context ID comparator mask for comparator 0-3.
8112e1cdfe1SPratik Patel  * @ctxid_mask1:Context ID comparator mask for comparator 4-7.
8122e1cdfe1SPratik Patel  * @vmid_idx:	VM ID index selector.
8132e1cdfe1SPratik Patel  * @vmid_val:	Value of the VM ID comparator.
8142e1cdfe1SPratik Patel  * @vmid_mask0:	VM ID comparator mask for comparator 0-3.
8152e1cdfe1SPratik Patel  * @vmid_mask1:	VM ID comparator mask for comparator 4-7.
8162e1cdfe1SPratik Patel  * @ext_inp:	External input selection.
8171d3eead7SSuzuki K Poulose  * @s_ex_level: Secure ELs where tracing is supported.
8182e1cdfe1SPratik Patel  */
81954ff892bSMathieu Poirier struct etmv4_config {
820*aaf69effSJames Clark 	u64				mode;
8212e1cdfe1SPratik Patel 	u32				pe_sel;
8222e1cdfe1SPratik Patel 	u32				cfg;
8232e1cdfe1SPratik Patel 	u32				eventctrl0;
8242e1cdfe1SPratik Patel 	u32				eventctrl1;
8252e1cdfe1SPratik Patel 	u32				stall_ctrl;
8262e1cdfe1SPratik Patel 	u32				ts_ctrl;
8272e1cdfe1SPratik Patel 	u32				syncfreq;
8282e1cdfe1SPratik Patel 	u32				ccctlr;
8292e1cdfe1SPratik Patel 	u32				bb_ctrl;
8302e1cdfe1SPratik Patel 	u32				vinst_ctrl;
8312e1cdfe1SPratik Patel 	u32				viiectlr;
8322e1cdfe1SPratik Patel 	u32				vissctlr;
8332e1cdfe1SPratik Patel 	u32				vipcssctlr;
8342e1cdfe1SPratik Patel 	u8				seq_idx;
8352e1cdfe1SPratik Patel 	u32				seq_ctrl[ETM_MAX_SEQ_STATES];
8362e1cdfe1SPratik Patel 	u32				seq_rst;
8372e1cdfe1SPratik Patel 	u32				seq_state;
8382e1cdfe1SPratik Patel 	u8				cntr_idx;
8392e1cdfe1SPratik Patel 	u32				cntrldvr[ETMv4_MAX_CNTR];
8402e1cdfe1SPratik Patel 	u32				cntr_ctrl[ETMv4_MAX_CNTR];
8412e1cdfe1SPratik Patel 	u32				cntr_val[ETMv4_MAX_CNTR];
8422e1cdfe1SPratik Patel 	u8				res_idx;
8432e1cdfe1SPratik Patel 	u32				res_ctrl[ETM_MAX_RES_SEL];
844ebddaad0SMike Leach 	u8				ss_idx;
8452e1cdfe1SPratik Patel 	u32				ss_ctrl[ETM_MAX_SS_CMP];
8462e1cdfe1SPratik Patel 	u32				ss_status[ETM_MAX_SS_CMP];
8472e1cdfe1SPratik Patel 	u32				ss_pe_cmp[ETM_MAX_SS_CMP];
8482e1cdfe1SPratik Patel 	u8				addr_idx;
8492e1cdfe1SPratik Patel 	u64				addr_val[ETM_MAX_SINGLE_ADDR_CMP];
8502e1cdfe1SPratik Patel 	u64				addr_acc[ETM_MAX_SINGLE_ADDR_CMP];
8512e1cdfe1SPratik Patel 	u8				addr_type[ETM_MAX_SINGLE_ADDR_CMP];
8522e1cdfe1SPratik Patel 	u8				ctxid_idx;
853cd196ac3SChunyan Zhang 	u64				ctxid_pid[ETMv4_MAX_CTXID_CMP];
8542e1cdfe1SPratik Patel 	u32				ctxid_mask0;
8552e1cdfe1SPratik Patel 	u32				ctxid_mask1;
8562e1cdfe1SPratik Patel 	u8				vmid_idx;
8572e1cdfe1SPratik Patel 	u64				vmid_val[ETM_MAX_VMID_CMP];
8582e1cdfe1SPratik Patel 	u32				vmid_mask0;
8592e1cdfe1SPratik Patel 	u32				vmid_mask1;
86054ff892bSMathieu Poirier 	u32				ext_inp;
8611d3eead7SSuzuki K Poulose 	u8				s_ex_level;
86254ff892bSMathieu Poirier };
86354ff892bSMathieu Poirier 
86454ff892bSMathieu Poirier /**
865f188b5e7SAndrew Murray  * struct etm4_save_state - state to be preserved when ETM is without power
866f188b5e7SAndrew Murray  */
867f188b5e7SAndrew Murray struct etmv4_save_state {
868f188b5e7SAndrew Murray 	u32	trcprgctlr;
869f188b5e7SAndrew Murray 	u32	trcprocselr;
870f188b5e7SAndrew Murray 	u32	trcconfigr;
871f188b5e7SAndrew Murray 	u32	trcauxctlr;
872f188b5e7SAndrew Murray 	u32	trceventctl0r;
873f188b5e7SAndrew Murray 	u32	trceventctl1r;
874f188b5e7SAndrew Murray 	u32	trcstallctlr;
875f188b5e7SAndrew Murray 	u32	trctsctlr;
876f188b5e7SAndrew Murray 	u32	trcsyncpr;
877f188b5e7SAndrew Murray 	u32	trcccctlr;
878f188b5e7SAndrew Murray 	u32	trcbbctlr;
879f188b5e7SAndrew Murray 	u32	trctraceidr;
880f188b5e7SAndrew Murray 	u32	trcqctlr;
881f188b5e7SAndrew Murray 
882f188b5e7SAndrew Murray 	u32	trcvictlr;
883f188b5e7SAndrew Murray 	u32	trcviiectlr;
884f188b5e7SAndrew Murray 	u32	trcvissctlr;
885f188b5e7SAndrew Murray 	u32	trcvipcssctlr;
886f188b5e7SAndrew Murray 
887f188b5e7SAndrew Murray 	u32	trcseqevr[ETM_MAX_SEQ_STATES];
888f188b5e7SAndrew Murray 	u32	trcseqrstevr;
889f188b5e7SAndrew Murray 	u32	trcseqstr;
890f188b5e7SAndrew Murray 	u32	trcextinselr;
891f188b5e7SAndrew Murray 	u32	trccntrldvr[ETMv4_MAX_CNTR];
892f188b5e7SAndrew Murray 	u32	trccntctlr[ETMv4_MAX_CNTR];
893f188b5e7SAndrew Murray 	u32	trccntvr[ETMv4_MAX_CNTR];
894f188b5e7SAndrew Murray 
895cb8bba90SMike Leach 	u32	trcrsctlr[ETM_MAX_RES_SEL];
896f188b5e7SAndrew Murray 
897f188b5e7SAndrew Murray 	u32	trcssccr[ETM_MAX_SS_CMP];
898f188b5e7SAndrew Murray 	u32	trcsscsr[ETM_MAX_SS_CMP];
899f188b5e7SAndrew Murray 	u32	trcsspcicr[ETM_MAX_SS_CMP];
900f188b5e7SAndrew Murray 
901f188b5e7SAndrew Murray 	u64	trcacvr[ETM_MAX_SINGLE_ADDR_CMP];
902f188b5e7SAndrew Murray 	u64	trcacatr[ETM_MAX_SINGLE_ADDR_CMP];
903f188b5e7SAndrew Murray 	u64	trccidcvr[ETMv4_MAX_CTXID_CMP];
904342c8a1dSSuzuki K Poulose 	u64	trcvmidcvr[ETM_MAX_VMID_CMP];
905f188b5e7SAndrew Murray 	u32	trccidcctlr0;
906f188b5e7SAndrew Murray 	u32	trccidcctlr1;
907f188b5e7SAndrew Murray 	u32	trcvmidcctlr0;
908f188b5e7SAndrew Murray 	u32	trcvmidcctlr1;
909f188b5e7SAndrew Murray 
910f188b5e7SAndrew Murray 	u32	trcclaimset;
911f188b5e7SAndrew Murray 
912f188b5e7SAndrew Murray 	u32	cntr_val[ETMv4_MAX_CNTR];
913f188b5e7SAndrew Murray 	u32	seq_state;
914f188b5e7SAndrew Murray 	u32	vinst_ctrl;
915f188b5e7SAndrew Murray 	u32	ss_status[ETM_MAX_SS_CMP];
916f188b5e7SAndrew Murray 
917f188b5e7SAndrew Murray 	u32	trcpdcr;
918f188b5e7SAndrew Murray };
919f188b5e7SAndrew Murray 
920f188b5e7SAndrew Murray /**
92154ff892bSMathieu Poirier  * struct etm4_drvdata - specifics associated to an ETM component
92273d779a0SAnshuman Khandual  * @pclk        APB clock if present, otherwise NULL
92354ff892bSMathieu Poirier  * @base:       Memory mapped base address for this component.
92454ff892bSMathieu Poirier  * @csdev:      Component vitals needed by the framework.
92554ff892bSMathieu Poirier  * @spinlock:   Only one at a time pls.
926c38a9ec2SMathieu Poirier  * @mode:	This tracer's mode, i.e sysFS, Perf or disabled.
92754ff892bSMathieu Poirier  * @cpu:        The cpu this component is affined to.
928e49516e2SSuzuki K Poulose  * @arch:       ETM architecture version.
92954ff892bSMathieu Poirier  * @nr_pe:	The number of processing entity available for tracing.
93054ff892bSMathieu Poirier  * @nr_pe_cmp:	The number of processing entity comparator inputs that are
93154ff892bSMathieu Poirier  *		available for tracing.
93254ff892bSMathieu Poirier  * @nr_addr_cmp:Number of pairs of address comparators available
93354ff892bSMathieu Poirier  *		as found in ETMIDR4 0-3.
93454ff892bSMathieu Poirier  * @nr_cntr:    Number of counters as found in ETMIDR5 bit 28-30.
93554ff892bSMathieu Poirier  * @nr_ext_inp: Number of external input.
93654ff892bSMathieu Poirier  * @numcidc:	Number of contextID comparators.
93754ff892bSMathieu Poirier  * @numvmidc:	Number of VMID comparators.
93854ff892bSMathieu Poirier  * @nrseqstate: The number of sequencer states that are implemented.
93954ff892bSMathieu Poirier  * @nr_event:	Indicates how many events the trace unit support.
94054ff892bSMathieu Poirier  * @nr_resource:The number of resource selection pairs available for tracing.
94154ff892bSMathieu Poirier  * @nr_ss_cmp:	Number of single-shot comparator controls that are available.
94254ff892bSMathieu Poirier  * @trcid:	value of the current ID for this component.
94354ff892bSMathieu Poirier  * @trcid_size: Indicates the trace ID width.
94454ff892bSMathieu Poirier  * @ts_size:	Global timestamp size field.
94554ff892bSMathieu Poirier  * @ctxid_size:	Size of the context ID field to consider.
94654ff892bSMathieu Poirier  * @vmid_size:	Size of the VM ID comparator to consider.
94754ff892bSMathieu Poirier  * @ccsize:	Indicates the size of the cycle counter in bits.
94854ff892bSMathieu Poirier  * @ccitmin:	minimum value that can be programmed in
94954ff892bSMathieu Poirier  * @s_ex_level:	In secure state, indicates whether instruction tracing is
95054ff892bSMathieu Poirier  *		supported for the corresponding Exception level.
95154ff892bSMathieu Poirier  * @ns_ex_level:In non-secure state, indicates whether instruction tracing is
95254ff892bSMathieu Poirier  *		supported for the corresponding Exception level.
95354ff892bSMathieu Poirier  * @sticky_enable: true if ETM base configuration has been done.
95454ff892bSMathieu Poirier  * @boot_enable:True if we should start tracing at boot time.
95554ff892bSMathieu Poirier  * @os_unlock:  True if access to management registers is allowed.
95654ff892bSMathieu Poirier  * @instrp0:	Tracing of load and store instructions
95754ff892bSMathieu Poirier  *		as P0 elements is supported.
95846bf8d7cSSuzuki K Poulose  * @q_filt:	Q element filtering support, if Q elements are supported.
95954ff892bSMathieu Poirier  * @trcbb:	Indicates if the trace unit supports branch broadcast tracing.
96054ff892bSMathieu Poirier  * @trccond:	If the trace unit supports conditional
96154ff892bSMathieu Poirier  *		instruction tracing.
96254ff892bSMathieu Poirier  * @retstack:	Indicates if the implementation supports a return stack.
96354ff892bSMathieu Poirier  * @trccci:	Indicates if the trace unit supports cycle counting
96454ff892bSMathieu Poirier  *		for instruction.
96554ff892bSMathieu Poirier  * @q_support:	Q element support characteristics.
96654ff892bSMathieu Poirier  * @trc_error:	Whether a trace unit can trace a system
96754ff892bSMathieu Poirier  *		error exception.
96854ff892bSMathieu Poirier  * @syncpr:	Indicates if an implementation has a fixed
96954ff892bSMathieu Poirier  *		synchronization period.
97054ff892bSMathieu Poirier  * @stall_ctrl:	Enables trace unit functionality that prevents trace
97154ff892bSMathieu Poirier  *		unit buffer overflows.
97254ff892bSMathieu Poirier  * @sysstall:	Does the system support stall control of the PE?
97354ff892bSMathieu Poirier  * @nooverflow:	Indicate if overflow prevention is supported.
97454ff892bSMathieu Poirier  * @atbtrig:	If the implementation can support ATB triggers
97554ff892bSMathieu Poirier  * @lpoverride:	If the implementation can support low-power state over.
9765f6fd1aaSSuzuki K Poulose  * @trfcr:	If the CPU supports FEAT_TRF, value of the TRFCR_ELx that
9775f6fd1aaSSuzuki K Poulose  *		allows tracing at all ELs. We don't want to compute this
9785f6fd1aaSSuzuki K Poulose  *		at runtime, due to the additional setting of TRFCR_CX when
9795f6fd1aaSSuzuki K Poulose  *		in EL2. Otherwise, 0.
98054ff892bSMathieu Poirier  * @config:	structure holding configuration parameters.
981937d3f58SSuzuki K Poulose  * @save_trfcr:	Saved TRFCR_EL1 register during a CPU PM event.
982f188b5e7SAndrew Murray  * @save_state:	State to be preserved across power loss
983f188b5e7SAndrew Murray  * @state_needs_restore: True when there is context to restore after PM exit
98402510a5aSTingwei Zhang  * @skip_power_up: Indicates if an implementation can skip powering up
98502510a5aSTingwei Zhang  *		   the trace unit.
986e7255092SQi Liu  * @arch_features: Bitmap of arch features of etmv4 devices.
98754ff892bSMathieu Poirier  */
98854ff892bSMathieu Poirier struct etmv4_drvdata {
98973d779a0SAnshuman Khandual 	struct clk			*pclk;
99054ff892bSMathieu Poirier 	void __iomem			*base;
99154ff892bSMathieu Poirier 	struct coresight_device		*csdev;
99254ff892bSMathieu Poirier 	spinlock_t			spinlock;
99354ff892bSMathieu Poirier 	int				cpu;
99454ff892bSMathieu Poirier 	u8				arch;
99554ff892bSMathieu Poirier 	u8				nr_pe;
99654ff892bSMathieu Poirier 	u8				nr_pe_cmp;
99754ff892bSMathieu Poirier 	u8				nr_addr_cmp;
99854ff892bSMathieu Poirier 	u8				nr_cntr;
99954ff892bSMathieu Poirier 	u8				nr_ext_inp;
100054ff892bSMathieu Poirier 	u8				numcidc;
100154ff892bSMathieu Poirier 	u8				numvmidc;
100254ff892bSMathieu Poirier 	u8				nrseqstate;
100354ff892bSMathieu Poirier 	u8				nr_event;
100454ff892bSMathieu Poirier 	u8				nr_resource;
100554ff892bSMathieu Poirier 	u8				nr_ss_cmp;
100654ff892bSMathieu Poirier 	u8				trcid;
100754ff892bSMathieu Poirier 	u8				trcid_size;
100854ff892bSMathieu Poirier 	u8				ts_size;
100954ff892bSMathieu Poirier 	u8				ctxid_size;
101054ff892bSMathieu Poirier 	u8				vmid_size;
101154ff892bSMathieu Poirier 	u8				ccsize;
1012cc0271a3SJames Clark 	u16				ccitmin;
10132e1cdfe1SPratik Patel 	u8				s_ex_level;
10142e1cdfe1SPratik Patel 	u8				ns_ex_level;
10156327a454SLi Pengcheng 	u8				q_support;
1016bc2c689fSSuzuki K Poulose 	u8				os_lock_model;
101754ff892bSMathieu Poirier 	bool				sticky_enable;
101854ff892bSMathieu Poirier 	bool				boot_enable;
101954ff892bSMathieu Poirier 	bool				os_unlock;
102054ff892bSMathieu Poirier 	bool				instrp0;
102146bf8d7cSSuzuki K Poulose 	bool				q_filt;
102254ff892bSMathieu Poirier 	bool				trcbb;
102354ff892bSMathieu Poirier 	bool				trccond;
102454ff892bSMathieu Poirier 	bool				retstack;
102554ff892bSMathieu Poirier 	bool				trccci;
102654ff892bSMathieu Poirier 	bool				trc_error;
102754ff892bSMathieu Poirier 	bool				syncpr;
102854ff892bSMathieu Poirier 	bool				stallctl;
102954ff892bSMathieu Poirier 	bool				sysstall;
103054ff892bSMathieu Poirier 	bool				nooverflow;
103154ff892bSMathieu Poirier 	bool				atbtrig;
103254ff892bSMathieu Poirier 	bool				lpoverride;
10335f6fd1aaSSuzuki K Poulose 	u64				trfcr;
103454ff892bSMathieu Poirier 	struct etmv4_config		config;
1035937d3f58SSuzuki K Poulose 	u64				save_trfcr;
1036f188b5e7SAndrew Murray 	struct etmv4_save_state		*save_state;
1037f188b5e7SAndrew Murray 	bool				state_needs_restore;
103802510a5aSTingwei Zhang 	bool				skip_power_up;
1039e7255092SQi Liu 	DECLARE_BITMAP(arch_features, ETM4_IMPDEF_FEATURE_MAX);
10402e1cdfe1SPratik Patel };
10412e1cdfe1SPratik Patel 
10422e1cdfe1SPratik Patel /* Address comparator access types */
10432e1cdfe1SPratik Patel enum etm_addr_acctype {
1044f5def772SJames Clark 	TRCACATRn_TYPE_ADDR,
1045f5def772SJames Clark 	TRCACATRn_TYPE_DATA_LOAD_ADDR,
1046f5def772SJames Clark 	TRCACATRn_TYPE_DATA_STORE_ADDR,
1047f5def772SJames Clark 	TRCACATRn_TYPE_DATA_LOAD_STORE_ADDR,
10482e1cdfe1SPratik Patel };
10492e1cdfe1SPratik Patel 
10502e1cdfe1SPratik Patel /* Address comparator context types */
10512e1cdfe1SPratik Patel enum etm_addr_ctxtype {
10522e1cdfe1SPratik Patel 	ETM_CTX_NONE,
10532e1cdfe1SPratik Patel 	ETM_CTX_CTXID,
10542e1cdfe1SPratik Patel 	ETM_CTX_VMID,
10552e1cdfe1SPratik Patel 	ETM_CTX_CTXID_VMID,
10562e1cdfe1SPratik Patel };
10572e1cdfe1SPratik Patel 
1058a77de263SMathieu Poirier extern const struct attribute_group *coresight_etmv4_groups[];
10594f6fce54SMathieu Poirier void etm4_config_trace_mode(struct etmv4_config *config);
106003336d0fSSuzuki K Poulose 
106103336d0fSSuzuki K Poulose u64 etm4x_sysreg_read(u32 offset, bool _relaxed, bool _64bit);
106203336d0fSSuzuki K Poulose void etm4x_sysreg_write(u64 val, u32 offset, bool _relaxed, bool _64bit);
106335e1c916SSuzuki K Poulose 
106435e1c916SSuzuki K Poulose static inline bool etm4x_is_ete(struct etmv4_drvdata *drvdata)
106535e1c916SSuzuki K Poulose {
106635e1c916SSuzuki K Poulose 	return drvdata->arch >= ETM_ARCH_ETE;
106735e1c916SSuzuki K Poulose }
1068df487120SMike Leach 
1069df487120SMike Leach int etm4_read_alloc_trace_id(struct etmv4_drvdata *drvdata);
1070df487120SMike Leach void etm4_release_trace_id(struct etmv4_drvdata *drvdata);
10712e1cdfe1SPratik Patel #endif
1072