1 /* 2 * Copyright (C) 2012-2014 Mentor Graphics Inc. 3 * Copyright (C) 2005-2009 Freescale Semiconductor, Inc. 4 * 5 * This program is free software; you can redistribute it and/or modify it 6 * under the terms of the GNU General Public License as published by the 7 * Free Software Foundation; either version 2 of the License, or (at your 8 * option) any later version. 9 * 10 * This program is distributed in the hope that it will be useful, but 11 * WITHOUT ANY WARRANTY; without even the implied warranty of MERCHANTABILITY 12 * or FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License 13 * for more details. 14 */ 15 #include <linux/export.h> 16 #include <linux/module.h> 17 #include <linux/types.h> 18 #include <linux/errno.h> 19 #include <linux/delay.h> 20 #include <linux/io.h> 21 #include <linux/err.h> 22 #include <linux/platform_device.h> 23 #include <linux/videodev2.h> 24 #include <uapi/linux/v4l2-mediabus.h> 25 #include <linux/clk.h> 26 #include <linux/clk-provider.h> 27 #include <linux/clkdev.h> 28 29 #include "ipu-prv.h" 30 31 struct ipu_csi { 32 void __iomem *base; 33 int id; 34 u32 module; 35 struct clk *clk_ipu; /* IPU bus clock */ 36 spinlock_t lock; 37 bool inuse; 38 struct ipu_soc *ipu; 39 }; 40 41 /* CSI Register Offsets */ 42 #define CSI_SENS_CONF 0x0000 43 #define CSI_SENS_FRM_SIZE 0x0004 44 #define CSI_ACT_FRM_SIZE 0x0008 45 #define CSI_OUT_FRM_CTRL 0x000c 46 #define CSI_TST_CTRL 0x0010 47 #define CSI_CCIR_CODE_1 0x0014 48 #define CSI_CCIR_CODE_2 0x0018 49 #define CSI_CCIR_CODE_3 0x001c 50 #define CSI_MIPI_DI 0x0020 51 #define CSI_SKIP 0x0024 52 #define CSI_CPD_CTRL 0x0028 53 #define CSI_CPD_RC(n) (0x002c + ((n)*4)) 54 #define CSI_CPD_RS(n) (0x004c + ((n)*4)) 55 #define CSI_CPD_GRC(n) (0x005c + ((n)*4)) 56 #define CSI_CPD_GRS(n) (0x007c + ((n)*4)) 57 #define CSI_CPD_GBC(n) (0x008c + ((n)*4)) 58 #define CSI_CPD_GBS(n) (0x00Ac + ((n)*4)) 59 #define CSI_CPD_BC(n) (0x00Bc + ((n)*4)) 60 #define CSI_CPD_BS(n) (0x00Dc + ((n)*4)) 61 #define CSI_CPD_OFFSET1 0x00ec 62 #define CSI_CPD_OFFSET2 0x00f0 63 64 /* CSI Register Fields */ 65 #define CSI_SENS_CONF_DATA_FMT_SHIFT 8 66 #define CSI_SENS_CONF_DATA_FMT_MASK 0x00000700 67 #define CSI_SENS_CONF_DATA_FMT_RGB_YUV444 0L 68 #define CSI_SENS_CONF_DATA_FMT_YUV422_YUYV 1L 69 #define CSI_SENS_CONF_DATA_FMT_YUV422_UYVY 2L 70 #define CSI_SENS_CONF_DATA_FMT_BAYER 3L 71 #define CSI_SENS_CONF_DATA_FMT_RGB565 4L 72 #define CSI_SENS_CONF_DATA_FMT_RGB555 5L 73 #define CSI_SENS_CONF_DATA_FMT_RGB444 6L 74 #define CSI_SENS_CONF_DATA_FMT_JPEG 7L 75 76 #define CSI_SENS_CONF_VSYNC_POL_SHIFT 0 77 #define CSI_SENS_CONF_HSYNC_POL_SHIFT 1 78 #define CSI_SENS_CONF_DATA_POL_SHIFT 2 79 #define CSI_SENS_CONF_PIX_CLK_POL_SHIFT 3 80 #define CSI_SENS_CONF_SENS_PRTCL_MASK 0x00000070 81 #define CSI_SENS_CONF_SENS_PRTCL_SHIFT 4 82 #define CSI_SENS_CONF_PACK_TIGHT_SHIFT 7 83 #define CSI_SENS_CONF_DATA_WIDTH_SHIFT 11 84 #define CSI_SENS_CONF_EXT_VSYNC_SHIFT 15 85 #define CSI_SENS_CONF_DIVRATIO_SHIFT 16 86 87 #define CSI_SENS_CONF_DIVRATIO_MASK 0x00ff0000 88 #define CSI_SENS_CONF_DATA_DEST_SHIFT 24 89 #define CSI_SENS_CONF_DATA_DEST_MASK 0x07000000 90 #define CSI_SENS_CONF_JPEG8_EN_SHIFT 27 91 #define CSI_SENS_CONF_JPEG_EN_SHIFT 28 92 #define CSI_SENS_CONF_FORCE_EOF_SHIFT 29 93 #define CSI_SENS_CONF_DATA_EN_POL_SHIFT 31 94 95 #define CSI_DATA_DEST_IC 2 96 #define CSI_DATA_DEST_IDMAC 4 97 98 #define CSI_CCIR_ERR_DET_EN 0x01000000 99 #define CSI_HORI_DOWNSIZE_EN 0x80000000 100 #define CSI_VERT_DOWNSIZE_EN 0x40000000 101 #define CSI_TEST_GEN_MODE_EN 0x01000000 102 103 #define CSI_HSC_MASK 0x1fff0000 104 #define CSI_HSC_SHIFT 16 105 #define CSI_VSC_MASK 0x00000fff 106 #define CSI_VSC_SHIFT 0 107 108 #define CSI_TEST_GEN_R_MASK 0x000000ff 109 #define CSI_TEST_GEN_R_SHIFT 0 110 #define CSI_TEST_GEN_G_MASK 0x0000ff00 111 #define CSI_TEST_GEN_G_SHIFT 8 112 #define CSI_TEST_GEN_B_MASK 0x00ff0000 113 #define CSI_TEST_GEN_B_SHIFT 16 114 115 #define CSI_MAX_RATIO_SKIP_SMFC_MASK 0x00000007 116 #define CSI_MAX_RATIO_SKIP_SMFC_SHIFT 0 117 #define CSI_SKIP_SMFC_MASK 0x000000f8 118 #define CSI_SKIP_SMFC_SHIFT 3 119 #define CSI_ID_2_SKIP_MASK 0x00000300 120 #define CSI_ID_2_SKIP_SHIFT 8 121 122 #define CSI_COLOR_FIRST_ROW_MASK 0x00000002 123 #define CSI_COLOR_FIRST_COMP_MASK 0x00000001 124 125 /* MIPI CSI-2 data types */ 126 #define MIPI_DT_YUV420 0x18 /* YYY.../UYVY.... */ 127 #define MIPI_DT_YUV420_LEGACY 0x1a /* UYY.../VYY... */ 128 #define MIPI_DT_YUV422 0x1e /* UYVY... */ 129 #define MIPI_DT_RGB444 0x20 130 #define MIPI_DT_RGB555 0x21 131 #define MIPI_DT_RGB565 0x22 132 #define MIPI_DT_RGB666 0x23 133 #define MIPI_DT_RGB888 0x24 134 #define MIPI_DT_RAW6 0x28 135 #define MIPI_DT_RAW7 0x29 136 #define MIPI_DT_RAW8 0x2a 137 #define MIPI_DT_RAW10 0x2b 138 #define MIPI_DT_RAW12 0x2c 139 #define MIPI_DT_RAW14 0x2d 140 141 /* 142 * Bitfield of CSI bus signal polarities and modes. 143 */ 144 struct ipu_csi_bus_config { 145 unsigned data_width:4; 146 unsigned clk_mode:3; 147 unsigned ext_vsync:1; 148 unsigned vsync_pol:1; 149 unsigned hsync_pol:1; 150 unsigned pixclk_pol:1; 151 unsigned data_pol:1; 152 unsigned sens_clksrc:1; 153 unsigned pack_tight:1; 154 unsigned force_eof:1; 155 unsigned data_en_pol:1; 156 157 unsigned data_fmt; 158 unsigned mipi_dt; 159 }; 160 161 /* 162 * Enumeration of CSI data bus widths. 163 */ 164 enum ipu_csi_data_width { 165 IPU_CSI_DATA_WIDTH_4 = 0, 166 IPU_CSI_DATA_WIDTH_8 = 1, 167 IPU_CSI_DATA_WIDTH_10 = 3, 168 IPU_CSI_DATA_WIDTH_12 = 5, 169 IPU_CSI_DATA_WIDTH_16 = 9, 170 }; 171 172 /* 173 * Enumeration of CSI clock modes. 174 */ 175 enum ipu_csi_clk_mode { 176 IPU_CSI_CLK_MODE_GATED_CLK, 177 IPU_CSI_CLK_MODE_NONGATED_CLK, 178 IPU_CSI_CLK_MODE_CCIR656_PROGRESSIVE, 179 IPU_CSI_CLK_MODE_CCIR656_INTERLACED, 180 IPU_CSI_CLK_MODE_CCIR1120_PROGRESSIVE_DDR, 181 IPU_CSI_CLK_MODE_CCIR1120_PROGRESSIVE_SDR, 182 IPU_CSI_CLK_MODE_CCIR1120_INTERLACED_DDR, 183 IPU_CSI_CLK_MODE_CCIR1120_INTERLACED_SDR, 184 }; 185 186 static inline u32 ipu_csi_read(struct ipu_csi *csi, unsigned offset) 187 { 188 return readl(csi->base + offset); 189 } 190 191 static inline void ipu_csi_write(struct ipu_csi *csi, u32 value, 192 unsigned offset) 193 { 194 writel(value, csi->base + offset); 195 } 196 197 /* 198 * Set mclk division ratio for generating test mode mclk. Only used 199 * for test generator. 200 */ 201 static int ipu_csi_set_testgen_mclk(struct ipu_csi *csi, u32 pixel_clk, 202 u32 ipu_clk) 203 { 204 u32 temp; 205 int div_ratio; 206 207 div_ratio = (ipu_clk / pixel_clk) - 1; 208 209 if (div_ratio > 0xFF || div_ratio < 0) { 210 dev_err(csi->ipu->dev, 211 "value of pixel_clk extends normal range\n"); 212 return -EINVAL; 213 } 214 215 temp = ipu_csi_read(csi, CSI_SENS_CONF); 216 temp &= ~CSI_SENS_CONF_DIVRATIO_MASK; 217 ipu_csi_write(csi, temp | (div_ratio << CSI_SENS_CONF_DIVRATIO_SHIFT), 218 CSI_SENS_CONF); 219 220 return 0; 221 } 222 223 /* 224 * Find the CSI data format and data width for the given V4L2 media 225 * bus pixel format code. 226 */ 227 static int mbus_code_to_bus_cfg(struct ipu_csi_bus_config *cfg, u32 mbus_code) 228 { 229 switch (mbus_code) { 230 case MEDIA_BUS_FMT_BGR565_2X8_BE: 231 case MEDIA_BUS_FMT_BGR565_2X8_LE: 232 case MEDIA_BUS_FMT_RGB565_2X8_BE: 233 case MEDIA_BUS_FMT_RGB565_2X8_LE: 234 cfg->data_fmt = CSI_SENS_CONF_DATA_FMT_RGB565; 235 cfg->mipi_dt = MIPI_DT_RGB565; 236 cfg->data_width = IPU_CSI_DATA_WIDTH_8; 237 break; 238 case MEDIA_BUS_FMT_RGB444_2X8_PADHI_BE: 239 case MEDIA_BUS_FMT_RGB444_2X8_PADHI_LE: 240 cfg->data_fmt = CSI_SENS_CONF_DATA_FMT_RGB444; 241 cfg->mipi_dt = MIPI_DT_RGB444; 242 cfg->data_width = IPU_CSI_DATA_WIDTH_8; 243 break; 244 case MEDIA_BUS_FMT_RGB555_2X8_PADHI_BE: 245 case MEDIA_BUS_FMT_RGB555_2X8_PADHI_LE: 246 cfg->data_fmt = CSI_SENS_CONF_DATA_FMT_RGB555; 247 cfg->mipi_dt = MIPI_DT_RGB555; 248 cfg->data_width = IPU_CSI_DATA_WIDTH_8; 249 break; 250 case MEDIA_BUS_FMT_UYVY8_2X8: 251 cfg->data_fmt = CSI_SENS_CONF_DATA_FMT_YUV422_UYVY; 252 cfg->mipi_dt = MIPI_DT_YUV422; 253 cfg->data_width = IPU_CSI_DATA_WIDTH_8; 254 break; 255 case MEDIA_BUS_FMT_YUYV8_2X8: 256 cfg->data_fmt = CSI_SENS_CONF_DATA_FMT_YUV422_YUYV; 257 cfg->mipi_dt = MIPI_DT_YUV422; 258 cfg->data_width = IPU_CSI_DATA_WIDTH_8; 259 break; 260 case MEDIA_BUS_FMT_UYVY8_1X16: 261 case MEDIA_BUS_FMT_YUYV8_1X16: 262 cfg->data_fmt = CSI_SENS_CONF_DATA_FMT_BAYER; 263 cfg->mipi_dt = MIPI_DT_YUV422; 264 cfg->data_width = IPU_CSI_DATA_WIDTH_16; 265 break; 266 case MEDIA_BUS_FMT_SBGGR8_1X8: 267 case MEDIA_BUS_FMT_SGBRG8_1X8: 268 case MEDIA_BUS_FMT_SGRBG8_1X8: 269 case MEDIA_BUS_FMT_SRGGB8_1X8: 270 case MEDIA_BUS_FMT_Y8_1X8: 271 cfg->data_fmt = CSI_SENS_CONF_DATA_FMT_BAYER; 272 cfg->mipi_dt = MIPI_DT_RAW8; 273 cfg->data_width = IPU_CSI_DATA_WIDTH_8; 274 break; 275 case MEDIA_BUS_FMT_SBGGR10_DPCM8_1X8: 276 case MEDIA_BUS_FMT_SGBRG10_DPCM8_1X8: 277 case MEDIA_BUS_FMT_SGRBG10_DPCM8_1X8: 278 case MEDIA_BUS_FMT_SRGGB10_DPCM8_1X8: 279 case MEDIA_BUS_FMT_SBGGR10_2X8_PADHI_BE: 280 case MEDIA_BUS_FMT_SBGGR10_2X8_PADHI_LE: 281 case MEDIA_BUS_FMT_SBGGR10_2X8_PADLO_BE: 282 case MEDIA_BUS_FMT_SBGGR10_2X8_PADLO_LE: 283 cfg->data_fmt = CSI_SENS_CONF_DATA_FMT_BAYER; 284 cfg->mipi_dt = MIPI_DT_RAW10; 285 cfg->data_width = IPU_CSI_DATA_WIDTH_8; 286 break; 287 case MEDIA_BUS_FMT_SBGGR10_1X10: 288 case MEDIA_BUS_FMT_SGBRG10_1X10: 289 case MEDIA_BUS_FMT_SGRBG10_1X10: 290 case MEDIA_BUS_FMT_SRGGB10_1X10: 291 case MEDIA_BUS_FMT_Y10_1X10: 292 cfg->data_fmt = CSI_SENS_CONF_DATA_FMT_BAYER; 293 cfg->mipi_dt = MIPI_DT_RAW10; 294 cfg->data_width = IPU_CSI_DATA_WIDTH_10; 295 break; 296 case MEDIA_BUS_FMT_SBGGR12_1X12: 297 case MEDIA_BUS_FMT_SGBRG12_1X12: 298 case MEDIA_BUS_FMT_SGRBG12_1X12: 299 case MEDIA_BUS_FMT_SRGGB12_1X12: 300 case MEDIA_BUS_FMT_Y12_1X12: 301 cfg->data_fmt = CSI_SENS_CONF_DATA_FMT_BAYER; 302 cfg->mipi_dt = MIPI_DT_RAW12; 303 cfg->data_width = IPU_CSI_DATA_WIDTH_12; 304 break; 305 case MEDIA_BUS_FMT_JPEG_1X8: 306 /* TODO */ 307 cfg->data_fmt = CSI_SENS_CONF_DATA_FMT_JPEG; 308 cfg->mipi_dt = MIPI_DT_RAW8; 309 cfg->data_width = IPU_CSI_DATA_WIDTH_8; 310 break; 311 default: 312 return -EINVAL; 313 } 314 315 return 0; 316 } 317 318 /* 319 * Fill a CSI bus config struct from mbus_config and mbus_framefmt. 320 */ 321 static void fill_csi_bus_cfg(struct ipu_csi_bus_config *csicfg, 322 struct v4l2_mbus_config *mbus_cfg, 323 struct v4l2_mbus_framefmt *mbus_fmt) 324 { 325 memset(csicfg, 0, sizeof(*csicfg)); 326 327 mbus_code_to_bus_cfg(csicfg, mbus_fmt->code); 328 329 switch (mbus_cfg->type) { 330 case V4L2_MBUS_PARALLEL: 331 csicfg->ext_vsync = 1; 332 csicfg->vsync_pol = (mbus_cfg->flags & 333 V4L2_MBUS_VSYNC_ACTIVE_LOW) ? 1 : 0; 334 csicfg->hsync_pol = (mbus_cfg->flags & 335 V4L2_MBUS_HSYNC_ACTIVE_LOW) ? 1 : 0; 336 csicfg->pixclk_pol = (mbus_cfg->flags & 337 V4L2_MBUS_PCLK_SAMPLE_FALLING) ? 1 : 0; 338 csicfg->clk_mode = IPU_CSI_CLK_MODE_GATED_CLK; 339 break; 340 case V4L2_MBUS_BT656: 341 csicfg->ext_vsync = 0; 342 if (V4L2_FIELD_HAS_BOTH(mbus_fmt->field) || 343 mbus_fmt->field == V4L2_FIELD_ALTERNATE) 344 csicfg->clk_mode = IPU_CSI_CLK_MODE_CCIR656_INTERLACED; 345 else 346 csicfg->clk_mode = IPU_CSI_CLK_MODE_CCIR656_PROGRESSIVE; 347 break; 348 case V4L2_MBUS_CSI2: 349 /* 350 * MIPI CSI-2 requires non gated clock mode, all other 351 * parameters are not applicable for MIPI CSI-2 bus. 352 */ 353 csicfg->clk_mode = IPU_CSI_CLK_MODE_NONGATED_CLK; 354 break; 355 default: 356 /* will never get here, keep compiler quiet */ 357 break; 358 } 359 } 360 361 int ipu_csi_init_interface(struct ipu_csi *csi, 362 struct v4l2_mbus_config *mbus_cfg, 363 struct v4l2_mbus_framefmt *mbus_fmt) 364 { 365 struct ipu_csi_bus_config cfg; 366 unsigned long flags; 367 u32 width, height, data = 0; 368 369 fill_csi_bus_cfg(&cfg, mbus_cfg, mbus_fmt); 370 371 /* set default sensor frame width and height */ 372 width = mbus_fmt->width; 373 height = mbus_fmt->height; 374 375 /* Set the CSI_SENS_CONF register remaining fields */ 376 data |= cfg.data_width << CSI_SENS_CONF_DATA_WIDTH_SHIFT | 377 cfg.data_fmt << CSI_SENS_CONF_DATA_FMT_SHIFT | 378 cfg.data_pol << CSI_SENS_CONF_DATA_POL_SHIFT | 379 cfg.vsync_pol << CSI_SENS_CONF_VSYNC_POL_SHIFT | 380 cfg.hsync_pol << CSI_SENS_CONF_HSYNC_POL_SHIFT | 381 cfg.pixclk_pol << CSI_SENS_CONF_PIX_CLK_POL_SHIFT | 382 cfg.ext_vsync << CSI_SENS_CONF_EXT_VSYNC_SHIFT | 383 cfg.clk_mode << CSI_SENS_CONF_SENS_PRTCL_SHIFT | 384 cfg.pack_tight << CSI_SENS_CONF_PACK_TIGHT_SHIFT | 385 cfg.force_eof << CSI_SENS_CONF_FORCE_EOF_SHIFT | 386 cfg.data_en_pol << CSI_SENS_CONF_DATA_EN_POL_SHIFT; 387 388 spin_lock_irqsave(&csi->lock, flags); 389 390 ipu_csi_write(csi, data, CSI_SENS_CONF); 391 392 /* Set CCIR registers */ 393 394 switch (cfg.clk_mode) { 395 case IPU_CSI_CLK_MODE_CCIR656_PROGRESSIVE: 396 ipu_csi_write(csi, 0x40030, CSI_CCIR_CODE_1); 397 ipu_csi_write(csi, 0xFF0000, CSI_CCIR_CODE_3); 398 break; 399 case IPU_CSI_CLK_MODE_CCIR656_INTERLACED: 400 if (mbus_fmt->width == 720 && mbus_fmt->height == 576) { 401 /* 402 * PAL case 403 * 404 * Field0BlankEnd = 0x6, Field0BlankStart = 0x2, 405 * Field0ActiveEnd = 0x4, Field0ActiveStart = 0 406 * Field1BlankEnd = 0x7, Field1BlankStart = 0x3, 407 * Field1ActiveEnd = 0x5, Field1ActiveStart = 0x1 408 */ 409 height = 625; /* framelines for PAL */ 410 411 ipu_csi_write(csi, 0x40596 | CSI_CCIR_ERR_DET_EN, 412 CSI_CCIR_CODE_1); 413 ipu_csi_write(csi, 0xD07DF, CSI_CCIR_CODE_2); 414 ipu_csi_write(csi, 0xFF0000, CSI_CCIR_CODE_3); 415 } else if (mbus_fmt->width == 720 && mbus_fmt->height == 480) { 416 /* 417 * NTSC case 418 * 419 * Field0BlankEnd = 0x7, Field0BlankStart = 0x3, 420 * Field0ActiveEnd = 0x5, Field0ActiveStart = 0x1 421 * Field1BlankEnd = 0x6, Field1BlankStart = 0x2, 422 * Field1ActiveEnd = 0x4, Field1ActiveStart = 0 423 */ 424 height = 525; /* framelines for NTSC */ 425 426 ipu_csi_write(csi, 0xD07DF | CSI_CCIR_ERR_DET_EN, 427 CSI_CCIR_CODE_1); 428 ipu_csi_write(csi, 0x40596, CSI_CCIR_CODE_2); 429 ipu_csi_write(csi, 0xFF0000, CSI_CCIR_CODE_3); 430 } else { 431 dev_err(csi->ipu->dev, 432 "Unsupported CCIR656 interlaced video mode\n"); 433 spin_unlock_irqrestore(&csi->lock, flags); 434 return -EINVAL; 435 } 436 break; 437 case IPU_CSI_CLK_MODE_CCIR1120_PROGRESSIVE_DDR: 438 case IPU_CSI_CLK_MODE_CCIR1120_PROGRESSIVE_SDR: 439 case IPU_CSI_CLK_MODE_CCIR1120_INTERLACED_DDR: 440 case IPU_CSI_CLK_MODE_CCIR1120_INTERLACED_SDR: 441 ipu_csi_write(csi, 0x40030 | CSI_CCIR_ERR_DET_EN, 442 CSI_CCIR_CODE_1); 443 ipu_csi_write(csi, 0xFF0000, CSI_CCIR_CODE_3); 444 break; 445 case IPU_CSI_CLK_MODE_GATED_CLK: 446 case IPU_CSI_CLK_MODE_NONGATED_CLK: 447 ipu_csi_write(csi, 0, CSI_CCIR_CODE_1); 448 break; 449 } 450 451 /* Setup sensor frame size */ 452 ipu_csi_write(csi, (width - 1) | ((height - 1) << 16), 453 CSI_SENS_FRM_SIZE); 454 455 dev_dbg(csi->ipu->dev, "CSI_SENS_CONF = 0x%08X\n", 456 ipu_csi_read(csi, CSI_SENS_CONF)); 457 dev_dbg(csi->ipu->dev, "CSI_ACT_FRM_SIZE = 0x%08X\n", 458 ipu_csi_read(csi, CSI_ACT_FRM_SIZE)); 459 460 spin_unlock_irqrestore(&csi->lock, flags); 461 462 return 0; 463 } 464 EXPORT_SYMBOL_GPL(ipu_csi_init_interface); 465 466 bool ipu_csi_is_interlaced(struct ipu_csi *csi) 467 { 468 unsigned long flags; 469 u32 sensor_protocol; 470 471 spin_lock_irqsave(&csi->lock, flags); 472 sensor_protocol = 473 (ipu_csi_read(csi, CSI_SENS_CONF) & 474 CSI_SENS_CONF_SENS_PRTCL_MASK) >> 475 CSI_SENS_CONF_SENS_PRTCL_SHIFT; 476 spin_unlock_irqrestore(&csi->lock, flags); 477 478 switch (sensor_protocol) { 479 case IPU_CSI_CLK_MODE_GATED_CLK: 480 case IPU_CSI_CLK_MODE_NONGATED_CLK: 481 case IPU_CSI_CLK_MODE_CCIR656_PROGRESSIVE: 482 case IPU_CSI_CLK_MODE_CCIR1120_PROGRESSIVE_DDR: 483 case IPU_CSI_CLK_MODE_CCIR1120_PROGRESSIVE_SDR: 484 return false; 485 case IPU_CSI_CLK_MODE_CCIR656_INTERLACED: 486 case IPU_CSI_CLK_MODE_CCIR1120_INTERLACED_DDR: 487 case IPU_CSI_CLK_MODE_CCIR1120_INTERLACED_SDR: 488 return true; 489 default: 490 dev_err(csi->ipu->dev, 491 "CSI %d sensor protocol unsupported\n", csi->id); 492 return false; 493 } 494 } 495 EXPORT_SYMBOL_GPL(ipu_csi_is_interlaced); 496 497 void ipu_csi_get_window(struct ipu_csi *csi, struct v4l2_rect *w) 498 { 499 unsigned long flags; 500 u32 reg; 501 502 spin_lock_irqsave(&csi->lock, flags); 503 504 reg = ipu_csi_read(csi, CSI_ACT_FRM_SIZE); 505 w->width = (reg & 0xFFFF) + 1; 506 w->height = (reg >> 16 & 0xFFFF) + 1; 507 508 reg = ipu_csi_read(csi, CSI_OUT_FRM_CTRL); 509 w->left = (reg & CSI_HSC_MASK) >> CSI_HSC_SHIFT; 510 w->top = (reg & CSI_VSC_MASK) >> CSI_VSC_SHIFT; 511 512 spin_unlock_irqrestore(&csi->lock, flags); 513 } 514 EXPORT_SYMBOL_GPL(ipu_csi_get_window); 515 516 void ipu_csi_set_window(struct ipu_csi *csi, struct v4l2_rect *w) 517 { 518 unsigned long flags; 519 u32 reg; 520 521 spin_lock_irqsave(&csi->lock, flags); 522 523 ipu_csi_write(csi, (w->width - 1) | ((w->height - 1) << 16), 524 CSI_ACT_FRM_SIZE); 525 526 reg = ipu_csi_read(csi, CSI_OUT_FRM_CTRL); 527 reg &= ~(CSI_HSC_MASK | CSI_VSC_MASK); 528 reg |= ((w->top << CSI_VSC_SHIFT) | (w->left << CSI_HSC_SHIFT)); 529 ipu_csi_write(csi, reg, CSI_OUT_FRM_CTRL); 530 531 spin_unlock_irqrestore(&csi->lock, flags); 532 } 533 EXPORT_SYMBOL_GPL(ipu_csi_set_window); 534 535 void ipu_csi_set_downsize(struct ipu_csi *csi, bool horiz, bool vert) 536 { 537 unsigned long flags; 538 u32 reg; 539 540 spin_lock_irqsave(&csi->lock, flags); 541 542 reg = ipu_csi_read(csi, CSI_OUT_FRM_CTRL); 543 reg &= ~(CSI_HORI_DOWNSIZE_EN | CSI_VERT_DOWNSIZE_EN); 544 reg |= (horiz ? CSI_HORI_DOWNSIZE_EN : 0) | 545 (vert ? CSI_VERT_DOWNSIZE_EN : 0); 546 ipu_csi_write(csi, reg, CSI_OUT_FRM_CTRL); 547 548 spin_unlock_irqrestore(&csi->lock, flags); 549 } 550 EXPORT_SYMBOL_GPL(ipu_csi_set_downsize); 551 552 void ipu_csi_set_test_generator(struct ipu_csi *csi, bool active, 553 u32 r_value, u32 g_value, u32 b_value, 554 u32 pix_clk) 555 { 556 unsigned long flags; 557 u32 ipu_clk = clk_get_rate(csi->clk_ipu); 558 u32 temp; 559 560 spin_lock_irqsave(&csi->lock, flags); 561 562 temp = ipu_csi_read(csi, CSI_TST_CTRL); 563 564 if (!active) { 565 temp &= ~CSI_TEST_GEN_MODE_EN; 566 ipu_csi_write(csi, temp, CSI_TST_CTRL); 567 } else { 568 /* Set sensb_mclk div_ratio */ 569 ipu_csi_set_testgen_mclk(csi, pix_clk, ipu_clk); 570 571 temp &= ~(CSI_TEST_GEN_R_MASK | CSI_TEST_GEN_G_MASK | 572 CSI_TEST_GEN_B_MASK); 573 temp |= CSI_TEST_GEN_MODE_EN; 574 temp |= (r_value << CSI_TEST_GEN_R_SHIFT) | 575 (g_value << CSI_TEST_GEN_G_SHIFT) | 576 (b_value << CSI_TEST_GEN_B_SHIFT); 577 ipu_csi_write(csi, temp, CSI_TST_CTRL); 578 } 579 580 spin_unlock_irqrestore(&csi->lock, flags); 581 } 582 EXPORT_SYMBOL_GPL(ipu_csi_set_test_generator); 583 584 int ipu_csi_set_mipi_datatype(struct ipu_csi *csi, u32 vc, 585 struct v4l2_mbus_framefmt *mbus_fmt) 586 { 587 struct ipu_csi_bus_config cfg; 588 unsigned long flags; 589 u32 temp; 590 591 if (vc > 3) 592 return -EINVAL; 593 594 mbus_code_to_bus_cfg(&cfg, mbus_fmt->code); 595 596 spin_lock_irqsave(&csi->lock, flags); 597 598 temp = ipu_csi_read(csi, CSI_MIPI_DI); 599 temp &= ~(0xff << (vc * 8)); 600 temp |= (cfg.mipi_dt << (vc * 8)); 601 ipu_csi_write(csi, temp, CSI_MIPI_DI); 602 603 spin_unlock_irqrestore(&csi->lock, flags); 604 605 return 0; 606 } 607 EXPORT_SYMBOL_GPL(ipu_csi_set_mipi_datatype); 608 609 int ipu_csi_set_skip_smfc(struct ipu_csi *csi, u32 skip, 610 u32 max_ratio, u32 id) 611 { 612 unsigned long flags; 613 u32 temp; 614 615 if (max_ratio > 5 || id > 3) 616 return -EINVAL; 617 618 spin_lock_irqsave(&csi->lock, flags); 619 620 temp = ipu_csi_read(csi, CSI_SKIP); 621 temp &= ~(CSI_MAX_RATIO_SKIP_SMFC_MASK | CSI_ID_2_SKIP_MASK | 622 CSI_SKIP_SMFC_MASK); 623 temp |= (max_ratio << CSI_MAX_RATIO_SKIP_SMFC_SHIFT) | 624 (id << CSI_ID_2_SKIP_SHIFT) | 625 (skip << CSI_SKIP_SMFC_SHIFT); 626 ipu_csi_write(csi, temp, CSI_SKIP); 627 628 spin_unlock_irqrestore(&csi->lock, flags); 629 630 return 0; 631 } 632 EXPORT_SYMBOL_GPL(ipu_csi_set_skip_smfc); 633 634 int ipu_csi_set_dest(struct ipu_csi *csi, enum ipu_csi_dest csi_dest) 635 { 636 unsigned long flags; 637 u32 csi_sens_conf, dest; 638 639 if (csi_dest == IPU_CSI_DEST_IDMAC) 640 dest = CSI_DATA_DEST_IDMAC; 641 else 642 dest = CSI_DATA_DEST_IC; /* IC or VDIC */ 643 644 spin_lock_irqsave(&csi->lock, flags); 645 646 csi_sens_conf = ipu_csi_read(csi, CSI_SENS_CONF); 647 csi_sens_conf &= ~CSI_SENS_CONF_DATA_DEST_MASK; 648 csi_sens_conf |= (dest << CSI_SENS_CONF_DATA_DEST_SHIFT); 649 ipu_csi_write(csi, csi_sens_conf, CSI_SENS_CONF); 650 651 spin_unlock_irqrestore(&csi->lock, flags); 652 653 return 0; 654 } 655 EXPORT_SYMBOL_GPL(ipu_csi_set_dest); 656 657 int ipu_csi_enable(struct ipu_csi *csi) 658 { 659 ipu_module_enable(csi->ipu, csi->module); 660 661 return 0; 662 } 663 EXPORT_SYMBOL_GPL(ipu_csi_enable); 664 665 int ipu_csi_disable(struct ipu_csi *csi) 666 { 667 ipu_module_disable(csi->ipu, csi->module); 668 669 return 0; 670 } 671 EXPORT_SYMBOL_GPL(ipu_csi_disable); 672 673 struct ipu_csi *ipu_csi_get(struct ipu_soc *ipu, int id) 674 { 675 unsigned long flags; 676 struct ipu_csi *csi, *ret; 677 678 if (id > 1) 679 return ERR_PTR(-EINVAL); 680 681 csi = ipu->csi_priv[id]; 682 ret = csi; 683 684 spin_lock_irqsave(&csi->lock, flags); 685 686 if (csi->inuse) { 687 ret = ERR_PTR(-EBUSY); 688 goto unlock; 689 } 690 691 csi->inuse = true; 692 unlock: 693 spin_unlock_irqrestore(&csi->lock, flags); 694 return ret; 695 } 696 EXPORT_SYMBOL_GPL(ipu_csi_get); 697 698 void ipu_csi_put(struct ipu_csi *csi) 699 { 700 unsigned long flags; 701 702 spin_lock_irqsave(&csi->lock, flags); 703 csi->inuse = false; 704 spin_unlock_irqrestore(&csi->lock, flags); 705 } 706 EXPORT_SYMBOL_GPL(ipu_csi_put); 707 708 int ipu_csi_init(struct ipu_soc *ipu, struct device *dev, int id, 709 unsigned long base, u32 module, struct clk *clk_ipu) 710 { 711 struct ipu_csi *csi; 712 713 if (id > 1) 714 return -ENODEV; 715 716 csi = devm_kzalloc(dev, sizeof(*csi), GFP_KERNEL); 717 if (!csi) 718 return -ENOMEM; 719 720 ipu->csi_priv[id] = csi; 721 722 spin_lock_init(&csi->lock); 723 csi->module = module; 724 csi->id = id; 725 csi->clk_ipu = clk_ipu; 726 csi->base = devm_ioremap(dev, base, PAGE_SIZE); 727 if (!csi->base) 728 return -ENOMEM; 729 730 dev_dbg(dev, "CSI%d base: 0x%08lx remapped to %p\n", 731 id, base, csi->base); 732 csi->ipu = ipu; 733 734 return 0; 735 } 736 737 void ipu_csi_exit(struct ipu_soc *ipu, int id) 738 { 739 } 740 741 void ipu_csi_dump(struct ipu_csi *csi) 742 { 743 dev_dbg(csi->ipu->dev, "CSI_SENS_CONF: %08x\n", 744 ipu_csi_read(csi, CSI_SENS_CONF)); 745 dev_dbg(csi->ipu->dev, "CSI_SENS_FRM_SIZE: %08x\n", 746 ipu_csi_read(csi, CSI_SENS_FRM_SIZE)); 747 dev_dbg(csi->ipu->dev, "CSI_ACT_FRM_SIZE: %08x\n", 748 ipu_csi_read(csi, CSI_ACT_FRM_SIZE)); 749 dev_dbg(csi->ipu->dev, "CSI_OUT_FRM_CTRL: %08x\n", 750 ipu_csi_read(csi, CSI_OUT_FRM_CTRL)); 751 dev_dbg(csi->ipu->dev, "CSI_TST_CTRL: %08x\n", 752 ipu_csi_read(csi, CSI_TST_CTRL)); 753 dev_dbg(csi->ipu->dev, "CSI_CCIR_CODE_1: %08x\n", 754 ipu_csi_read(csi, CSI_CCIR_CODE_1)); 755 dev_dbg(csi->ipu->dev, "CSI_CCIR_CODE_2: %08x\n", 756 ipu_csi_read(csi, CSI_CCIR_CODE_2)); 757 dev_dbg(csi->ipu->dev, "CSI_CCIR_CODE_3: %08x\n", 758 ipu_csi_read(csi, CSI_CCIR_CODE_3)); 759 dev_dbg(csi->ipu->dev, "CSI_MIPI_DI: %08x\n", 760 ipu_csi_read(csi, CSI_MIPI_DI)); 761 dev_dbg(csi->ipu->dev, "CSI_SKIP: %08x\n", 762 ipu_csi_read(csi, CSI_SKIP)); 763 } 764 EXPORT_SYMBOL_GPL(ipu_csi_dump); 765