1 // SPDX-License-Identifier: MIT 2 /* 3 * Copyright © 2022 Intel Corporation 4 */ 5 6 #include "xe_wa.h" 7 8 #include <drm/drm_managed.h> 9 #include <kunit/visibility.h> 10 #include <linux/compiler_types.h> 11 12 #include "generated/xe_wa_oob.h" 13 #include "regs/xe_engine_regs.h" 14 #include "regs/xe_gt_regs.h" 15 #include "regs/xe_regs.h" 16 #include "xe_device_types.h" 17 #include "xe_force_wake.h" 18 #include "xe_gt.h" 19 #include "xe_hw_engine_types.h" 20 #include "xe_mmio.h" 21 #include "xe_platform_types.h" 22 #include "xe_rtp.h" 23 #include "xe_step.h" 24 25 /** 26 * DOC: Hardware workarounds 27 * 28 * Hardware workarounds are register programming documented to be executed in 29 * the driver that fall outside of the normal programming sequences for a 30 * platform. There are some basic categories of workarounds, depending on 31 * how/when they are applied: 32 * 33 * - LRC workarounds: workarounds that touch registers that are 34 * saved/restored to/from the HW context image. The list is emitted (via Load 35 * Register Immediate commands) once when initializing the device and saved in 36 * the default context. That default context is then used on every context 37 * creation to have a "primed golden context", i.e. a context image that 38 * already contains the changes needed to all the registers. 39 * 40 * - Engine workarounds: the list of these WAs is applied whenever the specific 41 * engine is reset. It's also possible that a set of engine classes share a 42 * common power domain and they are reset together. This happens on some 43 * platforms with render and compute engines. In this case (at least) one of 44 * them need to keeep the workaround programming: the approach taken in the 45 * driver is to tie those workarounds to the first compute/render engine that 46 * is registered. When executing with GuC submission, engine resets are 47 * outside of kernel driver control, hence the list of registers involved in 48 * written once, on engine initialization, and then passed to GuC, that 49 * saves/restores their values before/after the reset takes place. See 50 * ``drivers/gpu/drm/xe/xe_guc_ads.c`` for reference. 51 * 52 * - GT workarounds: the list of these WAs is applied whenever these registers 53 * revert to their default values: on GPU reset, suspend/resume [1]_, etc. 54 * 55 * - Register whitelist: some workarounds need to be implemented in userspace, 56 * but need to touch privileged registers. The whitelist in the kernel 57 * instructs the hardware to allow the access to happen. From the kernel side, 58 * this is just a special case of a MMIO workaround (as we write the list of 59 * these to/be-whitelisted registers to some special HW registers). 60 * 61 * - Workaround batchbuffers: buffers that get executed automatically by the 62 * hardware on every HW context restore. These buffers are created and 63 * programmed in the default context so the hardware always go through those 64 * programming sequences when switching contexts. The support for workaround 65 * batchbuffers is enabled these hardware mechanisms: 66 * 67 * #. INDIRECT_CTX: A batchbuffer and an offset are provided in the default 68 * context, pointing the hardware to jump to that location when that offset 69 * is reached in the context restore. Workaround batchbuffer in the driver 70 * currently uses this mechanism for all platforms. 71 * 72 * #. BB_PER_CTX_PTR: A batchbuffer is provided in the default context, 73 * pointing the hardware to a buffer to continue executing after the 74 * engine registers are restored in a context restore sequence. This is 75 * currently not used in the driver. 76 * 77 * - Other/OOB: There are WAs that, due to their nature, cannot be applied from 78 * a central place. Those are peppered around the rest of the code, as needed. 79 * Workarounds related to the display IP are the main example. 80 * 81 * .. [1] Technically, some registers are powercontext saved & restored, so they 82 * survive a suspend/resume. In practice, writing them again is not too 83 * costly and simplifies things, so it's the approach taken in the driver. 84 * 85 * .. note:: 86 * Hardware workarounds in xe work the same way as in i915, with the 87 * difference of how they are maintained in the code. In xe it uses the 88 * xe_rtp infrastructure so the workarounds can be kept in tables, following 89 * a more declarative approach rather than procedural. 90 */ 91 92 #undef XE_REG_MCR 93 #define XE_REG_MCR(...) XE_REG(__VA_ARGS__, .mcr = 1) 94 95 __diag_push(); 96 __diag_ignore_all("-Woverride-init", "Allow field overrides in table"); 97 98 static const struct xe_rtp_entry_sr gt_was[] = { 99 { XE_RTP_NAME("14011060649"), 100 XE_RTP_RULES(MEDIA_VERSION_RANGE(1200, 1255), 101 ENGINE_CLASS(VIDEO_DECODE), 102 FUNC(xe_rtp_match_even_instance)), 103 XE_RTP_ACTIONS(SET(VDBOX_CGCTL3F10(0), IECPUNIT_CLKGATE_DIS)), 104 XE_RTP_ENTRY_FLAG(FOREACH_ENGINE), 105 }, 106 { XE_RTP_NAME("14011059788"), 107 XE_RTP_RULES(GRAPHICS_VERSION_RANGE(1200, 1210)), 108 XE_RTP_ACTIONS(SET(DFR_RATIO_EN_AND_CHICKEN, DFR_DISABLE)) 109 }, 110 { XE_RTP_NAME("14015795083"), 111 XE_RTP_RULES(GRAPHICS_VERSION_RANGE(1200, 1260)), 112 XE_RTP_ACTIONS(CLR(MISCCPCTL, DOP_CLOCK_GATE_RENDER_ENABLE)) 113 }, 114 115 /* DG1 */ 116 117 { XE_RTP_NAME("1409420604"), 118 XE_RTP_RULES(PLATFORM(DG1)), 119 XE_RTP_ACTIONS(SET(SUBSLICE_UNIT_LEVEL_CLKGATE2, CPSSUNIT_CLKGATE_DIS)) 120 }, 121 { XE_RTP_NAME("1408615072"), 122 XE_RTP_RULES(PLATFORM(DG1)), 123 XE_RTP_ACTIONS(SET(UNSLICE_UNIT_LEVEL_CLKGATE2, VSUNIT_CLKGATE2_DIS)) 124 }, 125 126 /* DG2 */ 127 128 { XE_RTP_NAME("16010515920"), 129 XE_RTP_RULES(SUBPLATFORM(DG2, G10), 130 GRAPHICS_STEP(A0, B0), 131 ENGINE_CLASS(VIDEO_DECODE)), 132 XE_RTP_ACTIONS(SET(VDBOX_CGCTL3F18(0), ALNUNIT_CLKGATE_DIS)), 133 XE_RTP_ENTRY_FLAG(FOREACH_ENGINE), 134 }, 135 { XE_RTP_NAME("22010523718"), 136 XE_RTP_RULES(SUBPLATFORM(DG2, G10)), 137 XE_RTP_ACTIONS(SET(UNSLICE_UNIT_LEVEL_CLKGATE, CG3DDISCFEG_CLKGATE_DIS)) 138 }, 139 { XE_RTP_NAME("14011006942"), 140 XE_RTP_RULES(SUBPLATFORM(DG2, G10)), 141 XE_RTP_ACTIONS(SET(SUBSLICE_UNIT_LEVEL_CLKGATE, DSS_ROUTER_CLKGATE_DIS)) 142 }, 143 { XE_RTP_NAME("14012362059"), 144 XE_RTP_RULES(SUBPLATFORM(DG2, G10), GRAPHICS_STEP(A0, B0)), 145 XE_RTP_ACTIONS(SET(XEHP_MERT_MOD_CTRL, FORCE_MISS_FTLB)) 146 }, 147 { XE_RTP_NAME("14012362059"), 148 XE_RTP_RULES(SUBPLATFORM(DG2, G11), GRAPHICS_STEP(A0, B0)), 149 XE_RTP_ACTIONS(SET(XEHP_MERT_MOD_CTRL, FORCE_MISS_FTLB)) 150 }, 151 { XE_RTP_NAME("14010948348"), 152 XE_RTP_RULES(SUBPLATFORM(DG2, G10), GRAPHICS_STEP(A0, B0)), 153 XE_RTP_ACTIONS(SET(UNSLCGCTL9430, MSQDUNIT_CLKGATE_DIS)) 154 }, 155 { XE_RTP_NAME("14011037102"), 156 XE_RTP_RULES(SUBPLATFORM(DG2, G10), GRAPHICS_STEP(A0, B0)), 157 XE_RTP_ACTIONS(SET(UNSLCGCTL9444, LTCDD_CLKGATE_DIS)) 158 }, 159 { XE_RTP_NAME("14011371254"), 160 XE_RTP_RULES(SUBPLATFORM(DG2, G10), GRAPHICS_STEP(A0, B0)), 161 XE_RTP_ACTIONS(SET(XEHP_SLICE_UNIT_LEVEL_CLKGATE, NODEDSS_CLKGATE_DIS)) 162 }, 163 { XE_RTP_NAME("14011431319"), 164 XE_RTP_RULES(SUBPLATFORM(DG2, G10), GRAPHICS_STEP(A0, B0)), 165 XE_RTP_ACTIONS(SET(UNSLCGCTL9440, 166 GAMTLBOACS_CLKGATE_DIS | 167 GAMTLBVDBOX7_CLKGATE_DIS | GAMTLBVDBOX6_CLKGATE_DIS | 168 GAMTLBVDBOX5_CLKGATE_DIS | GAMTLBVDBOX4_CLKGATE_DIS | 169 GAMTLBVDBOX3_CLKGATE_DIS | GAMTLBVDBOX2_CLKGATE_DIS | 170 GAMTLBVDBOX1_CLKGATE_DIS | GAMTLBVDBOX0_CLKGATE_DIS | 171 GAMTLBKCR_CLKGATE_DIS | GAMTLBGUC_CLKGATE_DIS | 172 GAMTLBBLT_CLKGATE_DIS), 173 SET(UNSLCGCTL9444, 174 GAMTLBGFXA0_CLKGATE_DIS | GAMTLBGFXA1_CLKGATE_DIS | 175 GAMTLBCOMPA0_CLKGATE_DIS | GAMTLBCOMPA1_CLKGATE_DIS | 176 GAMTLBCOMPB0_CLKGATE_DIS | GAMTLBCOMPB1_CLKGATE_DIS | 177 GAMTLBCOMPC0_CLKGATE_DIS | GAMTLBCOMPC1_CLKGATE_DIS | 178 GAMTLBCOMPD0_CLKGATE_DIS | GAMTLBCOMPD1_CLKGATE_DIS | 179 GAMTLBMERT_CLKGATE_DIS | 180 GAMTLBVEBOX3_CLKGATE_DIS | GAMTLBVEBOX2_CLKGATE_DIS | 181 GAMTLBVEBOX1_CLKGATE_DIS | GAMTLBVEBOX0_CLKGATE_DIS)) 182 }, 183 { XE_RTP_NAME("14010569222"), 184 XE_RTP_RULES(SUBPLATFORM(DG2, G10), GRAPHICS_STEP(A0, B0)), 185 XE_RTP_ACTIONS(SET(UNSLICE_UNIT_LEVEL_CLKGATE, GAMEDIA_CLKGATE_DIS)) 186 }, 187 { XE_RTP_NAME("14011028019"), 188 XE_RTP_RULES(SUBPLATFORM(DG2, G10), GRAPHICS_STEP(A0, B0)), 189 XE_RTP_ACTIONS(SET(SSMCGCTL9530, RTFUNIT_CLKGATE_DIS)) 190 }, 191 { XE_RTP_NAME("14010680813"), 192 XE_RTP_RULES(SUBPLATFORM(DG2, G10), GRAPHICS_STEP(A0, B0)), 193 XE_RTP_ACTIONS(SET(XEHP_GAMSTLB_CTRL, 194 CONTROL_BLOCK_CLKGATE_DIS | 195 EGRESS_BLOCK_CLKGATE_DIS | 196 TAG_BLOCK_CLKGATE_DIS)) 197 }, 198 { XE_RTP_NAME("14014830051"), 199 XE_RTP_RULES(PLATFORM(DG2)), 200 XE_RTP_ACTIONS(CLR(SARB_CHICKEN1, COMP_CKN_IN)) 201 }, 202 { XE_RTP_NAME("18018781329"), 203 XE_RTP_RULES(PLATFORM(DG2)), 204 XE_RTP_ACTIONS(SET(RENDER_MOD_CTRL, FORCE_MISS_FTLB), 205 SET(COMP_MOD_CTRL, FORCE_MISS_FTLB), 206 SET(XEHP_VDBX_MOD_CTRL, FORCE_MISS_FTLB), 207 SET(XEHP_VEBX_MOD_CTRL, FORCE_MISS_FTLB)) 208 }, 209 { XE_RTP_NAME("1509235366"), 210 XE_RTP_RULES(PLATFORM(DG2)), 211 XE_RTP_ACTIONS(SET(XEHP_GAMCNTRL_CTRL, 212 INVALIDATION_BROADCAST_MODE_DIS | 213 GLOBAL_INVALIDATION_MODE)) 214 }, 215 { XE_RTP_NAME("14010648519"), 216 XE_RTP_RULES(PLATFORM(DG2)), 217 XE_RTP_ACTIONS(SET(XEHP_L3NODEARBCFG, XEHP_LNESPARE)) 218 }, 219 220 /* PVC */ 221 222 { XE_RTP_NAME("18018781329"), 223 XE_RTP_RULES(PLATFORM(PVC)), 224 XE_RTP_ACTIONS(SET(RENDER_MOD_CTRL, FORCE_MISS_FTLB), 225 SET(COMP_MOD_CTRL, FORCE_MISS_FTLB), 226 SET(XEHP_VDBX_MOD_CTRL, FORCE_MISS_FTLB), 227 SET(XEHP_VEBX_MOD_CTRL, FORCE_MISS_FTLB)) 228 }, 229 { XE_RTP_NAME("16016694945"), 230 XE_RTP_RULES(PLATFORM(PVC)), 231 XE_RTP_ACTIONS(SET(XEHPC_LNCFMISCCFGREG0, XEHPC_OVRLSCCC)) 232 }, 233 234 /* Xe_LPG */ 235 236 { XE_RTP_NAME("14015795083"), 237 XE_RTP_RULES(GRAPHICS_VERSION_RANGE(1270, 1271), GRAPHICS_STEP(A0, B0)), 238 XE_RTP_ACTIONS(CLR(MISCCPCTL, DOP_CLOCK_GATE_RENDER_ENABLE)) 239 }, 240 { XE_RTP_NAME("14018575942"), 241 XE_RTP_RULES(GRAPHICS_VERSION_RANGE(1270, 1271)), 242 XE_RTP_ACTIONS(SET(COMP_MOD_CTRL, FORCE_MISS_FTLB)) 243 }, 244 { XE_RTP_NAME("22016670082"), 245 XE_RTP_RULES(GRAPHICS_VERSION_RANGE(1270, 1271)), 246 XE_RTP_ACTIONS(SET(SQCNT1, ENFORCE_RAR)) 247 }, 248 249 /* Xe_LPM+ */ 250 251 { XE_RTP_NAME("16021867713"), 252 XE_RTP_RULES(MEDIA_VERSION(1300), 253 ENGINE_CLASS(VIDEO_DECODE)), 254 XE_RTP_ACTIONS(SET(VDBOX_CGCTL3F1C(0), MFXPIPE_CLKGATE_DIS)), 255 XE_RTP_ENTRY_FLAG(FOREACH_ENGINE), 256 }, 257 { XE_RTP_NAME("22016670082"), 258 XE_RTP_RULES(MEDIA_VERSION(1300)), 259 XE_RTP_ACTIONS(SET(XELPMP_SQCNT1, ENFORCE_RAR)) 260 }, 261 262 /* Xe2_LPG */ 263 264 { XE_RTP_NAME("16020975621"), 265 XE_RTP_RULES(GRAPHICS_VERSION(2004), GRAPHICS_STEP(A0, B0)), 266 XE_RTP_ACTIONS(SET(XEHP_SLICE_UNIT_LEVEL_CLKGATE, SBEUNIT_CLKGATE_DIS)) 267 }, 268 { XE_RTP_NAME("14018157293"), 269 XE_RTP_RULES(GRAPHICS_VERSION(2004), GRAPHICS_STEP(A0, B0)), 270 XE_RTP_ACTIONS(SET(XEHPC_L3CLOS_MASK(0), ~0), 271 SET(XEHPC_L3CLOS_MASK(1), ~0), 272 SET(XEHPC_L3CLOS_MASK(2), ~0), 273 SET(XEHPC_L3CLOS_MASK(3), ~0)) 274 }, 275 276 /* Xe2_LPM */ 277 278 { XE_RTP_NAME("14017421178"), 279 XE_RTP_RULES(MEDIA_VERSION(2000), 280 ENGINE_CLASS(VIDEO_DECODE)), 281 XE_RTP_ACTIONS(SET(VDBOX_CGCTL3F10(0), IECPUNIT_CLKGATE_DIS)), 282 XE_RTP_ENTRY_FLAG(FOREACH_ENGINE), 283 }, 284 { XE_RTP_NAME("16021867713"), 285 XE_RTP_RULES(MEDIA_VERSION(2000), 286 ENGINE_CLASS(VIDEO_DECODE)), 287 XE_RTP_ACTIONS(SET(VDBOX_CGCTL3F1C(0), MFXPIPE_CLKGATE_DIS)), 288 XE_RTP_ENTRY_FLAG(FOREACH_ENGINE), 289 }, 290 { XE_RTP_NAME("14019449301"), 291 XE_RTP_RULES(MEDIA_VERSION(2000), ENGINE_CLASS(VIDEO_DECODE)), 292 XE_RTP_ACTIONS(SET(VDBOX_CGCTL3F08(0), CG3DDISHRS_CLKGATE_DIS)), 293 XE_RTP_ENTRY_FLAG(FOREACH_ENGINE), 294 }, 295 296 {} 297 }; 298 299 static const struct xe_rtp_entry_sr engine_was[] = { 300 { XE_RTP_NAME("22010931296, 18011464164, 14010919138"), 301 XE_RTP_RULES(GRAPHICS_VERSION(1200), ENGINE_CLASS(RENDER)), 302 XE_RTP_ACTIONS(SET(FF_THREAD_MODE, 303 FF_TESSELATION_DOP_GATE_DISABLE)) 304 }, 305 { XE_RTP_NAME("1409804808"), 306 XE_RTP_RULES(GRAPHICS_VERSION(1200), 307 ENGINE_CLASS(RENDER), 308 IS_INTEGRATED), 309 XE_RTP_ACTIONS(SET(ROW_CHICKEN2, PUSH_CONST_DEREF_HOLD_DIS)) 310 }, 311 { XE_RTP_NAME("14010229206, 1409085225"), 312 XE_RTP_RULES(GRAPHICS_VERSION(1200), 313 ENGINE_CLASS(RENDER), 314 IS_INTEGRATED), 315 XE_RTP_ACTIONS(SET(ROW_CHICKEN4, DISABLE_TDL_PUSH)) 316 }, 317 { XE_RTP_NAME("1606931601"), 318 XE_RTP_RULES(GRAPHICS_VERSION_RANGE(1200, 1210), ENGINE_CLASS(RENDER)), 319 XE_RTP_ACTIONS(SET(ROW_CHICKEN2, DISABLE_EARLY_READ)) 320 }, 321 { XE_RTP_NAME("14010826681, 1606700617, 22010271021, 18019627453"), 322 XE_RTP_RULES(GRAPHICS_VERSION_RANGE(1200, 1255), ENGINE_CLASS(RENDER)), 323 XE_RTP_ACTIONS(SET(CS_DEBUG_MODE1, FF_DOP_CLOCK_GATE_DISABLE)) 324 }, 325 { XE_RTP_NAME("1406941453"), 326 XE_RTP_RULES(GRAPHICS_VERSION_RANGE(1200, 1210), ENGINE_CLASS(RENDER)), 327 XE_RTP_ACTIONS(SET(SAMPLER_MODE, ENABLE_SMALLPL)) 328 }, 329 { XE_RTP_NAME("FtrPerCtxtPreemptionGranularityControl"), 330 XE_RTP_RULES(GRAPHICS_VERSION_RANGE(1200, 1250), ENGINE_CLASS(RENDER)), 331 XE_RTP_ACTIONS(SET(FF_SLICE_CS_CHICKEN1, 332 FFSC_PERCTX_PREEMPT_CTRL)) 333 }, 334 335 /* TGL */ 336 337 { XE_RTP_NAME("1607297627, 1607030317, 1607186500"), 338 XE_RTP_RULES(PLATFORM(TIGERLAKE), ENGINE_CLASS(RENDER)), 339 XE_RTP_ACTIONS(SET(RING_PSMI_CTL(RENDER_RING_BASE), 340 WAIT_FOR_EVENT_POWER_DOWN_DISABLE | 341 RC_SEMA_IDLE_MSG_DISABLE)) 342 }, 343 344 /* RKL */ 345 346 { XE_RTP_NAME("1607297627, 1607030317, 1607186500"), 347 XE_RTP_RULES(PLATFORM(ROCKETLAKE), ENGINE_CLASS(RENDER)), 348 XE_RTP_ACTIONS(SET(RING_PSMI_CTL(RENDER_RING_BASE), 349 WAIT_FOR_EVENT_POWER_DOWN_DISABLE | 350 RC_SEMA_IDLE_MSG_DISABLE)) 351 }, 352 353 /* ADL-P */ 354 355 { XE_RTP_NAME("1607297627, 1607030317, 1607186500"), 356 XE_RTP_RULES(PLATFORM(ALDERLAKE_P), ENGINE_CLASS(RENDER)), 357 XE_RTP_ACTIONS(SET(RING_PSMI_CTL(RENDER_RING_BASE), 358 WAIT_FOR_EVENT_POWER_DOWN_DISABLE | 359 RC_SEMA_IDLE_MSG_DISABLE)) 360 }, 361 362 /* DG2 */ 363 364 { XE_RTP_NAME("22013037850"), 365 XE_RTP_RULES(PLATFORM(DG2), FUNC(xe_rtp_match_first_render_or_compute)), 366 XE_RTP_ACTIONS(SET(LSC_CHICKEN_BIT_0_UDW, 367 DISABLE_128B_EVICTION_COMMAND_UDW)) 368 }, 369 { XE_RTP_NAME("22014226127"), 370 XE_RTP_RULES(PLATFORM(DG2), FUNC(xe_rtp_match_first_render_or_compute)), 371 XE_RTP_ACTIONS(SET(LSC_CHICKEN_BIT_0, DISABLE_D8_D16_COASLESCE)) 372 }, 373 { XE_RTP_NAME("18017747507"), 374 XE_RTP_RULES(PLATFORM(DG2), FUNC(xe_rtp_match_first_render_or_compute)), 375 XE_RTP_ACTIONS(SET(VFG_PREEMPTION_CHICKEN, 376 POLYGON_TRIFAN_LINELOOP_DISABLE)) 377 }, 378 { XE_RTP_NAME("22012826095, 22013059131"), 379 XE_RTP_RULES(SUBPLATFORM(DG2, G10), GRAPHICS_STEP(B0, C0), 380 FUNC(xe_rtp_match_first_render_or_compute)), 381 XE_RTP_ACTIONS(FIELD_SET(LSC_CHICKEN_BIT_0_UDW, 382 MAXREQS_PER_BANK, 383 REG_FIELD_PREP(MAXREQS_PER_BANK, 2))) 384 }, 385 { XE_RTP_NAME("22012826095, 22013059131"), 386 XE_RTP_RULES(SUBPLATFORM(DG2, G11), 387 FUNC(xe_rtp_match_first_render_or_compute)), 388 XE_RTP_ACTIONS(FIELD_SET(LSC_CHICKEN_BIT_0_UDW, 389 MAXREQS_PER_BANK, 390 REG_FIELD_PREP(MAXREQS_PER_BANK, 2))) 391 }, 392 { XE_RTP_NAME("22013059131"), 393 XE_RTP_RULES(SUBPLATFORM(DG2, G10), GRAPHICS_STEP(B0, C0), 394 FUNC(xe_rtp_match_first_render_or_compute)), 395 XE_RTP_ACTIONS(SET(LSC_CHICKEN_BIT_0, FORCE_1_SUB_MESSAGE_PER_FRAGMENT)) 396 }, 397 { XE_RTP_NAME("22013059131"), 398 XE_RTP_RULES(SUBPLATFORM(DG2, G11), 399 FUNC(xe_rtp_match_first_render_or_compute)), 400 XE_RTP_ACTIONS(SET(LSC_CHICKEN_BIT_0, FORCE_1_SUB_MESSAGE_PER_FRAGMENT)) 401 }, 402 { XE_RTP_NAME("14010918519"), 403 XE_RTP_RULES(SUBPLATFORM(DG2, G10), GRAPHICS_STEP(A0, B0), 404 FUNC(xe_rtp_match_first_render_or_compute)), 405 XE_RTP_ACTIONS(SET(LSC_CHICKEN_BIT_0_UDW, 406 FORCE_SLM_FENCE_SCOPE_TO_TILE | 407 FORCE_UGM_FENCE_SCOPE_TO_TILE, 408 /* 409 * Ignore read back as it always returns 0 in these 410 * steps 411 */ 412 .read_mask = 0)) 413 }, 414 { XE_RTP_NAME("14015227452"), 415 XE_RTP_RULES(PLATFORM(DG2), 416 FUNC(xe_rtp_match_first_render_or_compute)), 417 XE_RTP_ACTIONS(SET(ROW_CHICKEN4, XEHP_DIS_BBL_SYSPIPE)) 418 }, 419 { XE_RTP_NAME("16015675438"), 420 XE_RTP_RULES(PLATFORM(DG2), 421 FUNC(xe_rtp_match_first_render_or_compute)), 422 XE_RTP_ACTIONS(SET(FF_SLICE_CS_CHICKEN2, 423 PERF_FIX_BALANCING_CFE_DISABLE)) 424 }, 425 { XE_RTP_NAME("18028616096"), 426 XE_RTP_RULES(PLATFORM(DG2), 427 FUNC(xe_rtp_match_first_render_or_compute)), 428 XE_RTP_ACTIONS(SET(LSC_CHICKEN_BIT_0_UDW, UGM_FRAGMENT_THRESHOLD_TO_3)) 429 }, 430 { XE_RTP_NAME("16011620976, 22015475538"), 431 XE_RTP_RULES(PLATFORM(DG2), 432 FUNC(xe_rtp_match_first_render_or_compute)), 433 XE_RTP_ACTIONS(SET(LSC_CHICKEN_BIT_0_UDW, DIS_CHAIN_2XSIMD8)) 434 }, 435 { XE_RTP_NAME("22012654132"), 436 XE_RTP_RULES(SUBPLATFORM(DG2, G10), GRAPHICS_STEP(A0, C0), 437 FUNC(xe_rtp_match_first_render_or_compute)), 438 XE_RTP_ACTIONS(SET(CACHE_MODE_SS, ENABLE_PREFETCH_INTO_IC, 439 /* 440 * Register can't be read back for verification on 441 * DG2 due to Wa_14012342262 442 */ 443 .read_mask = 0)) 444 }, 445 { XE_RTP_NAME("22012654132"), 446 XE_RTP_RULES(SUBPLATFORM(DG2, G11), 447 FUNC(xe_rtp_match_first_render_or_compute)), 448 XE_RTP_ACTIONS(SET(CACHE_MODE_SS, ENABLE_PREFETCH_INTO_IC, 449 /* 450 * Register can't be read back for verification on 451 * DG2 due to Wa_14012342262 452 */ 453 .read_mask = 0)) 454 }, 455 { XE_RTP_NAME("1509727124"), 456 XE_RTP_RULES(PLATFORM(DG2), ENGINE_CLASS(RENDER)), 457 XE_RTP_ACTIONS(SET(SAMPLER_MODE, SC_DISABLE_POWER_OPTIMIZATION_EBB)) 458 }, 459 { XE_RTP_NAME("22012856258"), 460 XE_RTP_RULES(PLATFORM(DG2), ENGINE_CLASS(RENDER)), 461 XE_RTP_ACTIONS(SET(ROW_CHICKEN2, DISABLE_READ_SUPPRESSION)) 462 }, 463 { XE_RTP_NAME("14013392000"), 464 XE_RTP_RULES(SUBPLATFORM(DG2, G11), GRAPHICS_STEP(A0, B0), 465 ENGINE_CLASS(RENDER)), 466 XE_RTP_ACTIONS(SET(ROW_CHICKEN2, ENABLE_LARGE_GRF_MODE)) 467 }, 468 { XE_RTP_NAME("14012419201"), 469 XE_RTP_RULES(SUBPLATFORM(DG2, G10), GRAPHICS_STEP(A0, B0), 470 ENGINE_CLASS(RENDER)), 471 XE_RTP_ACTIONS(SET(ROW_CHICKEN4, 472 DISABLE_HDR_PAST_PAYLOAD_HOLD_FIX)) 473 }, 474 { XE_RTP_NAME("14012419201"), 475 XE_RTP_RULES(SUBPLATFORM(DG2, G11), GRAPHICS_STEP(A0, B0), 476 ENGINE_CLASS(RENDER)), 477 XE_RTP_ACTIONS(SET(ROW_CHICKEN4, 478 DISABLE_HDR_PAST_PAYLOAD_HOLD_FIX)) 479 }, 480 { XE_RTP_NAME("1308578152"), 481 XE_RTP_RULES(SUBPLATFORM(DG2, G10), GRAPHICS_STEP(B0, C0), 482 ENGINE_CLASS(RENDER), 483 FUNC(xe_rtp_match_first_gslice_fused_off)), 484 XE_RTP_ACTIONS(CLR(CS_DEBUG_MODE1, 485 REPLAY_MODE_GRANULARITY)) 486 }, 487 { XE_RTP_NAME("22010960976, 14013347512"), 488 XE_RTP_RULES(PLATFORM(DG2), ENGINE_CLASS(RENDER)), 489 XE_RTP_ACTIONS(CLR(XEHP_HDC_CHICKEN0, 490 LSC_L1_FLUSH_CTL_3D_DATAPORT_FLUSH_EVENTS_MASK)) 491 }, 492 { XE_RTP_NAME("1608949956, 14010198302"), 493 XE_RTP_RULES(PLATFORM(DG2), ENGINE_CLASS(RENDER)), 494 XE_RTP_ACTIONS(SET(ROW_CHICKEN, 495 MDQ_ARBITRATION_MODE | UGM_BACKUP_MODE)) 496 }, 497 { XE_RTP_NAME("22010430635"), 498 XE_RTP_RULES(SUBPLATFORM(DG2, G10), GRAPHICS_STEP(A0, B0), 499 ENGINE_CLASS(RENDER)), 500 XE_RTP_ACTIONS(SET(ROW_CHICKEN4, 501 DISABLE_GRF_CLEAR)) 502 }, 503 { XE_RTP_NAME("14013202645"), 504 XE_RTP_RULES(SUBPLATFORM(DG2, G10), GRAPHICS_STEP(B0, C0), 505 ENGINE_CLASS(RENDER)), 506 XE_RTP_ACTIONS(SET(RT_CTRL, DIS_NULL_QUERY)) 507 }, 508 { XE_RTP_NAME("14013202645"), 509 XE_RTP_RULES(SUBPLATFORM(DG2, G11), GRAPHICS_STEP(A0, B0), 510 ENGINE_CLASS(RENDER)), 511 XE_RTP_ACTIONS(SET(RT_CTRL, DIS_NULL_QUERY)) 512 }, 513 { XE_RTP_NAME("22012532006"), 514 XE_RTP_RULES(SUBPLATFORM(DG2, G10), GRAPHICS_STEP(A0, C0), 515 ENGINE_CLASS(RENDER)), 516 XE_RTP_ACTIONS(SET(HALF_SLICE_CHICKEN7, 517 DG2_DISABLE_ROUND_ENABLE_ALLOW_FOR_SSLA)) 518 }, 519 { XE_RTP_NAME("22012532006"), 520 XE_RTP_RULES(SUBPLATFORM(DG2, G11), GRAPHICS_STEP(A0, B0), 521 ENGINE_CLASS(RENDER)), 522 XE_RTP_ACTIONS(SET(HALF_SLICE_CHICKEN7, 523 DG2_DISABLE_ROUND_ENABLE_ALLOW_FOR_SSLA)) 524 }, 525 { XE_RTP_NAME("14015150844"), 526 XE_RTP_RULES(PLATFORM(DG2), FUNC(xe_rtp_match_first_render_or_compute)), 527 XE_RTP_ACTIONS(SET(XEHP_HDC_CHICKEN0, DIS_ATOMIC_CHAINING_TYPED_WRITES, 528 XE_RTP_NOCHECK)) 529 }, 530 531 /* PVC */ 532 533 { XE_RTP_NAME("22014226127"), 534 XE_RTP_RULES(PLATFORM(PVC), FUNC(xe_rtp_match_first_render_or_compute)), 535 XE_RTP_ACTIONS(SET(LSC_CHICKEN_BIT_0, DISABLE_D8_D16_COASLESCE)) 536 }, 537 { XE_RTP_NAME("14015227452"), 538 XE_RTP_RULES(PLATFORM(PVC), FUNC(xe_rtp_match_first_render_or_compute)), 539 XE_RTP_ACTIONS(SET(ROW_CHICKEN4, XEHP_DIS_BBL_SYSPIPE)) 540 }, 541 { XE_RTP_NAME("16015675438"), 542 XE_RTP_RULES(PLATFORM(PVC), FUNC(xe_rtp_match_first_render_or_compute)), 543 XE_RTP_ACTIONS(SET(FF_SLICE_CS_CHICKEN2, PERF_FIX_BALANCING_CFE_DISABLE)) 544 }, 545 { XE_RTP_NAME("14014999345"), 546 XE_RTP_RULES(PLATFORM(PVC), ENGINE_CLASS(COMPUTE), 547 GRAPHICS_STEP(B0, C0)), 548 XE_RTP_ACTIONS(SET(CACHE_MODE_SS, DISABLE_ECC)) 549 }, 550 551 /* Xe_LPG */ 552 553 { XE_RTP_NAME("14017856879"), 554 XE_RTP_RULES(GRAPHICS_VERSION_RANGE(1270, 1271), 555 FUNC(xe_rtp_match_first_render_or_compute)), 556 XE_RTP_ACTIONS(SET(ROW_CHICKEN3, DIS_FIX_EOT1_FLUSH)) 557 }, 558 { XE_RTP_NAME("14015150844"), 559 XE_RTP_RULES(GRAPHICS_VERSION_RANGE(1270, 1271), 560 FUNC(xe_rtp_match_first_render_or_compute)), 561 XE_RTP_ACTIONS(SET(XEHP_HDC_CHICKEN0, DIS_ATOMIC_CHAINING_TYPED_WRITES, 562 XE_RTP_NOCHECK)) 563 }, 564 565 /* Xe2_LPG */ 566 567 { XE_RTP_NAME("18032247524"), 568 XE_RTP_RULES(GRAPHICS_VERSION(2004), 569 FUNC(xe_rtp_match_first_render_or_compute)), 570 XE_RTP_ACTIONS(SET(LSC_CHICKEN_BIT_0, SEQUENTIAL_ACCESS_UPGRADE_DISABLE)) 571 }, 572 { XE_RTP_NAME("16018712365"), 573 XE_RTP_RULES(GRAPHICS_VERSION(2004), FUNC(xe_rtp_match_first_render_or_compute)), 574 XE_RTP_ACTIONS(SET(LSC_CHICKEN_BIT_0_UDW, XE2_ALLOC_DPA_STARVE_FIX_DIS)) 575 }, 576 { XE_RTP_NAME("14018957109"), 577 XE_RTP_RULES(GRAPHICS_VERSION(2004), GRAPHICS_STEP(A0, B0), 578 FUNC(xe_rtp_match_first_render_or_compute)), 579 XE_RTP_ACTIONS(SET(HALF_SLICE_CHICKEN5, DISABLE_SAMPLE_G_PERFORMANCE)) 580 }, 581 { XE_RTP_NAME("16021540221"), 582 XE_RTP_RULES(GRAPHICS_VERSION(2004), GRAPHICS_STEP(A0, B0), 583 FUNC(xe_rtp_match_first_render_or_compute)), 584 XE_RTP_ACTIONS(SET(ROW_CHICKEN4, DISABLE_TDL_PUSH)) 585 }, 586 { XE_RTP_NAME("14019322943"), 587 XE_RTP_RULES(GRAPHICS_VERSION(2004), GRAPHICS_STEP(A0, B0), 588 FUNC(xe_rtp_match_first_render_or_compute)), 589 XE_RTP_ACTIONS(SET(LSC_CHICKEN_BIT_0, TGM_WRITE_EOM_FORCE)) 590 }, 591 { XE_RTP_NAME("14018471104"), 592 XE_RTP_RULES(GRAPHICS_VERSION(2004), FUNC(xe_rtp_match_first_render_or_compute)), 593 XE_RTP_ACTIONS(SET(LSC_CHICKEN_BIT_0_UDW, ENABLE_SMP_LD_RENDER_SURFACE_CONTROL)) 594 }, 595 { XE_RTP_NAME("16018737384"), 596 XE_RTP_RULES(GRAPHICS_VERSION(2004), FUNC(xe_rtp_match_first_render_or_compute)), 597 XE_RTP_ACTIONS(SET(ROW_CHICKEN, EARLY_EOT_DIS)) 598 }, 599 600 {} 601 }; 602 603 static const struct xe_rtp_entry_sr lrc_was[] = { 604 { XE_RTP_NAME("1409342910, 14010698770, 14010443199, 1408979724, 1409178076, 1409207793, 1409217633, 1409252684, 1409347922, 1409142259"), 605 XE_RTP_RULES(GRAPHICS_VERSION_RANGE(1200, 1210)), 606 XE_RTP_ACTIONS(SET(COMMON_SLICE_CHICKEN3, 607 DISABLE_CPS_AWARE_COLOR_PIPE)) 608 }, 609 { XE_RTP_NAME("WaDisableGPGPUMidThreadPreemption"), 610 XE_RTP_RULES(GRAPHICS_VERSION_RANGE(1200, 1210)), 611 XE_RTP_ACTIONS(FIELD_SET(CS_CHICKEN1, 612 PREEMPT_GPGPU_LEVEL_MASK, 613 PREEMPT_GPGPU_THREAD_GROUP_LEVEL)) 614 }, 615 { XE_RTP_NAME("1806527549"), 616 XE_RTP_RULES(GRAPHICS_VERSION(1200)), 617 XE_RTP_ACTIONS(SET(HIZ_CHICKEN, HZ_DEPTH_TEST_LE_GE_OPT_DISABLE)) 618 }, 619 { XE_RTP_NAME("1606376872"), 620 XE_RTP_RULES(GRAPHICS_VERSION(1200)), 621 XE_RTP_ACTIONS(SET(COMMON_SLICE_CHICKEN4, DISABLE_TDC_LOAD_BALANCING_CALC)) 622 }, 623 624 /* DG1 */ 625 626 { XE_RTP_NAME("1409044764"), 627 XE_RTP_RULES(PLATFORM(DG1)), 628 XE_RTP_ACTIONS(CLR(COMMON_SLICE_CHICKEN3, 629 DG1_FLOAT_POINT_BLEND_OPT_STRICT_MODE_EN)) 630 }, 631 { XE_RTP_NAME("22010493298"), 632 XE_RTP_RULES(PLATFORM(DG1)), 633 XE_RTP_ACTIONS(SET(HIZ_CHICKEN, 634 DG1_HZ_READ_SUPPRESSION_OPTIMIZATION_DISABLE)) 635 }, 636 637 /* DG2 */ 638 639 { XE_RTP_NAME("16011186671"), 640 XE_RTP_RULES(SUBPLATFORM(DG2, G11), GRAPHICS_STEP(A0, B0)), 641 XE_RTP_ACTIONS(CLR(VFLSKPD, DIS_MULT_MISS_RD_SQUASH), 642 SET(VFLSKPD, DIS_OVER_FETCH_CACHE)) 643 }, 644 { XE_RTP_NAME("14010469329"), 645 XE_RTP_RULES(SUBPLATFORM(DG2, G10), GRAPHICS_STEP(A0, B0)), 646 XE_RTP_ACTIONS(SET(XEHP_COMMON_SLICE_CHICKEN3, 647 XEHP_DUAL_SIMD8_SEQ_MERGE_DISABLE)) 648 }, 649 { XE_RTP_NAME("14010698770, 22010613112, 22010465075"), 650 XE_RTP_RULES(SUBPLATFORM(DG2, G10), GRAPHICS_STEP(A0, B0)), 651 XE_RTP_ACTIONS(SET(XEHP_COMMON_SLICE_CHICKEN3, 652 DISABLE_CPS_AWARE_COLOR_PIPE)) 653 }, 654 { XE_RTP_NAME("16013271637"), 655 XE_RTP_RULES(PLATFORM(DG2)), 656 XE_RTP_ACTIONS(SET(XEHP_SLICE_COMMON_ECO_CHICKEN1, 657 MSC_MSAA_REODER_BUF_BYPASS_DISABLE)) 658 }, 659 { XE_RTP_NAME("14014947963"), 660 XE_RTP_RULES(PLATFORM(DG2)), 661 XE_RTP_ACTIONS(FIELD_SET(VF_PREEMPTION, 662 PREEMPTION_VERTEX_COUNT, 663 0x4000)) 664 }, 665 { XE_RTP_NAME("18018764978"), 666 XE_RTP_RULES(PLATFORM(DG2)), 667 XE_RTP_ACTIONS(SET(XEHP_PSS_MODE2, 668 SCOREBOARD_STALL_FLUSH_CONTROL)) 669 }, 670 { XE_RTP_NAME("18019271663"), 671 XE_RTP_RULES(PLATFORM(DG2)), 672 XE_RTP_ACTIONS(SET(CACHE_MODE_1, MSAA_OPTIMIZATION_REDUC_DISABLE)) 673 }, 674 { XE_RTP_NAME("14019877138"), 675 XE_RTP_RULES(PLATFORM(DG2)), 676 XE_RTP_ACTIONS(SET(XEHP_PSS_CHICKEN, FD_END_COLLECT)) 677 }, 678 679 /* PVC */ 680 681 { XE_RTP_NAME("16017236439"), 682 XE_RTP_RULES(PLATFORM(PVC), ENGINE_CLASS(COPY), 683 FUNC(xe_rtp_match_even_instance)), 684 XE_RTP_ACTIONS(SET(BCS_SWCTRL(0), 685 BCS_SWCTRL_DISABLE_256B, 686 XE_RTP_ACTION_FLAG(ENGINE_BASE))), 687 }, 688 689 /* Xe_LPG */ 690 691 { XE_RTP_NAME("18019271663"), 692 XE_RTP_RULES(GRAPHICS_VERSION_RANGE(1270, 1271)), 693 XE_RTP_ACTIONS(SET(CACHE_MODE_1, MSAA_OPTIMIZATION_REDUC_DISABLE)) 694 }, 695 696 /* Xe2_LPG */ 697 698 { XE_RTP_NAME("16020518922"), 699 XE_RTP_RULES(GRAPHICS_VERSION(2004), GRAPHICS_STEP(A0, B0), 700 ENGINE_CLASS(RENDER)), 701 XE_RTP_ACTIONS(SET(FF_MODE, 702 DIS_TE_AUTOSTRIP | 703 DIS_MESH_PARTIAL_AUTOSTRIP | 704 DIS_MESH_AUTOSTRIP), 705 SET(VFLSKPD, 706 DIS_PARTIAL_AUTOSTRIP | 707 DIS_AUTOSTRIP)) 708 }, 709 { XE_RTP_NAME("14019386621"), 710 XE_RTP_RULES(GRAPHICS_VERSION(2004), ENGINE_CLASS(RENDER)), 711 XE_RTP_ACTIONS(SET(VF_SCRATCHPAD, XE2_VFG_TED_CREDIT_INTERFACE_DISABLE)) 712 }, 713 { XE_RTP_NAME("14019877138"), 714 XE_RTP_RULES(GRAPHICS_VERSION(2004), ENGINE_CLASS(RENDER)), 715 XE_RTP_ACTIONS(SET(XEHP_PSS_CHICKEN, FD_END_COLLECT)) 716 }, 717 { XE_RTP_NAME("14020013138"), 718 XE_RTP_RULES(GRAPHICS_VERSION(2004), GRAPHICS_STEP(A0, B0), 719 ENGINE_CLASS(RENDER)), 720 XE_RTP_ACTIONS(SET(WM_CHICKEN3, HIZ_PLANE_COMPRESSION_DIS)) 721 }, 722 723 {} 724 }; 725 726 static __maybe_unused const struct xe_rtp_entry oob_was[] = { 727 #include <generated/xe_wa_oob.c> 728 {} 729 }; 730 731 static_assert(ARRAY_SIZE(oob_was) - 1 == _XE_WA_OOB_COUNT); 732 733 __diag_pop(); 734 735 /** 736 * xe_wa_process_oob - process OOB workaround table 737 * @gt: GT instance to process workarounds for 738 * 739 * Process OOB workaround table for this platform, marking in @gt the 740 * workarounds that are active. 741 */ 742 void xe_wa_process_oob(struct xe_gt *gt) 743 { 744 struct xe_rtp_process_ctx ctx = XE_RTP_PROCESS_CTX_INITIALIZER(gt); 745 746 xe_rtp_process_ctx_enable_active_tracking(&ctx, gt->wa_active.oob, 747 ARRAY_SIZE(oob_was)); 748 xe_rtp_process(&ctx, oob_was); 749 } 750 751 /** 752 * xe_wa_process_gt - process GT workaround table 753 * @gt: GT instance to process workarounds for 754 * 755 * Process GT workaround table for this platform, saving in @gt all the 756 * workarounds that need to be applied at the GT level. 757 */ 758 void xe_wa_process_gt(struct xe_gt *gt) 759 { 760 struct xe_rtp_process_ctx ctx = XE_RTP_PROCESS_CTX_INITIALIZER(gt); 761 762 xe_rtp_process_ctx_enable_active_tracking(&ctx, gt->wa_active.gt, 763 ARRAY_SIZE(gt_was)); 764 xe_rtp_process_to_sr(&ctx, gt_was, >->reg_sr); 765 } 766 EXPORT_SYMBOL_IF_KUNIT(xe_wa_process_gt); 767 768 /** 769 * xe_wa_process_engine - process engine workaround table 770 * @hwe: engine instance to process workarounds for 771 * 772 * Process engine workaround table for this platform, saving in @hwe all the 773 * workarounds that need to be applied at the engine level that match this 774 * engine. 775 */ 776 void xe_wa_process_engine(struct xe_hw_engine *hwe) 777 { 778 struct xe_rtp_process_ctx ctx = XE_RTP_PROCESS_CTX_INITIALIZER(hwe); 779 780 xe_rtp_process_ctx_enable_active_tracking(&ctx, hwe->gt->wa_active.engine, 781 ARRAY_SIZE(engine_was)); 782 xe_rtp_process_to_sr(&ctx, engine_was, &hwe->reg_sr); 783 } 784 785 /** 786 * xe_wa_process_lrc - process context workaround table 787 * @hwe: engine instance to process workarounds for 788 * 789 * Process context workaround table for this platform, saving in @hwe all the 790 * workarounds that need to be applied on context restore. These are workarounds 791 * touching registers that are part of the HW context image. 792 */ 793 void xe_wa_process_lrc(struct xe_hw_engine *hwe) 794 { 795 struct xe_rtp_process_ctx ctx = XE_RTP_PROCESS_CTX_INITIALIZER(hwe); 796 797 xe_rtp_process_ctx_enable_active_tracking(&ctx, hwe->gt->wa_active.lrc, 798 ARRAY_SIZE(lrc_was)); 799 xe_rtp_process_to_sr(&ctx, lrc_was, &hwe->reg_lrc); 800 } 801 802 /** 803 * xe_wa_init - initialize gt with workaround bookkeeping 804 * @gt: GT instance to initialize 805 * 806 * Returns 0 for success, negative error code otherwise. 807 */ 808 int xe_wa_init(struct xe_gt *gt) 809 { 810 struct xe_device *xe = gt_to_xe(gt); 811 size_t n_oob, n_lrc, n_engine, n_gt, total; 812 unsigned long *p; 813 814 n_gt = BITS_TO_LONGS(ARRAY_SIZE(gt_was)); 815 n_engine = BITS_TO_LONGS(ARRAY_SIZE(engine_was)); 816 n_lrc = BITS_TO_LONGS(ARRAY_SIZE(lrc_was)); 817 n_oob = BITS_TO_LONGS(ARRAY_SIZE(oob_was)); 818 total = n_gt + n_engine + n_lrc + n_oob; 819 820 p = drmm_kzalloc(&xe->drm, sizeof(*p) * total, GFP_KERNEL); 821 if (!p) 822 return -ENOMEM; 823 824 gt->wa_active.gt = p; 825 p += n_gt; 826 gt->wa_active.engine = p; 827 p += n_engine; 828 gt->wa_active.lrc = p; 829 p += n_lrc; 830 gt->wa_active.oob = p; 831 832 return 0; 833 } 834 835 void xe_wa_dump(struct xe_gt *gt, struct drm_printer *p) 836 { 837 size_t idx; 838 839 drm_printf(p, "GT Workarounds\n"); 840 for_each_set_bit(idx, gt->wa_active.gt, ARRAY_SIZE(gt_was)) 841 drm_printf_indent(p, 1, "%s\n", gt_was[idx].name); 842 843 drm_printf(p, "\nEngine Workarounds\n"); 844 for_each_set_bit(idx, gt->wa_active.engine, ARRAY_SIZE(engine_was)) 845 drm_printf_indent(p, 1, "%s\n", engine_was[idx].name); 846 847 drm_printf(p, "\nLRC Workarounds\n"); 848 for_each_set_bit(idx, gt->wa_active.lrc, ARRAY_SIZE(lrc_was)) 849 drm_printf_indent(p, 1, "%s\n", lrc_was[idx].name); 850 851 drm_printf(p, "\nOOB Workarounds\n"); 852 for_each_set_bit(idx, gt->wa_active.oob, ARRAY_SIZE(oob_was)) 853 if (oob_was[idx].name) 854 drm_printf_indent(p, 1, "%s\n", oob_was[idx].name); 855 } 856 857 /* 858 * Apply tile (non-GT, non-display) workarounds. Think very carefully before 859 * adding anything to this function; most workarounds should be implemented 860 * elsewhere. The programming here is primarily for sgunit/soc workarounds, 861 * which are relatively rare. Since the registers these workarounds target are 862 * outside the GT, they should only need to be applied once at device 863 * probe/resume; they will not lose their values on any kind of GT or engine 864 * reset. 865 * 866 * TODO: We may want to move this over to xe_rtp in the future once we have 867 * enough workarounds to justify the work. 868 */ 869 void xe_wa_apply_tile_workarounds(struct xe_tile *tile) 870 { 871 struct xe_gt *mmio = tile->primary_gt; 872 873 if (XE_WA(mmio, 22010954014)) 874 xe_mmio_rmw32(mmio, XEHP_CLOCK_GATE_DIS, 0, SGSI_SIDECLK_DIS); 875 } 876