xref: /linux/drivers/gpu/drm/xe/xe_reg_sr.c (revision 4cc0440229c61dca680f5acaf2e529e67f9bde72)
1dd08ebf6SMatthew Brost // SPDX-License-Identifier: MIT
2dd08ebf6SMatthew Brost /*
3dd08ebf6SMatthew Brost  * Copyright © 2022 Intel Corporation
4dd08ebf6SMatthew Brost  */
5dd08ebf6SMatthew Brost 
6dd08ebf6SMatthew Brost #include "xe_reg_sr.h"
7dd08ebf6SMatthew Brost 
8*4cc04402SLucas De Marchi #include <kunit/visibility.h>
9dd08ebf6SMatthew Brost #include <linux/align.h>
10dd08ebf6SMatthew Brost #include <linux/string_helpers.h>
11dd08ebf6SMatthew Brost #include <linux/xarray.h>
12dd08ebf6SMatthew Brost 
13dd08ebf6SMatthew Brost #include <drm/drm_managed.h>
14ea9f879dSLucas De Marchi #include <drm/drm_print.h>
15dd08ebf6SMatthew Brost 
16b79e8fd9SLucas De Marchi #include "regs/xe_engine_regs.h"
17226bfec8SLucas De Marchi #include "regs/xe_gt_regs.h"
18dd08ebf6SMatthew Brost #include "xe_device_types.h"
19dd08ebf6SMatthew Brost #include "xe_force_wake.h"
20dd08ebf6SMatthew Brost #include "xe_gt.h"
21dd08ebf6SMatthew Brost #include "xe_gt_mcr.h"
22dd08ebf6SMatthew Brost #include "xe_macros.h"
23dd08ebf6SMatthew Brost #include "xe_mmio.h"
24d855d224SLucas De Marchi #include "xe_reg_whitelist.h"
25ea9f879dSLucas De Marchi #include "xe_rtp_types.h"
26dd08ebf6SMatthew Brost 
27dd08ebf6SMatthew Brost #define XE_REG_SR_GROW_STEP_DEFAULT	16
28dd08ebf6SMatthew Brost 
29dd08ebf6SMatthew Brost static void reg_sr_fini(struct drm_device *drm, void *arg)
30dd08ebf6SMatthew Brost {
31dd08ebf6SMatthew Brost 	struct xe_reg_sr *sr = arg;
32dd08ebf6SMatthew Brost 
33dd08ebf6SMatthew Brost 	xa_destroy(&sr->xa);
34dd08ebf6SMatthew Brost 	kfree(sr->pool.arr);
35dd08ebf6SMatthew Brost 	memset(&sr->pool, 0, sizeof(sr->pool));
36dd08ebf6SMatthew Brost }
37dd08ebf6SMatthew Brost 
38dd08ebf6SMatthew Brost int xe_reg_sr_init(struct xe_reg_sr *sr, const char *name, struct xe_device *xe)
39dd08ebf6SMatthew Brost {
40dd08ebf6SMatthew Brost 	xa_init(&sr->xa);
41dd08ebf6SMatthew Brost 	memset(&sr->pool, 0, sizeof(sr->pool));
42dd08ebf6SMatthew Brost 	sr->pool.grow_step = XE_REG_SR_GROW_STEP_DEFAULT;
43dd08ebf6SMatthew Brost 	sr->name = name;
44dd08ebf6SMatthew Brost 
45dd08ebf6SMatthew Brost 	return drmm_add_action_or_reset(&xe->drm, reg_sr_fini, sr);
46dd08ebf6SMatthew Brost }
47*4cc04402SLucas De Marchi EXPORT_SYMBOL_IF_KUNIT(xe_reg_sr_init);
48dd08ebf6SMatthew Brost 
49dd08ebf6SMatthew Brost static struct xe_reg_sr_entry *alloc_entry(struct xe_reg_sr *sr)
50dd08ebf6SMatthew Brost {
51dd08ebf6SMatthew Brost 	if (sr->pool.used == sr->pool.allocated) {
52dd08ebf6SMatthew Brost 		struct xe_reg_sr_entry *arr;
53dd08ebf6SMatthew Brost 
54dd08ebf6SMatthew Brost 		arr = krealloc_array(sr->pool.arr,
55dd08ebf6SMatthew Brost 				     ALIGN(sr->pool.allocated + 1, sr->pool.grow_step),
56dd08ebf6SMatthew Brost 				     sizeof(*arr), GFP_KERNEL);
57dd08ebf6SMatthew Brost 		if (!arr)
58dd08ebf6SMatthew Brost 			return NULL;
59dd08ebf6SMatthew Brost 
60dd08ebf6SMatthew Brost 		sr->pool.arr = arr;
61dd08ebf6SMatthew Brost 		sr->pool.allocated += sr->pool.grow_step;
62dd08ebf6SMatthew Brost 	}
63dd08ebf6SMatthew Brost 
64dd08ebf6SMatthew Brost 	return &sr->pool.arr[sr->pool.used++];
65dd08ebf6SMatthew Brost }
66dd08ebf6SMatthew Brost 
67dd08ebf6SMatthew Brost static bool compatible_entries(const struct xe_reg_sr_entry *e1,
68dd08ebf6SMatthew Brost 			       const struct xe_reg_sr_entry *e2)
69dd08ebf6SMatthew Brost {
70dd08ebf6SMatthew Brost 	/*
71dd08ebf6SMatthew Brost 	 * Don't allow overwriting values: clr_bits/set_bits should be disjoint
72dd08ebf6SMatthew Brost 	 * when operating in the same register
73dd08ebf6SMatthew Brost 	 */
74dd08ebf6SMatthew Brost 	if (e1->clr_bits & e2->clr_bits || e1->set_bits & e2->set_bits ||
75dd08ebf6SMatthew Brost 	    e1->clr_bits & e2->set_bits || e1->set_bits & e2->clr_bits)
76dd08ebf6SMatthew Brost 		return false;
77dd08ebf6SMatthew Brost 
78dd08ebf6SMatthew Brost 	if (e1->masked_reg != e2->masked_reg)
79dd08ebf6SMatthew Brost 		return false;
80dd08ebf6SMatthew Brost 
81dd08ebf6SMatthew Brost 	if (e1->reg_type != e2->reg_type)
82dd08ebf6SMatthew Brost 		return false;
83dd08ebf6SMatthew Brost 
84dd08ebf6SMatthew Brost 	return true;
85dd08ebf6SMatthew Brost }
86dd08ebf6SMatthew Brost 
877bf350ecSLucas De Marchi static void reg_sr_inc_error(struct xe_reg_sr *sr)
887bf350ecSLucas De Marchi {
897bf350ecSLucas De Marchi #if IS_ENABLED(CONFIG_DRM_XE_KUNIT_TEST)
907bf350ecSLucas De Marchi 	sr->errors++;
917bf350ecSLucas De Marchi #endif
927bf350ecSLucas De Marchi }
937bf350ecSLucas De Marchi 
94dd08ebf6SMatthew Brost int xe_reg_sr_add(struct xe_reg_sr *sr, u32 reg,
95dd08ebf6SMatthew Brost 		  const struct xe_reg_sr_entry *e)
96dd08ebf6SMatthew Brost {
97dd08ebf6SMatthew Brost 	unsigned long idx = reg;
98dd08ebf6SMatthew Brost 	struct xe_reg_sr_entry *pentry = xa_load(&sr->xa, idx);
99dd08ebf6SMatthew Brost 	int ret;
100dd08ebf6SMatthew Brost 
101dd08ebf6SMatthew Brost 	if (pentry) {
102dd08ebf6SMatthew Brost 		if (!compatible_entries(pentry, e)) {
103dd08ebf6SMatthew Brost 			ret = -EINVAL;
104dd08ebf6SMatthew Brost 			goto fail;
105dd08ebf6SMatthew Brost 		}
106dd08ebf6SMatthew Brost 
107dd08ebf6SMatthew Brost 		pentry->clr_bits |= e->clr_bits;
108dd08ebf6SMatthew Brost 		pentry->set_bits |= e->set_bits;
109dd08ebf6SMatthew Brost 		pentry->read_mask |= e->read_mask;
110dd08ebf6SMatthew Brost 
111dd08ebf6SMatthew Brost 		return 0;
112dd08ebf6SMatthew Brost 	}
113dd08ebf6SMatthew Brost 
114dd08ebf6SMatthew Brost 	pentry = alloc_entry(sr);
115dd08ebf6SMatthew Brost 	if (!pentry) {
116dd08ebf6SMatthew Brost 		ret = -ENOMEM;
117dd08ebf6SMatthew Brost 		goto fail;
118dd08ebf6SMatthew Brost 	}
119dd08ebf6SMatthew Brost 
120dd08ebf6SMatthew Brost 	*pentry = *e;
121dd08ebf6SMatthew Brost 	ret = xa_err(xa_store(&sr->xa, idx, pentry, GFP_KERNEL));
122dd08ebf6SMatthew Brost 	if (ret)
123dd08ebf6SMatthew Brost 		goto fail;
124dd08ebf6SMatthew Brost 
125dd08ebf6SMatthew Brost 	return 0;
126dd08ebf6SMatthew Brost 
127dd08ebf6SMatthew Brost fail:
128dd08ebf6SMatthew Brost 	DRM_ERROR("Discarding save-restore reg %04lx (clear: %08x, set: %08x, masked: %s): ret=%d\n",
129dd08ebf6SMatthew Brost 		  idx, e->clr_bits, e->set_bits,
130dd08ebf6SMatthew Brost 		  str_yes_no(e->masked_reg), ret);
1317bf350ecSLucas De Marchi 	reg_sr_inc_error(sr);
132dd08ebf6SMatthew Brost 
133dd08ebf6SMatthew Brost 	return ret;
134dd08ebf6SMatthew Brost }
135dd08ebf6SMatthew Brost 
136dd08ebf6SMatthew Brost static void apply_one_mmio(struct xe_gt *gt, u32 reg,
137dd08ebf6SMatthew Brost 			   struct xe_reg_sr_entry *entry)
138dd08ebf6SMatthew Brost {
139dd08ebf6SMatthew Brost 	struct xe_device *xe = gt_to_xe(gt);
140dd08ebf6SMatthew Brost 	u32 val;
141dd08ebf6SMatthew Brost 
142dd08ebf6SMatthew Brost 	/*
143dd08ebf6SMatthew Brost 	 * If this is a masked register, need to figure what goes on the upper
144dd08ebf6SMatthew Brost 	 * 16 bits: it's either the clr_bits (when using FIELD_SET and WR) or
145dd08ebf6SMatthew Brost 	 * the set_bits, when using SET.
146dd08ebf6SMatthew Brost 	 *
147dd08ebf6SMatthew Brost 	 * When it's not masked, we have to read it from hardware, unless we are
148dd08ebf6SMatthew Brost 	 * supposed to set all bits.
149dd08ebf6SMatthew Brost 	 */
150dd08ebf6SMatthew Brost 	if (entry->masked_reg)
151dd08ebf6SMatthew Brost 		val = (entry->clr_bits ?: entry->set_bits << 16);
152dd08ebf6SMatthew Brost 	else if (entry->clr_bits + 1)
153dd08ebf6SMatthew Brost 		val = (entry->reg_type == XE_RTP_REG_MCR ?
154dd08ebf6SMatthew Brost 		       xe_gt_mcr_unicast_read_any(gt, MCR_REG(reg)) :
155dd08ebf6SMatthew Brost 		       xe_mmio_read32(gt, reg)) & (~entry->clr_bits);
156dd08ebf6SMatthew Brost 	else
157dd08ebf6SMatthew Brost 		val = 0;
158dd08ebf6SMatthew Brost 
159dd08ebf6SMatthew Brost 	/*
160dd08ebf6SMatthew Brost 	 * TODO: add selftest to validate all tables, regardless of platform:
161dd08ebf6SMatthew Brost 	 *   - Masked registers can't have set_bits with upper bits set
162dd08ebf6SMatthew Brost 	 *   - set_bits must be contained in clr_bits
163dd08ebf6SMatthew Brost 	 */
164dd08ebf6SMatthew Brost 	val |= entry->set_bits;
165dd08ebf6SMatthew Brost 
166dd08ebf6SMatthew Brost 	drm_dbg(&xe->drm, "REG[0x%x] = 0x%08x", reg, val);
167dd08ebf6SMatthew Brost 
168dd08ebf6SMatthew Brost 	if (entry->reg_type == XE_RTP_REG_MCR)
169dd08ebf6SMatthew Brost 		xe_gt_mcr_multicast_write(gt, MCR_REG(reg), val);
170dd08ebf6SMatthew Brost 	else
171dd08ebf6SMatthew Brost 		xe_mmio_write32(gt, reg, val);
172dd08ebf6SMatthew Brost }
173dd08ebf6SMatthew Brost 
174dd08ebf6SMatthew Brost void xe_reg_sr_apply_mmio(struct xe_reg_sr *sr, struct xe_gt *gt)
175dd08ebf6SMatthew Brost {
176dd08ebf6SMatthew Brost 	struct xe_device *xe = gt_to_xe(gt);
177dd08ebf6SMatthew Brost 	struct xe_reg_sr_entry *entry;
178dd08ebf6SMatthew Brost 	unsigned long reg;
179dd08ebf6SMatthew Brost 	int err;
180dd08ebf6SMatthew Brost 
1815be84050SLucas De Marchi 	if (xa_empty(&sr->xa))
1825be84050SLucas De Marchi 		return;
1835be84050SLucas De Marchi 
184dd08ebf6SMatthew Brost 	drm_dbg(&xe->drm, "Applying %s save-restore MMIOs\n", sr->name);
185dd08ebf6SMatthew Brost 
186dd08ebf6SMatthew Brost 	err = xe_force_wake_get(&gt->mmio.fw, XE_FORCEWAKE_ALL);
187dd08ebf6SMatthew Brost 	if (err)
188dd08ebf6SMatthew Brost 		goto err_force_wake;
189dd08ebf6SMatthew Brost 
190dd08ebf6SMatthew Brost 	xa_for_each(&sr->xa, reg, entry)
191dd08ebf6SMatthew Brost 		apply_one_mmio(gt, reg, entry);
192dd08ebf6SMatthew Brost 
193dd08ebf6SMatthew Brost 	err = xe_force_wake_put(&gt->mmio.fw, XE_FORCEWAKE_ALL);
194dd08ebf6SMatthew Brost 	XE_WARN_ON(err);
195dd08ebf6SMatthew Brost 
196dd08ebf6SMatthew Brost 	return;
197dd08ebf6SMatthew Brost 
198dd08ebf6SMatthew Brost err_force_wake:
199dd08ebf6SMatthew Brost 	drm_err(&xe->drm, "Failed to apply, err=%d\n", err);
200dd08ebf6SMatthew Brost }
201dd08ebf6SMatthew Brost 
202dd08ebf6SMatthew Brost void xe_reg_sr_apply_whitelist(struct xe_reg_sr *sr, u32 mmio_base,
203dd08ebf6SMatthew Brost 			       struct xe_gt *gt)
204dd08ebf6SMatthew Brost {
205dd08ebf6SMatthew Brost 	struct xe_device *xe = gt_to_xe(gt);
206dd08ebf6SMatthew Brost 	struct xe_reg_sr_entry *entry;
207d855d224SLucas De Marchi 	struct drm_printer p;
208dd08ebf6SMatthew Brost 	unsigned long reg;
209dd08ebf6SMatthew Brost 	unsigned int slot = 0;
210dd08ebf6SMatthew Brost 	int err;
211dd08ebf6SMatthew Brost 
2125be84050SLucas De Marchi 	if (xa_empty(&sr->xa))
2135be84050SLucas De Marchi 		return;
2145be84050SLucas De Marchi 
215dd08ebf6SMatthew Brost 	drm_dbg(&xe->drm, "Whitelisting %s registers\n", sr->name);
216dd08ebf6SMatthew Brost 
217dd08ebf6SMatthew Brost 	err = xe_force_wake_get(&gt->mmio.fw, XE_FORCEWAKE_ALL);
218dd08ebf6SMatthew Brost 	if (err)
219dd08ebf6SMatthew Brost 		goto err_force_wake;
220dd08ebf6SMatthew Brost 
221d855d224SLucas De Marchi 	p = drm_debug_printer(KBUILD_MODNAME);
222dd08ebf6SMatthew Brost 	xa_for_each(&sr->xa, reg, entry) {
223d855d224SLucas De Marchi 		xe_reg_whitelist_print_entry(&p, 0, reg, entry);
224dd08ebf6SMatthew Brost 		xe_mmio_write32(gt, RING_FORCE_TO_NONPRIV(mmio_base, slot).reg,
225dd08ebf6SMatthew Brost 				reg | entry->set_bits);
226dd08ebf6SMatthew Brost 		slot++;
227dd08ebf6SMatthew Brost 	}
228dd08ebf6SMatthew Brost 
229dd08ebf6SMatthew Brost 	/* And clear the rest just in case of garbage */
230dd08ebf6SMatthew Brost 	for (; slot < RING_MAX_NONPRIV_SLOTS; slot++)
231dd08ebf6SMatthew Brost 		xe_mmio_write32(gt, RING_FORCE_TO_NONPRIV(mmio_base, slot).reg,
232dd08ebf6SMatthew Brost 				RING_NOPID(mmio_base).reg);
233dd08ebf6SMatthew Brost 
234dd08ebf6SMatthew Brost 	err = xe_force_wake_put(&gt->mmio.fw, XE_FORCEWAKE_ALL);
235dd08ebf6SMatthew Brost 	XE_WARN_ON(err);
236dd08ebf6SMatthew Brost 
237dd08ebf6SMatthew Brost 	return;
238dd08ebf6SMatthew Brost 
239dd08ebf6SMatthew Brost err_force_wake:
240dd08ebf6SMatthew Brost 	drm_err(&xe->drm, "Failed to apply, err=%d\n", err);
241dd08ebf6SMatthew Brost }
2426647e2feSLucas De Marchi 
2436647e2feSLucas De Marchi /**
2446647e2feSLucas De Marchi  * xe_reg_sr_dump - print all save/restore entries
2456647e2feSLucas De Marchi  * @sr: Save/restore entries
2466647e2feSLucas De Marchi  * @p: DRM printer
2476647e2feSLucas De Marchi  */
2486647e2feSLucas De Marchi void xe_reg_sr_dump(struct xe_reg_sr *sr, struct drm_printer *p)
2496647e2feSLucas De Marchi {
2506647e2feSLucas De Marchi 	struct xe_reg_sr_entry *entry;
2516647e2feSLucas De Marchi 	unsigned long reg;
2526647e2feSLucas De Marchi 
2536647e2feSLucas De Marchi 	if (!sr->name || xa_empty(&sr->xa))
2546647e2feSLucas De Marchi 		return;
2556647e2feSLucas De Marchi 
2566647e2feSLucas De Marchi 	drm_printf(p, "%s\n", sr->name);
2576647e2feSLucas De Marchi 	xa_for_each(&sr->xa, reg, entry)
2586647e2feSLucas De Marchi 		drm_printf(p, "\tREG[0x%lx] clr=0x%08x set=0x%08x masked=%s mcr=%s\n",
2596647e2feSLucas De Marchi 			   reg, entry->clr_bits, entry->set_bits,
2606647e2feSLucas De Marchi 			   str_yes_no(entry->masked_reg),
2616647e2feSLucas De Marchi 			   str_yes_no(entry->reg_type == XE_RTP_REG_MCR));
2626647e2feSLucas De Marchi }
263