1 // SPDX-License-Identifier: MIT 2 /* 3 * Copyright © 2023-2024 Intel Corporation 4 */ 5 6 #include <linux/anon_inodes.h> 7 #include <linux/delay.h> 8 #include <linux/nospec.h> 9 #include <linux/poll.h> 10 11 #include <drm/drm_drv.h> 12 #include <drm/drm_managed.h> 13 #include <uapi/drm/xe_drm.h> 14 15 #include <generated/xe_wa_oob.h> 16 17 #include "abi/guc_actions_slpc_abi.h" 18 #include "instructions/xe_mi_commands.h" 19 #include "regs/xe_engine_regs.h" 20 #include "regs/xe_gt_regs.h" 21 #include "regs/xe_oa_regs.h" 22 #include "xe_assert.h" 23 #include "xe_bb.h" 24 #include "xe_bo.h" 25 #include "xe_device.h" 26 #include "xe_exec_queue.h" 27 #include "xe_force_wake.h" 28 #include "xe_gt.h" 29 #include "xe_gt_mcr.h" 30 #include "xe_gt_printk.h" 31 #include "xe_guc_pc.h" 32 #include "xe_macros.h" 33 #include "xe_mmio.h" 34 #include "xe_oa.h" 35 #include "xe_observation.h" 36 #include "xe_pm.h" 37 #include "xe_sched_job.h" 38 #include "xe_sriov.h" 39 #include "xe_sync.h" 40 #include "xe_wa.h" 41 42 #define DEFAULT_POLL_FREQUENCY_HZ 200 43 #define DEFAULT_POLL_PERIOD_NS (NSEC_PER_SEC / DEFAULT_POLL_FREQUENCY_HZ) 44 #define XE_OA_UNIT_INVALID U32_MAX 45 46 enum xe_oam_unit_type { 47 XE_OAM_UNIT_SAG, 48 XE_OAM_UNIT_SCMI_0, 49 XE_OAM_UNIT_SCMI_1, 50 }; 51 52 enum xe_oa_submit_deps { 53 XE_OA_SUBMIT_NO_DEPS, 54 XE_OA_SUBMIT_ADD_DEPS, 55 }; 56 57 enum xe_oa_user_extn_from { 58 XE_OA_USER_EXTN_FROM_OPEN, 59 XE_OA_USER_EXTN_FROM_CONFIG, 60 }; 61 62 struct xe_oa_reg { 63 struct xe_reg addr; 64 u32 value; 65 }; 66 67 struct xe_oa_config { 68 struct xe_oa *oa; 69 70 char uuid[UUID_STRING_LEN + 1]; 71 int id; 72 73 const struct xe_oa_reg *regs; 74 u32 regs_len; 75 76 struct attribute_group sysfs_metric; 77 struct attribute *attrs[2]; 78 struct kobj_attribute sysfs_metric_id; 79 80 struct kref ref; 81 struct rcu_head rcu; 82 }; 83 84 struct xe_oa_open_param { 85 struct xe_file *xef; 86 struct xe_oa_unit *oa_unit; 87 bool sample; 88 u32 metric_set; 89 enum xe_oa_format_name oa_format; 90 int period_exponent; 91 bool disabled; 92 int exec_queue_id; 93 int engine_instance; 94 struct xe_exec_queue *exec_q; 95 struct xe_hw_engine *hwe; 96 bool no_preempt; 97 struct drm_xe_sync __user *syncs_user; 98 int num_syncs; 99 struct xe_sync_entry *syncs; 100 size_t oa_buffer_size; 101 int wait_num_reports; 102 }; 103 104 struct xe_oa_config_bo { 105 struct llist_node node; 106 107 struct xe_oa_config *oa_config; 108 struct xe_bb *bb; 109 }; 110 111 struct xe_oa_fence { 112 /* @base: dma fence base */ 113 struct dma_fence base; 114 /* @lock: lock for the fence */ 115 spinlock_t lock; 116 /* @work: work to signal @base */ 117 struct delayed_work work; 118 /* @cb: callback to schedule @work */ 119 struct dma_fence_cb cb; 120 }; 121 122 #define DRM_FMT(x) DRM_XE_OA_FMT_TYPE_##x 123 124 static const struct xe_oa_format oa_formats[] = { 125 [XE_OA_FORMAT_C4_B8] = { 7, 64, DRM_FMT(OAG) }, 126 [XE_OA_FORMAT_A12] = { 0, 64, DRM_FMT(OAG) }, 127 [XE_OA_FORMAT_A12_B8_C8] = { 2, 128, DRM_FMT(OAG) }, 128 [XE_OA_FORMAT_A32u40_A4u32_B8_C8] = { 5, 256, DRM_FMT(OAG) }, 129 [XE_OAR_FORMAT_A32u40_A4u32_B8_C8] = { 5, 256, DRM_FMT(OAR) }, 130 [XE_OA_FORMAT_A24u40_A14u32_B8_C8] = { 5, 256, DRM_FMT(OAG) }, 131 [XE_OAC_FORMAT_A24u64_B8_C8] = { 1, 320, DRM_FMT(OAC), HDR_64_BIT }, 132 [XE_OAC_FORMAT_A22u32_R2u32_B8_C8] = { 2, 192, DRM_FMT(OAC), HDR_64_BIT }, 133 [XE_OAM_FORMAT_MPEC8u64_B8_C8] = { 1, 192, DRM_FMT(OAM_MPEC), HDR_64_BIT }, 134 [XE_OAM_FORMAT_MPEC8u32_B8_C8] = { 2, 128, DRM_FMT(OAM_MPEC), HDR_64_BIT }, 135 [XE_OA_FORMAT_PEC64u64] = { 1, 576, DRM_FMT(PEC), HDR_64_BIT, 1, 0 }, 136 [XE_OA_FORMAT_PEC64u64_B8_C8] = { 1, 640, DRM_FMT(PEC), HDR_64_BIT, 1, 1 }, 137 [XE_OA_FORMAT_PEC64u32] = { 1, 320, DRM_FMT(PEC), HDR_64_BIT }, 138 [XE_OA_FORMAT_PEC32u64_G1] = { 5, 320, DRM_FMT(PEC), HDR_64_BIT, 1, 0 }, 139 [XE_OA_FORMAT_PEC32u32_G1] = { 5, 192, DRM_FMT(PEC), HDR_64_BIT }, 140 [XE_OA_FORMAT_PEC32u64_G2] = { 6, 320, DRM_FMT(PEC), HDR_64_BIT, 1, 0 }, 141 [XE_OA_FORMAT_PEC32u32_G2] = { 6, 192, DRM_FMT(PEC), HDR_64_BIT }, 142 [XE_OA_FORMAT_PEC36u64_G1_32_G2_4] = { 3, 320, DRM_FMT(PEC), HDR_64_BIT, 1, 0 }, 143 [XE_OA_FORMAT_PEC36u64_G1_4_G2_32] = { 4, 320, DRM_FMT(PEC), HDR_64_BIT, 1, 0 }, 144 }; 145 146 static u32 xe_oa_circ_diff(struct xe_oa_stream *stream, u32 tail, u32 head) 147 { 148 return tail >= head ? tail - head : 149 tail + stream->oa_buffer.circ_size - head; 150 } 151 152 static u32 xe_oa_circ_incr(struct xe_oa_stream *stream, u32 ptr, u32 n) 153 { 154 return ptr + n >= stream->oa_buffer.circ_size ? 155 ptr + n - stream->oa_buffer.circ_size : ptr + n; 156 } 157 158 static void xe_oa_config_release(struct kref *ref) 159 { 160 struct xe_oa_config *oa_config = 161 container_of(ref, typeof(*oa_config), ref); 162 163 kfree(oa_config->regs); 164 165 kfree_rcu(oa_config, rcu); 166 } 167 168 static void xe_oa_config_put(struct xe_oa_config *oa_config) 169 { 170 if (!oa_config) 171 return; 172 173 kref_put(&oa_config->ref, xe_oa_config_release); 174 } 175 176 static struct xe_oa_config *xe_oa_config_get(struct xe_oa_config *oa_config) 177 { 178 return kref_get_unless_zero(&oa_config->ref) ? oa_config : NULL; 179 } 180 181 static struct xe_oa_config *xe_oa_get_oa_config(struct xe_oa *oa, int metrics_set) 182 { 183 struct xe_oa_config *oa_config; 184 185 rcu_read_lock(); 186 oa_config = idr_find(&oa->metrics_idr, metrics_set); 187 if (oa_config) 188 oa_config = xe_oa_config_get(oa_config); 189 rcu_read_unlock(); 190 191 return oa_config; 192 } 193 194 static void free_oa_config_bo(struct xe_oa_config_bo *oa_bo, struct dma_fence *last_fence) 195 { 196 xe_oa_config_put(oa_bo->oa_config); 197 xe_bb_free(oa_bo->bb, last_fence); 198 kfree(oa_bo); 199 } 200 201 static const struct xe_oa_regs *__oa_regs(struct xe_oa_stream *stream) 202 { 203 return &stream->oa_unit->regs; 204 } 205 206 static u32 xe_oa_hw_tail_read(struct xe_oa_stream *stream) 207 { 208 return xe_mmio_read32(&stream->gt->mmio, __oa_regs(stream)->oa_tail_ptr) & 209 OAG_OATAILPTR_MASK; 210 } 211 212 #define oa_report_header_64bit(__s) \ 213 ((__s)->oa_buffer.format->header == HDR_64_BIT) 214 215 static u64 oa_report_id(struct xe_oa_stream *stream, void *report) 216 { 217 return oa_report_header_64bit(stream) ? *(u64 *)report : *(u32 *)report; 218 } 219 220 static void oa_report_id_clear(struct xe_oa_stream *stream, u32 *report) 221 { 222 if (oa_report_header_64bit(stream)) 223 *(u64 *)report = 0; 224 else 225 *report = 0; 226 } 227 228 static u64 oa_timestamp(struct xe_oa_stream *stream, void *report) 229 { 230 return oa_report_header_64bit(stream) ? 231 *((u64 *)report + 1) : 232 *((u32 *)report + 1); 233 } 234 235 static void oa_timestamp_clear(struct xe_oa_stream *stream, u32 *report) 236 { 237 if (oa_report_header_64bit(stream)) 238 *(u64 *)&report[2] = 0; 239 else 240 report[1] = 0; 241 } 242 243 static bool xe_oa_buffer_check_unlocked(struct xe_oa_stream *stream) 244 { 245 u32 gtt_offset = xe_bo_ggtt_addr(stream->oa_buffer.bo); 246 u32 tail, hw_tail, partial_report_size, available; 247 int report_size = stream->oa_buffer.format->size; 248 unsigned long flags; 249 250 spin_lock_irqsave(&stream->oa_buffer.ptr_lock, flags); 251 252 hw_tail = xe_oa_hw_tail_read(stream); 253 hw_tail -= gtt_offset; 254 255 /* 256 * The tail pointer increases in 64 byte (cacheline size), not in report_size 257 * increments. Also report size may not be a power of 2. Compute potential 258 * partially landed report in OA buffer. 259 */ 260 partial_report_size = xe_oa_circ_diff(stream, hw_tail, stream->oa_buffer.tail); 261 partial_report_size %= report_size; 262 263 /* Subtract partial amount off the tail */ 264 hw_tail = xe_oa_circ_diff(stream, hw_tail, partial_report_size); 265 266 tail = hw_tail; 267 268 /* 269 * Walk the stream backward until we find a report with report id and timestamp 270 * not 0. We can't tell whether a report has fully landed in memory before the 271 * report id and timestamp of the following report have landed. 272 * 273 * This is assuming that the writes of the OA unit land in memory in the order 274 * they were written. If not : (╯°□°)╯︵ ┻━┻ 275 */ 276 while (xe_oa_circ_diff(stream, tail, stream->oa_buffer.tail) >= report_size) { 277 void *report = stream->oa_buffer.vaddr + tail; 278 279 if (oa_report_id(stream, report) || oa_timestamp(stream, report)) 280 break; 281 282 tail = xe_oa_circ_diff(stream, tail, report_size); 283 } 284 285 if (xe_oa_circ_diff(stream, hw_tail, tail) > report_size) 286 drm_dbg(&stream->oa->xe->drm, 287 "unlanded report(s) head=0x%x tail=0x%x hw_tail=0x%x\n", 288 stream->oa_buffer.head, tail, hw_tail); 289 290 stream->oa_buffer.tail = tail; 291 292 available = xe_oa_circ_diff(stream, stream->oa_buffer.tail, stream->oa_buffer.head); 293 stream->pollin = available >= stream->wait_num_reports * report_size; 294 295 spin_unlock_irqrestore(&stream->oa_buffer.ptr_lock, flags); 296 297 return stream->pollin; 298 } 299 300 static enum hrtimer_restart xe_oa_poll_check_timer_cb(struct hrtimer *hrtimer) 301 { 302 struct xe_oa_stream *stream = 303 container_of(hrtimer, typeof(*stream), poll_check_timer); 304 305 if (xe_oa_buffer_check_unlocked(stream)) 306 wake_up(&stream->poll_wq); 307 308 hrtimer_forward_now(hrtimer, ns_to_ktime(stream->poll_period_ns)); 309 310 return HRTIMER_RESTART; 311 } 312 313 static int xe_oa_append_report(struct xe_oa_stream *stream, char __user *buf, 314 size_t count, size_t *offset, const u8 *report) 315 { 316 int report_size = stream->oa_buffer.format->size; 317 int report_size_partial; 318 u8 *oa_buf_end; 319 320 if ((count - *offset) < report_size) 321 return -ENOSPC; 322 323 buf += *offset; 324 325 oa_buf_end = stream->oa_buffer.vaddr + stream->oa_buffer.circ_size; 326 report_size_partial = oa_buf_end - report; 327 328 if (report_size_partial < report_size) { 329 if (copy_to_user(buf, report, report_size_partial)) 330 return -EFAULT; 331 buf += report_size_partial; 332 333 if (copy_to_user(buf, stream->oa_buffer.vaddr, 334 report_size - report_size_partial)) 335 return -EFAULT; 336 } else if (copy_to_user(buf, report, report_size)) { 337 return -EFAULT; 338 } 339 340 *offset += report_size; 341 342 return 0; 343 } 344 345 static int xe_oa_append_reports(struct xe_oa_stream *stream, char __user *buf, 346 size_t count, size_t *offset) 347 { 348 int report_size = stream->oa_buffer.format->size; 349 u8 *oa_buf_base = stream->oa_buffer.vaddr; 350 u32 gtt_offset = xe_bo_ggtt_addr(stream->oa_buffer.bo); 351 size_t start_offset = *offset; 352 unsigned long flags; 353 u32 head, tail; 354 int ret = 0; 355 356 spin_lock_irqsave(&stream->oa_buffer.ptr_lock, flags); 357 head = stream->oa_buffer.head; 358 tail = stream->oa_buffer.tail; 359 spin_unlock_irqrestore(&stream->oa_buffer.ptr_lock, flags); 360 361 xe_assert(stream->oa->xe, 362 head < stream->oa_buffer.circ_size && tail < stream->oa_buffer.circ_size); 363 364 for (; xe_oa_circ_diff(stream, tail, head); 365 head = xe_oa_circ_incr(stream, head, report_size)) { 366 u8 *report = oa_buf_base + head; 367 368 ret = xe_oa_append_report(stream, buf, count, offset, report); 369 if (ret) 370 break; 371 372 if (!(stream->oa_buffer.circ_size % report_size)) { 373 /* Clear out report id and timestamp to detect unlanded reports */ 374 oa_report_id_clear(stream, (void *)report); 375 oa_timestamp_clear(stream, (void *)report); 376 } else { 377 u8 *oa_buf_end = stream->oa_buffer.vaddr + stream->oa_buffer.circ_size; 378 u32 part = oa_buf_end - report; 379 380 /* Zero out the entire report */ 381 if (report_size <= part) { 382 memset(report, 0, report_size); 383 } else { 384 memset(report, 0, part); 385 memset(oa_buf_base, 0, report_size - part); 386 } 387 } 388 } 389 390 if (start_offset != *offset) { 391 struct xe_reg oaheadptr = __oa_regs(stream)->oa_head_ptr; 392 393 spin_lock_irqsave(&stream->oa_buffer.ptr_lock, flags); 394 xe_mmio_write32(&stream->gt->mmio, oaheadptr, 395 (head + gtt_offset) & OAG_OAHEADPTR_MASK); 396 stream->oa_buffer.head = head; 397 spin_unlock_irqrestore(&stream->oa_buffer.ptr_lock, flags); 398 } 399 400 return ret; 401 } 402 403 static void xe_oa_init_oa_buffer(struct xe_oa_stream *stream) 404 { 405 u32 gtt_offset = xe_bo_ggtt_addr(stream->oa_buffer.bo); 406 int size_exponent = __ffs(xe_bo_size(stream->oa_buffer.bo)); 407 u32 oa_buf = gtt_offset | OAG_OABUFFER_MEMORY_SELECT; 408 struct xe_mmio *mmio = &stream->gt->mmio; 409 unsigned long flags; 410 411 /* 412 * If oa buffer size is more than 16MB (exponent greater than 24), the 413 * oa buffer size field is multiplied by 8 in xe_oa_enable_metric_set. 414 */ 415 oa_buf |= REG_FIELD_PREP(OABUFFER_SIZE_MASK, 416 size_exponent > 24 ? size_exponent - 20 : size_exponent - 17); 417 418 spin_lock_irqsave(&stream->oa_buffer.ptr_lock, flags); 419 420 xe_mmio_write32(mmio, __oa_regs(stream)->oa_status, 0); 421 xe_mmio_write32(mmio, __oa_regs(stream)->oa_head_ptr, 422 gtt_offset & OAG_OAHEADPTR_MASK); 423 stream->oa_buffer.head = 0; 424 /* 425 * PRM says: "This MMIO must be set before the OATAILPTR register and after the 426 * OAHEADPTR register. This is to enable proper functionality of the overflow bit". 427 */ 428 xe_mmio_write32(mmio, __oa_regs(stream)->oa_buffer, oa_buf); 429 xe_mmio_write32(mmio, __oa_regs(stream)->oa_tail_ptr, 430 gtt_offset & OAG_OATAILPTR_MASK); 431 432 /* Mark that we need updated tail pointer to read from */ 433 stream->oa_buffer.tail = 0; 434 435 spin_unlock_irqrestore(&stream->oa_buffer.ptr_lock, flags); 436 437 /* Zero out the OA buffer since we rely on zero report id and timestamp fields */ 438 memset(stream->oa_buffer.vaddr, 0, xe_bo_size(stream->oa_buffer.bo)); 439 } 440 441 static u32 __format_to_oactrl(const struct xe_oa_format *format, int counter_sel_mask) 442 { 443 return ((format->counter_select << (ffs(counter_sel_mask) - 1)) & counter_sel_mask) | 444 REG_FIELD_PREP(OA_OACONTROL_REPORT_BC_MASK, format->bc_report) | 445 REG_FIELD_PREP(OA_OACONTROL_COUNTER_SIZE_MASK, format->counter_size); 446 } 447 448 static u32 __oa_ccs_select(struct xe_oa_stream *stream) 449 { 450 u32 val; 451 452 if (stream->hwe->class != XE_ENGINE_CLASS_COMPUTE) 453 return 0; 454 455 val = REG_FIELD_PREP(OAG_OACONTROL_OA_CCS_SELECT_MASK, stream->hwe->instance); 456 xe_assert(stream->oa->xe, 457 REG_FIELD_GET(OAG_OACONTROL_OA_CCS_SELECT_MASK, val) == stream->hwe->instance); 458 return val; 459 } 460 461 static u32 __oactrl_used_bits(struct xe_oa_stream *stream) 462 { 463 return stream->oa_unit->type == DRM_XE_OA_UNIT_TYPE_OAG ? 464 OAG_OACONTROL_USED_BITS : OAM_OACONTROL_USED_BITS; 465 } 466 467 static void xe_oa_enable(struct xe_oa_stream *stream) 468 { 469 const struct xe_oa_format *format = stream->oa_buffer.format; 470 const struct xe_oa_regs *regs; 471 u32 val; 472 473 /* 474 * BSpec: 46822: Bit 0. Even if stream->sample is 0, for OAR to function, the OA 475 * buffer must be correctly initialized 476 */ 477 xe_oa_init_oa_buffer(stream); 478 479 regs = __oa_regs(stream); 480 val = __format_to_oactrl(format, regs->oa_ctrl_counter_select_mask) | 481 __oa_ccs_select(stream) | OAG_OACONTROL_OA_COUNTER_ENABLE; 482 483 if (GRAPHICS_VER(stream->oa->xe) >= 20 && 484 stream->oa_unit->type == DRM_XE_OA_UNIT_TYPE_OAG) 485 val |= OAG_OACONTROL_OA_PES_DISAG_EN; 486 487 xe_mmio_rmw32(&stream->gt->mmio, regs->oa_ctrl, __oactrl_used_bits(stream), val); 488 } 489 490 static void xe_oa_disable(struct xe_oa_stream *stream) 491 { 492 struct xe_mmio *mmio = &stream->gt->mmio; 493 494 xe_mmio_rmw32(mmio, __oa_regs(stream)->oa_ctrl, __oactrl_used_bits(stream), 0); 495 if (xe_mmio_wait32(mmio, __oa_regs(stream)->oa_ctrl, 496 OAG_OACONTROL_OA_COUNTER_ENABLE, 0, 50000, NULL, false)) 497 drm_err(&stream->oa->xe->drm, 498 "wait for OA to be disabled timed out\n"); 499 500 if (GRAPHICS_VERx100(stream->oa->xe) <= 1270 && GRAPHICS_VERx100(stream->oa->xe) != 1260) { 501 /* <= XE_METEORLAKE except XE_PVC */ 502 xe_mmio_write32(mmio, OA_TLB_INV_CR, 1); 503 if (xe_mmio_wait32(mmio, OA_TLB_INV_CR, 1, 0, 50000, NULL, false)) 504 drm_err(&stream->oa->xe->drm, 505 "wait for OA tlb invalidate timed out\n"); 506 } 507 } 508 509 static int xe_oa_wait_unlocked(struct xe_oa_stream *stream) 510 { 511 /* We might wait indefinitely if periodic sampling is not enabled */ 512 if (!stream->periodic) 513 return -EINVAL; 514 515 return wait_event_interruptible(stream->poll_wq, 516 xe_oa_buffer_check_unlocked(stream)); 517 } 518 519 #define OASTATUS_RELEVANT_BITS (OASTATUS_MMIO_TRG_Q_FULL | OASTATUS_COUNTER_OVERFLOW | \ 520 OASTATUS_BUFFER_OVERFLOW | OASTATUS_REPORT_LOST) 521 522 static int __xe_oa_read(struct xe_oa_stream *stream, char __user *buf, 523 size_t count, size_t *offset) 524 { 525 /* Only clear our bits to avoid side-effects */ 526 stream->oa_status = xe_mmio_rmw32(&stream->gt->mmio, __oa_regs(stream)->oa_status, 527 OASTATUS_RELEVANT_BITS, 0); 528 /* 529 * Signal to userspace that there is non-zero OA status to read via 530 * @DRM_XE_OBSERVATION_IOCTL_STATUS observation stream fd ioctl 531 */ 532 if (stream->oa_status & OASTATUS_RELEVANT_BITS) 533 return -EIO; 534 535 return xe_oa_append_reports(stream, buf, count, offset); 536 } 537 538 static ssize_t xe_oa_read(struct file *file, char __user *buf, 539 size_t count, loff_t *ppos) 540 { 541 struct xe_oa_stream *stream = file->private_data; 542 size_t offset = 0; 543 int ret; 544 545 /* Can't read from disabled streams */ 546 if (!stream->enabled || !stream->sample) 547 return -EINVAL; 548 549 if (!(file->f_flags & O_NONBLOCK)) { 550 do { 551 ret = xe_oa_wait_unlocked(stream); 552 if (ret) 553 return ret; 554 555 mutex_lock(&stream->stream_lock); 556 ret = __xe_oa_read(stream, buf, count, &offset); 557 mutex_unlock(&stream->stream_lock); 558 } while (!offset && !ret); 559 } else { 560 xe_oa_buffer_check_unlocked(stream); 561 mutex_lock(&stream->stream_lock); 562 ret = __xe_oa_read(stream, buf, count, &offset); 563 mutex_unlock(&stream->stream_lock); 564 } 565 566 /* 567 * Typically we clear pollin here in order to wait for the new hrtimer callback 568 * before unblocking. The exception to this is if __xe_oa_read returns -ENOSPC, 569 * which means that more OA data is available than could fit in the user provided 570 * buffer. In this case we want the next poll() call to not block. 571 * 572 * Also in case of -EIO, we have already waited for data before returning 573 * -EIO, so need to wait again 574 */ 575 if (ret != -ENOSPC && ret != -EIO) 576 stream->pollin = false; 577 578 /* Possible values for ret are 0, -EFAULT, -ENOSPC, -EIO, -EINVAL, ... */ 579 return offset ?: (ret ?: -EAGAIN); 580 } 581 582 static __poll_t xe_oa_poll_locked(struct xe_oa_stream *stream, 583 struct file *file, poll_table *wait) 584 { 585 __poll_t events = 0; 586 587 poll_wait(file, &stream->poll_wq, wait); 588 589 /* 590 * We don't explicitly check whether there's something to read here since this 591 * path may be hot depending on what else userspace is polling, or on the timeout 592 * in use. We rely on hrtimer xe_oa_poll_check_timer_cb to notify us when there 593 * are samples to read 594 */ 595 if (stream->pollin) 596 events |= EPOLLIN; 597 598 return events; 599 } 600 601 static __poll_t xe_oa_poll(struct file *file, poll_table *wait) 602 { 603 struct xe_oa_stream *stream = file->private_data; 604 __poll_t ret; 605 606 mutex_lock(&stream->stream_lock); 607 ret = xe_oa_poll_locked(stream, file, wait); 608 mutex_unlock(&stream->stream_lock); 609 610 return ret; 611 } 612 613 static void xe_oa_lock_vma(struct xe_exec_queue *q) 614 { 615 if (q->vm) { 616 down_read(&q->vm->lock); 617 xe_vm_lock(q->vm, false); 618 } 619 } 620 621 static void xe_oa_unlock_vma(struct xe_exec_queue *q) 622 { 623 if (q->vm) { 624 xe_vm_unlock(q->vm); 625 up_read(&q->vm->lock); 626 } 627 } 628 629 static struct dma_fence *xe_oa_submit_bb(struct xe_oa_stream *stream, enum xe_oa_submit_deps deps, 630 struct xe_bb *bb) 631 { 632 struct xe_exec_queue *q = stream->exec_q ?: stream->k_exec_q; 633 struct xe_sched_job *job; 634 struct dma_fence *fence; 635 int err = 0; 636 637 xe_oa_lock_vma(q); 638 639 job = xe_bb_create_job(q, bb); 640 if (IS_ERR(job)) { 641 err = PTR_ERR(job); 642 goto exit; 643 } 644 job->ggtt = true; 645 646 if (deps == XE_OA_SUBMIT_ADD_DEPS) { 647 for (int i = 0; i < stream->num_syncs && !err; i++) 648 err = xe_sync_entry_add_deps(&stream->syncs[i], job); 649 if (err) { 650 drm_dbg(&stream->oa->xe->drm, "xe_sync_entry_add_deps err %d\n", err); 651 goto err_put_job; 652 } 653 } 654 655 xe_sched_job_arm(job); 656 fence = dma_fence_get(&job->drm.s_fence->finished); 657 xe_sched_job_push(job); 658 659 xe_oa_unlock_vma(q); 660 661 return fence; 662 err_put_job: 663 xe_sched_job_put(job); 664 exit: 665 xe_oa_unlock_vma(q); 666 return ERR_PTR(err); 667 } 668 669 static void write_cs_mi_lri(struct xe_bb *bb, const struct xe_oa_reg *reg_data, u32 n_regs) 670 { 671 u32 i; 672 673 #define MI_LOAD_REGISTER_IMM_MAX_REGS (126) 674 675 for (i = 0; i < n_regs; i++) { 676 if ((i % MI_LOAD_REGISTER_IMM_MAX_REGS) == 0) { 677 u32 n_lri = min_t(u32, n_regs - i, 678 MI_LOAD_REGISTER_IMM_MAX_REGS); 679 680 bb->cs[bb->len++] = MI_LOAD_REGISTER_IMM | MI_LRI_NUM_REGS(n_lri); 681 } 682 bb->cs[bb->len++] = reg_data[i].addr.addr; 683 bb->cs[bb->len++] = reg_data[i].value; 684 } 685 } 686 687 static int num_lri_dwords(int num_regs) 688 { 689 int count = 0; 690 691 if (num_regs > 0) { 692 count += DIV_ROUND_UP(num_regs, MI_LOAD_REGISTER_IMM_MAX_REGS); 693 count += num_regs * 2; 694 } 695 696 return count; 697 } 698 699 static void xe_oa_free_oa_buffer(struct xe_oa_stream *stream) 700 { 701 xe_bo_unpin_map_no_vm(stream->oa_buffer.bo); 702 } 703 704 static void xe_oa_free_configs(struct xe_oa_stream *stream) 705 { 706 struct xe_oa_config_bo *oa_bo, *tmp; 707 708 xe_oa_config_put(stream->oa_config); 709 llist_for_each_entry_safe(oa_bo, tmp, stream->oa_config_bos.first, node) 710 free_oa_config_bo(oa_bo, stream->last_fence); 711 dma_fence_put(stream->last_fence); 712 } 713 714 static int xe_oa_load_with_lri(struct xe_oa_stream *stream, struct xe_oa_reg *reg_lri, u32 count) 715 { 716 struct dma_fence *fence; 717 struct xe_bb *bb; 718 int err; 719 720 bb = xe_bb_new(stream->gt, 2 * count + 1, false); 721 if (IS_ERR(bb)) { 722 err = PTR_ERR(bb); 723 goto exit; 724 } 725 726 write_cs_mi_lri(bb, reg_lri, count); 727 728 fence = xe_oa_submit_bb(stream, XE_OA_SUBMIT_NO_DEPS, bb); 729 if (IS_ERR(fence)) { 730 err = PTR_ERR(fence); 731 goto free_bb; 732 } 733 xe_bb_free(bb, fence); 734 dma_fence_put(fence); 735 736 return 0; 737 free_bb: 738 xe_bb_free(bb, NULL); 739 exit: 740 return err; 741 } 742 743 static int xe_oa_configure_oar_context(struct xe_oa_stream *stream, bool enable) 744 { 745 const struct xe_oa_format *format = stream->oa_buffer.format; 746 u32 oacontrol = __format_to_oactrl(format, OAR_OACONTROL_COUNTER_SEL_MASK) | 747 (enable ? OAR_OACONTROL_COUNTER_ENABLE : 0); 748 749 struct xe_oa_reg reg_lri[] = { 750 { 751 OACTXCONTROL(stream->hwe->mmio_base), 752 enable ? OA_COUNTER_RESUME : 0, 753 }, 754 { 755 OAR_OACONTROL, 756 oacontrol, 757 }, 758 { 759 RING_CONTEXT_CONTROL(stream->hwe->mmio_base), 760 _MASKED_FIELD(CTX_CTRL_OAC_CONTEXT_ENABLE, 761 enable ? CTX_CTRL_OAC_CONTEXT_ENABLE : 0) 762 }, 763 }; 764 765 return xe_oa_load_with_lri(stream, reg_lri, ARRAY_SIZE(reg_lri)); 766 } 767 768 static int xe_oa_configure_oac_context(struct xe_oa_stream *stream, bool enable) 769 { 770 const struct xe_oa_format *format = stream->oa_buffer.format; 771 u32 oacontrol = __format_to_oactrl(format, OAR_OACONTROL_COUNTER_SEL_MASK) | 772 (enable ? OAR_OACONTROL_COUNTER_ENABLE : 0); 773 struct xe_oa_reg reg_lri[] = { 774 { 775 OACTXCONTROL(stream->hwe->mmio_base), 776 enable ? OA_COUNTER_RESUME : 0, 777 }, 778 { 779 OAC_OACONTROL, 780 oacontrol 781 }, 782 { 783 RING_CONTEXT_CONTROL(stream->hwe->mmio_base), 784 _MASKED_FIELD(CTX_CTRL_OAC_CONTEXT_ENABLE, 785 enable ? CTX_CTRL_OAC_CONTEXT_ENABLE : 0) | 786 _MASKED_FIELD(CTX_CTRL_RUN_ALONE, enable ? CTX_CTRL_RUN_ALONE : 0), 787 }, 788 }; 789 790 /* Set ccs select to enable programming of OAC_OACONTROL */ 791 xe_mmio_write32(&stream->gt->mmio, __oa_regs(stream)->oa_ctrl, 792 __oa_ccs_select(stream)); 793 794 return xe_oa_load_with_lri(stream, reg_lri, ARRAY_SIZE(reg_lri)); 795 } 796 797 static int xe_oa_configure_oa_context(struct xe_oa_stream *stream, bool enable) 798 { 799 switch (stream->hwe->class) { 800 case XE_ENGINE_CLASS_RENDER: 801 return xe_oa_configure_oar_context(stream, enable); 802 case XE_ENGINE_CLASS_COMPUTE: 803 return xe_oa_configure_oac_context(stream, enable); 804 default: 805 /* Video engines do not support MI_REPORT_PERF_COUNT */ 806 return 0; 807 } 808 } 809 810 #define HAS_OA_BPC_REPORTING(xe) (GRAPHICS_VERx100(xe) >= 1255) 811 812 static u32 oag_configure_mmio_trigger(const struct xe_oa_stream *stream, bool enable) 813 { 814 return _MASKED_FIELD(OAG_OA_DEBUG_DISABLE_MMIO_TRG, 815 enable && stream && stream->sample ? 816 0 : OAG_OA_DEBUG_DISABLE_MMIO_TRG); 817 } 818 819 static void xe_oa_disable_metric_set(struct xe_oa_stream *stream) 820 { 821 struct xe_mmio *mmio = &stream->gt->mmio; 822 u32 sqcnt1; 823 824 /* Enable thread stall DOP gating and EU DOP gating. */ 825 if (XE_GT_WA(stream->gt, 1508761755)) { 826 xe_gt_mcr_multicast_write(stream->gt, ROW_CHICKEN, 827 _MASKED_BIT_DISABLE(STALL_DOP_GATING_DISABLE)); 828 xe_gt_mcr_multicast_write(stream->gt, ROW_CHICKEN2, 829 _MASKED_BIT_DISABLE(DISABLE_DOP_GATING)); 830 } 831 832 xe_mmio_write32(mmio, __oa_regs(stream)->oa_debug, 833 oag_configure_mmio_trigger(stream, false)); 834 835 /* disable the context save/restore or OAR counters */ 836 if (stream->exec_q) 837 xe_oa_configure_oa_context(stream, false); 838 839 /* Make sure we disable noa to save power. */ 840 if (GT_VER(stream->gt) < 35) 841 xe_mmio_rmw32(mmio, RPM_CONFIG1, GT_NOA_ENABLE, 0); 842 843 sqcnt1 = SQCNT1_PMON_ENABLE | 844 (HAS_OA_BPC_REPORTING(stream->oa->xe) ? SQCNT1_OABPC : 0); 845 846 /* Reset PMON Enable to save power. */ 847 xe_mmio_rmw32(mmio, XELPMP_SQCNT1, sqcnt1, 0); 848 849 if ((stream->oa_unit->type == DRM_XE_OA_UNIT_TYPE_OAM || 850 stream->oa_unit->type == DRM_XE_OA_UNIT_TYPE_OAM_SAG) && 851 GRAPHICS_VER(stream->oa->xe) >= 30) 852 xe_mmio_rmw32(mmio, OAM_COMPRESSION_T3_CONTROL, OAM_LAT_MEASURE_ENABLE, 0); 853 } 854 855 static void xe_oa_stream_destroy(struct xe_oa_stream *stream) 856 { 857 struct xe_oa_unit *u = stream->oa_unit; 858 struct xe_gt *gt = stream->hwe->gt; 859 860 if (WARN_ON(stream != u->exclusive_stream)) 861 return; 862 863 WRITE_ONCE(u->exclusive_stream, NULL); 864 865 mutex_destroy(&stream->stream_lock); 866 867 xe_oa_disable_metric_set(stream); 868 xe_exec_queue_put(stream->k_exec_q); 869 870 xe_oa_free_oa_buffer(stream); 871 872 xe_force_wake_put(gt_to_fw(gt), XE_FORCEWAKE_ALL); 873 xe_pm_runtime_put(stream->oa->xe); 874 875 /* Wa_1509372804:pvc: Unset the override of GUCRC mode to enable rc6 */ 876 if (stream->override_gucrc) 877 xe_gt_WARN_ON(gt, xe_guc_pc_unset_gucrc_mode(>->uc.guc.pc)); 878 879 xe_oa_free_configs(stream); 880 xe_file_put(stream->xef); 881 } 882 883 static int xe_oa_alloc_oa_buffer(struct xe_oa_stream *stream, size_t size) 884 { 885 struct xe_bo *bo; 886 887 bo = xe_bo_create_pin_map_novm(stream->oa->xe, stream->gt->tile, 888 size, ttm_bo_type_kernel, 889 XE_BO_FLAG_SYSTEM | XE_BO_FLAG_GGTT, false); 890 if (IS_ERR(bo)) 891 return PTR_ERR(bo); 892 893 stream->oa_buffer.bo = bo; 894 /* mmap implementation requires OA buffer to be in system memory */ 895 xe_assert(stream->oa->xe, bo->vmap.is_iomem == 0); 896 stream->oa_buffer.vaddr = bo->vmap.vaddr; 897 return 0; 898 } 899 900 static struct xe_oa_config_bo * 901 __xe_oa_alloc_config_buffer(struct xe_oa_stream *stream, struct xe_oa_config *oa_config) 902 { 903 struct xe_oa_config_bo *oa_bo; 904 size_t config_length; 905 struct xe_bb *bb; 906 907 oa_bo = kzalloc(sizeof(*oa_bo), GFP_KERNEL); 908 if (!oa_bo) 909 return ERR_PTR(-ENOMEM); 910 911 config_length = num_lri_dwords(oa_config->regs_len); 912 config_length = ALIGN(sizeof(u32) * config_length, XE_PAGE_SIZE) / sizeof(u32); 913 914 bb = xe_bb_new(stream->gt, config_length, false); 915 if (IS_ERR(bb)) 916 goto err_free; 917 918 write_cs_mi_lri(bb, oa_config->regs, oa_config->regs_len); 919 920 oa_bo->bb = bb; 921 oa_bo->oa_config = xe_oa_config_get(oa_config); 922 llist_add(&oa_bo->node, &stream->oa_config_bos); 923 924 return oa_bo; 925 err_free: 926 kfree(oa_bo); 927 return ERR_CAST(bb); 928 } 929 930 static struct xe_oa_config_bo * 931 xe_oa_alloc_config_buffer(struct xe_oa_stream *stream, struct xe_oa_config *oa_config) 932 { 933 struct xe_oa_config_bo *oa_bo; 934 935 /* Look for the buffer in the already allocated BOs attached to the stream */ 936 llist_for_each_entry(oa_bo, stream->oa_config_bos.first, node) { 937 if (oa_bo->oa_config == oa_config && 938 memcmp(oa_bo->oa_config->uuid, oa_config->uuid, 939 sizeof(oa_config->uuid)) == 0) 940 goto out; 941 } 942 943 oa_bo = __xe_oa_alloc_config_buffer(stream, oa_config); 944 out: 945 return oa_bo; 946 } 947 948 static void xe_oa_update_last_fence(struct xe_oa_stream *stream, struct dma_fence *fence) 949 { 950 dma_fence_put(stream->last_fence); 951 stream->last_fence = dma_fence_get(fence); 952 } 953 954 static void xe_oa_fence_work_fn(struct work_struct *w) 955 { 956 struct xe_oa_fence *ofence = container_of(w, typeof(*ofence), work.work); 957 958 /* Signal fence to indicate new OA configuration is active */ 959 dma_fence_signal(&ofence->base); 960 dma_fence_put(&ofence->base); 961 } 962 963 static void xe_oa_config_cb(struct dma_fence *fence, struct dma_fence_cb *cb) 964 { 965 /* Additional empirical delay needed for NOA programming after registers are written */ 966 #define NOA_PROGRAM_ADDITIONAL_DELAY_US 500 967 968 struct xe_oa_fence *ofence = container_of(cb, typeof(*ofence), cb); 969 970 INIT_DELAYED_WORK(&ofence->work, xe_oa_fence_work_fn); 971 queue_delayed_work(system_unbound_wq, &ofence->work, 972 usecs_to_jiffies(NOA_PROGRAM_ADDITIONAL_DELAY_US)); 973 dma_fence_put(fence); 974 } 975 976 static const char *xe_oa_get_driver_name(struct dma_fence *fence) 977 { 978 return "xe_oa"; 979 } 980 981 static const char *xe_oa_get_timeline_name(struct dma_fence *fence) 982 { 983 return "unbound"; 984 } 985 986 static const struct dma_fence_ops xe_oa_fence_ops = { 987 .get_driver_name = xe_oa_get_driver_name, 988 .get_timeline_name = xe_oa_get_timeline_name, 989 }; 990 991 static int xe_oa_emit_oa_config(struct xe_oa_stream *stream, struct xe_oa_config *config) 992 { 993 #define NOA_PROGRAM_ADDITIONAL_DELAY_US 500 994 struct xe_oa_config_bo *oa_bo; 995 struct xe_oa_fence *ofence; 996 int i, err, num_signal = 0; 997 struct dma_fence *fence; 998 999 ofence = kzalloc(sizeof(*ofence), GFP_KERNEL); 1000 if (!ofence) { 1001 err = -ENOMEM; 1002 goto exit; 1003 } 1004 1005 oa_bo = xe_oa_alloc_config_buffer(stream, config); 1006 if (IS_ERR(oa_bo)) { 1007 err = PTR_ERR(oa_bo); 1008 goto exit; 1009 } 1010 1011 /* Emit OA configuration batch */ 1012 fence = xe_oa_submit_bb(stream, XE_OA_SUBMIT_ADD_DEPS, oa_bo->bb); 1013 if (IS_ERR(fence)) { 1014 err = PTR_ERR(fence); 1015 goto exit; 1016 } 1017 1018 /* Point of no return: initialize and set fence to signal */ 1019 spin_lock_init(&ofence->lock); 1020 dma_fence_init(&ofence->base, &xe_oa_fence_ops, &ofence->lock, 0, 0); 1021 1022 for (i = 0; i < stream->num_syncs; i++) { 1023 if (stream->syncs[i].flags & DRM_XE_SYNC_FLAG_SIGNAL) 1024 num_signal++; 1025 xe_sync_entry_signal(&stream->syncs[i], &ofence->base); 1026 } 1027 1028 /* Additional dma_fence_get in case we dma_fence_wait */ 1029 if (!num_signal) 1030 dma_fence_get(&ofence->base); 1031 1032 /* Update last fence too before adding callback */ 1033 xe_oa_update_last_fence(stream, fence); 1034 1035 /* Add job fence callback to schedule work to signal ofence->base */ 1036 err = dma_fence_add_callback(fence, &ofence->cb, xe_oa_config_cb); 1037 xe_gt_assert(stream->gt, !err || err == -ENOENT); 1038 if (err == -ENOENT) 1039 xe_oa_config_cb(fence, &ofence->cb); 1040 1041 /* If nothing needs to be signaled we wait synchronously */ 1042 if (!num_signal) { 1043 dma_fence_wait(&ofence->base, false); 1044 dma_fence_put(&ofence->base); 1045 } 1046 1047 /* Done with syncs */ 1048 for (i = 0; i < stream->num_syncs; i++) 1049 xe_sync_entry_cleanup(&stream->syncs[i]); 1050 kfree(stream->syncs); 1051 1052 return 0; 1053 exit: 1054 kfree(ofence); 1055 return err; 1056 } 1057 1058 static u32 oag_report_ctx_switches(const struct xe_oa_stream *stream) 1059 { 1060 /* If user didn't require OA reports, ask HW not to emit ctx switch reports */ 1061 return _MASKED_FIELD(OAG_OA_DEBUG_DISABLE_CTX_SWITCH_REPORTS, 1062 stream->sample ? 1063 0 : OAG_OA_DEBUG_DISABLE_CTX_SWITCH_REPORTS); 1064 } 1065 1066 static u32 oag_buf_size_select(const struct xe_oa_stream *stream) 1067 { 1068 return _MASKED_FIELD(OAG_OA_DEBUG_BUF_SIZE_SELECT, 1069 xe_bo_size(stream->oa_buffer.bo) > SZ_16M ? 1070 OAG_OA_DEBUG_BUF_SIZE_SELECT : 0); 1071 } 1072 1073 static int xe_oa_enable_metric_set(struct xe_oa_stream *stream) 1074 { 1075 struct xe_mmio *mmio = &stream->gt->mmio; 1076 u32 oa_debug, sqcnt1; 1077 int ret; 1078 1079 /* 1080 * EU NOA signals behave incorrectly if EU clock gating is enabled. 1081 * Disable thread stall DOP gating and EU DOP gating. 1082 */ 1083 if (XE_GT_WA(stream->gt, 1508761755)) { 1084 xe_gt_mcr_multicast_write(stream->gt, ROW_CHICKEN, 1085 _MASKED_BIT_ENABLE(STALL_DOP_GATING_DISABLE)); 1086 xe_gt_mcr_multicast_write(stream->gt, ROW_CHICKEN2, 1087 _MASKED_BIT_ENABLE(DISABLE_DOP_GATING)); 1088 } 1089 1090 /* Disable clk ratio reports */ 1091 oa_debug = OAG_OA_DEBUG_DISABLE_CLK_RATIO_REPORTS | 1092 OAG_OA_DEBUG_INCLUDE_CLK_RATIO; 1093 1094 if (GRAPHICS_VER(stream->oa->xe) >= 20) 1095 oa_debug |= 1096 /* The three bits below are needed to get PEC counters running */ 1097 OAG_OA_DEBUG_START_TRIGGER_SCOPE_CONTROL | 1098 OAG_OA_DEBUG_DISABLE_START_TRG_2_COUNT_QUAL | 1099 OAG_OA_DEBUG_DISABLE_START_TRG_1_COUNT_QUAL; 1100 1101 xe_mmio_write32(mmio, __oa_regs(stream)->oa_debug, 1102 _MASKED_BIT_ENABLE(oa_debug) | 1103 oag_report_ctx_switches(stream) | 1104 oag_buf_size_select(stream) | 1105 oag_configure_mmio_trigger(stream, true)); 1106 1107 xe_mmio_write32(mmio, __oa_regs(stream)->oa_ctx_ctrl, stream->periodic ? 1108 (OAG_OAGLBCTXCTRL_COUNTER_RESUME | 1109 OAG_OAGLBCTXCTRL_TIMER_ENABLE | 1110 REG_FIELD_PREP(OAG_OAGLBCTXCTRL_TIMER_PERIOD_MASK, 1111 stream->period_exponent)) : 0); 1112 1113 /* 1114 * Initialize Super Queue Internal Cnt Register 1115 * Set PMON Enable in order to collect valid metrics 1116 * Enable bytes per clock reporting 1117 */ 1118 sqcnt1 = SQCNT1_PMON_ENABLE | 1119 (HAS_OA_BPC_REPORTING(stream->oa->xe) ? SQCNT1_OABPC : 0); 1120 xe_mmio_rmw32(mmio, XELPMP_SQCNT1, 0, sqcnt1); 1121 1122 if ((stream->oa_unit->type == DRM_XE_OA_UNIT_TYPE_OAM || 1123 stream->oa_unit->type == DRM_XE_OA_UNIT_TYPE_OAM_SAG) && 1124 GRAPHICS_VER(stream->oa->xe) >= 30) 1125 xe_mmio_rmw32(mmio, OAM_COMPRESSION_T3_CONTROL, 0, OAM_LAT_MEASURE_ENABLE); 1126 1127 /* Configure OAR/OAC */ 1128 if (stream->exec_q) { 1129 ret = xe_oa_configure_oa_context(stream, true); 1130 if (ret) 1131 return ret; 1132 } 1133 1134 return xe_oa_emit_oa_config(stream, stream->oa_config); 1135 } 1136 1137 static int decode_oa_format(struct xe_oa *oa, u64 fmt, enum xe_oa_format_name *name) 1138 { 1139 u32 counter_size = FIELD_GET(DRM_XE_OA_FORMAT_MASK_COUNTER_SIZE, fmt); 1140 u32 counter_sel = FIELD_GET(DRM_XE_OA_FORMAT_MASK_COUNTER_SEL, fmt); 1141 u32 bc_report = FIELD_GET(DRM_XE_OA_FORMAT_MASK_BC_REPORT, fmt); 1142 u32 type = FIELD_GET(DRM_XE_OA_FORMAT_MASK_FMT_TYPE, fmt); 1143 int idx; 1144 1145 for_each_set_bit(idx, oa->format_mask, __XE_OA_FORMAT_MAX) { 1146 const struct xe_oa_format *f = &oa->oa_formats[idx]; 1147 1148 if (counter_size == f->counter_size && bc_report == f->bc_report && 1149 type == f->type && counter_sel == f->counter_select) { 1150 *name = idx; 1151 return 0; 1152 } 1153 } 1154 1155 return -EINVAL; 1156 } 1157 1158 static struct xe_oa_unit *xe_oa_lookup_oa_unit(struct xe_oa *oa, u32 oa_unit_id) 1159 { 1160 struct xe_gt *gt; 1161 int gt_id, i; 1162 1163 for_each_gt(gt, oa->xe, gt_id) { 1164 for (i = 0; i < gt->oa.num_oa_units; i++) { 1165 struct xe_oa_unit *u = >->oa.oa_unit[i]; 1166 1167 if (u->oa_unit_id == oa_unit_id) 1168 return u; 1169 } 1170 } 1171 1172 return NULL; 1173 } 1174 1175 static int xe_oa_set_prop_oa_unit_id(struct xe_oa *oa, u64 value, 1176 struct xe_oa_open_param *param) 1177 { 1178 param->oa_unit = xe_oa_lookup_oa_unit(oa, value); 1179 if (!param->oa_unit) { 1180 drm_dbg(&oa->xe->drm, "OA unit ID out of range %lld\n", value); 1181 return -EINVAL; 1182 } 1183 return 0; 1184 } 1185 1186 static int xe_oa_set_prop_sample_oa(struct xe_oa *oa, u64 value, 1187 struct xe_oa_open_param *param) 1188 { 1189 param->sample = value; 1190 return 0; 1191 } 1192 1193 static int xe_oa_set_prop_metric_set(struct xe_oa *oa, u64 value, 1194 struct xe_oa_open_param *param) 1195 { 1196 param->metric_set = value; 1197 return 0; 1198 } 1199 1200 static int xe_oa_set_prop_oa_format(struct xe_oa *oa, u64 value, 1201 struct xe_oa_open_param *param) 1202 { 1203 int ret = decode_oa_format(oa, value, ¶m->oa_format); 1204 1205 if (ret) { 1206 drm_dbg(&oa->xe->drm, "Unsupported OA report format %#llx\n", value); 1207 return ret; 1208 } 1209 return 0; 1210 } 1211 1212 static int xe_oa_set_prop_oa_exponent(struct xe_oa *oa, u64 value, 1213 struct xe_oa_open_param *param) 1214 { 1215 #define OA_EXPONENT_MAX 31 1216 1217 if (value > OA_EXPONENT_MAX) { 1218 drm_dbg(&oa->xe->drm, "OA timer exponent too high (> %u)\n", OA_EXPONENT_MAX); 1219 return -EINVAL; 1220 } 1221 param->period_exponent = value; 1222 return 0; 1223 } 1224 1225 static int xe_oa_set_prop_disabled(struct xe_oa *oa, u64 value, 1226 struct xe_oa_open_param *param) 1227 { 1228 param->disabled = value; 1229 return 0; 1230 } 1231 1232 static int xe_oa_set_prop_exec_queue_id(struct xe_oa *oa, u64 value, 1233 struct xe_oa_open_param *param) 1234 { 1235 param->exec_queue_id = value; 1236 return 0; 1237 } 1238 1239 static int xe_oa_set_prop_engine_instance(struct xe_oa *oa, u64 value, 1240 struct xe_oa_open_param *param) 1241 { 1242 param->engine_instance = value; 1243 return 0; 1244 } 1245 1246 static int xe_oa_set_no_preempt(struct xe_oa *oa, u64 value, 1247 struct xe_oa_open_param *param) 1248 { 1249 param->no_preempt = value; 1250 return 0; 1251 } 1252 1253 static int xe_oa_set_prop_num_syncs(struct xe_oa *oa, u64 value, 1254 struct xe_oa_open_param *param) 1255 { 1256 param->num_syncs = value; 1257 return 0; 1258 } 1259 1260 static int xe_oa_set_prop_syncs_user(struct xe_oa *oa, u64 value, 1261 struct xe_oa_open_param *param) 1262 { 1263 param->syncs_user = u64_to_user_ptr(value); 1264 return 0; 1265 } 1266 1267 static int xe_oa_set_prop_oa_buffer_size(struct xe_oa *oa, u64 value, 1268 struct xe_oa_open_param *param) 1269 { 1270 if (!is_power_of_2(value) || value < SZ_128K || value > SZ_128M) { 1271 drm_dbg(&oa->xe->drm, "OA buffer size invalid %llu\n", value); 1272 return -EINVAL; 1273 } 1274 param->oa_buffer_size = value; 1275 return 0; 1276 } 1277 1278 static int xe_oa_set_prop_wait_num_reports(struct xe_oa *oa, u64 value, 1279 struct xe_oa_open_param *param) 1280 { 1281 if (!value) { 1282 drm_dbg(&oa->xe->drm, "wait_num_reports %llu\n", value); 1283 return -EINVAL; 1284 } 1285 param->wait_num_reports = value; 1286 return 0; 1287 } 1288 1289 static int xe_oa_set_prop_ret_inval(struct xe_oa *oa, u64 value, 1290 struct xe_oa_open_param *param) 1291 { 1292 return -EINVAL; 1293 } 1294 1295 typedef int (*xe_oa_set_property_fn)(struct xe_oa *oa, u64 value, 1296 struct xe_oa_open_param *param); 1297 static const xe_oa_set_property_fn xe_oa_set_property_funcs_open[] = { 1298 [DRM_XE_OA_PROPERTY_OA_UNIT_ID] = xe_oa_set_prop_oa_unit_id, 1299 [DRM_XE_OA_PROPERTY_SAMPLE_OA] = xe_oa_set_prop_sample_oa, 1300 [DRM_XE_OA_PROPERTY_OA_METRIC_SET] = xe_oa_set_prop_metric_set, 1301 [DRM_XE_OA_PROPERTY_OA_FORMAT] = xe_oa_set_prop_oa_format, 1302 [DRM_XE_OA_PROPERTY_OA_PERIOD_EXPONENT] = xe_oa_set_prop_oa_exponent, 1303 [DRM_XE_OA_PROPERTY_OA_DISABLED] = xe_oa_set_prop_disabled, 1304 [DRM_XE_OA_PROPERTY_EXEC_QUEUE_ID] = xe_oa_set_prop_exec_queue_id, 1305 [DRM_XE_OA_PROPERTY_OA_ENGINE_INSTANCE] = xe_oa_set_prop_engine_instance, 1306 [DRM_XE_OA_PROPERTY_NO_PREEMPT] = xe_oa_set_no_preempt, 1307 [DRM_XE_OA_PROPERTY_NUM_SYNCS] = xe_oa_set_prop_num_syncs, 1308 [DRM_XE_OA_PROPERTY_SYNCS] = xe_oa_set_prop_syncs_user, 1309 [DRM_XE_OA_PROPERTY_OA_BUFFER_SIZE] = xe_oa_set_prop_oa_buffer_size, 1310 [DRM_XE_OA_PROPERTY_WAIT_NUM_REPORTS] = xe_oa_set_prop_wait_num_reports, 1311 }; 1312 1313 static const xe_oa_set_property_fn xe_oa_set_property_funcs_config[] = { 1314 [DRM_XE_OA_PROPERTY_OA_UNIT_ID] = xe_oa_set_prop_ret_inval, 1315 [DRM_XE_OA_PROPERTY_SAMPLE_OA] = xe_oa_set_prop_ret_inval, 1316 [DRM_XE_OA_PROPERTY_OA_METRIC_SET] = xe_oa_set_prop_metric_set, 1317 [DRM_XE_OA_PROPERTY_OA_FORMAT] = xe_oa_set_prop_ret_inval, 1318 [DRM_XE_OA_PROPERTY_OA_PERIOD_EXPONENT] = xe_oa_set_prop_ret_inval, 1319 [DRM_XE_OA_PROPERTY_OA_DISABLED] = xe_oa_set_prop_ret_inval, 1320 [DRM_XE_OA_PROPERTY_EXEC_QUEUE_ID] = xe_oa_set_prop_ret_inval, 1321 [DRM_XE_OA_PROPERTY_OA_ENGINE_INSTANCE] = xe_oa_set_prop_ret_inval, 1322 [DRM_XE_OA_PROPERTY_NO_PREEMPT] = xe_oa_set_prop_ret_inval, 1323 [DRM_XE_OA_PROPERTY_NUM_SYNCS] = xe_oa_set_prop_num_syncs, 1324 [DRM_XE_OA_PROPERTY_SYNCS] = xe_oa_set_prop_syncs_user, 1325 [DRM_XE_OA_PROPERTY_OA_BUFFER_SIZE] = xe_oa_set_prop_ret_inval, 1326 [DRM_XE_OA_PROPERTY_WAIT_NUM_REPORTS] = xe_oa_set_prop_ret_inval, 1327 }; 1328 1329 static int xe_oa_user_ext_set_property(struct xe_oa *oa, enum xe_oa_user_extn_from from, 1330 u64 extension, struct xe_oa_open_param *param) 1331 { 1332 u64 __user *address = u64_to_user_ptr(extension); 1333 struct drm_xe_ext_set_property ext; 1334 int err; 1335 u32 idx; 1336 1337 err = copy_from_user(&ext, address, sizeof(ext)); 1338 if (XE_IOCTL_DBG(oa->xe, err)) 1339 return -EFAULT; 1340 1341 BUILD_BUG_ON(ARRAY_SIZE(xe_oa_set_property_funcs_open) != 1342 ARRAY_SIZE(xe_oa_set_property_funcs_config)); 1343 1344 if (XE_IOCTL_DBG(oa->xe, ext.property >= ARRAY_SIZE(xe_oa_set_property_funcs_open)) || 1345 XE_IOCTL_DBG(oa->xe, ext.pad)) 1346 return -EINVAL; 1347 1348 idx = array_index_nospec(ext.property, ARRAY_SIZE(xe_oa_set_property_funcs_open)); 1349 1350 if (from == XE_OA_USER_EXTN_FROM_CONFIG) 1351 return xe_oa_set_property_funcs_config[idx](oa, ext.value, param); 1352 else 1353 return xe_oa_set_property_funcs_open[idx](oa, ext.value, param); 1354 } 1355 1356 typedef int (*xe_oa_user_extension_fn)(struct xe_oa *oa, enum xe_oa_user_extn_from from, 1357 u64 extension, struct xe_oa_open_param *param); 1358 static const xe_oa_user_extension_fn xe_oa_user_extension_funcs[] = { 1359 [DRM_XE_OA_EXTENSION_SET_PROPERTY] = xe_oa_user_ext_set_property, 1360 }; 1361 1362 #define MAX_USER_EXTENSIONS 16 1363 static int xe_oa_user_extensions(struct xe_oa *oa, enum xe_oa_user_extn_from from, u64 extension, 1364 int ext_number, struct xe_oa_open_param *param) 1365 { 1366 u64 __user *address = u64_to_user_ptr(extension); 1367 struct drm_xe_user_extension ext; 1368 int err; 1369 u32 idx; 1370 1371 if (XE_IOCTL_DBG(oa->xe, ext_number >= MAX_USER_EXTENSIONS)) 1372 return -E2BIG; 1373 1374 err = copy_from_user(&ext, address, sizeof(ext)); 1375 if (XE_IOCTL_DBG(oa->xe, err)) 1376 return -EFAULT; 1377 1378 if (XE_IOCTL_DBG(oa->xe, ext.pad) || 1379 XE_IOCTL_DBG(oa->xe, ext.name >= ARRAY_SIZE(xe_oa_user_extension_funcs))) 1380 return -EINVAL; 1381 1382 idx = array_index_nospec(ext.name, ARRAY_SIZE(xe_oa_user_extension_funcs)); 1383 err = xe_oa_user_extension_funcs[idx](oa, from, extension, param); 1384 if (XE_IOCTL_DBG(oa->xe, err)) 1385 return err; 1386 1387 if (ext.next_extension) 1388 return xe_oa_user_extensions(oa, from, ext.next_extension, ++ext_number, param); 1389 1390 return 0; 1391 } 1392 1393 static int xe_oa_parse_syncs(struct xe_oa *oa, struct xe_oa_open_param *param) 1394 { 1395 int ret, num_syncs, num_ufence = 0; 1396 1397 if (param->num_syncs && !param->syncs_user) { 1398 drm_dbg(&oa->xe->drm, "num_syncs specified without sync array\n"); 1399 ret = -EINVAL; 1400 goto exit; 1401 } 1402 1403 if (param->num_syncs) { 1404 param->syncs = kcalloc(param->num_syncs, sizeof(*param->syncs), GFP_KERNEL); 1405 if (!param->syncs) { 1406 ret = -ENOMEM; 1407 goto exit; 1408 } 1409 } 1410 1411 for (num_syncs = 0; num_syncs < param->num_syncs; num_syncs++) { 1412 ret = xe_sync_entry_parse(oa->xe, param->xef, ¶m->syncs[num_syncs], 1413 ¶m->syncs_user[num_syncs], 0); 1414 if (ret) 1415 goto err_syncs; 1416 1417 if (xe_sync_is_ufence(¶m->syncs[num_syncs])) 1418 num_ufence++; 1419 } 1420 1421 if (XE_IOCTL_DBG(oa->xe, num_ufence > 1)) { 1422 ret = -EINVAL; 1423 goto err_syncs; 1424 } 1425 1426 return 0; 1427 1428 err_syncs: 1429 while (num_syncs--) 1430 xe_sync_entry_cleanup(¶m->syncs[num_syncs]); 1431 kfree(param->syncs); 1432 exit: 1433 return ret; 1434 } 1435 1436 static void xe_oa_stream_enable(struct xe_oa_stream *stream) 1437 { 1438 stream->pollin = false; 1439 1440 xe_oa_enable(stream); 1441 1442 if (stream->sample) 1443 hrtimer_start(&stream->poll_check_timer, 1444 ns_to_ktime(stream->poll_period_ns), 1445 HRTIMER_MODE_REL_PINNED); 1446 } 1447 1448 static void xe_oa_stream_disable(struct xe_oa_stream *stream) 1449 { 1450 xe_oa_disable(stream); 1451 1452 if (stream->sample) 1453 hrtimer_cancel(&stream->poll_check_timer); 1454 } 1455 1456 static int xe_oa_enable_preempt_timeslice(struct xe_oa_stream *stream) 1457 { 1458 struct xe_exec_queue *q = stream->exec_q; 1459 int ret1, ret2; 1460 1461 /* Best effort recovery: try to revert both to original, irrespective of error */ 1462 ret1 = q->ops->set_timeslice(q, stream->hwe->eclass->sched_props.timeslice_us); 1463 ret2 = q->ops->set_preempt_timeout(q, stream->hwe->eclass->sched_props.preempt_timeout_us); 1464 if (ret1 || ret2) 1465 goto err; 1466 return 0; 1467 err: 1468 drm_dbg(&stream->oa->xe->drm, "%s failed ret1 %d ret2 %d\n", __func__, ret1, ret2); 1469 return ret1 ?: ret2; 1470 } 1471 1472 static int xe_oa_disable_preempt_timeslice(struct xe_oa_stream *stream) 1473 { 1474 struct xe_exec_queue *q = stream->exec_q; 1475 int ret; 1476 1477 /* Setting values to 0 will disable timeslice and preempt_timeout */ 1478 ret = q->ops->set_timeslice(q, 0); 1479 if (ret) 1480 goto err; 1481 1482 ret = q->ops->set_preempt_timeout(q, 0); 1483 if (ret) 1484 goto err; 1485 1486 return 0; 1487 err: 1488 xe_oa_enable_preempt_timeslice(stream); 1489 drm_dbg(&stream->oa->xe->drm, "%s failed %d\n", __func__, ret); 1490 return ret; 1491 } 1492 1493 static int xe_oa_enable_locked(struct xe_oa_stream *stream) 1494 { 1495 if (stream->enabled) 1496 return 0; 1497 1498 if (stream->no_preempt) { 1499 int ret = xe_oa_disable_preempt_timeslice(stream); 1500 1501 if (ret) 1502 return ret; 1503 } 1504 1505 xe_oa_stream_enable(stream); 1506 1507 stream->enabled = true; 1508 return 0; 1509 } 1510 1511 static int xe_oa_disable_locked(struct xe_oa_stream *stream) 1512 { 1513 int ret = 0; 1514 1515 if (!stream->enabled) 1516 return 0; 1517 1518 xe_oa_stream_disable(stream); 1519 1520 if (stream->no_preempt) 1521 ret = xe_oa_enable_preempt_timeslice(stream); 1522 1523 stream->enabled = false; 1524 return ret; 1525 } 1526 1527 static long xe_oa_config_locked(struct xe_oa_stream *stream, u64 arg) 1528 { 1529 struct xe_oa_open_param param = {}; 1530 long ret = stream->oa_config->id; 1531 struct xe_oa_config *config; 1532 int err; 1533 1534 err = xe_oa_user_extensions(stream->oa, XE_OA_USER_EXTN_FROM_CONFIG, arg, 0, ¶m); 1535 if (err) 1536 return err; 1537 1538 config = xe_oa_get_oa_config(stream->oa, param.metric_set); 1539 if (!config) 1540 return -ENODEV; 1541 1542 param.xef = stream->xef; 1543 err = xe_oa_parse_syncs(stream->oa, ¶m); 1544 if (err) 1545 goto err_config_put; 1546 1547 stream->num_syncs = param.num_syncs; 1548 stream->syncs = param.syncs; 1549 1550 err = xe_oa_emit_oa_config(stream, config); 1551 if (!err) { 1552 config = xchg(&stream->oa_config, config); 1553 drm_dbg(&stream->oa->xe->drm, "changed to oa config uuid=%s\n", 1554 stream->oa_config->uuid); 1555 } 1556 1557 err_config_put: 1558 xe_oa_config_put(config); 1559 1560 return err ?: ret; 1561 } 1562 1563 static long xe_oa_status_locked(struct xe_oa_stream *stream, unsigned long arg) 1564 { 1565 struct drm_xe_oa_stream_status status = {}; 1566 void __user *uaddr = (void __user *)arg; 1567 1568 /* Map from register to uapi bits */ 1569 if (stream->oa_status & OASTATUS_REPORT_LOST) 1570 status.oa_status |= DRM_XE_OASTATUS_REPORT_LOST; 1571 if (stream->oa_status & OASTATUS_BUFFER_OVERFLOW) 1572 status.oa_status |= DRM_XE_OASTATUS_BUFFER_OVERFLOW; 1573 if (stream->oa_status & OASTATUS_COUNTER_OVERFLOW) 1574 status.oa_status |= DRM_XE_OASTATUS_COUNTER_OVERFLOW; 1575 if (stream->oa_status & OASTATUS_MMIO_TRG_Q_FULL) 1576 status.oa_status |= DRM_XE_OASTATUS_MMIO_TRG_Q_FULL; 1577 1578 if (copy_to_user(uaddr, &status, sizeof(status))) 1579 return -EFAULT; 1580 1581 return 0; 1582 } 1583 1584 static long xe_oa_info_locked(struct xe_oa_stream *stream, unsigned long arg) 1585 { 1586 struct drm_xe_oa_stream_info info = { .oa_buf_size = xe_bo_size(stream->oa_buffer.bo), }; 1587 void __user *uaddr = (void __user *)arg; 1588 1589 if (copy_to_user(uaddr, &info, sizeof(info))) 1590 return -EFAULT; 1591 1592 return 0; 1593 } 1594 1595 static long xe_oa_ioctl_locked(struct xe_oa_stream *stream, 1596 unsigned int cmd, 1597 unsigned long arg) 1598 { 1599 switch (cmd) { 1600 case DRM_XE_OBSERVATION_IOCTL_ENABLE: 1601 return xe_oa_enable_locked(stream); 1602 case DRM_XE_OBSERVATION_IOCTL_DISABLE: 1603 return xe_oa_disable_locked(stream); 1604 case DRM_XE_OBSERVATION_IOCTL_CONFIG: 1605 return xe_oa_config_locked(stream, arg); 1606 case DRM_XE_OBSERVATION_IOCTL_STATUS: 1607 return xe_oa_status_locked(stream, arg); 1608 case DRM_XE_OBSERVATION_IOCTL_INFO: 1609 return xe_oa_info_locked(stream, arg); 1610 } 1611 1612 return -EINVAL; 1613 } 1614 1615 static long xe_oa_ioctl(struct file *file, 1616 unsigned int cmd, 1617 unsigned long arg) 1618 { 1619 struct xe_oa_stream *stream = file->private_data; 1620 long ret; 1621 1622 mutex_lock(&stream->stream_lock); 1623 ret = xe_oa_ioctl_locked(stream, cmd, arg); 1624 mutex_unlock(&stream->stream_lock); 1625 1626 return ret; 1627 } 1628 1629 static void xe_oa_destroy_locked(struct xe_oa_stream *stream) 1630 { 1631 if (stream->enabled) 1632 xe_oa_disable_locked(stream); 1633 1634 xe_oa_stream_destroy(stream); 1635 1636 if (stream->exec_q) 1637 xe_exec_queue_put(stream->exec_q); 1638 1639 kfree(stream); 1640 } 1641 1642 static int xe_oa_release(struct inode *inode, struct file *file) 1643 { 1644 struct xe_oa_stream *stream = file->private_data; 1645 struct xe_gt *gt = stream->gt; 1646 1647 xe_pm_runtime_get(gt_to_xe(gt)); 1648 mutex_lock(>->oa.gt_lock); 1649 xe_oa_destroy_locked(stream); 1650 mutex_unlock(>->oa.gt_lock); 1651 xe_pm_runtime_put(gt_to_xe(gt)); 1652 1653 /* Release the reference the OA stream kept on the driver */ 1654 drm_dev_put(>_to_xe(gt)->drm); 1655 1656 return 0; 1657 } 1658 1659 static int xe_oa_mmap(struct file *file, struct vm_area_struct *vma) 1660 { 1661 struct xe_oa_stream *stream = file->private_data; 1662 struct xe_bo *bo = stream->oa_buffer.bo; 1663 unsigned long start = vma->vm_start; 1664 int i, ret; 1665 1666 if (xe_observation_paranoid && !perfmon_capable()) { 1667 drm_dbg(&stream->oa->xe->drm, "Insufficient privilege to map OA buffer\n"); 1668 return -EACCES; 1669 } 1670 1671 /* Can mmap the entire OA buffer or nothing (no partial OA buffer mmaps) */ 1672 if (vma->vm_end - vma->vm_start != xe_bo_size(stream->oa_buffer.bo)) { 1673 drm_dbg(&stream->oa->xe->drm, "Wrong mmap size, must be OA buffer size\n"); 1674 return -EINVAL; 1675 } 1676 1677 /* 1678 * Only support VM_READ, enforce MAP_PRIVATE by checking for 1679 * VM_MAYSHARE, don't copy the vma on fork 1680 */ 1681 if (vma->vm_flags & (VM_WRITE | VM_EXEC | VM_SHARED | VM_MAYSHARE)) { 1682 drm_dbg(&stream->oa->xe->drm, "mmap must be read only\n"); 1683 return -EINVAL; 1684 } 1685 vm_flags_mod(vma, VM_PFNMAP | VM_DONTEXPAND | VM_DONTDUMP | VM_DONTCOPY, 1686 VM_MAYWRITE | VM_MAYEXEC); 1687 1688 xe_assert(stream->oa->xe, bo->ttm.ttm->num_pages == vma_pages(vma)); 1689 for (i = 0; i < bo->ttm.ttm->num_pages; i++) { 1690 ret = remap_pfn_range(vma, start, page_to_pfn(bo->ttm.ttm->pages[i]), 1691 PAGE_SIZE, vma->vm_page_prot); 1692 if (ret) 1693 break; 1694 1695 start += PAGE_SIZE; 1696 } 1697 1698 return ret; 1699 } 1700 1701 static const struct file_operations xe_oa_fops = { 1702 .owner = THIS_MODULE, 1703 .release = xe_oa_release, 1704 .poll = xe_oa_poll, 1705 .read = xe_oa_read, 1706 .unlocked_ioctl = xe_oa_ioctl, 1707 .mmap = xe_oa_mmap, 1708 }; 1709 1710 static int xe_oa_stream_init(struct xe_oa_stream *stream, 1711 struct xe_oa_open_param *param) 1712 { 1713 struct xe_gt *gt = param->hwe->gt; 1714 unsigned int fw_ref; 1715 int ret; 1716 1717 stream->exec_q = param->exec_q; 1718 stream->poll_period_ns = DEFAULT_POLL_PERIOD_NS; 1719 stream->oa_unit = param->oa_unit; 1720 stream->hwe = param->hwe; 1721 stream->gt = stream->hwe->gt; 1722 stream->oa_buffer.format = &stream->oa->oa_formats[param->oa_format]; 1723 1724 stream->sample = param->sample; 1725 stream->periodic = param->period_exponent >= 0; 1726 stream->period_exponent = param->period_exponent; 1727 stream->no_preempt = param->no_preempt; 1728 stream->wait_num_reports = param->wait_num_reports; 1729 1730 stream->xef = xe_file_get(param->xef); 1731 stream->num_syncs = param->num_syncs; 1732 stream->syncs = param->syncs; 1733 1734 /* 1735 * For Xe2+, when overrun mode is enabled, there are no partial reports at the end 1736 * of buffer, making the OA buffer effectively a non-power-of-2 size circular 1737 * buffer whose size, circ_size, is a multiple of the report size 1738 */ 1739 if (GRAPHICS_VER(stream->oa->xe) >= 20 && 1740 stream->oa_unit->type == DRM_XE_OA_UNIT_TYPE_OAG && stream->sample) 1741 stream->oa_buffer.circ_size = 1742 param->oa_buffer_size - 1743 param->oa_buffer_size % stream->oa_buffer.format->size; 1744 else 1745 stream->oa_buffer.circ_size = param->oa_buffer_size; 1746 1747 stream->oa_config = xe_oa_get_oa_config(stream->oa, param->metric_set); 1748 if (!stream->oa_config) { 1749 drm_dbg(&stream->oa->xe->drm, "Invalid OA config id=%i\n", param->metric_set); 1750 ret = -EINVAL; 1751 goto exit; 1752 } 1753 1754 /* 1755 * GuC reset of engines causes OA to lose configuration 1756 * state. Prevent this by overriding GUCRC mode. 1757 */ 1758 if (XE_GT_WA(stream->gt, 1509372804)) { 1759 ret = xe_guc_pc_override_gucrc_mode(>->uc.guc.pc, 1760 SLPC_GUCRC_MODE_GUCRC_NO_RC6); 1761 if (ret) 1762 goto err_free_configs; 1763 1764 stream->override_gucrc = true; 1765 } 1766 1767 /* Take runtime pm ref and forcewake to disable RC6 */ 1768 xe_pm_runtime_get(stream->oa->xe); 1769 fw_ref = xe_force_wake_get(gt_to_fw(gt), XE_FORCEWAKE_ALL); 1770 if (!xe_force_wake_ref_has_domain(fw_ref, XE_FORCEWAKE_ALL)) { 1771 ret = -ETIMEDOUT; 1772 goto err_fw_put; 1773 } 1774 1775 ret = xe_oa_alloc_oa_buffer(stream, param->oa_buffer_size); 1776 if (ret) 1777 goto err_fw_put; 1778 1779 stream->k_exec_q = xe_exec_queue_create(stream->oa->xe, NULL, 1780 BIT(stream->hwe->logical_instance), 1, 1781 stream->hwe, EXEC_QUEUE_FLAG_KERNEL, 0); 1782 if (IS_ERR(stream->k_exec_q)) { 1783 ret = PTR_ERR(stream->k_exec_q); 1784 drm_err(&stream->oa->xe->drm, "gt%d, hwe %s, xe_exec_queue_create failed=%d", 1785 stream->gt->info.id, stream->hwe->name, ret); 1786 goto err_free_oa_buf; 1787 } 1788 1789 ret = xe_oa_enable_metric_set(stream); 1790 if (ret) { 1791 drm_dbg(&stream->oa->xe->drm, "Unable to enable metric set\n"); 1792 goto err_put_k_exec_q; 1793 } 1794 1795 drm_dbg(&stream->oa->xe->drm, "opening stream oa config uuid=%s\n", 1796 stream->oa_config->uuid); 1797 1798 WRITE_ONCE(stream->oa_unit->exclusive_stream, stream); 1799 1800 hrtimer_setup(&stream->poll_check_timer, xe_oa_poll_check_timer_cb, CLOCK_MONOTONIC, 1801 HRTIMER_MODE_REL); 1802 init_waitqueue_head(&stream->poll_wq); 1803 1804 spin_lock_init(&stream->oa_buffer.ptr_lock); 1805 mutex_init(&stream->stream_lock); 1806 1807 return 0; 1808 1809 err_put_k_exec_q: 1810 xe_oa_disable_metric_set(stream); 1811 xe_exec_queue_put(stream->k_exec_q); 1812 err_free_oa_buf: 1813 xe_oa_free_oa_buffer(stream); 1814 err_fw_put: 1815 xe_force_wake_put(gt_to_fw(gt), fw_ref); 1816 xe_pm_runtime_put(stream->oa->xe); 1817 if (stream->override_gucrc) 1818 xe_gt_WARN_ON(gt, xe_guc_pc_unset_gucrc_mode(>->uc.guc.pc)); 1819 err_free_configs: 1820 xe_oa_free_configs(stream); 1821 exit: 1822 xe_file_put(stream->xef); 1823 return ret; 1824 } 1825 1826 static int xe_oa_stream_open_ioctl_locked(struct xe_oa *oa, 1827 struct xe_oa_open_param *param) 1828 { 1829 struct xe_oa_stream *stream; 1830 int stream_fd; 1831 int ret; 1832 1833 /* We currently only allow exclusive access */ 1834 if (param->oa_unit->exclusive_stream) { 1835 drm_dbg(&oa->xe->drm, "OA unit already in use\n"); 1836 ret = -EBUSY; 1837 goto exit; 1838 } 1839 1840 stream = kzalloc(sizeof(*stream), GFP_KERNEL); 1841 if (!stream) { 1842 ret = -ENOMEM; 1843 goto exit; 1844 } 1845 1846 stream->oa = oa; 1847 ret = xe_oa_stream_init(stream, param); 1848 if (ret) 1849 goto err_free; 1850 1851 if (!param->disabled) { 1852 ret = xe_oa_enable_locked(stream); 1853 if (ret) 1854 goto err_destroy; 1855 } 1856 1857 stream_fd = anon_inode_getfd("[xe_oa]", &xe_oa_fops, stream, 0); 1858 if (stream_fd < 0) { 1859 ret = stream_fd; 1860 goto err_disable; 1861 } 1862 1863 /* Hold a reference on the drm device till stream_fd is released */ 1864 drm_dev_get(&stream->oa->xe->drm); 1865 1866 return stream_fd; 1867 err_disable: 1868 if (!param->disabled) 1869 xe_oa_disable_locked(stream); 1870 err_destroy: 1871 xe_oa_stream_destroy(stream); 1872 err_free: 1873 kfree(stream); 1874 exit: 1875 return ret; 1876 } 1877 1878 /** 1879 * xe_oa_timestamp_frequency - Return OA timestamp frequency 1880 * @gt: @xe_gt 1881 * 1882 * OA timestamp frequency = CS timestamp frequency in most platforms. On some 1883 * platforms OA unit ignores the CTC_SHIFT and the 2 timestamps differ. In such 1884 * cases, return the adjusted CS timestamp frequency to the user. 1885 */ 1886 u32 xe_oa_timestamp_frequency(struct xe_gt *gt) 1887 { 1888 u32 reg, shift; 1889 1890 if (XE_GT_WA(gt, 18013179988) || XE_GT_WA(gt, 14015568240)) { 1891 xe_pm_runtime_get(gt_to_xe(gt)); 1892 reg = xe_mmio_read32(>->mmio, RPM_CONFIG0); 1893 xe_pm_runtime_put(gt_to_xe(gt)); 1894 1895 shift = REG_FIELD_GET(RPM_CONFIG0_CTC_SHIFT_PARAMETER_MASK, reg); 1896 return gt->info.reference_clock << (3 - shift); 1897 } else { 1898 return gt->info.reference_clock; 1899 } 1900 } 1901 1902 static u64 oa_exponent_to_ns(struct xe_gt *gt, int exponent) 1903 { 1904 u64 nom = (2ULL << exponent) * NSEC_PER_SEC; 1905 u32 den = xe_oa_timestamp_frequency(gt); 1906 1907 return div_u64(nom + den - 1, den); 1908 } 1909 1910 static bool oa_unit_supports_oa_format(struct xe_oa_open_param *param, int type) 1911 { 1912 switch (param->oa_unit->type) { 1913 case DRM_XE_OA_UNIT_TYPE_OAG: 1914 return type == DRM_XE_OA_FMT_TYPE_OAG || type == DRM_XE_OA_FMT_TYPE_OAR || 1915 type == DRM_XE_OA_FMT_TYPE_OAC || type == DRM_XE_OA_FMT_TYPE_PEC; 1916 case DRM_XE_OA_UNIT_TYPE_OAM: 1917 case DRM_XE_OA_UNIT_TYPE_OAM_SAG: 1918 return type == DRM_XE_OA_FMT_TYPE_OAM || type == DRM_XE_OA_FMT_TYPE_OAM_MPEC; 1919 default: 1920 return false; 1921 } 1922 } 1923 1924 /** 1925 * xe_oa_unit_id - Return OA unit ID for a hardware engine 1926 * @hwe: @xe_hw_engine 1927 * 1928 * Return OA unit ID for a hardware engine when available 1929 */ 1930 u16 xe_oa_unit_id(struct xe_hw_engine *hwe) 1931 { 1932 return hwe->oa_unit && hwe->oa_unit->num_engines ? 1933 hwe->oa_unit->oa_unit_id : U16_MAX; 1934 } 1935 1936 /* A hwe must be assigned to stream/oa_unit for batch submissions */ 1937 static int xe_oa_assign_hwe(struct xe_oa *oa, struct xe_oa_open_param *param) 1938 { 1939 struct xe_hw_engine *hwe; 1940 enum xe_hw_engine_id id; 1941 int ret = 0; 1942 1943 /* If not provided, OA unit defaults to OA unit 0 as per uapi */ 1944 if (!param->oa_unit) 1945 param->oa_unit = &xe_root_mmio_gt(oa->xe)->oa.oa_unit[0]; 1946 1947 /* When we have an exec_q, get hwe from the exec_q */ 1948 if (param->exec_q) { 1949 param->hwe = xe_gt_hw_engine(param->exec_q->gt, param->exec_q->class, 1950 param->engine_instance, true); 1951 if (!param->hwe || param->hwe->oa_unit != param->oa_unit) 1952 goto err; 1953 goto out; 1954 } 1955 1956 /* Else just get the first hwe attached to the oa unit */ 1957 for_each_hw_engine(hwe, param->oa_unit->gt, id) { 1958 if (hwe->oa_unit == param->oa_unit) { 1959 param->hwe = hwe; 1960 goto out; 1961 } 1962 } 1963 1964 /* If we still didn't find a hwe, just get one with a valid oa_unit from the same gt */ 1965 for_each_hw_engine(hwe, param->oa_unit->gt, id) { 1966 if (!hwe->oa_unit) 1967 continue; 1968 1969 param->hwe = hwe; 1970 goto out; 1971 } 1972 err: 1973 drm_dbg(&oa->xe->drm, "Unable to find hwe (%d, %d) for OA unit ID %d\n", 1974 param->exec_q ? param->exec_q->class : -1, 1975 param->engine_instance, param->oa_unit->oa_unit_id); 1976 ret = -EINVAL; 1977 out: 1978 return ret; 1979 } 1980 1981 /** 1982 * xe_oa_stream_open_ioctl - Opens an OA stream 1983 * @dev: @drm_device 1984 * @data: pointer to struct @drm_xe_oa_config 1985 * @file: @drm_file 1986 * 1987 * The functions opens an OA stream. An OA stream, opened with specified 1988 * properties, enables OA counter samples to be collected, either 1989 * periodically (time based sampling), or on request (using OA queries) 1990 */ 1991 int xe_oa_stream_open_ioctl(struct drm_device *dev, u64 data, struct drm_file *file) 1992 { 1993 struct xe_device *xe = to_xe_device(dev); 1994 struct xe_oa *oa = &xe->oa; 1995 struct xe_file *xef = to_xe_file(file); 1996 struct xe_oa_open_param param = {}; 1997 const struct xe_oa_format *f; 1998 bool privileged_op = true; 1999 int ret; 2000 2001 if (!oa->xe) { 2002 drm_dbg(&xe->drm, "xe oa interface not available for this system\n"); 2003 return -ENODEV; 2004 } 2005 2006 param.xef = xef; 2007 param.period_exponent = -1; 2008 ret = xe_oa_user_extensions(oa, XE_OA_USER_EXTN_FROM_OPEN, data, 0, ¶m); 2009 if (ret) 2010 return ret; 2011 2012 if (param.exec_queue_id > 0) { 2013 param.exec_q = xe_exec_queue_lookup(xef, param.exec_queue_id); 2014 if (XE_IOCTL_DBG(oa->xe, !param.exec_q)) 2015 return -ENOENT; 2016 2017 if (XE_IOCTL_DBG(oa->xe, param.exec_q->width > 1)) 2018 return -EOPNOTSUPP; 2019 } 2020 2021 /* 2022 * Query based sampling (using MI_REPORT_PERF_COUNT) with OAR/OAC, 2023 * without global stream access, can be an unprivileged operation 2024 */ 2025 if (param.exec_q && !param.sample) 2026 privileged_op = false; 2027 2028 if (param.no_preempt) { 2029 if (!param.exec_q) { 2030 drm_dbg(&oa->xe->drm, "Preemption disable without exec_q!\n"); 2031 ret = -EINVAL; 2032 goto err_exec_q; 2033 } 2034 privileged_op = true; 2035 } 2036 2037 if (privileged_op && xe_observation_paranoid && !perfmon_capable()) { 2038 drm_dbg(&oa->xe->drm, "Insufficient privileges to open xe OA stream\n"); 2039 ret = -EACCES; 2040 goto err_exec_q; 2041 } 2042 2043 if (!param.exec_q && !param.sample) { 2044 drm_dbg(&oa->xe->drm, "Only OA report sampling supported\n"); 2045 ret = -EINVAL; 2046 goto err_exec_q; 2047 } 2048 2049 ret = xe_oa_assign_hwe(oa, ¶m); 2050 if (ret) 2051 goto err_exec_q; 2052 2053 f = &oa->oa_formats[param.oa_format]; 2054 if (!param.oa_format || !f->size || 2055 !oa_unit_supports_oa_format(¶m, f->type)) { 2056 drm_dbg(&oa->xe->drm, "Invalid OA format %d type %d size %d for class %d\n", 2057 param.oa_format, f->type, f->size, param.hwe->class); 2058 ret = -EINVAL; 2059 goto err_exec_q; 2060 } 2061 2062 if (param.period_exponent >= 0) { 2063 u64 oa_period, oa_freq_hz; 2064 2065 /* Requesting samples from OAG buffer is a privileged operation */ 2066 if (!param.sample) { 2067 drm_dbg(&oa->xe->drm, "OA_EXPONENT specified without SAMPLE_OA\n"); 2068 ret = -EINVAL; 2069 goto err_exec_q; 2070 } 2071 oa_period = oa_exponent_to_ns(param.hwe->gt, param.period_exponent); 2072 oa_freq_hz = div64_u64(NSEC_PER_SEC, oa_period); 2073 drm_dbg(&oa->xe->drm, "Using periodic sampling freq %lld Hz\n", oa_freq_hz); 2074 } 2075 2076 if (!param.oa_buffer_size) 2077 param.oa_buffer_size = DEFAULT_XE_OA_BUFFER_SIZE; 2078 2079 if (!param.wait_num_reports) 2080 param.wait_num_reports = 1; 2081 if (param.wait_num_reports > param.oa_buffer_size / f->size) { 2082 drm_dbg(&oa->xe->drm, "wait_num_reports %d\n", param.wait_num_reports); 2083 ret = -EINVAL; 2084 goto err_exec_q; 2085 } 2086 2087 ret = xe_oa_parse_syncs(oa, ¶m); 2088 if (ret) 2089 goto err_exec_q; 2090 2091 mutex_lock(¶m.hwe->gt->oa.gt_lock); 2092 ret = xe_oa_stream_open_ioctl_locked(oa, ¶m); 2093 mutex_unlock(¶m.hwe->gt->oa.gt_lock); 2094 if (ret < 0) 2095 goto err_sync_cleanup; 2096 2097 return ret; 2098 2099 err_sync_cleanup: 2100 while (param.num_syncs--) 2101 xe_sync_entry_cleanup(¶m.syncs[param.num_syncs]); 2102 kfree(param.syncs); 2103 err_exec_q: 2104 if (param.exec_q) 2105 xe_exec_queue_put(param.exec_q); 2106 return ret; 2107 } 2108 2109 static bool xe_oa_is_valid_flex_addr(struct xe_oa *oa, u32 addr) 2110 { 2111 static const struct xe_reg flex_eu_regs[] = { 2112 EU_PERF_CNTL0, 2113 EU_PERF_CNTL1, 2114 EU_PERF_CNTL2, 2115 EU_PERF_CNTL3, 2116 EU_PERF_CNTL4, 2117 EU_PERF_CNTL5, 2118 EU_PERF_CNTL6, 2119 }; 2120 int i; 2121 2122 for (i = 0; i < ARRAY_SIZE(flex_eu_regs); i++) { 2123 if (flex_eu_regs[i].addr == addr) 2124 return true; 2125 } 2126 return false; 2127 } 2128 2129 static bool xe_oa_reg_in_range_table(u32 addr, const struct xe_mmio_range *table) 2130 { 2131 while (table->start && table->end) { 2132 if (addr >= table->start && addr <= table->end) 2133 return true; 2134 2135 table++; 2136 } 2137 2138 return false; 2139 } 2140 2141 static const struct xe_mmio_range xehp_oa_b_counters[] = { 2142 { .start = 0xdc48, .end = 0xdc48 }, /* OAA_ENABLE_REG */ 2143 { .start = 0xdd00, .end = 0xdd48 }, /* OAG_LCE0_0 - OAA_LENABLE_REG */ 2144 {} 2145 }; 2146 2147 static const struct xe_mmio_range gen12_oa_b_counters[] = { 2148 { .start = 0x2b2c, .end = 0x2b2c }, /* OAG_OA_PESS */ 2149 { .start = 0xd900, .end = 0xd91c }, /* OAG_OASTARTTRIG[1-8] */ 2150 { .start = 0xd920, .end = 0xd93c }, /* OAG_OAREPORTTRIG1[1-8] */ 2151 { .start = 0xd940, .end = 0xd97c }, /* OAG_CEC[0-7][0-1] */ 2152 { .start = 0xdc00, .end = 0xdc3c }, /* OAG_SCEC[0-7][0-1] */ 2153 { .start = 0xdc40, .end = 0xdc40 }, /* OAG_SPCTR_CNF */ 2154 { .start = 0xdc44, .end = 0xdc44 }, /* OAA_DBG_REG */ 2155 {} 2156 }; 2157 2158 static const struct xe_mmio_range mtl_oam_b_counters[] = { 2159 { .start = 0x393000, .end = 0x39301c }, /* OAM_STARTTRIG1[1-8] */ 2160 { .start = 0x393020, .end = 0x39303c }, /* OAM_REPORTTRIG1[1-8] */ 2161 { .start = 0x393040, .end = 0x39307c }, /* OAM_CEC[0-7][0-1] */ 2162 { .start = 0x393200, .end = 0x39323C }, /* MPES[0-7] */ 2163 {} 2164 }; 2165 2166 static const struct xe_mmio_range xe2_oa_b_counters[] = { 2167 { .start = 0x393200, .end = 0x39323C }, /* MPES_0_MPES_SAG - MPES_7_UPPER_MPES_SAG */ 2168 { .start = 0x394200, .end = 0x39423C }, /* MPES_0_MPES_SCMI0 - MPES_7_UPPER_MPES_SCMI0 */ 2169 { .start = 0x394A00, .end = 0x394A3C }, /* MPES_0_MPES_SCMI1 - MPES_7_UPPER_MPES_SCMI1 */ 2170 {}, 2171 }; 2172 2173 static bool xe_oa_is_valid_b_counter_addr(struct xe_oa *oa, u32 addr) 2174 { 2175 return xe_oa_reg_in_range_table(addr, xehp_oa_b_counters) || 2176 xe_oa_reg_in_range_table(addr, gen12_oa_b_counters) || 2177 xe_oa_reg_in_range_table(addr, mtl_oam_b_counters) || 2178 (GRAPHICS_VER(oa->xe) >= 20 && 2179 xe_oa_reg_in_range_table(addr, xe2_oa_b_counters)); 2180 } 2181 2182 static const struct xe_mmio_range mtl_oa_mux_regs[] = { 2183 { .start = 0x0d00, .end = 0x0d04 }, /* RPM_CONFIG[0-1] */ 2184 { .start = 0x0d0c, .end = 0x0d2c }, /* NOA_CONFIG[0-8] */ 2185 { .start = 0x9840, .end = 0x9840 }, /* GDT_CHICKEN_BITS */ 2186 { .start = 0x9884, .end = 0x9888 }, /* NOA_WRITE */ 2187 { .start = 0x38d100, .end = 0x38d114}, /* VISACTL */ 2188 {} 2189 }; 2190 2191 static const struct xe_mmio_range gen12_oa_mux_regs[] = { 2192 { .start = 0x0d00, .end = 0x0d04 }, /* RPM_CONFIG[0-1] */ 2193 { .start = 0x0d0c, .end = 0x0d2c }, /* NOA_CONFIG[0-8] */ 2194 { .start = 0x9840, .end = 0x9840 }, /* GDT_CHICKEN_BITS */ 2195 { .start = 0x9884, .end = 0x9888 }, /* NOA_WRITE */ 2196 { .start = 0x20cc, .end = 0x20cc }, /* WAIT_FOR_RC6_EXIT */ 2197 {} 2198 }; 2199 2200 static const struct xe_mmio_range xe2_oa_mux_regs[] = { 2201 { .start = 0x5194, .end = 0x5194 }, /* SYS_MEM_LAT_MEASURE_MERTF_GRP_3D */ 2202 { .start = 0x8704, .end = 0x8704 }, /* LMEM_LAT_MEASURE_MCFG_GRP */ 2203 { .start = 0xB01C, .end = 0xB01C }, /* LNCF_MISC_CONFIG_REGISTER0 */ 2204 { .start = 0xB1BC, .end = 0xB1BC }, /* L3_BANK_LAT_MEASURE_LBCF_GFX */ 2205 { .start = 0xD0E0, .end = 0xD0F4 }, /* VISACTL */ 2206 { .start = 0xE18C, .end = 0xE18C }, /* SAMPLER_MODE */ 2207 { .start = 0xE590, .end = 0xE590 }, /* TDL_LSC_LAT_MEASURE_TDL_GFX */ 2208 { .start = 0x13000, .end = 0x137FC }, /* PES_0_PESL0 - PES_63_UPPER_PESL3 */ 2209 {}, 2210 }; 2211 2212 static bool xe_oa_is_valid_mux_addr(struct xe_oa *oa, u32 addr) 2213 { 2214 if (GRAPHICS_VER(oa->xe) >= 20) 2215 return xe_oa_reg_in_range_table(addr, xe2_oa_mux_regs); 2216 else if (GRAPHICS_VERx100(oa->xe) >= 1270) 2217 return xe_oa_reg_in_range_table(addr, mtl_oa_mux_regs); 2218 else 2219 return xe_oa_reg_in_range_table(addr, gen12_oa_mux_regs); 2220 } 2221 2222 static bool xe_oa_is_valid_config_reg_addr(struct xe_oa *oa, u32 addr) 2223 { 2224 return xe_oa_is_valid_flex_addr(oa, addr) || 2225 xe_oa_is_valid_b_counter_addr(oa, addr) || 2226 xe_oa_is_valid_mux_addr(oa, addr); 2227 } 2228 2229 static struct xe_oa_reg * 2230 xe_oa_alloc_regs(struct xe_oa *oa, bool (*is_valid)(struct xe_oa *oa, u32 addr), 2231 u32 __user *regs, u32 n_regs) 2232 { 2233 struct xe_oa_reg *oa_regs; 2234 int err; 2235 u32 i; 2236 2237 oa_regs = kmalloc_array(n_regs, sizeof(*oa_regs), GFP_KERNEL); 2238 if (!oa_regs) 2239 return ERR_PTR(-ENOMEM); 2240 2241 for (i = 0; i < n_regs; i++) { 2242 u32 addr, value; 2243 2244 err = get_user(addr, regs); 2245 if (err) 2246 goto addr_err; 2247 2248 if (!is_valid(oa, addr)) { 2249 drm_dbg(&oa->xe->drm, "Invalid oa_reg address: %X\n", addr); 2250 err = -EINVAL; 2251 goto addr_err; 2252 } 2253 2254 err = get_user(value, regs + 1); 2255 if (err) 2256 goto addr_err; 2257 2258 oa_regs[i].addr = XE_REG(addr); 2259 oa_regs[i].value = value; 2260 2261 regs += 2; 2262 } 2263 2264 return oa_regs; 2265 2266 addr_err: 2267 kfree(oa_regs); 2268 return ERR_PTR(err); 2269 } 2270 ALLOW_ERROR_INJECTION(xe_oa_alloc_regs, ERRNO); 2271 2272 static ssize_t show_dynamic_id(struct kobject *kobj, 2273 struct kobj_attribute *attr, 2274 char *buf) 2275 { 2276 struct xe_oa_config *oa_config = 2277 container_of(attr, typeof(*oa_config), sysfs_metric_id); 2278 2279 return sysfs_emit(buf, "%d\n", oa_config->id); 2280 } 2281 2282 static int create_dynamic_oa_sysfs_entry(struct xe_oa *oa, 2283 struct xe_oa_config *oa_config) 2284 { 2285 sysfs_attr_init(&oa_config->sysfs_metric_id.attr); 2286 oa_config->sysfs_metric_id.attr.name = "id"; 2287 oa_config->sysfs_metric_id.attr.mode = 0444; 2288 oa_config->sysfs_metric_id.show = show_dynamic_id; 2289 oa_config->sysfs_metric_id.store = NULL; 2290 2291 oa_config->attrs[0] = &oa_config->sysfs_metric_id.attr; 2292 oa_config->attrs[1] = NULL; 2293 2294 oa_config->sysfs_metric.name = oa_config->uuid; 2295 oa_config->sysfs_metric.attrs = oa_config->attrs; 2296 2297 return sysfs_create_group(oa->metrics_kobj, &oa_config->sysfs_metric); 2298 } 2299 2300 /** 2301 * xe_oa_add_config_ioctl - Adds one OA config 2302 * @dev: @drm_device 2303 * @data: pointer to struct @drm_xe_oa_config 2304 * @file: @drm_file 2305 * 2306 * The functions adds an OA config to the set of OA configs maintained in 2307 * the kernel. The config determines which OA metrics are collected for an 2308 * OA stream. 2309 */ 2310 int xe_oa_add_config_ioctl(struct drm_device *dev, u64 data, struct drm_file *file) 2311 { 2312 struct xe_device *xe = to_xe_device(dev); 2313 struct xe_oa *oa = &xe->oa; 2314 struct drm_xe_oa_config param; 2315 struct drm_xe_oa_config *arg = ¶m; 2316 struct xe_oa_config *oa_config, *tmp; 2317 struct xe_oa_reg *regs; 2318 int err, id; 2319 2320 if (!oa->xe) { 2321 drm_dbg(&xe->drm, "xe oa interface not available for this system\n"); 2322 return -ENODEV; 2323 } 2324 2325 if (xe_observation_paranoid && !perfmon_capable()) { 2326 drm_dbg(&oa->xe->drm, "Insufficient privileges to add xe OA config\n"); 2327 return -EACCES; 2328 } 2329 2330 err = copy_from_user(¶m, u64_to_user_ptr(data), sizeof(param)); 2331 if (XE_IOCTL_DBG(oa->xe, err)) 2332 return -EFAULT; 2333 2334 if (XE_IOCTL_DBG(oa->xe, arg->extensions) || 2335 XE_IOCTL_DBG(oa->xe, !arg->regs_ptr) || 2336 XE_IOCTL_DBG(oa->xe, !arg->n_regs)) 2337 return -EINVAL; 2338 2339 oa_config = kzalloc(sizeof(*oa_config), GFP_KERNEL); 2340 if (!oa_config) 2341 return -ENOMEM; 2342 2343 oa_config->oa = oa; 2344 kref_init(&oa_config->ref); 2345 2346 if (!uuid_is_valid(arg->uuid)) { 2347 drm_dbg(&oa->xe->drm, "Invalid uuid format for OA config\n"); 2348 err = -EINVAL; 2349 goto reg_err; 2350 } 2351 2352 /* Last character in oa_config->uuid will be 0 because oa_config is kzalloc */ 2353 memcpy(oa_config->uuid, arg->uuid, sizeof(arg->uuid)); 2354 2355 oa_config->regs_len = arg->n_regs; 2356 regs = xe_oa_alloc_regs(oa, xe_oa_is_valid_config_reg_addr, 2357 u64_to_user_ptr(arg->regs_ptr), 2358 arg->n_regs); 2359 if (IS_ERR(regs)) { 2360 drm_dbg(&oa->xe->drm, "Failed to create OA config for mux_regs\n"); 2361 err = PTR_ERR(regs); 2362 goto reg_err; 2363 } 2364 oa_config->regs = regs; 2365 2366 err = mutex_lock_interruptible(&oa->metrics_lock); 2367 if (err) 2368 goto reg_err; 2369 2370 /* We shouldn't have too many configs, so this iteration shouldn't be too costly */ 2371 idr_for_each_entry(&oa->metrics_idr, tmp, id) { 2372 if (!strcmp(tmp->uuid, oa_config->uuid)) { 2373 drm_dbg(&oa->xe->drm, "OA config already exists with this uuid\n"); 2374 err = -EADDRINUSE; 2375 goto sysfs_err; 2376 } 2377 } 2378 2379 err = create_dynamic_oa_sysfs_entry(oa, oa_config); 2380 if (err) { 2381 drm_dbg(&oa->xe->drm, "Failed to create sysfs entry for OA config\n"); 2382 goto sysfs_err; 2383 } 2384 2385 oa_config->id = idr_alloc(&oa->metrics_idr, oa_config, 1, 0, GFP_KERNEL); 2386 if (oa_config->id < 0) { 2387 drm_dbg(&oa->xe->drm, "Failed to create sysfs entry for OA config\n"); 2388 err = oa_config->id; 2389 goto sysfs_err; 2390 } 2391 2392 mutex_unlock(&oa->metrics_lock); 2393 2394 drm_dbg(&oa->xe->drm, "Added config %s id=%i\n", oa_config->uuid, oa_config->id); 2395 2396 return oa_config->id; 2397 2398 sysfs_err: 2399 mutex_unlock(&oa->metrics_lock); 2400 reg_err: 2401 xe_oa_config_put(oa_config); 2402 drm_dbg(&oa->xe->drm, "Failed to add new OA config\n"); 2403 return err; 2404 } 2405 2406 /** 2407 * xe_oa_remove_config_ioctl - Removes one OA config 2408 * @dev: @drm_device 2409 * @data: pointer to struct @drm_xe_observation_param 2410 * @file: @drm_file 2411 */ 2412 int xe_oa_remove_config_ioctl(struct drm_device *dev, u64 data, struct drm_file *file) 2413 { 2414 struct xe_device *xe = to_xe_device(dev); 2415 struct xe_oa *oa = &xe->oa; 2416 struct xe_oa_config *oa_config; 2417 u64 arg, *ptr = u64_to_user_ptr(data); 2418 int ret; 2419 2420 if (!oa->xe) { 2421 drm_dbg(&xe->drm, "xe oa interface not available for this system\n"); 2422 return -ENODEV; 2423 } 2424 2425 if (xe_observation_paranoid && !perfmon_capable()) { 2426 drm_dbg(&oa->xe->drm, "Insufficient privileges to remove xe OA config\n"); 2427 return -EACCES; 2428 } 2429 2430 ret = get_user(arg, ptr); 2431 if (XE_IOCTL_DBG(oa->xe, ret)) 2432 return ret; 2433 2434 ret = mutex_lock_interruptible(&oa->metrics_lock); 2435 if (ret) 2436 return ret; 2437 2438 oa_config = idr_find(&oa->metrics_idr, arg); 2439 if (!oa_config) { 2440 drm_dbg(&oa->xe->drm, "Failed to remove unknown OA config\n"); 2441 ret = -ENOENT; 2442 goto err_unlock; 2443 } 2444 2445 WARN_ON(arg != oa_config->id); 2446 2447 sysfs_remove_group(oa->metrics_kobj, &oa_config->sysfs_metric); 2448 idr_remove(&oa->metrics_idr, arg); 2449 2450 mutex_unlock(&oa->metrics_lock); 2451 2452 drm_dbg(&oa->xe->drm, "Removed config %s id=%i\n", oa_config->uuid, oa_config->id); 2453 2454 xe_oa_config_put(oa_config); 2455 2456 return 0; 2457 2458 err_unlock: 2459 mutex_unlock(&oa->metrics_lock); 2460 return ret; 2461 } 2462 2463 static void xe_oa_unregister(void *arg) 2464 { 2465 struct xe_oa *oa = arg; 2466 2467 if (!oa->metrics_kobj) 2468 return; 2469 2470 kobject_put(oa->metrics_kobj); 2471 oa->metrics_kobj = NULL; 2472 } 2473 2474 /** 2475 * xe_oa_register - Xe OA registration 2476 * @xe: @xe_device 2477 * 2478 * Exposes the metrics sysfs directory upon completion of module initialization 2479 */ 2480 int xe_oa_register(struct xe_device *xe) 2481 { 2482 struct xe_oa *oa = &xe->oa; 2483 2484 if (!oa->xe) 2485 return 0; 2486 2487 oa->metrics_kobj = kobject_create_and_add("metrics", 2488 &xe->drm.primary->kdev->kobj); 2489 if (!oa->metrics_kobj) 2490 return -ENOMEM; 2491 2492 return devm_add_action_or_reset(xe->drm.dev, xe_oa_unregister, oa); 2493 } 2494 2495 static u32 num_oa_units_per_gt(struct xe_gt *gt) 2496 { 2497 if (xe_gt_is_main_type(gt) || GRAPHICS_VER(gt_to_xe(gt)) < 20) 2498 return 1; 2499 else if (!IS_DGFX(gt_to_xe(gt))) 2500 return XE_OAM_UNIT_SCMI_0 + 1; /* SAG + SCMI_0 */ 2501 else 2502 return XE_OAM_UNIT_SCMI_1 + 1; /* SAG + SCMI_0 + SCMI_1 */ 2503 } 2504 2505 static u32 __hwe_oam_unit(struct xe_hw_engine *hwe) 2506 { 2507 if (GRAPHICS_VERx100(gt_to_xe(hwe->gt)) < 1270) 2508 return XE_OA_UNIT_INVALID; 2509 2510 xe_gt_WARN_ON(hwe->gt, xe_gt_is_main_type(hwe->gt)); 2511 2512 if (GRAPHICS_VER(gt_to_xe(hwe->gt)) < 20) 2513 return 0; 2514 /* 2515 * XE_OAM_UNIT_SAG has only GSCCS attached to it, but only on some platforms. Also 2516 * GSCCS cannot be used to submit batches to program the OAM unit. Therefore we don't 2517 * assign an OA unit to GSCCS. This means that XE_OAM_UNIT_SAG is exposed as an OA 2518 * unit without attached engines. Fused off engines can also result in oa_unit's with 2519 * num_engines == 0. OA streams can be opened on all OA units. 2520 */ 2521 else if (hwe->engine_id == XE_HW_ENGINE_GSCCS0) 2522 return XE_OA_UNIT_INVALID; 2523 else if (!IS_DGFX(gt_to_xe(hwe->gt))) 2524 return XE_OAM_UNIT_SCMI_0; 2525 else if (hwe->class == XE_ENGINE_CLASS_VIDEO_DECODE) 2526 return (hwe->instance / 2 & 0x1) + 1; 2527 else if (hwe->class == XE_ENGINE_CLASS_VIDEO_ENHANCE) 2528 return (hwe->instance & 0x1) + 1; 2529 2530 return XE_OA_UNIT_INVALID; 2531 } 2532 2533 static u32 __hwe_oa_unit(struct xe_hw_engine *hwe) 2534 { 2535 switch (hwe->class) { 2536 case XE_ENGINE_CLASS_RENDER: 2537 case XE_ENGINE_CLASS_COMPUTE: 2538 return 0; 2539 2540 case XE_ENGINE_CLASS_VIDEO_DECODE: 2541 case XE_ENGINE_CLASS_VIDEO_ENHANCE: 2542 case XE_ENGINE_CLASS_OTHER: 2543 return __hwe_oam_unit(hwe); 2544 2545 default: 2546 return XE_OA_UNIT_INVALID; 2547 } 2548 } 2549 2550 static struct xe_oa_regs __oam_regs(u32 base) 2551 { 2552 return (struct xe_oa_regs) { 2553 base, 2554 OAM_HEAD_POINTER(base), 2555 OAM_TAIL_POINTER(base), 2556 OAM_BUFFER(base), 2557 OAM_CONTEXT_CONTROL(base), 2558 OAM_CONTROL(base), 2559 OAM_DEBUG(base), 2560 OAM_STATUS(base), 2561 OAM_CONTROL_COUNTER_SEL_MASK, 2562 }; 2563 } 2564 2565 static struct xe_oa_regs __oag_regs(void) 2566 { 2567 return (struct xe_oa_regs) { 2568 0, 2569 OAG_OAHEADPTR, 2570 OAG_OATAILPTR, 2571 OAG_OABUFFER, 2572 OAG_OAGLBCTXCTRL, 2573 OAG_OACONTROL, 2574 OAG_OA_DEBUG, 2575 OAG_OASTATUS, 2576 OAG_OACONTROL_OA_COUNTER_SEL_MASK, 2577 }; 2578 } 2579 2580 static void __xe_oa_init_oa_units(struct xe_gt *gt) 2581 { 2582 /* Actual address is MEDIA_GT_GSI_OFFSET + oam_base_addr[i] */ 2583 const u32 oam_base_addr[] = { 2584 [XE_OAM_UNIT_SAG] = 0x13000, 2585 [XE_OAM_UNIT_SCMI_0] = 0x14000, 2586 [XE_OAM_UNIT_SCMI_1] = 0x14800, 2587 }; 2588 int i, num_units = gt->oa.num_oa_units; 2589 2590 for (i = 0; i < num_units; i++) { 2591 struct xe_oa_unit *u = >->oa.oa_unit[i]; 2592 2593 if (xe_gt_is_main_type(gt)) { 2594 u->regs = __oag_regs(); 2595 u->type = DRM_XE_OA_UNIT_TYPE_OAG; 2596 } else { 2597 xe_gt_assert(gt, GRAPHICS_VERx100(gt_to_xe(gt)) >= 1270); 2598 u->regs = __oam_regs(oam_base_addr[i]); 2599 u->type = i == XE_OAM_UNIT_SAG && GRAPHICS_VER(gt_to_xe(gt)) >= 20 ? 2600 DRM_XE_OA_UNIT_TYPE_OAM_SAG : DRM_XE_OA_UNIT_TYPE_OAM; 2601 } 2602 2603 u->gt = gt; 2604 2605 xe_mmio_write32(>->mmio, u->regs.oa_ctrl, 0); 2606 2607 /* Ensure MMIO trigger remains disabled till there is a stream */ 2608 xe_mmio_write32(>->mmio, u->regs.oa_debug, 2609 oag_configure_mmio_trigger(NULL, false)); 2610 2611 /* Set oa_unit_ids now to ensure ids remain contiguous */ 2612 u->oa_unit_id = gt_to_xe(gt)->oa.oa_unit_ids++; 2613 } 2614 } 2615 2616 static int xe_oa_init_gt(struct xe_gt *gt) 2617 { 2618 u32 num_oa_units = num_oa_units_per_gt(gt); 2619 struct xe_hw_engine *hwe; 2620 enum xe_hw_engine_id id; 2621 struct xe_oa_unit *u; 2622 2623 u = drmm_kcalloc(>_to_xe(gt)->drm, num_oa_units, sizeof(*u), GFP_KERNEL); 2624 if (!u) 2625 return -ENOMEM; 2626 2627 for_each_hw_engine(hwe, gt, id) { 2628 u32 index = __hwe_oa_unit(hwe); 2629 2630 hwe->oa_unit = NULL; 2631 if (index < num_oa_units) { 2632 u[index].num_engines++; 2633 hwe->oa_unit = &u[index]; 2634 } 2635 } 2636 2637 gt->oa.num_oa_units = num_oa_units; 2638 gt->oa.oa_unit = u; 2639 2640 __xe_oa_init_oa_units(gt); 2641 2642 drmm_mutex_init(>_to_xe(gt)->drm, >->oa.gt_lock); 2643 2644 return 0; 2645 } 2646 2647 static void xe_oa_print_gt_oa_units(struct xe_gt *gt) 2648 { 2649 enum xe_hw_engine_id hwe_id; 2650 struct xe_hw_engine *hwe; 2651 struct xe_oa_unit *u; 2652 char buf[256]; 2653 int i, n; 2654 2655 for (i = 0; i < gt->oa.num_oa_units; i++) { 2656 u = >->oa.oa_unit[i]; 2657 buf[0] = '\0'; 2658 n = 0; 2659 2660 for_each_hw_engine(hwe, gt, hwe_id) 2661 if (xe_oa_unit_id(hwe) == u->oa_unit_id) 2662 n += scnprintf(buf + n, sizeof(buf) - n, "%s ", hwe->name); 2663 2664 xe_gt_dbg(gt, "oa_unit %d, type %d, Engines: %s\n", u->oa_unit_id, u->type, buf); 2665 } 2666 } 2667 2668 static void xe_oa_print_oa_units(struct xe_oa *oa) 2669 { 2670 struct xe_gt *gt; 2671 int gt_id; 2672 2673 for_each_gt(gt, oa->xe, gt_id) 2674 xe_oa_print_gt_oa_units(gt); 2675 } 2676 2677 static int xe_oa_init_oa_units(struct xe_oa *oa) 2678 { 2679 struct xe_gt *gt; 2680 int i, ret; 2681 2682 /* Needed for OAM implementation here */ 2683 BUILD_BUG_ON(XE_OAM_UNIT_SAG != 0); 2684 BUILD_BUG_ON(XE_OAM_UNIT_SCMI_0 != 1); 2685 BUILD_BUG_ON(XE_OAM_UNIT_SCMI_1 != 2); 2686 2687 for_each_gt(gt, oa->xe, i) { 2688 ret = xe_oa_init_gt(gt); 2689 if (ret) 2690 return ret; 2691 } 2692 2693 xe_oa_print_oa_units(oa); 2694 2695 return 0; 2696 } 2697 2698 static void oa_format_add(struct xe_oa *oa, enum xe_oa_format_name format) 2699 { 2700 __set_bit(format, oa->format_mask); 2701 } 2702 2703 static void xe_oa_init_supported_formats(struct xe_oa *oa) 2704 { 2705 if (GRAPHICS_VER(oa->xe) >= 20) { 2706 /* Xe2+ */ 2707 oa_format_add(oa, XE_OAM_FORMAT_MPEC8u64_B8_C8); 2708 oa_format_add(oa, XE_OAM_FORMAT_MPEC8u32_B8_C8); 2709 oa_format_add(oa, XE_OA_FORMAT_PEC64u64); 2710 oa_format_add(oa, XE_OA_FORMAT_PEC64u64_B8_C8); 2711 oa_format_add(oa, XE_OA_FORMAT_PEC64u32); 2712 oa_format_add(oa, XE_OA_FORMAT_PEC32u64_G1); 2713 oa_format_add(oa, XE_OA_FORMAT_PEC32u32_G1); 2714 oa_format_add(oa, XE_OA_FORMAT_PEC32u64_G2); 2715 oa_format_add(oa, XE_OA_FORMAT_PEC32u32_G2); 2716 oa_format_add(oa, XE_OA_FORMAT_PEC36u64_G1_32_G2_4); 2717 oa_format_add(oa, XE_OA_FORMAT_PEC36u64_G1_4_G2_32); 2718 } else if (GRAPHICS_VERx100(oa->xe) >= 1270) { 2719 /* XE_METEORLAKE */ 2720 oa_format_add(oa, XE_OAR_FORMAT_A32u40_A4u32_B8_C8); 2721 oa_format_add(oa, XE_OA_FORMAT_A24u40_A14u32_B8_C8); 2722 oa_format_add(oa, XE_OAC_FORMAT_A24u64_B8_C8); 2723 oa_format_add(oa, XE_OAC_FORMAT_A22u32_R2u32_B8_C8); 2724 oa_format_add(oa, XE_OAM_FORMAT_MPEC8u64_B8_C8); 2725 oa_format_add(oa, XE_OAM_FORMAT_MPEC8u32_B8_C8); 2726 } else if (GRAPHICS_VERx100(oa->xe) >= 1255) { 2727 /* XE_DG2, XE_PVC */ 2728 oa_format_add(oa, XE_OAR_FORMAT_A32u40_A4u32_B8_C8); 2729 oa_format_add(oa, XE_OA_FORMAT_A24u40_A14u32_B8_C8); 2730 oa_format_add(oa, XE_OAC_FORMAT_A24u64_B8_C8); 2731 oa_format_add(oa, XE_OAC_FORMAT_A22u32_R2u32_B8_C8); 2732 } else { 2733 /* Gen12+ */ 2734 xe_assert(oa->xe, GRAPHICS_VER(oa->xe) >= 12); 2735 oa_format_add(oa, XE_OA_FORMAT_A12); 2736 oa_format_add(oa, XE_OA_FORMAT_A12_B8_C8); 2737 oa_format_add(oa, XE_OA_FORMAT_A32u40_A4u32_B8_C8); 2738 oa_format_add(oa, XE_OA_FORMAT_C4_B8); 2739 } 2740 } 2741 2742 static int destroy_config(int id, void *p, void *data) 2743 { 2744 xe_oa_config_put(p); 2745 2746 return 0; 2747 } 2748 2749 static void xe_oa_fini(void *arg) 2750 { 2751 struct xe_device *xe = arg; 2752 struct xe_oa *oa = &xe->oa; 2753 2754 if (!oa->xe) 2755 return; 2756 2757 idr_for_each(&oa->metrics_idr, destroy_config, oa); 2758 idr_destroy(&oa->metrics_idr); 2759 2760 oa->xe = NULL; 2761 } 2762 2763 /** 2764 * xe_oa_init - OA initialization during device probe 2765 * @xe: @xe_device 2766 * 2767 * Return: 0 on success or a negative error code on failure 2768 */ 2769 int xe_oa_init(struct xe_device *xe) 2770 { 2771 struct xe_oa *oa = &xe->oa; 2772 int ret; 2773 2774 /* Support OA only with GuC submission and Gen12+ */ 2775 if (!xe_device_uc_enabled(xe) || GRAPHICS_VER(xe) < 12) 2776 return 0; 2777 2778 if (IS_SRIOV_VF(xe)) 2779 return 0; 2780 2781 oa->xe = xe; 2782 oa->oa_formats = oa_formats; 2783 2784 drmm_mutex_init(&oa->xe->drm, &oa->metrics_lock); 2785 idr_init_base(&oa->metrics_idr, 1); 2786 2787 ret = xe_oa_init_oa_units(oa); 2788 if (ret) { 2789 drm_err(&xe->drm, "OA initialization failed (%pe)\n", ERR_PTR(ret)); 2790 goto exit; 2791 } 2792 2793 xe_oa_init_supported_formats(oa); 2794 2795 return devm_add_action_or_reset(xe->drm.dev, xe_oa_fini, xe); 2796 2797 exit: 2798 oa->xe = NULL; 2799 return ret; 2800 } 2801