1 // SPDX-License-Identifier: MIT 2 /* 3 * Copyright © 2023-2024 Intel Corporation 4 */ 5 6 #include <linux/anon_inodes.h> 7 #include <linux/delay.h> 8 #include <linux/nospec.h> 9 #include <linux/poll.h> 10 11 #include <drm/drm_drv.h> 12 #include <drm/drm_managed.h> 13 #include <drm/drm_syncobj.h> 14 #include <uapi/drm/xe_drm.h> 15 16 #include <generated/xe_wa_oob.h> 17 18 #include "abi/guc_actions_slpc_abi.h" 19 #include "instructions/xe_mi_commands.h" 20 #include "regs/xe_engine_regs.h" 21 #include "regs/xe_gt_regs.h" 22 #include "regs/xe_oa_regs.h" 23 #include "xe_assert.h" 24 #include "xe_bb.h" 25 #include "xe_bo.h" 26 #include "xe_device.h" 27 #include "xe_exec_queue.h" 28 #include "xe_force_wake.h" 29 #include "xe_gt.h" 30 #include "xe_gt_mcr.h" 31 #include "xe_gt_printk.h" 32 #include "xe_guc_rc.h" 33 #include "xe_macros.h" 34 #include "xe_mmio.h" 35 #include "xe_oa.h" 36 #include "xe_observation.h" 37 #include "xe_pm.h" 38 #include "xe_sched_job.h" 39 #include "xe_sriov.h" 40 #include "xe_sync.h" 41 #include "xe_wa.h" 42 43 #define DEFAULT_POLL_FREQUENCY_HZ 200 44 #define DEFAULT_POLL_PERIOD_NS (NSEC_PER_SEC / DEFAULT_POLL_FREQUENCY_HZ) 45 #define XE_OA_UNIT_INVALID U32_MAX 46 47 enum xe_oam_unit_type { 48 XE_OAM_UNIT_SAG, 49 XE_OAM_UNIT_SCMI_0, 50 XE_OAM_UNIT_SCMI_1, 51 }; 52 53 enum xe_oa_submit_deps { 54 XE_OA_SUBMIT_NO_DEPS, 55 XE_OA_SUBMIT_ADD_DEPS, 56 }; 57 58 enum xe_oa_user_extn_from { 59 XE_OA_USER_EXTN_FROM_OPEN, 60 XE_OA_USER_EXTN_FROM_CONFIG, 61 }; 62 63 struct xe_oa_reg { 64 struct xe_reg addr; 65 u32 value; 66 }; 67 68 struct xe_oa_config { 69 struct xe_oa *oa; 70 71 char uuid[UUID_STRING_LEN + 1]; 72 int id; 73 74 const struct xe_oa_reg *regs; 75 u32 regs_len; 76 77 struct attribute_group sysfs_metric; 78 struct attribute *attrs[2]; 79 struct kobj_attribute sysfs_metric_id; 80 81 struct kref ref; 82 struct rcu_head rcu; 83 }; 84 85 struct xe_oa_open_param { 86 struct xe_file *xef; 87 struct xe_oa_unit *oa_unit; 88 bool sample; 89 u32 metric_set; 90 enum xe_oa_format_name oa_format; 91 int period_exponent; 92 bool disabled; 93 int exec_queue_id; 94 int engine_instance; 95 struct xe_exec_queue *exec_q; 96 struct xe_hw_engine *hwe; 97 bool no_preempt; 98 struct drm_xe_sync __user *syncs_user; 99 int num_syncs; 100 struct xe_sync_entry *syncs; 101 size_t oa_buffer_size; 102 int wait_num_reports; 103 }; 104 105 struct xe_oa_config_bo { 106 struct llist_node node; 107 108 struct xe_oa_config *oa_config; 109 struct xe_bb *bb; 110 }; 111 112 struct xe_oa_fence { 113 /* @base: dma fence base */ 114 struct dma_fence base; 115 /* @lock: lock for the fence */ 116 spinlock_t lock; 117 /* @work: work to signal @base */ 118 struct delayed_work work; 119 /* @cb: callback to schedule @work */ 120 struct dma_fence_cb cb; 121 }; 122 123 #define DRM_FMT(x) DRM_XE_OA_FMT_TYPE_##x 124 125 static const struct xe_oa_format oa_formats[] = { 126 [XE_OA_FORMAT_C4_B8] = { 7, 64, DRM_FMT(OAG) }, 127 [XE_OA_FORMAT_A12] = { 0, 64, DRM_FMT(OAG) }, 128 [XE_OA_FORMAT_A12_B8_C8] = { 2, 128, DRM_FMT(OAG) }, 129 [XE_OA_FORMAT_A32u40_A4u32_B8_C8] = { 5, 256, DRM_FMT(OAG) }, 130 [XE_OAR_FORMAT_A32u40_A4u32_B8_C8] = { 5, 256, DRM_FMT(OAR) }, 131 [XE_OA_FORMAT_A24u40_A14u32_B8_C8] = { 5, 256, DRM_FMT(OAG) }, 132 [XE_OAC_FORMAT_A24u64_B8_C8] = { 1, 320, DRM_FMT(OAC), HDR_64_BIT }, 133 [XE_OAC_FORMAT_A22u32_R2u32_B8_C8] = { 2, 192, DRM_FMT(OAC), HDR_64_BIT }, 134 [XE_OAM_FORMAT_MPEC8u64_B8_C8] = { 1, 192, DRM_FMT(OAM_MPEC), HDR_64_BIT }, 135 [XE_OAM_FORMAT_MPEC8u32_B8_C8] = { 2, 128, DRM_FMT(OAM_MPEC), HDR_64_BIT }, 136 [XE_OA_FORMAT_PEC64u64] = { 1, 576, DRM_FMT(PEC), HDR_64_BIT, 1, 0 }, 137 [XE_OA_FORMAT_PEC64u64_B8_C8] = { 1, 640, DRM_FMT(PEC), HDR_64_BIT, 1, 1 }, 138 [XE_OA_FORMAT_PEC64u32] = { 1, 320, DRM_FMT(PEC), HDR_64_BIT }, 139 [XE_OA_FORMAT_PEC32u64_G1] = { 5, 320, DRM_FMT(PEC), HDR_64_BIT, 1, 0 }, 140 [XE_OA_FORMAT_PEC32u32_G1] = { 5, 192, DRM_FMT(PEC), HDR_64_BIT }, 141 [XE_OA_FORMAT_PEC32u64_G2] = { 6, 320, DRM_FMT(PEC), HDR_64_BIT, 1, 0 }, 142 [XE_OA_FORMAT_PEC32u32_G2] = { 6, 192, DRM_FMT(PEC), HDR_64_BIT }, 143 [XE_OA_FORMAT_PEC36u64_G1_32_G2_4] = { 3, 320, DRM_FMT(PEC), HDR_64_BIT, 1, 0 }, 144 [XE_OA_FORMAT_PEC36u64_G1_4_G2_32] = { 4, 320, DRM_FMT(PEC), HDR_64_BIT, 1, 0 }, 145 }; 146 147 static u32 xe_oa_circ_diff(struct xe_oa_stream *stream, u32 tail, u32 head) 148 { 149 return tail >= head ? tail - head : 150 tail + stream->oa_buffer.circ_size - head; 151 } 152 153 static u32 xe_oa_circ_incr(struct xe_oa_stream *stream, u32 ptr, u32 n) 154 { 155 return ptr + n >= stream->oa_buffer.circ_size ? 156 ptr + n - stream->oa_buffer.circ_size : ptr + n; 157 } 158 159 static void xe_oa_config_release(struct kref *ref) 160 { 161 struct xe_oa_config *oa_config = 162 container_of(ref, typeof(*oa_config), ref); 163 164 kfree(oa_config->regs); 165 166 kfree_rcu(oa_config, rcu); 167 } 168 169 static void xe_oa_config_put(struct xe_oa_config *oa_config) 170 { 171 if (!oa_config) 172 return; 173 174 kref_put(&oa_config->ref, xe_oa_config_release); 175 } 176 177 static struct xe_oa_config *xe_oa_config_get(struct xe_oa_config *oa_config) 178 { 179 return kref_get_unless_zero(&oa_config->ref) ? oa_config : NULL; 180 } 181 182 static struct xe_oa_config *xe_oa_get_oa_config(struct xe_oa *oa, int metrics_set) 183 { 184 struct xe_oa_config *oa_config; 185 186 rcu_read_lock(); 187 oa_config = idr_find(&oa->metrics_idr, metrics_set); 188 if (oa_config) 189 oa_config = xe_oa_config_get(oa_config); 190 rcu_read_unlock(); 191 192 return oa_config; 193 } 194 195 static void free_oa_config_bo(struct xe_oa_config_bo *oa_bo, struct dma_fence *last_fence) 196 { 197 xe_oa_config_put(oa_bo->oa_config); 198 xe_bb_free(oa_bo->bb, last_fence); 199 kfree(oa_bo); 200 } 201 202 static const struct xe_oa_regs *__oa_regs(struct xe_oa_stream *stream) 203 { 204 return &stream->oa_unit->regs; 205 } 206 207 static u32 xe_oa_hw_tail_read(struct xe_oa_stream *stream) 208 { 209 return xe_mmio_read32(&stream->gt->mmio, __oa_regs(stream)->oa_tail_ptr) & 210 OAG_OATAILPTR_MASK; 211 } 212 213 #define oa_report_header_64bit(__s) \ 214 ((__s)->oa_buffer.format->header == HDR_64_BIT) 215 216 static u64 oa_report_id(struct xe_oa_stream *stream, void *report) 217 { 218 return oa_report_header_64bit(stream) ? *(u64 *)report : *(u32 *)report; 219 } 220 221 static void oa_report_id_clear(struct xe_oa_stream *stream, u32 *report) 222 { 223 if (oa_report_header_64bit(stream)) 224 *(u64 *)report = 0; 225 else 226 *report = 0; 227 } 228 229 static u64 oa_timestamp(struct xe_oa_stream *stream, void *report) 230 { 231 return oa_report_header_64bit(stream) ? 232 *((u64 *)report + 1) : 233 *((u32 *)report + 1); 234 } 235 236 static void oa_timestamp_clear(struct xe_oa_stream *stream, u32 *report) 237 { 238 if (oa_report_header_64bit(stream)) 239 *(u64 *)&report[2] = 0; 240 else 241 report[1] = 0; 242 } 243 244 static bool xe_oa_buffer_check_unlocked(struct xe_oa_stream *stream) 245 { 246 u32 gtt_offset = xe_bo_ggtt_addr(stream->oa_buffer.bo); 247 u32 tail, hw_tail, partial_report_size, available; 248 int report_size = stream->oa_buffer.format->size; 249 unsigned long flags; 250 251 spin_lock_irqsave(&stream->oa_buffer.ptr_lock, flags); 252 253 hw_tail = xe_oa_hw_tail_read(stream); 254 hw_tail -= gtt_offset; 255 256 /* 257 * The tail pointer increases in 64 byte (cacheline size), not in report_size 258 * increments. Also report size may not be a power of 2. Compute potential 259 * partially landed report in OA buffer. 260 */ 261 partial_report_size = xe_oa_circ_diff(stream, hw_tail, stream->oa_buffer.tail); 262 partial_report_size %= report_size; 263 264 /* Subtract partial amount off the tail */ 265 hw_tail = xe_oa_circ_diff(stream, hw_tail, partial_report_size); 266 267 tail = hw_tail; 268 269 /* 270 * Walk the stream backward until we find a report with report id and timestamp 271 * not 0. We can't tell whether a report has fully landed in memory before the 272 * report id and timestamp of the following report have landed. 273 * 274 * This is assuming that the writes of the OA unit land in memory in the order 275 * they were written. If not : (╯°□°)╯︵ ┻━┻ 276 */ 277 while (xe_oa_circ_diff(stream, tail, stream->oa_buffer.tail) >= report_size) { 278 void *report = stream->oa_buffer.vaddr + tail; 279 280 if (oa_report_id(stream, report) || oa_timestamp(stream, report)) 281 break; 282 283 tail = xe_oa_circ_diff(stream, tail, report_size); 284 } 285 286 if (xe_oa_circ_diff(stream, hw_tail, tail) > report_size) 287 drm_dbg(&stream->oa->xe->drm, 288 "unlanded report(s) head=0x%x tail=0x%x hw_tail=0x%x\n", 289 stream->oa_buffer.head, tail, hw_tail); 290 291 stream->oa_buffer.tail = tail; 292 293 available = xe_oa_circ_diff(stream, stream->oa_buffer.tail, stream->oa_buffer.head); 294 stream->pollin = available >= stream->wait_num_reports * report_size; 295 296 spin_unlock_irqrestore(&stream->oa_buffer.ptr_lock, flags); 297 298 return stream->pollin; 299 } 300 301 static enum hrtimer_restart xe_oa_poll_check_timer_cb(struct hrtimer *hrtimer) 302 { 303 struct xe_oa_stream *stream = 304 container_of(hrtimer, typeof(*stream), poll_check_timer); 305 306 if (xe_oa_buffer_check_unlocked(stream)) 307 wake_up(&stream->poll_wq); 308 309 hrtimer_forward_now(hrtimer, ns_to_ktime(stream->poll_period_ns)); 310 311 return HRTIMER_RESTART; 312 } 313 314 static int xe_oa_append_report(struct xe_oa_stream *stream, char __user *buf, 315 size_t count, size_t *offset, const u8 *report) 316 { 317 int report_size = stream->oa_buffer.format->size; 318 int report_size_partial; 319 u8 *oa_buf_end; 320 321 if ((count - *offset) < report_size) 322 return -ENOSPC; 323 324 buf += *offset; 325 326 oa_buf_end = stream->oa_buffer.vaddr + stream->oa_buffer.circ_size; 327 report_size_partial = oa_buf_end - report; 328 329 if (report_size_partial < report_size) { 330 if (copy_to_user(buf, report, report_size_partial)) 331 return -EFAULT; 332 buf += report_size_partial; 333 334 if (copy_to_user(buf, stream->oa_buffer.vaddr, 335 report_size - report_size_partial)) 336 return -EFAULT; 337 } else if (copy_to_user(buf, report, report_size)) { 338 return -EFAULT; 339 } 340 341 *offset += report_size; 342 343 return 0; 344 } 345 346 static int xe_oa_append_reports(struct xe_oa_stream *stream, char __user *buf, 347 size_t count, size_t *offset) 348 { 349 int report_size = stream->oa_buffer.format->size; 350 u8 *oa_buf_base = stream->oa_buffer.vaddr; 351 u32 gtt_offset = xe_bo_ggtt_addr(stream->oa_buffer.bo); 352 size_t start_offset = *offset; 353 unsigned long flags; 354 u32 head, tail; 355 int ret = 0; 356 357 spin_lock_irqsave(&stream->oa_buffer.ptr_lock, flags); 358 head = stream->oa_buffer.head; 359 tail = stream->oa_buffer.tail; 360 spin_unlock_irqrestore(&stream->oa_buffer.ptr_lock, flags); 361 362 xe_assert(stream->oa->xe, 363 head < stream->oa_buffer.circ_size && tail < stream->oa_buffer.circ_size); 364 365 for (; xe_oa_circ_diff(stream, tail, head); 366 head = xe_oa_circ_incr(stream, head, report_size)) { 367 u8 *report = oa_buf_base + head; 368 369 ret = xe_oa_append_report(stream, buf, count, offset, report); 370 if (ret) 371 break; 372 373 if (!(stream->oa_buffer.circ_size % report_size)) { 374 /* Clear out report id and timestamp to detect unlanded reports */ 375 oa_report_id_clear(stream, (void *)report); 376 oa_timestamp_clear(stream, (void *)report); 377 } else { 378 u8 *oa_buf_end = stream->oa_buffer.vaddr + stream->oa_buffer.circ_size; 379 u32 part = oa_buf_end - report; 380 381 /* Zero out the entire report */ 382 if (report_size <= part) { 383 memset(report, 0, report_size); 384 } else { 385 memset(report, 0, part); 386 memset(oa_buf_base, 0, report_size - part); 387 } 388 } 389 } 390 391 if (start_offset != *offset) { 392 struct xe_reg oaheadptr = __oa_regs(stream)->oa_head_ptr; 393 394 spin_lock_irqsave(&stream->oa_buffer.ptr_lock, flags); 395 xe_mmio_write32(&stream->gt->mmio, oaheadptr, 396 (head + gtt_offset) & OAG_OAHEADPTR_MASK); 397 stream->oa_buffer.head = head; 398 spin_unlock_irqrestore(&stream->oa_buffer.ptr_lock, flags); 399 } 400 401 return ret; 402 } 403 404 static void xe_oa_init_oa_buffer(struct xe_oa_stream *stream) 405 { 406 u32 gtt_offset = xe_bo_ggtt_addr(stream->oa_buffer.bo); 407 int size_exponent = __ffs(xe_bo_size(stream->oa_buffer.bo)); 408 u32 oa_buf = gtt_offset | OAG_OABUFFER_MEMORY_SELECT; 409 struct xe_mmio *mmio = &stream->gt->mmio; 410 unsigned long flags; 411 412 /* 413 * If oa buffer size is more than 16MB (exponent greater than 24), the 414 * oa buffer size field is multiplied by 8 in xe_oa_enable_metric_set. 415 */ 416 oa_buf |= REG_FIELD_PREP(OABUFFER_SIZE_MASK, 417 size_exponent > 24 ? size_exponent - 20 : size_exponent - 17); 418 419 spin_lock_irqsave(&stream->oa_buffer.ptr_lock, flags); 420 421 xe_mmio_write32(mmio, __oa_regs(stream)->oa_status, 0); 422 xe_mmio_write32(mmio, __oa_regs(stream)->oa_head_ptr, 423 gtt_offset & OAG_OAHEADPTR_MASK); 424 stream->oa_buffer.head = 0; 425 /* 426 * PRM says: "This MMIO must be set before the OATAILPTR register and after the 427 * OAHEADPTR register. This is to enable proper functionality of the overflow bit". 428 */ 429 xe_mmio_write32(mmio, __oa_regs(stream)->oa_buffer, oa_buf); 430 xe_mmio_write32(mmio, __oa_regs(stream)->oa_tail_ptr, 431 gtt_offset & OAG_OATAILPTR_MASK); 432 433 /* Mark that we need updated tail pointer to read from */ 434 stream->oa_buffer.tail = 0; 435 436 spin_unlock_irqrestore(&stream->oa_buffer.ptr_lock, flags); 437 438 /* Zero out the OA buffer since we rely on zero report id and timestamp fields */ 439 memset(stream->oa_buffer.vaddr, 0, xe_bo_size(stream->oa_buffer.bo)); 440 } 441 442 static u32 __format_to_oactrl(const struct xe_oa_format *format, int counter_sel_mask) 443 { 444 return ((format->counter_select << (ffs(counter_sel_mask) - 1)) & counter_sel_mask) | 445 REG_FIELD_PREP(OA_OACONTROL_REPORT_BC_MASK, format->bc_report) | 446 REG_FIELD_PREP(OA_OACONTROL_COUNTER_SIZE_MASK, format->counter_size); 447 } 448 449 static u32 __oa_ccs_select(struct xe_oa_stream *stream) 450 { 451 u32 val; 452 453 if (stream->hwe->class != XE_ENGINE_CLASS_COMPUTE) 454 return 0; 455 456 val = REG_FIELD_PREP(OAG_OACONTROL_OA_CCS_SELECT_MASK, stream->hwe->instance); 457 xe_assert(stream->oa->xe, 458 REG_FIELD_GET(OAG_OACONTROL_OA_CCS_SELECT_MASK, val) == stream->hwe->instance); 459 return val; 460 } 461 462 static u32 __oactrl_used_bits(struct xe_oa_stream *stream) 463 { 464 return stream->oa_unit->type == DRM_XE_OA_UNIT_TYPE_OAG ? 465 OAG_OACONTROL_USED_BITS : OAM_OACONTROL_USED_BITS; 466 } 467 468 static void xe_oa_enable(struct xe_oa_stream *stream) 469 { 470 const struct xe_oa_format *format = stream->oa_buffer.format; 471 const struct xe_oa_regs *regs; 472 u32 val; 473 474 /* 475 * BSpec: 46822: Bit 0. Even if stream->sample is 0, for OAR to function, the OA 476 * buffer must be correctly initialized 477 */ 478 xe_oa_init_oa_buffer(stream); 479 480 regs = __oa_regs(stream); 481 val = __format_to_oactrl(format, regs->oa_ctrl_counter_select_mask) | 482 __oa_ccs_select(stream) | OAG_OACONTROL_OA_COUNTER_ENABLE; 483 484 if (GRAPHICS_VER(stream->oa->xe) >= 20 && 485 stream->oa_unit->type == DRM_XE_OA_UNIT_TYPE_OAG) 486 val |= OAG_OACONTROL_OA_PES_DISAG_EN; 487 488 xe_mmio_rmw32(&stream->gt->mmio, regs->oa_ctrl, __oactrl_used_bits(stream), val); 489 } 490 491 static void xe_oa_disable(struct xe_oa_stream *stream) 492 { 493 struct xe_mmio *mmio = &stream->gt->mmio; 494 495 xe_mmio_rmw32(mmio, __oa_regs(stream)->oa_ctrl, __oactrl_used_bits(stream), 0); 496 if (xe_mmio_wait32(mmio, __oa_regs(stream)->oa_ctrl, 497 OAG_OACONTROL_OA_COUNTER_ENABLE, 0, 50000, NULL, false)) 498 drm_err(&stream->oa->xe->drm, 499 "wait for OA to be disabled timed out\n"); 500 501 if (GRAPHICS_VERx100(stream->oa->xe) <= 1270 && GRAPHICS_VERx100(stream->oa->xe) != 1260) { 502 /* <= XE_METEORLAKE except XE_PVC */ 503 xe_mmio_write32(mmio, OA_TLB_INV_CR, 1); 504 if (xe_mmio_wait32(mmio, OA_TLB_INV_CR, 1, 0, 50000, NULL, false)) 505 drm_err(&stream->oa->xe->drm, 506 "wait for OA tlb invalidate timed out\n"); 507 } 508 } 509 510 static int xe_oa_wait_unlocked(struct xe_oa_stream *stream) 511 { 512 /* We might wait indefinitely if periodic sampling is not enabled */ 513 if (!stream->periodic) 514 return -EINVAL; 515 516 return wait_event_interruptible(stream->poll_wq, 517 xe_oa_buffer_check_unlocked(stream)); 518 } 519 520 #define OASTATUS_RELEVANT_BITS (OASTATUS_MMIO_TRG_Q_FULL | OASTATUS_COUNTER_OVERFLOW | \ 521 OASTATUS_BUFFER_OVERFLOW | OASTATUS_REPORT_LOST) 522 523 static int __xe_oa_read(struct xe_oa_stream *stream, char __user *buf, 524 size_t count, size_t *offset) 525 { 526 /* Only clear our bits to avoid side-effects */ 527 stream->oa_status = xe_mmio_rmw32(&stream->gt->mmio, __oa_regs(stream)->oa_status, 528 OASTATUS_RELEVANT_BITS, 0); 529 /* 530 * Signal to userspace that there is non-zero OA status to read via 531 * @DRM_XE_OBSERVATION_IOCTL_STATUS observation stream fd ioctl 532 */ 533 if (stream->oa_status & OASTATUS_RELEVANT_BITS) 534 return -EIO; 535 536 return xe_oa_append_reports(stream, buf, count, offset); 537 } 538 539 static ssize_t xe_oa_read(struct file *file, char __user *buf, 540 size_t count, loff_t *ppos) 541 { 542 struct xe_oa_stream *stream = file->private_data; 543 size_t offset = 0; 544 int ret; 545 546 /* Can't read from disabled streams */ 547 if (!stream->enabled || !stream->sample) 548 return -EINVAL; 549 550 if (!(file->f_flags & O_NONBLOCK)) { 551 do { 552 ret = xe_oa_wait_unlocked(stream); 553 if (ret) 554 return ret; 555 556 mutex_lock(&stream->stream_lock); 557 ret = __xe_oa_read(stream, buf, count, &offset); 558 mutex_unlock(&stream->stream_lock); 559 } while (!offset && !ret); 560 } else { 561 xe_oa_buffer_check_unlocked(stream); 562 mutex_lock(&stream->stream_lock); 563 ret = __xe_oa_read(stream, buf, count, &offset); 564 mutex_unlock(&stream->stream_lock); 565 } 566 567 /* 568 * Typically we clear pollin here in order to wait for the new hrtimer callback 569 * before unblocking. The exception to this is if __xe_oa_read returns -ENOSPC, 570 * which means that more OA data is available than could fit in the user provided 571 * buffer. In this case we want the next poll() call to not block. 572 * 573 * Also in case of -EIO, we have already waited for data before returning 574 * -EIO, so need to wait again 575 */ 576 if (ret != -ENOSPC && ret != -EIO) 577 stream->pollin = false; 578 579 /* Possible values for ret are 0, -EFAULT, -ENOSPC, -EIO, -EINVAL, ... */ 580 return offset ?: (ret ?: -EAGAIN); 581 } 582 583 static __poll_t xe_oa_poll_locked(struct xe_oa_stream *stream, 584 struct file *file, poll_table *wait) 585 { 586 __poll_t events = 0; 587 588 poll_wait(file, &stream->poll_wq, wait); 589 590 /* 591 * We don't explicitly check whether there's something to read here since this 592 * path may be hot depending on what else userspace is polling, or on the timeout 593 * in use. We rely on hrtimer xe_oa_poll_check_timer_cb to notify us when there 594 * are samples to read 595 */ 596 if (stream->pollin) 597 events |= EPOLLIN; 598 599 return events; 600 } 601 602 static __poll_t xe_oa_poll(struct file *file, poll_table *wait) 603 { 604 struct xe_oa_stream *stream = file->private_data; 605 __poll_t ret; 606 607 mutex_lock(&stream->stream_lock); 608 ret = xe_oa_poll_locked(stream, file, wait); 609 mutex_unlock(&stream->stream_lock); 610 611 return ret; 612 } 613 614 static void xe_oa_lock_vma(struct xe_exec_queue *q) 615 { 616 if (q->vm) { 617 down_read(&q->vm->lock); 618 xe_vm_lock(q->vm, false); 619 } 620 } 621 622 static void xe_oa_unlock_vma(struct xe_exec_queue *q) 623 { 624 if (q->vm) { 625 xe_vm_unlock(q->vm); 626 up_read(&q->vm->lock); 627 } 628 } 629 630 static struct dma_fence *xe_oa_submit_bb(struct xe_oa_stream *stream, enum xe_oa_submit_deps deps, 631 struct xe_bb *bb) 632 { 633 struct xe_exec_queue *q = stream->exec_q ?: stream->k_exec_q; 634 struct xe_sched_job *job; 635 struct dma_fence *fence; 636 int err = 0; 637 638 xe_oa_lock_vma(q); 639 640 job = xe_bb_create_job(q, bb); 641 if (IS_ERR(job)) { 642 err = PTR_ERR(job); 643 goto exit; 644 } 645 job->ggtt = true; 646 647 if (deps == XE_OA_SUBMIT_ADD_DEPS) { 648 for (int i = 0; i < stream->num_syncs && !err; i++) 649 err = xe_sync_entry_add_deps(&stream->syncs[i], job); 650 if (err) { 651 drm_dbg(&stream->oa->xe->drm, "xe_sync_entry_add_deps err %d\n", err); 652 goto err_put_job; 653 } 654 } 655 656 xe_sched_job_arm(job); 657 fence = dma_fence_get(&job->drm.s_fence->finished); 658 xe_sched_job_push(job); 659 660 xe_oa_unlock_vma(q); 661 662 return fence; 663 err_put_job: 664 xe_sched_job_put(job); 665 exit: 666 xe_oa_unlock_vma(q); 667 return ERR_PTR(err); 668 } 669 670 static void write_cs_mi_lri(struct xe_bb *bb, const struct xe_oa_reg *reg_data, u32 n_regs) 671 { 672 u32 i; 673 674 #define MI_LOAD_REGISTER_IMM_MAX_REGS (126) 675 676 for (i = 0; i < n_regs; i++) { 677 if ((i % MI_LOAD_REGISTER_IMM_MAX_REGS) == 0) { 678 u32 n_lri = min_t(u32, n_regs - i, 679 MI_LOAD_REGISTER_IMM_MAX_REGS); 680 681 bb->cs[bb->len++] = MI_LOAD_REGISTER_IMM | MI_LRI_NUM_REGS(n_lri); 682 } 683 bb->cs[bb->len++] = reg_data[i].addr.addr; 684 bb->cs[bb->len++] = reg_data[i].value; 685 } 686 } 687 688 static int num_lri_dwords(int num_regs) 689 { 690 int count = 0; 691 692 if (num_regs > 0) { 693 count += DIV_ROUND_UP(num_regs, MI_LOAD_REGISTER_IMM_MAX_REGS); 694 count += num_regs * 2; 695 } 696 697 return count; 698 } 699 700 static void xe_oa_free_oa_buffer(struct xe_oa_stream *stream) 701 { 702 xe_bo_unpin_map_no_vm(stream->oa_buffer.bo); 703 } 704 705 static void xe_oa_free_configs(struct xe_oa_stream *stream) 706 { 707 struct xe_oa_config_bo *oa_bo, *tmp; 708 709 xe_oa_config_put(stream->oa_config); 710 llist_for_each_entry_safe(oa_bo, tmp, stream->oa_config_bos.first, node) 711 free_oa_config_bo(oa_bo, stream->last_fence); 712 dma_fence_put(stream->last_fence); 713 } 714 715 static int xe_oa_load_with_lri(struct xe_oa_stream *stream, struct xe_oa_reg *reg_lri, u32 count) 716 { 717 struct dma_fence *fence; 718 struct xe_bb *bb; 719 int err; 720 721 bb = xe_bb_new(stream->gt, 2 * count + 1, false); 722 if (IS_ERR(bb)) { 723 err = PTR_ERR(bb); 724 goto exit; 725 } 726 727 write_cs_mi_lri(bb, reg_lri, count); 728 729 fence = xe_oa_submit_bb(stream, XE_OA_SUBMIT_NO_DEPS, bb); 730 if (IS_ERR(fence)) { 731 err = PTR_ERR(fence); 732 goto free_bb; 733 } 734 xe_bb_free(bb, fence); 735 dma_fence_put(fence); 736 737 return 0; 738 free_bb: 739 xe_bb_free(bb, NULL); 740 exit: 741 return err; 742 } 743 744 static int xe_oa_configure_oar_context(struct xe_oa_stream *stream, bool enable) 745 { 746 const struct xe_oa_format *format = stream->oa_buffer.format; 747 u32 oacontrol = __format_to_oactrl(format, OAR_OACONTROL_COUNTER_SEL_MASK) | 748 (enable ? OAR_OACONTROL_COUNTER_ENABLE : 0); 749 750 struct xe_oa_reg reg_lri[] = { 751 { 752 OACTXCONTROL(stream->hwe->mmio_base), 753 enable ? OA_COUNTER_RESUME : 0, 754 }, 755 { 756 OAR_OACONTROL, 757 oacontrol, 758 }, 759 { 760 RING_CONTEXT_CONTROL(stream->hwe->mmio_base), 761 _MASKED_FIELD(CTX_CTRL_OAC_CONTEXT_ENABLE, 762 enable ? CTX_CTRL_OAC_CONTEXT_ENABLE : 0) 763 }, 764 }; 765 766 return xe_oa_load_with_lri(stream, reg_lri, ARRAY_SIZE(reg_lri)); 767 } 768 769 static int xe_oa_configure_oac_context(struct xe_oa_stream *stream, bool enable) 770 { 771 const struct xe_oa_format *format = stream->oa_buffer.format; 772 u32 oacontrol = __format_to_oactrl(format, OAR_OACONTROL_COUNTER_SEL_MASK) | 773 (enable ? OAR_OACONTROL_COUNTER_ENABLE : 0); 774 struct xe_oa_reg reg_lri[] = { 775 { 776 OACTXCONTROL(stream->hwe->mmio_base), 777 enable ? OA_COUNTER_RESUME : 0, 778 }, 779 { 780 OAC_OACONTROL, 781 oacontrol 782 }, 783 { 784 RING_CONTEXT_CONTROL(stream->hwe->mmio_base), 785 _MASKED_FIELD(CTX_CTRL_OAC_CONTEXT_ENABLE, 786 enable ? CTX_CTRL_OAC_CONTEXT_ENABLE : 0) | 787 _MASKED_FIELD(CTX_CTRL_RUN_ALONE, enable ? CTX_CTRL_RUN_ALONE : 0), 788 }, 789 }; 790 791 /* Set ccs select to enable programming of OAC_OACONTROL */ 792 xe_mmio_write32(&stream->gt->mmio, __oa_regs(stream)->oa_ctrl, 793 __oa_ccs_select(stream)); 794 795 return xe_oa_load_with_lri(stream, reg_lri, ARRAY_SIZE(reg_lri)); 796 } 797 798 static int xe_oa_configure_oa_context(struct xe_oa_stream *stream, bool enable) 799 { 800 switch (stream->hwe->class) { 801 case XE_ENGINE_CLASS_RENDER: 802 return xe_oa_configure_oar_context(stream, enable); 803 case XE_ENGINE_CLASS_COMPUTE: 804 return xe_oa_configure_oac_context(stream, enable); 805 default: 806 /* Video engines do not support MI_REPORT_PERF_COUNT */ 807 return 0; 808 } 809 } 810 811 #define HAS_OA_BPC_REPORTING(xe) (GRAPHICS_VERx100(xe) >= 1255) 812 813 static u32 oag_configure_mmio_trigger(const struct xe_oa_stream *stream, bool enable) 814 { 815 return _MASKED_FIELD(OAG_OA_DEBUG_DISABLE_MMIO_TRG, 816 enable && stream && stream->sample ? 817 0 : OAG_OA_DEBUG_DISABLE_MMIO_TRG); 818 } 819 820 static void xe_oa_disable_metric_set(struct xe_oa_stream *stream) 821 { 822 struct xe_mmio *mmio = &stream->gt->mmio; 823 u32 sqcnt1; 824 825 /* Enable thread stall DOP gating and EU DOP gating. */ 826 if (XE_GT_WA(stream->gt, 1508761755)) { 827 xe_gt_mcr_multicast_write(stream->gt, ROW_CHICKEN, 828 _MASKED_BIT_DISABLE(STALL_DOP_GATING_DISABLE)); 829 xe_gt_mcr_multicast_write(stream->gt, ROW_CHICKEN2, 830 _MASKED_BIT_DISABLE(DISABLE_DOP_GATING)); 831 } 832 833 xe_mmio_write32(mmio, __oa_regs(stream)->oa_debug, 834 oag_configure_mmio_trigger(stream, false)); 835 836 /* disable the context save/restore or OAR counters */ 837 if (stream->exec_q) 838 xe_oa_configure_oa_context(stream, false); 839 840 /* Make sure we disable noa to save power. */ 841 if (GT_VER(stream->gt) < 35) 842 xe_mmio_rmw32(mmio, RPM_CONFIG1, GT_NOA_ENABLE, 0); 843 844 sqcnt1 = SQCNT1_PMON_ENABLE | 845 (HAS_OA_BPC_REPORTING(stream->oa->xe) ? SQCNT1_OABPC : 0); 846 847 /* Reset PMON Enable to save power. */ 848 xe_mmio_rmw32(mmio, XELPMP_SQCNT1, sqcnt1, 0); 849 850 if ((stream->oa_unit->type == DRM_XE_OA_UNIT_TYPE_OAM || 851 stream->oa_unit->type == DRM_XE_OA_UNIT_TYPE_OAM_SAG) && 852 GRAPHICS_VER(stream->oa->xe) >= 30) 853 xe_mmio_rmw32(mmio, OAM_COMPRESSION_T3_CONTROL, OAM_LAT_MEASURE_ENABLE, 0); 854 } 855 856 static void xe_oa_stream_destroy(struct xe_oa_stream *stream) 857 { 858 struct xe_oa_unit *u = stream->oa_unit; 859 struct xe_gt *gt = stream->hwe->gt; 860 861 if (WARN_ON(stream != u->exclusive_stream)) 862 return; 863 864 WRITE_ONCE(u->exclusive_stream, NULL); 865 866 mutex_destroy(&stream->stream_lock); 867 868 xe_oa_disable_metric_set(stream); 869 xe_exec_queue_put(stream->k_exec_q); 870 871 xe_oa_free_oa_buffer(stream); 872 873 xe_force_wake_put(gt_to_fw(gt), stream->fw_ref); 874 xe_pm_runtime_put(stream->oa->xe); 875 876 xe_oa_free_configs(stream); 877 xe_file_put(stream->xef); 878 } 879 880 static int xe_oa_alloc_oa_buffer(struct xe_oa_stream *stream, size_t size) 881 { 882 struct xe_bo *bo; 883 884 bo = xe_bo_create_pin_map_novm(stream->oa->xe, stream->gt->tile, 885 size, ttm_bo_type_kernel, 886 XE_BO_FLAG_SYSTEM | XE_BO_FLAG_GGTT, false); 887 if (IS_ERR(bo)) 888 return PTR_ERR(bo); 889 890 stream->oa_buffer.bo = bo; 891 /* mmap implementation requires OA buffer to be in system memory */ 892 xe_assert(stream->oa->xe, bo->vmap.is_iomem == 0); 893 stream->oa_buffer.vaddr = bo->vmap.vaddr; 894 return 0; 895 } 896 897 static struct xe_oa_config_bo * 898 __xe_oa_alloc_config_buffer(struct xe_oa_stream *stream, struct xe_oa_config *oa_config) 899 { 900 struct xe_oa_config_bo *oa_bo; 901 size_t config_length; 902 struct xe_bb *bb; 903 904 oa_bo = kzalloc_obj(*oa_bo); 905 if (!oa_bo) 906 return ERR_PTR(-ENOMEM); 907 908 config_length = num_lri_dwords(oa_config->regs_len); 909 config_length = ALIGN(sizeof(u32) * config_length, XE_PAGE_SIZE) / sizeof(u32); 910 911 bb = xe_bb_new(stream->gt, config_length, false); 912 if (IS_ERR(bb)) 913 goto err_free; 914 915 write_cs_mi_lri(bb, oa_config->regs, oa_config->regs_len); 916 917 oa_bo->bb = bb; 918 oa_bo->oa_config = xe_oa_config_get(oa_config); 919 llist_add(&oa_bo->node, &stream->oa_config_bos); 920 921 return oa_bo; 922 err_free: 923 kfree(oa_bo); 924 return ERR_CAST(bb); 925 } 926 927 static struct xe_oa_config_bo * 928 xe_oa_alloc_config_buffer(struct xe_oa_stream *stream, struct xe_oa_config *oa_config) 929 { 930 struct xe_oa_config_bo *oa_bo; 931 932 /* Look for the buffer in the already allocated BOs attached to the stream */ 933 llist_for_each_entry(oa_bo, stream->oa_config_bos.first, node) { 934 if (oa_bo->oa_config == oa_config && 935 memcmp(oa_bo->oa_config->uuid, oa_config->uuid, 936 sizeof(oa_config->uuid)) == 0) 937 goto out; 938 } 939 940 oa_bo = __xe_oa_alloc_config_buffer(stream, oa_config); 941 out: 942 return oa_bo; 943 } 944 945 static void xe_oa_update_last_fence(struct xe_oa_stream *stream, struct dma_fence *fence) 946 { 947 dma_fence_put(stream->last_fence); 948 stream->last_fence = dma_fence_get(fence); 949 } 950 951 static void xe_oa_fence_work_fn(struct work_struct *w) 952 { 953 struct xe_oa_fence *ofence = container_of(w, typeof(*ofence), work.work); 954 955 /* Signal fence to indicate new OA configuration is active */ 956 dma_fence_signal(&ofence->base); 957 dma_fence_put(&ofence->base); 958 } 959 960 static void xe_oa_config_cb(struct dma_fence *fence, struct dma_fence_cb *cb) 961 { 962 /* Additional empirical delay needed for NOA programming after registers are written */ 963 #define NOA_PROGRAM_ADDITIONAL_DELAY_US 500 964 965 struct xe_oa_fence *ofence = container_of(cb, typeof(*ofence), cb); 966 967 INIT_DELAYED_WORK(&ofence->work, xe_oa_fence_work_fn); 968 queue_delayed_work(system_dfl_wq, &ofence->work, 969 usecs_to_jiffies(NOA_PROGRAM_ADDITIONAL_DELAY_US)); 970 dma_fence_put(fence); 971 } 972 973 static const char *xe_oa_get_driver_name(struct dma_fence *fence) 974 { 975 return "xe_oa"; 976 } 977 978 static const char *xe_oa_get_timeline_name(struct dma_fence *fence) 979 { 980 return "unbound"; 981 } 982 983 static const struct dma_fence_ops xe_oa_fence_ops = { 984 .get_driver_name = xe_oa_get_driver_name, 985 .get_timeline_name = xe_oa_get_timeline_name, 986 }; 987 988 static int xe_oa_emit_oa_config(struct xe_oa_stream *stream, struct xe_oa_config *config) 989 { 990 #define NOA_PROGRAM_ADDITIONAL_DELAY_US 500 991 struct xe_oa_config_bo *oa_bo; 992 struct xe_oa_fence *ofence; 993 int i, err, num_signal = 0; 994 struct dma_fence *fence; 995 996 ofence = kzalloc_obj(*ofence); 997 if (!ofence) { 998 err = -ENOMEM; 999 goto exit; 1000 } 1001 1002 oa_bo = xe_oa_alloc_config_buffer(stream, config); 1003 if (IS_ERR(oa_bo)) { 1004 err = PTR_ERR(oa_bo); 1005 goto exit; 1006 } 1007 1008 /* Emit OA configuration batch */ 1009 fence = xe_oa_submit_bb(stream, XE_OA_SUBMIT_ADD_DEPS, oa_bo->bb); 1010 if (IS_ERR(fence)) { 1011 err = PTR_ERR(fence); 1012 goto exit; 1013 } 1014 1015 /* Point of no return: initialize and set fence to signal */ 1016 spin_lock_init(&ofence->lock); 1017 dma_fence_init(&ofence->base, &xe_oa_fence_ops, &ofence->lock, 0, 0); 1018 1019 for (i = 0; i < stream->num_syncs; i++) { 1020 if (stream->syncs[i].flags & DRM_XE_SYNC_FLAG_SIGNAL) 1021 num_signal++; 1022 xe_sync_entry_signal(&stream->syncs[i], &ofence->base); 1023 } 1024 1025 /* Additional dma_fence_get in case we dma_fence_wait */ 1026 if (!num_signal) 1027 dma_fence_get(&ofence->base); 1028 1029 /* Update last fence too before adding callback */ 1030 xe_oa_update_last_fence(stream, fence); 1031 1032 /* Add job fence callback to schedule work to signal ofence->base */ 1033 err = dma_fence_add_callback(fence, &ofence->cb, xe_oa_config_cb); 1034 xe_gt_assert(stream->gt, !err || err == -ENOENT); 1035 if (err == -ENOENT) 1036 xe_oa_config_cb(fence, &ofence->cb); 1037 1038 /* If nothing needs to be signaled we wait synchronously */ 1039 if (!num_signal) { 1040 dma_fence_wait(&ofence->base, false); 1041 dma_fence_put(&ofence->base); 1042 } 1043 1044 /* Done with syncs */ 1045 for (i = 0; i < stream->num_syncs; i++) 1046 xe_sync_entry_cleanup(&stream->syncs[i]); 1047 kfree(stream->syncs); 1048 1049 return 0; 1050 exit: 1051 kfree(ofence); 1052 return err; 1053 } 1054 1055 static u32 oag_report_ctx_switches(const struct xe_oa_stream *stream) 1056 { 1057 /* If user didn't require OA reports, ask HW not to emit ctx switch reports */ 1058 return _MASKED_FIELD(OAG_OA_DEBUG_DISABLE_CTX_SWITCH_REPORTS, 1059 stream->sample ? 1060 0 : OAG_OA_DEBUG_DISABLE_CTX_SWITCH_REPORTS); 1061 } 1062 1063 static u32 oag_buf_size_select(const struct xe_oa_stream *stream) 1064 { 1065 return _MASKED_FIELD(OAG_OA_DEBUG_BUF_SIZE_SELECT, 1066 xe_bo_size(stream->oa_buffer.bo) > SZ_16M ? 1067 OAG_OA_DEBUG_BUF_SIZE_SELECT : 0); 1068 } 1069 1070 static int xe_oa_enable_metric_set(struct xe_oa_stream *stream) 1071 { 1072 struct xe_mmio *mmio = &stream->gt->mmio; 1073 u32 oa_debug, sqcnt1; 1074 int ret; 1075 1076 /* 1077 * EU NOA signals behave incorrectly if EU clock gating is enabled. 1078 * Disable thread stall DOP gating and EU DOP gating. 1079 */ 1080 if (XE_GT_WA(stream->gt, 1508761755)) { 1081 xe_gt_mcr_multicast_write(stream->gt, ROW_CHICKEN, 1082 _MASKED_BIT_ENABLE(STALL_DOP_GATING_DISABLE)); 1083 xe_gt_mcr_multicast_write(stream->gt, ROW_CHICKEN2, 1084 _MASKED_BIT_ENABLE(DISABLE_DOP_GATING)); 1085 } 1086 1087 /* Disable clk ratio reports */ 1088 oa_debug = OAG_OA_DEBUG_DISABLE_CLK_RATIO_REPORTS | 1089 OAG_OA_DEBUG_INCLUDE_CLK_RATIO; 1090 1091 if (GRAPHICS_VER(stream->oa->xe) >= 20) 1092 oa_debug |= 1093 /* The three bits below are needed to get PEC counters running */ 1094 OAG_OA_DEBUG_START_TRIGGER_SCOPE_CONTROL | 1095 OAG_OA_DEBUG_DISABLE_START_TRG_2_COUNT_QUAL | 1096 OAG_OA_DEBUG_DISABLE_START_TRG_1_COUNT_QUAL; 1097 1098 xe_mmio_write32(mmio, __oa_regs(stream)->oa_debug, 1099 _MASKED_BIT_ENABLE(oa_debug) | 1100 oag_report_ctx_switches(stream) | 1101 oag_buf_size_select(stream) | 1102 oag_configure_mmio_trigger(stream, true)); 1103 1104 xe_mmio_write32(mmio, __oa_regs(stream)->oa_ctx_ctrl, 1105 OAG_OAGLBCTXCTRL_COUNTER_RESUME | 1106 (stream->periodic ? 1107 OAG_OAGLBCTXCTRL_TIMER_ENABLE | 1108 REG_FIELD_PREP(OAG_OAGLBCTXCTRL_TIMER_PERIOD_MASK, 1109 stream->period_exponent) : 0)); 1110 1111 /* 1112 * Initialize Super Queue Internal Cnt Register 1113 * Set PMON Enable in order to collect valid metrics 1114 * Enable bytes per clock reporting 1115 */ 1116 sqcnt1 = SQCNT1_PMON_ENABLE | 1117 (HAS_OA_BPC_REPORTING(stream->oa->xe) ? SQCNT1_OABPC : 0); 1118 xe_mmio_rmw32(mmio, XELPMP_SQCNT1, 0, sqcnt1); 1119 1120 if ((stream->oa_unit->type == DRM_XE_OA_UNIT_TYPE_OAM || 1121 stream->oa_unit->type == DRM_XE_OA_UNIT_TYPE_OAM_SAG) && 1122 GRAPHICS_VER(stream->oa->xe) >= 30) 1123 xe_mmio_rmw32(mmio, OAM_COMPRESSION_T3_CONTROL, 0, OAM_LAT_MEASURE_ENABLE); 1124 1125 /* Configure OAR/OAC */ 1126 if (stream->exec_q) { 1127 ret = xe_oa_configure_oa_context(stream, true); 1128 if (ret) 1129 return ret; 1130 } 1131 1132 return xe_oa_emit_oa_config(stream, stream->oa_config); 1133 } 1134 1135 static int decode_oa_format(struct xe_oa *oa, u64 fmt, enum xe_oa_format_name *name) 1136 { 1137 u32 counter_size = FIELD_GET(DRM_XE_OA_FORMAT_MASK_COUNTER_SIZE, fmt); 1138 u32 counter_sel = FIELD_GET(DRM_XE_OA_FORMAT_MASK_COUNTER_SEL, fmt); 1139 u32 bc_report = FIELD_GET(DRM_XE_OA_FORMAT_MASK_BC_REPORT, fmt); 1140 u32 type = FIELD_GET(DRM_XE_OA_FORMAT_MASK_FMT_TYPE, fmt); 1141 int idx; 1142 1143 for_each_set_bit(idx, oa->format_mask, __XE_OA_FORMAT_MAX) { 1144 const struct xe_oa_format *f = &oa->oa_formats[idx]; 1145 1146 if (counter_size == f->counter_size && bc_report == f->bc_report && 1147 type == f->type && counter_sel == f->counter_select) { 1148 *name = idx; 1149 return 0; 1150 } 1151 } 1152 1153 return -EINVAL; 1154 } 1155 1156 static struct xe_oa_unit *xe_oa_lookup_oa_unit(struct xe_oa *oa, u32 oa_unit_id) 1157 { 1158 struct xe_gt *gt; 1159 int gt_id, i; 1160 1161 for_each_gt(gt, oa->xe, gt_id) { 1162 for (i = 0; i < gt->oa.num_oa_units; i++) { 1163 struct xe_oa_unit *u = >->oa.oa_unit[i]; 1164 1165 if (u->oa_unit_id == oa_unit_id) 1166 return u; 1167 } 1168 } 1169 1170 return NULL; 1171 } 1172 1173 static int xe_oa_set_prop_oa_unit_id(struct xe_oa *oa, u64 value, 1174 struct xe_oa_open_param *param) 1175 { 1176 param->oa_unit = xe_oa_lookup_oa_unit(oa, value); 1177 if (!param->oa_unit) { 1178 drm_dbg(&oa->xe->drm, "OA unit ID out of range %lld\n", value); 1179 return -EINVAL; 1180 } 1181 return 0; 1182 } 1183 1184 static int xe_oa_set_prop_sample_oa(struct xe_oa *oa, u64 value, 1185 struct xe_oa_open_param *param) 1186 { 1187 param->sample = value; 1188 return 0; 1189 } 1190 1191 static int xe_oa_set_prop_metric_set(struct xe_oa *oa, u64 value, 1192 struct xe_oa_open_param *param) 1193 { 1194 param->metric_set = value; 1195 return 0; 1196 } 1197 1198 static int xe_oa_set_prop_oa_format(struct xe_oa *oa, u64 value, 1199 struct xe_oa_open_param *param) 1200 { 1201 int ret = decode_oa_format(oa, value, ¶m->oa_format); 1202 1203 if (ret) { 1204 drm_dbg(&oa->xe->drm, "Unsupported OA report format %#llx\n", value); 1205 return ret; 1206 } 1207 return 0; 1208 } 1209 1210 static int xe_oa_set_prop_oa_exponent(struct xe_oa *oa, u64 value, 1211 struct xe_oa_open_param *param) 1212 { 1213 #define OA_EXPONENT_MAX 31 1214 1215 if (value > OA_EXPONENT_MAX) { 1216 drm_dbg(&oa->xe->drm, "OA timer exponent too high (> %u)\n", OA_EXPONENT_MAX); 1217 return -EINVAL; 1218 } 1219 param->period_exponent = value; 1220 return 0; 1221 } 1222 1223 static int xe_oa_set_prop_disabled(struct xe_oa *oa, u64 value, 1224 struct xe_oa_open_param *param) 1225 { 1226 param->disabled = value; 1227 return 0; 1228 } 1229 1230 static int xe_oa_set_prop_exec_queue_id(struct xe_oa *oa, u64 value, 1231 struct xe_oa_open_param *param) 1232 { 1233 param->exec_queue_id = value; 1234 return 0; 1235 } 1236 1237 static int xe_oa_set_prop_engine_instance(struct xe_oa *oa, u64 value, 1238 struct xe_oa_open_param *param) 1239 { 1240 param->engine_instance = value; 1241 return 0; 1242 } 1243 1244 static int xe_oa_set_no_preempt(struct xe_oa *oa, u64 value, 1245 struct xe_oa_open_param *param) 1246 { 1247 param->no_preempt = value; 1248 return 0; 1249 } 1250 1251 static int xe_oa_set_prop_num_syncs(struct xe_oa *oa, u64 value, 1252 struct xe_oa_open_param *param) 1253 { 1254 if (XE_IOCTL_DBG(oa->xe, value > DRM_XE_MAX_SYNCS)) 1255 return -EINVAL; 1256 1257 param->num_syncs = value; 1258 return 0; 1259 } 1260 1261 static int xe_oa_set_prop_syncs_user(struct xe_oa *oa, u64 value, 1262 struct xe_oa_open_param *param) 1263 { 1264 param->syncs_user = u64_to_user_ptr(value); 1265 return 0; 1266 } 1267 1268 static int xe_oa_set_prop_oa_buffer_size(struct xe_oa *oa, u64 value, 1269 struct xe_oa_open_param *param) 1270 { 1271 if (!is_power_of_2(value) || value < SZ_128K || value > SZ_128M) { 1272 drm_dbg(&oa->xe->drm, "OA buffer size invalid %llu\n", value); 1273 return -EINVAL; 1274 } 1275 param->oa_buffer_size = value; 1276 return 0; 1277 } 1278 1279 static int xe_oa_set_prop_wait_num_reports(struct xe_oa *oa, u64 value, 1280 struct xe_oa_open_param *param) 1281 { 1282 if (!value) { 1283 drm_dbg(&oa->xe->drm, "wait_num_reports %llu\n", value); 1284 return -EINVAL; 1285 } 1286 param->wait_num_reports = value; 1287 return 0; 1288 } 1289 1290 static int xe_oa_set_prop_ret_inval(struct xe_oa *oa, u64 value, 1291 struct xe_oa_open_param *param) 1292 { 1293 return -EINVAL; 1294 } 1295 1296 typedef int (*xe_oa_set_property_fn)(struct xe_oa *oa, u64 value, 1297 struct xe_oa_open_param *param); 1298 static const xe_oa_set_property_fn xe_oa_set_property_funcs_open[] = { 1299 [DRM_XE_OA_PROPERTY_OA_UNIT_ID] = xe_oa_set_prop_oa_unit_id, 1300 [DRM_XE_OA_PROPERTY_SAMPLE_OA] = xe_oa_set_prop_sample_oa, 1301 [DRM_XE_OA_PROPERTY_OA_METRIC_SET] = xe_oa_set_prop_metric_set, 1302 [DRM_XE_OA_PROPERTY_OA_FORMAT] = xe_oa_set_prop_oa_format, 1303 [DRM_XE_OA_PROPERTY_OA_PERIOD_EXPONENT] = xe_oa_set_prop_oa_exponent, 1304 [DRM_XE_OA_PROPERTY_OA_DISABLED] = xe_oa_set_prop_disabled, 1305 [DRM_XE_OA_PROPERTY_EXEC_QUEUE_ID] = xe_oa_set_prop_exec_queue_id, 1306 [DRM_XE_OA_PROPERTY_OA_ENGINE_INSTANCE] = xe_oa_set_prop_engine_instance, 1307 [DRM_XE_OA_PROPERTY_NO_PREEMPT] = xe_oa_set_no_preempt, 1308 [DRM_XE_OA_PROPERTY_NUM_SYNCS] = xe_oa_set_prop_num_syncs, 1309 [DRM_XE_OA_PROPERTY_SYNCS] = xe_oa_set_prop_syncs_user, 1310 [DRM_XE_OA_PROPERTY_OA_BUFFER_SIZE] = xe_oa_set_prop_oa_buffer_size, 1311 [DRM_XE_OA_PROPERTY_WAIT_NUM_REPORTS] = xe_oa_set_prop_wait_num_reports, 1312 }; 1313 1314 static const xe_oa_set_property_fn xe_oa_set_property_funcs_config[] = { 1315 [DRM_XE_OA_PROPERTY_OA_UNIT_ID] = xe_oa_set_prop_ret_inval, 1316 [DRM_XE_OA_PROPERTY_SAMPLE_OA] = xe_oa_set_prop_ret_inval, 1317 [DRM_XE_OA_PROPERTY_OA_METRIC_SET] = xe_oa_set_prop_metric_set, 1318 [DRM_XE_OA_PROPERTY_OA_FORMAT] = xe_oa_set_prop_ret_inval, 1319 [DRM_XE_OA_PROPERTY_OA_PERIOD_EXPONENT] = xe_oa_set_prop_ret_inval, 1320 [DRM_XE_OA_PROPERTY_OA_DISABLED] = xe_oa_set_prop_ret_inval, 1321 [DRM_XE_OA_PROPERTY_EXEC_QUEUE_ID] = xe_oa_set_prop_ret_inval, 1322 [DRM_XE_OA_PROPERTY_OA_ENGINE_INSTANCE] = xe_oa_set_prop_ret_inval, 1323 [DRM_XE_OA_PROPERTY_NO_PREEMPT] = xe_oa_set_prop_ret_inval, 1324 [DRM_XE_OA_PROPERTY_NUM_SYNCS] = xe_oa_set_prop_num_syncs, 1325 [DRM_XE_OA_PROPERTY_SYNCS] = xe_oa_set_prop_syncs_user, 1326 [DRM_XE_OA_PROPERTY_OA_BUFFER_SIZE] = xe_oa_set_prop_ret_inval, 1327 [DRM_XE_OA_PROPERTY_WAIT_NUM_REPORTS] = xe_oa_set_prop_ret_inval, 1328 }; 1329 1330 static int xe_oa_user_ext_set_property(struct xe_oa *oa, enum xe_oa_user_extn_from from, 1331 u64 extension, struct xe_oa_open_param *param) 1332 { 1333 u64 __user *address = u64_to_user_ptr(extension); 1334 struct drm_xe_ext_set_property ext; 1335 int err; 1336 u32 idx; 1337 1338 err = copy_from_user(&ext, address, sizeof(ext)); 1339 if (XE_IOCTL_DBG(oa->xe, err)) 1340 return -EFAULT; 1341 1342 BUILD_BUG_ON(ARRAY_SIZE(xe_oa_set_property_funcs_open) != 1343 ARRAY_SIZE(xe_oa_set_property_funcs_config)); 1344 1345 if (XE_IOCTL_DBG(oa->xe, ext.property >= ARRAY_SIZE(xe_oa_set_property_funcs_open)) || 1346 XE_IOCTL_DBG(oa->xe, !ext.property) || XE_IOCTL_DBG(oa->xe, ext.pad)) 1347 return -EINVAL; 1348 1349 idx = array_index_nospec(ext.property, ARRAY_SIZE(xe_oa_set_property_funcs_open)); 1350 1351 if (from == XE_OA_USER_EXTN_FROM_CONFIG) 1352 return xe_oa_set_property_funcs_config[idx](oa, ext.value, param); 1353 else 1354 return xe_oa_set_property_funcs_open[idx](oa, ext.value, param); 1355 } 1356 1357 typedef int (*xe_oa_user_extension_fn)(struct xe_oa *oa, enum xe_oa_user_extn_from from, 1358 u64 extension, struct xe_oa_open_param *param); 1359 static const xe_oa_user_extension_fn xe_oa_user_extension_funcs[] = { 1360 [DRM_XE_OA_EXTENSION_SET_PROPERTY] = xe_oa_user_ext_set_property, 1361 }; 1362 1363 #define MAX_USER_EXTENSIONS 16 1364 static int xe_oa_user_extensions(struct xe_oa *oa, enum xe_oa_user_extn_from from, u64 extension, 1365 int ext_number, struct xe_oa_open_param *param) 1366 { 1367 u64 __user *address = u64_to_user_ptr(extension); 1368 struct drm_xe_user_extension ext; 1369 int err; 1370 u32 idx; 1371 1372 if (XE_IOCTL_DBG(oa->xe, ext_number >= MAX_USER_EXTENSIONS)) 1373 return -E2BIG; 1374 1375 err = copy_from_user(&ext, address, sizeof(ext)); 1376 if (XE_IOCTL_DBG(oa->xe, err)) 1377 return -EFAULT; 1378 1379 if (XE_IOCTL_DBG(oa->xe, ext.pad) || 1380 XE_IOCTL_DBG(oa->xe, ext.name >= ARRAY_SIZE(xe_oa_user_extension_funcs))) 1381 return -EINVAL; 1382 1383 idx = array_index_nospec(ext.name, ARRAY_SIZE(xe_oa_user_extension_funcs)); 1384 err = xe_oa_user_extension_funcs[idx](oa, from, extension, param); 1385 if (XE_IOCTL_DBG(oa->xe, err)) 1386 return err; 1387 1388 if (ext.next_extension) 1389 return xe_oa_user_extensions(oa, from, ext.next_extension, ++ext_number, param); 1390 1391 return 0; 1392 } 1393 1394 static int xe_oa_parse_syncs(struct xe_oa *oa, 1395 struct xe_oa_stream *stream, 1396 struct xe_oa_open_param *param) 1397 { 1398 int ret, num_syncs, num_ufence = 0; 1399 1400 if (param->num_syncs && !param->syncs_user) { 1401 drm_dbg(&oa->xe->drm, "num_syncs specified without sync array\n"); 1402 ret = -EINVAL; 1403 goto exit; 1404 } 1405 1406 if (param->num_syncs) { 1407 param->syncs = kzalloc_objs(*param->syncs, param->num_syncs); 1408 if (!param->syncs) { 1409 ret = -ENOMEM; 1410 goto exit; 1411 } 1412 } 1413 1414 for (num_syncs = 0; num_syncs < param->num_syncs; num_syncs++) { 1415 ret = xe_sync_entry_parse(oa->xe, param->xef, ¶m->syncs[num_syncs], 1416 ¶m->syncs_user[num_syncs], 1417 stream->ufence_syncobj, 1418 ++stream->ufence_timeline_value, 0); 1419 if (ret) 1420 goto err_syncs; 1421 1422 if (xe_sync_is_ufence(¶m->syncs[num_syncs])) 1423 num_ufence++; 1424 } 1425 1426 if (XE_IOCTL_DBG(oa->xe, num_ufence > 1)) { 1427 ret = -EINVAL; 1428 goto err_syncs; 1429 } 1430 1431 return 0; 1432 1433 err_syncs: 1434 while (num_syncs--) 1435 xe_sync_entry_cleanup(¶m->syncs[num_syncs]); 1436 kfree(param->syncs); 1437 exit: 1438 return ret; 1439 } 1440 1441 static void xe_oa_stream_enable(struct xe_oa_stream *stream) 1442 { 1443 stream->pollin = false; 1444 1445 xe_oa_enable(stream); 1446 1447 if (stream->sample) 1448 hrtimer_start(&stream->poll_check_timer, 1449 ns_to_ktime(stream->poll_period_ns), 1450 HRTIMER_MODE_REL_PINNED); 1451 } 1452 1453 static void xe_oa_stream_disable(struct xe_oa_stream *stream) 1454 { 1455 xe_oa_disable(stream); 1456 1457 if (stream->sample) 1458 hrtimer_cancel(&stream->poll_check_timer); 1459 } 1460 1461 static int xe_oa_enable_preempt_timeslice(struct xe_oa_stream *stream) 1462 { 1463 struct xe_exec_queue *q = stream->exec_q; 1464 int ret1, ret2; 1465 1466 /* Best effort recovery: try to revert both to original, irrespective of error */ 1467 ret1 = q->ops->set_timeslice(q, stream->hwe->eclass->sched_props.timeslice_us); 1468 ret2 = q->ops->set_preempt_timeout(q, stream->hwe->eclass->sched_props.preempt_timeout_us); 1469 if (ret1 || ret2) 1470 goto err; 1471 return 0; 1472 err: 1473 drm_dbg(&stream->oa->xe->drm, "%s failed ret1 %d ret2 %d\n", __func__, ret1, ret2); 1474 return ret1 ?: ret2; 1475 } 1476 1477 static int xe_oa_disable_preempt_timeslice(struct xe_oa_stream *stream) 1478 { 1479 struct xe_exec_queue *q = stream->exec_q; 1480 int ret; 1481 1482 /* Setting values to 0 will disable timeslice and preempt_timeout */ 1483 ret = q->ops->set_timeslice(q, 0); 1484 if (ret) 1485 goto err; 1486 1487 ret = q->ops->set_preempt_timeout(q, 0); 1488 if (ret) 1489 goto err; 1490 1491 return 0; 1492 err: 1493 xe_oa_enable_preempt_timeslice(stream); 1494 drm_dbg(&stream->oa->xe->drm, "%s failed %d\n", __func__, ret); 1495 return ret; 1496 } 1497 1498 static int xe_oa_enable_locked(struct xe_oa_stream *stream) 1499 { 1500 if (stream->enabled) 1501 return 0; 1502 1503 if (stream->no_preempt) { 1504 int ret = xe_oa_disable_preempt_timeslice(stream); 1505 1506 if (ret) 1507 return ret; 1508 } 1509 1510 xe_oa_stream_enable(stream); 1511 1512 stream->enabled = true; 1513 return 0; 1514 } 1515 1516 static int xe_oa_disable_locked(struct xe_oa_stream *stream) 1517 { 1518 int ret = 0; 1519 1520 if (!stream->enabled) 1521 return 0; 1522 1523 xe_oa_stream_disable(stream); 1524 1525 if (stream->no_preempt) 1526 ret = xe_oa_enable_preempt_timeslice(stream); 1527 1528 stream->enabled = false; 1529 return ret; 1530 } 1531 1532 static long xe_oa_config_locked(struct xe_oa_stream *stream, u64 arg) 1533 { 1534 struct xe_oa_open_param param = {}; 1535 long ret = stream->oa_config->id; 1536 struct xe_oa_config *config; 1537 int err; 1538 1539 err = xe_oa_user_extensions(stream->oa, XE_OA_USER_EXTN_FROM_CONFIG, arg, 0, ¶m); 1540 if (err) 1541 return err; 1542 1543 config = xe_oa_get_oa_config(stream->oa, param.metric_set); 1544 if (!config) 1545 return -ENODEV; 1546 1547 param.xef = stream->xef; 1548 err = xe_oa_parse_syncs(stream->oa, stream, ¶m); 1549 if (err) 1550 goto err_config_put; 1551 1552 stream->num_syncs = param.num_syncs; 1553 stream->syncs = param.syncs; 1554 1555 err = xe_oa_emit_oa_config(stream, config); 1556 if (!err) { 1557 config = xchg(&stream->oa_config, config); 1558 drm_dbg(&stream->oa->xe->drm, "changed to oa config uuid=%s\n", 1559 stream->oa_config->uuid); 1560 } 1561 1562 err_config_put: 1563 xe_oa_config_put(config); 1564 1565 return err ?: ret; 1566 } 1567 1568 static long xe_oa_status_locked(struct xe_oa_stream *stream, unsigned long arg) 1569 { 1570 struct drm_xe_oa_stream_status status = {}; 1571 void __user *uaddr = (void __user *)arg; 1572 1573 /* Map from register to uapi bits */ 1574 if (stream->oa_status & OASTATUS_REPORT_LOST) 1575 status.oa_status |= DRM_XE_OASTATUS_REPORT_LOST; 1576 if (stream->oa_status & OASTATUS_BUFFER_OVERFLOW) 1577 status.oa_status |= DRM_XE_OASTATUS_BUFFER_OVERFLOW; 1578 if (stream->oa_status & OASTATUS_COUNTER_OVERFLOW) 1579 status.oa_status |= DRM_XE_OASTATUS_COUNTER_OVERFLOW; 1580 if (stream->oa_status & OASTATUS_MMIO_TRG_Q_FULL) 1581 status.oa_status |= DRM_XE_OASTATUS_MMIO_TRG_Q_FULL; 1582 1583 if (copy_to_user(uaddr, &status, sizeof(status))) 1584 return -EFAULT; 1585 1586 return 0; 1587 } 1588 1589 static long xe_oa_info_locked(struct xe_oa_stream *stream, unsigned long arg) 1590 { 1591 struct drm_xe_oa_stream_info info = { .oa_buf_size = xe_bo_size(stream->oa_buffer.bo), }; 1592 void __user *uaddr = (void __user *)arg; 1593 1594 if (copy_to_user(uaddr, &info, sizeof(info))) 1595 return -EFAULT; 1596 1597 return 0; 1598 } 1599 1600 static long xe_oa_ioctl_locked(struct xe_oa_stream *stream, 1601 unsigned int cmd, 1602 unsigned long arg) 1603 { 1604 switch (cmd) { 1605 case DRM_XE_OBSERVATION_IOCTL_ENABLE: 1606 return xe_oa_enable_locked(stream); 1607 case DRM_XE_OBSERVATION_IOCTL_DISABLE: 1608 return xe_oa_disable_locked(stream); 1609 case DRM_XE_OBSERVATION_IOCTL_CONFIG: 1610 return xe_oa_config_locked(stream, arg); 1611 case DRM_XE_OBSERVATION_IOCTL_STATUS: 1612 return xe_oa_status_locked(stream, arg); 1613 case DRM_XE_OBSERVATION_IOCTL_INFO: 1614 return xe_oa_info_locked(stream, arg); 1615 } 1616 1617 return -EINVAL; 1618 } 1619 1620 static long xe_oa_ioctl(struct file *file, 1621 unsigned int cmd, 1622 unsigned long arg) 1623 { 1624 struct xe_oa_stream *stream = file->private_data; 1625 long ret; 1626 1627 mutex_lock(&stream->stream_lock); 1628 ret = xe_oa_ioctl_locked(stream, cmd, arg); 1629 mutex_unlock(&stream->stream_lock); 1630 1631 return ret; 1632 } 1633 1634 static void xe_oa_destroy_locked(struct xe_oa_stream *stream) 1635 { 1636 if (stream->enabled) 1637 xe_oa_disable_locked(stream); 1638 1639 xe_oa_stream_destroy(stream); 1640 1641 if (stream->exec_q) 1642 xe_exec_queue_put(stream->exec_q); 1643 1644 drm_syncobj_put(stream->ufence_syncobj); 1645 kfree(stream); 1646 } 1647 1648 static int xe_oa_release(struct inode *inode, struct file *file) 1649 { 1650 struct xe_oa_stream *stream = file->private_data; 1651 struct xe_gt *gt = stream->gt; 1652 1653 xe_pm_runtime_get(gt_to_xe(gt)); 1654 mutex_lock(>->oa.gt_lock); 1655 xe_oa_destroy_locked(stream); 1656 mutex_unlock(>->oa.gt_lock); 1657 xe_pm_runtime_put(gt_to_xe(gt)); 1658 1659 /* Release the reference the OA stream kept on the driver */ 1660 drm_dev_put(>_to_xe(gt)->drm); 1661 1662 return 0; 1663 } 1664 1665 static int xe_oa_mmap(struct file *file, struct vm_area_struct *vma) 1666 { 1667 struct xe_oa_stream *stream = file->private_data; 1668 struct xe_bo *bo = stream->oa_buffer.bo; 1669 unsigned long start = vma->vm_start; 1670 int i, ret; 1671 1672 if (xe_observation_paranoid && !perfmon_capable()) { 1673 drm_dbg(&stream->oa->xe->drm, "Insufficient privilege to map OA buffer\n"); 1674 return -EACCES; 1675 } 1676 1677 /* Can mmap the entire OA buffer or nothing (no partial OA buffer mmaps) */ 1678 if (vma->vm_end - vma->vm_start != xe_bo_size(stream->oa_buffer.bo)) { 1679 drm_dbg(&stream->oa->xe->drm, "Wrong mmap size, must be OA buffer size\n"); 1680 return -EINVAL; 1681 } 1682 1683 /* 1684 * Only support VM_READ, enforce MAP_PRIVATE by checking for 1685 * VM_MAYSHARE, don't copy the vma on fork 1686 */ 1687 if (vma->vm_flags & (VM_WRITE | VM_EXEC | VM_SHARED | VM_MAYSHARE)) { 1688 drm_dbg(&stream->oa->xe->drm, "mmap must be read only\n"); 1689 return -EINVAL; 1690 } 1691 vm_flags_mod(vma, VM_PFNMAP | VM_DONTEXPAND | VM_DONTDUMP | VM_DONTCOPY, 1692 VM_MAYWRITE | VM_MAYEXEC); 1693 1694 xe_assert(stream->oa->xe, bo->ttm.ttm->num_pages == vma_pages(vma)); 1695 for (i = 0; i < bo->ttm.ttm->num_pages; i++) { 1696 ret = remap_pfn_range(vma, start, page_to_pfn(bo->ttm.ttm->pages[i]), 1697 PAGE_SIZE, vma->vm_page_prot); 1698 if (ret) 1699 break; 1700 1701 start += PAGE_SIZE; 1702 } 1703 1704 return ret; 1705 } 1706 1707 static const struct file_operations xe_oa_fops = { 1708 .owner = THIS_MODULE, 1709 .release = xe_oa_release, 1710 .poll = xe_oa_poll, 1711 .read = xe_oa_read, 1712 .unlocked_ioctl = xe_oa_ioctl, 1713 .mmap = xe_oa_mmap, 1714 }; 1715 1716 static int xe_oa_stream_init(struct xe_oa_stream *stream, 1717 struct xe_oa_open_param *param) 1718 { 1719 struct xe_gt *gt = param->hwe->gt; 1720 int ret; 1721 1722 stream->exec_q = param->exec_q; 1723 stream->poll_period_ns = DEFAULT_POLL_PERIOD_NS; 1724 stream->oa_unit = param->oa_unit; 1725 stream->hwe = param->hwe; 1726 stream->gt = stream->hwe->gt; 1727 stream->oa_buffer.format = &stream->oa->oa_formats[param->oa_format]; 1728 1729 stream->sample = param->sample; 1730 stream->periodic = param->period_exponent >= 0; 1731 stream->period_exponent = param->period_exponent; 1732 stream->no_preempt = param->no_preempt; 1733 stream->wait_num_reports = param->wait_num_reports; 1734 1735 stream->xef = xe_file_get(param->xef); 1736 stream->num_syncs = param->num_syncs; 1737 stream->syncs = param->syncs; 1738 1739 /* 1740 * For Xe2+, when overrun mode is enabled, there are no partial reports at the end 1741 * of buffer, making the OA buffer effectively a non-power-of-2 size circular 1742 * buffer whose size, circ_size, is a multiple of the report size 1743 */ 1744 if (GRAPHICS_VER(stream->oa->xe) >= 20 && 1745 stream->oa_unit->type == DRM_XE_OA_UNIT_TYPE_OAG && stream->sample) 1746 stream->oa_buffer.circ_size = 1747 param->oa_buffer_size - 1748 param->oa_buffer_size % stream->oa_buffer.format->size; 1749 else 1750 stream->oa_buffer.circ_size = param->oa_buffer_size; 1751 1752 stream->oa_config = xe_oa_get_oa_config(stream->oa, param->metric_set); 1753 if (!stream->oa_config) { 1754 drm_dbg(&stream->oa->xe->drm, "Invalid OA config id=%i\n", param->metric_set); 1755 ret = -EINVAL; 1756 goto exit; 1757 } 1758 1759 /* Take runtime pm ref and forcewake to disable RC6 */ 1760 xe_pm_runtime_get(stream->oa->xe); 1761 stream->fw_ref = xe_force_wake_get(gt_to_fw(gt), XE_FORCEWAKE_ALL); 1762 if (!xe_force_wake_ref_has_domain(stream->fw_ref, XE_FORCEWAKE_ALL)) { 1763 ret = -ETIMEDOUT; 1764 goto err_fw_put; 1765 } 1766 1767 ret = xe_oa_alloc_oa_buffer(stream, param->oa_buffer_size); 1768 if (ret) 1769 goto err_fw_put; 1770 1771 stream->k_exec_q = xe_exec_queue_create(stream->oa->xe, NULL, 1772 BIT(stream->hwe->logical_instance), 1, 1773 stream->hwe, EXEC_QUEUE_FLAG_KERNEL, 0); 1774 if (IS_ERR(stream->k_exec_q)) { 1775 ret = PTR_ERR(stream->k_exec_q); 1776 drm_err(&stream->oa->xe->drm, "gt%d, hwe %s, xe_exec_queue_create failed=%d", 1777 stream->gt->info.id, stream->hwe->name, ret); 1778 goto err_free_oa_buf; 1779 } 1780 1781 ret = xe_oa_enable_metric_set(stream); 1782 if (ret) { 1783 drm_dbg(&stream->oa->xe->drm, "Unable to enable metric set\n"); 1784 goto err_put_k_exec_q; 1785 } 1786 1787 drm_dbg(&stream->oa->xe->drm, "opening stream oa config uuid=%s\n", 1788 stream->oa_config->uuid); 1789 1790 WRITE_ONCE(stream->oa_unit->exclusive_stream, stream); 1791 1792 hrtimer_setup(&stream->poll_check_timer, xe_oa_poll_check_timer_cb, CLOCK_MONOTONIC, 1793 HRTIMER_MODE_REL); 1794 init_waitqueue_head(&stream->poll_wq); 1795 1796 spin_lock_init(&stream->oa_buffer.ptr_lock); 1797 mutex_init(&stream->stream_lock); 1798 1799 return 0; 1800 1801 err_put_k_exec_q: 1802 xe_oa_disable_metric_set(stream); 1803 xe_exec_queue_put(stream->k_exec_q); 1804 err_free_oa_buf: 1805 xe_oa_free_oa_buffer(stream); 1806 err_fw_put: 1807 xe_force_wake_put(gt_to_fw(gt), stream->fw_ref); 1808 xe_pm_runtime_put(stream->oa->xe); 1809 xe_oa_free_configs(stream); 1810 exit: 1811 xe_file_put(stream->xef); 1812 return ret; 1813 } 1814 1815 static int xe_oa_stream_open_ioctl_locked(struct xe_oa *oa, 1816 struct xe_oa_open_param *param) 1817 { 1818 struct xe_oa_stream *stream; 1819 struct drm_syncobj *ufence_syncobj; 1820 int stream_fd; 1821 int ret; 1822 1823 /* We currently only allow exclusive access */ 1824 if (param->oa_unit->exclusive_stream) { 1825 drm_dbg(&oa->xe->drm, "OA unit already in use\n"); 1826 ret = -EBUSY; 1827 goto exit; 1828 } 1829 1830 ret = drm_syncobj_create(&ufence_syncobj, DRM_SYNCOBJ_CREATE_SIGNALED, 1831 NULL); 1832 if (ret) 1833 goto exit; 1834 1835 stream = kzalloc_obj(*stream); 1836 if (!stream) { 1837 ret = -ENOMEM; 1838 goto err_syncobj; 1839 } 1840 stream->ufence_syncobj = ufence_syncobj; 1841 stream->oa = oa; 1842 1843 ret = xe_oa_parse_syncs(oa, stream, param); 1844 if (ret) 1845 goto err_free; 1846 1847 ret = xe_oa_stream_init(stream, param); 1848 if (ret) { 1849 while (param->num_syncs--) 1850 xe_sync_entry_cleanup(¶m->syncs[param->num_syncs]); 1851 kfree(param->syncs); 1852 goto err_free; 1853 } 1854 1855 if (!param->disabled) { 1856 ret = xe_oa_enable_locked(stream); 1857 if (ret) 1858 goto err_destroy; 1859 } 1860 1861 stream_fd = anon_inode_getfd("[xe_oa]", &xe_oa_fops, stream, 0); 1862 if (stream_fd < 0) { 1863 ret = stream_fd; 1864 goto err_disable; 1865 } 1866 1867 /* Hold a reference on the drm device till stream_fd is released */ 1868 drm_dev_get(&stream->oa->xe->drm); 1869 1870 return stream_fd; 1871 err_disable: 1872 if (!param->disabled) 1873 xe_oa_disable_locked(stream); 1874 err_destroy: 1875 xe_oa_stream_destroy(stream); 1876 err_free: 1877 kfree(stream); 1878 err_syncobj: 1879 drm_syncobj_put(ufence_syncobj); 1880 exit: 1881 return ret; 1882 } 1883 1884 /** 1885 * xe_oa_timestamp_frequency - Return OA timestamp frequency 1886 * @gt: @xe_gt 1887 * 1888 * OA timestamp frequency = CS timestamp frequency in most platforms. On some 1889 * platforms OA unit ignores the CTC_SHIFT and the 2 timestamps differ. In such 1890 * cases, return the adjusted CS timestamp frequency to the user. 1891 */ 1892 u32 xe_oa_timestamp_frequency(struct xe_gt *gt) 1893 { 1894 u32 reg, shift; 1895 1896 if (XE_GT_WA(gt, 18013179988) || XE_GT_WA(gt, 14015568240)) { 1897 xe_pm_runtime_get(gt_to_xe(gt)); 1898 reg = xe_mmio_read32(>->mmio, RPM_CONFIG0); 1899 xe_pm_runtime_put(gt_to_xe(gt)); 1900 1901 shift = REG_FIELD_GET(RPM_CONFIG0_CTC_SHIFT_PARAMETER_MASK, reg); 1902 return gt->info.reference_clock << (3 - shift); 1903 } else { 1904 return gt->info.reference_clock; 1905 } 1906 } 1907 1908 static u64 oa_exponent_to_ns(struct xe_gt *gt, int exponent) 1909 { 1910 u64 nom = (2ULL << exponent) * NSEC_PER_SEC; 1911 u32 den = xe_oa_timestamp_frequency(gt); 1912 1913 return div_u64(nom + den - 1, den); 1914 } 1915 1916 static bool oa_unit_supports_oa_format(struct xe_oa_open_param *param, int type) 1917 { 1918 switch (param->oa_unit->type) { 1919 case DRM_XE_OA_UNIT_TYPE_OAG: 1920 return type == DRM_XE_OA_FMT_TYPE_OAG || type == DRM_XE_OA_FMT_TYPE_OAR || 1921 type == DRM_XE_OA_FMT_TYPE_OAC || type == DRM_XE_OA_FMT_TYPE_PEC; 1922 case DRM_XE_OA_UNIT_TYPE_OAM: 1923 case DRM_XE_OA_UNIT_TYPE_OAM_SAG: 1924 case DRM_XE_OA_UNIT_TYPE_MERT: 1925 return type == DRM_XE_OA_FMT_TYPE_OAM || type == DRM_XE_OA_FMT_TYPE_OAM_MPEC; 1926 default: 1927 return false; 1928 } 1929 } 1930 1931 /** 1932 * xe_oa_unit_id - Return OA unit ID for a hardware engine 1933 * @hwe: @xe_hw_engine 1934 * 1935 * Return OA unit ID for a hardware engine when available 1936 */ 1937 u16 xe_oa_unit_id(struct xe_hw_engine *hwe) 1938 { 1939 return hwe->oa_unit && hwe->oa_unit->num_engines ? 1940 hwe->oa_unit->oa_unit_id : U16_MAX; 1941 } 1942 1943 /* A hwe must be assigned to stream/oa_unit for batch submissions */ 1944 static int xe_oa_assign_hwe(struct xe_oa *oa, struct xe_oa_open_param *param) 1945 { 1946 struct xe_hw_engine *hwe; 1947 enum xe_hw_engine_id id; 1948 int ret = 0; 1949 1950 /* When we have an exec_q, get hwe from the exec_q */ 1951 if (param->exec_q) { 1952 param->hwe = xe_gt_hw_engine(param->exec_q->gt, param->exec_q->class, 1953 param->engine_instance, true); 1954 if (!param->hwe || param->hwe->oa_unit != param->oa_unit) 1955 goto err; 1956 goto out; 1957 } 1958 1959 /* Else just get the first hwe attached to the oa unit */ 1960 for_each_hw_engine(hwe, param->oa_unit->gt, id) { 1961 if (hwe->oa_unit == param->oa_unit) { 1962 param->hwe = hwe; 1963 goto out; 1964 } 1965 } 1966 1967 /* If we still didn't find a hwe, just get one with a valid oa_unit from the same gt */ 1968 for_each_hw_engine(hwe, param->oa_unit->gt, id) { 1969 if (!hwe->oa_unit) 1970 continue; 1971 1972 param->hwe = hwe; 1973 goto out; 1974 } 1975 err: 1976 drm_dbg(&oa->xe->drm, "Unable to find hwe (%d, %d) for OA unit ID %d\n", 1977 param->exec_q ? param->exec_q->class : -1, 1978 param->engine_instance, param->oa_unit->oa_unit_id); 1979 ret = -EINVAL; 1980 out: 1981 return ret; 1982 } 1983 1984 /** 1985 * xe_oa_stream_open_ioctl - Opens an OA stream 1986 * @dev: @drm_device 1987 * @data: pointer to struct @drm_xe_oa_config 1988 * @file: @drm_file 1989 * 1990 * The functions opens an OA stream. An OA stream, opened with specified 1991 * properties, enables OA counter samples to be collected, either 1992 * periodically (time based sampling), or on request (using OA queries) 1993 */ 1994 int xe_oa_stream_open_ioctl(struct drm_device *dev, u64 data, struct drm_file *file) 1995 { 1996 struct xe_device *xe = to_xe_device(dev); 1997 struct xe_oa *oa = &xe->oa; 1998 struct xe_file *xef = to_xe_file(file); 1999 struct xe_oa_open_param param = {}; 2000 const struct xe_oa_format *f; 2001 bool privileged_op = true; 2002 int ret; 2003 2004 if (!oa->xe) { 2005 drm_dbg(&xe->drm, "xe oa interface not available for this system\n"); 2006 return -ENODEV; 2007 } 2008 2009 param.xef = xef; 2010 param.period_exponent = -1; 2011 ret = xe_oa_user_extensions(oa, XE_OA_USER_EXTN_FROM_OPEN, data, 0, ¶m); 2012 if (ret) 2013 return ret; 2014 2015 /* If not provided, OA unit defaults to OA unit 0 as per uapi */ 2016 if (!param.oa_unit) 2017 param.oa_unit = &xe_root_mmio_gt(oa->xe)->oa.oa_unit[0]; 2018 2019 if (param.exec_queue_id > 0) { 2020 /* An exec_queue is only needed for OAR/OAC functionality on OAG */ 2021 if (XE_IOCTL_DBG(oa->xe, param.oa_unit->type != DRM_XE_OA_UNIT_TYPE_OAG)) 2022 return -EINVAL; 2023 2024 param.exec_q = xe_exec_queue_lookup(xef, param.exec_queue_id); 2025 if (XE_IOCTL_DBG(oa->xe, !param.exec_q)) 2026 return -ENOENT; 2027 2028 if (XE_IOCTL_DBG(oa->xe, param.exec_q->width > 1)) 2029 return -EOPNOTSUPP; 2030 } 2031 2032 /* 2033 * Query based sampling (using MI_REPORT_PERF_COUNT) with OAR/OAC, 2034 * without global stream access, can be an unprivileged operation 2035 */ 2036 if (param.exec_q && !param.sample) 2037 privileged_op = false; 2038 2039 if (param.no_preempt) { 2040 if (!param.exec_q) { 2041 drm_dbg(&oa->xe->drm, "Preemption disable without exec_q!\n"); 2042 ret = -EINVAL; 2043 goto err_exec_q; 2044 } 2045 privileged_op = true; 2046 } 2047 2048 if (privileged_op && xe_observation_paranoid && !perfmon_capable()) { 2049 drm_dbg(&oa->xe->drm, "Insufficient privileges to open xe OA stream\n"); 2050 ret = -EACCES; 2051 goto err_exec_q; 2052 } 2053 2054 if (!param.exec_q && !param.sample) { 2055 drm_dbg(&oa->xe->drm, "Only OA report sampling supported\n"); 2056 ret = -EINVAL; 2057 goto err_exec_q; 2058 } 2059 2060 ret = xe_oa_assign_hwe(oa, ¶m); 2061 if (ret) 2062 goto err_exec_q; 2063 2064 f = &oa->oa_formats[param.oa_format]; 2065 if (!param.oa_format || !f->size || 2066 !oa_unit_supports_oa_format(¶m, f->type)) { 2067 drm_dbg(&oa->xe->drm, "Invalid OA format %d type %d size %d for class %d\n", 2068 param.oa_format, f->type, f->size, param.hwe->class); 2069 ret = -EINVAL; 2070 goto err_exec_q; 2071 } 2072 2073 if (param.period_exponent >= 0) { 2074 u64 oa_period, oa_freq_hz; 2075 2076 /* Requesting samples from OAG buffer is a privileged operation */ 2077 if (!param.sample) { 2078 drm_dbg(&oa->xe->drm, "OA_EXPONENT specified without SAMPLE_OA\n"); 2079 ret = -EINVAL; 2080 goto err_exec_q; 2081 } 2082 oa_period = oa_exponent_to_ns(param.hwe->gt, param.period_exponent); 2083 oa_freq_hz = div64_u64(NSEC_PER_SEC, oa_period); 2084 drm_dbg(&oa->xe->drm, "Using periodic sampling freq %lld Hz\n", oa_freq_hz); 2085 } 2086 2087 if (!param.oa_buffer_size) 2088 param.oa_buffer_size = DEFAULT_XE_OA_BUFFER_SIZE; 2089 2090 if (!param.wait_num_reports) 2091 param.wait_num_reports = 1; 2092 if (param.wait_num_reports > param.oa_buffer_size / f->size) { 2093 drm_dbg(&oa->xe->drm, "wait_num_reports %d\n", param.wait_num_reports); 2094 ret = -EINVAL; 2095 goto err_exec_q; 2096 } 2097 2098 mutex_lock(¶m.hwe->gt->oa.gt_lock); 2099 ret = xe_oa_stream_open_ioctl_locked(oa, ¶m); 2100 mutex_unlock(¶m.hwe->gt->oa.gt_lock); 2101 if (ret < 0) 2102 goto err_exec_q; 2103 2104 return ret; 2105 2106 err_exec_q: 2107 if (param.exec_q) 2108 xe_exec_queue_put(param.exec_q); 2109 return ret; 2110 } 2111 2112 static bool xe_oa_is_valid_flex_addr(struct xe_oa *oa, u32 addr) 2113 { 2114 static const struct xe_reg flex_eu_regs[] = { 2115 EU_PERF_CNTL0, 2116 EU_PERF_CNTL1, 2117 EU_PERF_CNTL2, 2118 EU_PERF_CNTL3, 2119 EU_PERF_CNTL4, 2120 EU_PERF_CNTL5, 2121 EU_PERF_CNTL6, 2122 }; 2123 int i; 2124 2125 for (i = 0; i < ARRAY_SIZE(flex_eu_regs); i++) { 2126 if (flex_eu_regs[i].addr == addr) 2127 return true; 2128 } 2129 return false; 2130 } 2131 2132 static bool xe_oa_reg_in_range_table(u32 addr, const struct xe_mmio_range *table) 2133 { 2134 while (table->start && table->end) { 2135 if (addr >= table->start && addr <= table->end) 2136 return true; 2137 2138 table++; 2139 } 2140 2141 return false; 2142 } 2143 2144 static const struct xe_mmio_range xehp_oa_b_counters[] = { 2145 { .start = 0xdc48, .end = 0xdc48 }, /* OAA_ENABLE_REG */ 2146 { .start = 0xdd00, .end = 0xdd48 }, /* OAG_LCE0_0 - OAA_LENABLE_REG */ 2147 {} 2148 }; 2149 2150 static const struct xe_mmio_range gen12_oa_b_counters[] = { 2151 { .start = 0x2b2c, .end = 0x2b2c }, /* OAG_OA_PESS */ 2152 { .start = 0xd900, .end = 0xd91c }, /* OAG_OASTARTTRIG[1-8] */ 2153 { .start = 0xd920, .end = 0xd93c }, /* OAG_OAREPORTTRIG1[1-8] */ 2154 { .start = 0xd940, .end = 0xd97c }, /* OAG_CEC[0-7][0-1] */ 2155 { .start = 0xdc00, .end = 0xdc3c }, /* OAG_SCEC[0-7][0-1] */ 2156 { .start = 0xdc40, .end = 0xdc40 }, /* OAG_SPCTR_CNF */ 2157 { .start = 0xdc44, .end = 0xdc44 }, /* OAA_DBG_REG */ 2158 {} 2159 }; 2160 2161 static const struct xe_mmio_range mtl_oam_b_counters[] = { 2162 { .start = 0x393000, .end = 0x39301c }, /* OAM_STARTTRIG1[1-8] */ 2163 { .start = 0x393020, .end = 0x39303c }, /* OAM_REPORTTRIG1[1-8] */ 2164 { .start = 0x393040, .end = 0x39307c }, /* OAM_CEC[0-7][0-1] */ 2165 { .start = 0x393200, .end = 0x39323C }, /* MPES[0-7] */ 2166 {} 2167 }; 2168 2169 static const struct xe_mmio_range xe2_oa_b_counters[] = { 2170 { .start = 0x393200, .end = 0x39323C }, /* MPES_0_MPES_SAG - MPES_7_UPPER_MPES_SAG */ 2171 { .start = 0x394200, .end = 0x39423C }, /* MPES_0_MPES_SCMI0 - MPES_7_UPPER_MPES_SCMI0 */ 2172 { .start = 0x394A00, .end = 0x394A3C }, /* MPES_0_MPES_SCMI1 - MPES_7_UPPER_MPES_SCMI1 */ 2173 {}, 2174 }; 2175 2176 static bool xe_oa_is_valid_b_counter_addr(struct xe_oa *oa, u32 addr) 2177 { 2178 return xe_oa_reg_in_range_table(addr, xehp_oa_b_counters) || 2179 xe_oa_reg_in_range_table(addr, gen12_oa_b_counters) || 2180 xe_oa_reg_in_range_table(addr, mtl_oam_b_counters) || 2181 (GRAPHICS_VER(oa->xe) >= 20 && 2182 xe_oa_reg_in_range_table(addr, xe2_oa_b_counters)); 2183 } 2184 2185 static const struct xe_mmio_range mtl_oa_mux_regs[] = { 2186 { .start = 0x0d00, .end = 0x0d04 }, /* RPM_CONFIG[0-1] */ 2187 { .start = 0x0d0c, .end = 0x0d2c }, /* NOA_CONFIG[0-8] */ 2188 { .start = 0x9840, .end = 0x9840 }, /* GDT_CHICKEN_BITS */ 2189 { .start = 0x9884, .end = 0x9888 }, /* NOA_WRITE */ 2190 { .start = 0x38d100, .end = 0x38d114}, /* VISACTL */ 2191 {} 2192 }; 2193 2194 static const struct xe_mmio_range gen12_oa_mux_regs[] = { 2195 { .start = 0x0d00, .end = 0x0d04 }, /* RPM_CONFIG[0-1] */ 2196 { .start = 0x0d0c, .end = 0x0d2c }, /* NOA_CONFIG[0-8] */ 2197 { .start = 0x9840, .end = 0x9840 }, /* GDT_CHICKEN_BITS */ 2198 { .start = 0x9884, .end = 0x9888 }, /* NOA_WRITE */ 2199 { .start = 0x20cc, .end = 0x20cc }, /* WAIT_FOR_RC6_EXIT */ 2200 {} 2201 }; 2202 2203 static const struct xe_mmio_range xe2_oa_mux_regs[] = { 2204 { .start = 0x5194, .end = 0x5194 }, /* SYS_MEM_LAT_MEASURE_MERTF_GRP_3D */ 2205 { .start = 0x8704, .end = 0x8704 }, /* LMEM_LAT_MEASURE_MCFG_GRP */ 2206 { .start = 0xB01C, .end = 0xB01C }, /* LNCF_MISC_CONFIG_REGISTER0 */ 2207 { .start = 0xB1BC, .end = 0xB1BC }, /* L3_BANK_LAT_MEASURE_LBCF_GFX */ 2208 { .start = 0xD0E0, .end = 0xD0F4 }, /* VISACTL */ 2209 { .start = 0xE18C, .end = 0xE18C }, /* SAMPLER_MODE */ 2210 { .start = 0xE590, .end = 0xE590 }, /* TDL_LSC_LAT_MEASURE_TDL_GFX */ 2211 { .start = 0x13000, .end = 0x137FC }, /* PES_0_PESL0 - PES_63_UPPER_PESL3 */ 2212 { .start = 0x145194, .end = 0x145194 }, /* SYS_MEM_LAT_MEASURE */ 2213 { .start = 0x145340, .end = 0x14537C }, /* MERTSS_PES_0 - MERTSS_PES_7 */ 2214 {}, 2215 }; 2216 2217 static bool xe_oa_is_valid_mux_addr(struct xe_oa *oa, u32 addr) 2218 { 2219 if (GRAPHICS_VER(oa->xe) >= 20) 2220 return xe_oa_reg_in_range_table(addr, xe2_oa_mux_regs); 2221 else if (GRAPHICS_VERx100(oa->xe) >= 1270) 2222 return xe_oa_reg_in_range_table(addr, mtl_oa_mux_regs); 2223 else 2224 return xe_oa_reg_in_range_table(addr, gen12_oa_mux_regs); 2225 } 2226 2227 static bool xe_oa_is_valid_config_reg_addr(struct xe_oa *oa, u32 addr) 2228 { 2229 return xe_oa_is_valid_flex_addr(oa, addr) || 2230 xe_oa_is_valid_b_counter_addr(oa, addr) || 2231 xe_oa_is_valid_mux_addr(oa, addr); 2232 } 2233 2234 static struct xe_oa_reg * 2235 xe_oa_alloc_regs(struct xe_oa *oa, bool (*is_valid)(struct xe_oa *oa, u32 addr), 2236 u32 __user *regs, u32 n_regs) 2237 { 2238 struct xe_oa_reg *oa_regs; 2239 int err; 2240 u32 i; 2241 2242 oa_regs = kmalloc_objs(*oa_regs, n_regs); 2243 if (!oa_regs) 2244 return ERR_PTR(-ENOMEM); 2245 2246 for (i = 0; i < n_regs; i++) { 2247 u32 addr, value; 2248 2249 err = get_user(addr, regs); 2250 if (err) 2251 goto addr_err; 2252 2253 if (!is_valid(oa, addr)) { 2254 drm_dbg(&oa->xe->drm, "Invalid oa_reg address: %X\n", addr); 2255 err = -EINVAL; 2256 goto addr_err; 2257 } 2258 2259 err = get_user(value, regs + 1); 2260 if (err) 2261 goto addr_err; 2262 2263 oa_regs[i].addr = XE_REG(addr); 2264 oa_regs[i].value = value; 2265 2266 regs += 2; 2267 } 2268 2269 return oa_regs; 2270 2271 addr_err: 2272 kfree(oa_regs); 2273 return ERR_PTR(err); 2274 } 2275 ALLOW_ERROR_INJECTION(xe_oa_alloc_regs, ERRNO); 2276 2277 static ssize_t show_dynamic_id(struct kobject *kobj, 2278 struct kobj_attribute *attr, 2279 char *buf) 2280 { 2281 struct xe_oa_config *oa_config = 2282 container_of(attr, typeof(*oa_config), sysfs_metric_id); 2283 2284 return sysfs_emit(buf, "%d\n", oa_config->id); 2285 } 2286 2287 static int create_dynamic_oa_sysfs_entry(struct xe_oa *oa, 2288 struct xe_oa_config *oa_config) 2289 { 2290 sysfs_attr_init(&oa_config->sysfs_metric_id.attr); 2291 oa_config->sysfs_metric_id.attr.name = "id"; 2292 oa_config->sysfs_metric_id.attr.mode = 0444; 2293 oa_config->sysfs_metric_id.show = show_dynamic_id; 2294 oa_config->sysfs_metric_id.store = NULL; 2295 2296 oa_config->attrs[0] = &oa_config->sysfs_metric_id.attr; 2297 oa_config->attrs[1] = NULL; 2298 2299 oa_config->sysfs_metric.name = oa_config->uuid; 2300 oa_config->sysfs_metric.attrs = oa_config->attrs; 2301 2302 return sysfs_create_group(oa->metrics_kobj, &oa_config->sysfs_metric); 2303 } 2304 2305 /** 2306 * xe_oa_add_config_ioctl - Adds one OA config 2307 * @dev: @drm_device 2308 * @data: pointer to struct @drm_xe_oa_config 2309 * @file: @drm_file 2310 * 2311 * The functions adds an OA config to the set of OA configs maintained in 2312 * the kernel. The config determines which OA metrics are collected for an 2313 * OA stream. 2314 */ 2315 int xe_oa_add_config_ioctl(struct drm_device *dev, u64 data, struct drm_file *file) 2316 { 2317 struct xe_device *xe = to_xe_device(dev); 2318 struct xe_oa *oa = &xe->oa; 2319 struct drm_xe_oa_config param; 2320 struct drm_xe_oa_config *arg = ¶m; 2321 struct xe_oa_config *oa_config, *tmp; 2322 struct xe_oa_reg *regs; 2323 int err, id; 2324 2325 if (!oa->xe) { 2326 drm_dbg(&xe->drm, "xe oa interface not available for this system\n"); 2327 return -ENODEV; 2328 } 2329 2330 if (xe_observation_paranoid && !perfmon_capable()) { 2331 drm_dbg(&oa->xe->drm, "Insufficient privileges to add xe OA config\n"); 2332 return -EACCES; 2333 } 2334 2335 err = copy_from_user(¶m, u64_to_user_ptr(data), sizeof(param)); 2336 if (XE_IOCTL_DBG(oa->xe, err)) 2337 return -EFAULT; 2338 2339 if (XE_IOCTL_DBG(oa->xe, arg->extensions) || 2340 XE_IOCTL_DBG(oa->xe, !arg->regs_ptr) || 2341 XE_IOCTL_DBG(oa->xe, !arg->n_regs)) 2342 return -EINVAL; 2343 2344 oa_config = kzalloc_obj(*oa_config); 2345 if (!oa_config) 2346 return -ENOMEM; 2347 2348 oa_config->oa = oa; 2349 kref_init(&oa_config->ref); 2350 2351 if (!uuid_is_valid(arg->uuid)) { 2352 drm_dbg(&oa->xe->drm, "Invalid uuid format for OA config\n"); 2353 err = -EINVAL; 2354 goto reg_err; 2355 } 2356 2357 /* Last character in oa_config->uuid will be 0 because oa_config is kzalloc */ 2358 memcpy(oa_config->uuid, arg->uuid, sizeof(arg->uuid)); 2359 2360 oa_config->regs_len = arg->n_regs; 2361 regs = xe_oa_alloc_regs(oa, xe_oa_is_valid_config_reg_addr, 2362 u64_to_user_ptr(arg->regs_ptr), 2363 arg->n_regs); 2364 if (IS_ERR(regs)) { 2365 drm_dbg(&oa->xe->drm, "Failed to create OA config for mux_regs\n"); 2366 err = PTR_ERR(regs); 2367 goto reg_err; 2368 } 2369 oa_config->regs = regs; 2370 2371 err = mutex_lock_interruptible(&oa->metrics_lock); 2372 if (err) 2373 goto reg_err; 2374 2375 /* We shouldn't have too many configs, so this iteration shouldn't be too costly */ 2376 idr_for_each_entry(&oa->metrics_idr, tmp, id) { 2377 if (!strcmp(tmp->uuid, oa_config->uuid)) { 2378 drm_dbg(&oa->xe->drm, "OA config already exists with this uuid\n"); 2379 err = -EADDRINUSE; 2380 goto sysfs_err; 2381 } 2382 } 2383 2384 err = create_dynamic_oa_sysfs_entry(oa, oa_config); 2385 if (err) { 2386 drm_dbg(&oa->xe->drm, "Failed to create sysfs entry for OA config\n"); 2387 goto sysfs_err; 2388 } 2389 2390 oa_config->id = idr_alloc(&oa->metrics_idr, oa_config, 1, 0, GFP_KERNEL); 2391 if (oa_config->id < 0) { 2392 drm_dbg(&oa->xe->drm, "Failed to create sysfs entry for OA config\n"); 2393 err = oa_config->id; 2394 goto sysfs_err; 2395 } 2396 2397 id = oa_config->id; 2398 2399 drm_dbg(&oa->xe->drm, "Added config %s id=%i\n", oa_config->uuid, id); 2400 2401 mutex_unlock(&oa->metrics_lock); 2402 2403 return id; 2404 2405 sysfs_err: 2406 mutex_unlock(&oa->metrics_lock); 2407 reg_err: 2408 xe_oa_config_put(oa_config); 2409 drm_dbg(&oa->xe->drm, "Failed to add new OA config\n"); 2410 return err; 2411 } 2412 2413 /** 2414 * xe_oa_remove_config_ioctl - Removes one OA config 2415 * @dev: @drm_device 2416 * @data: pointer to struct @drm_xe_observation_param 2417 * @file: @drm_file 2418 */ 2419 int xe_oa_remove_config_ioctl(struct drm_device *dev, u64 data, struct drm_file *file) 2420 { 2421 struct xe_device *xe = to_xe_device(dev); 2422 struct xe_oa *oa = &xe->oa; 2423 struct xe_oa_config *oa_config; 2424 u64 arg, *ptr = u64_to_user_ptr(data); 2425 int ret; 2426 2427 if (!oa->xe) { 2428 drm_dbg(&xe->drm, "xe oa interface not available for this system\n"); 2429 return -ENODEV; 2430 } 2431 2432 if (xe_observation_paranoid && !perfmon_capable()) { 2433 drm_dbg(&oa->xe->drm, "Insufficient privileges to remove xe OA config\n"); 2434 return -EACCES; 2435 } 2436 2437 ret = get_user(arg, ptr); 2438 if (XE_IOCTL_DBG(oa->xe, ret)) 2439 return ret; 2440 2441 ret = mutex_lock_interruptible(&oa->metrics_lock); 2442 if (ret) 2443 return ret; 2444 2445 oa_config = idr_find(&oa->metrics_idr, arg); 2446 if (!oa_config) { 2447 drm_dbg(&oa->xe->drm, "Failed to remove unknown OA config\n"); 2448 ret = -ENOENT; 2449 goto err_unlock; 2450 } 2451 2452 WARN_ON(arg != oa_config->id); 2453 2454 sysfs_remove_group(oa->metrics_kobj, &oa_config->sysfs_metric); 2455 idr_remove(&oa->metrics_idr, arg); 2456 2457 mutex_unlock(&oa->metrics_lock); 2458 2459 drm_dbg(&oa->xe->drm, "Removed config %s id=%i\n", oa_config->uuid, oa_config->id); 2460 2461 xe_oa_config_put(oa_config); 2462 2463 return 0; 2464 2465 err_unlock: 2466 mutex_unlock(&oa->metrics_lock); 2467 return ret; 2468 } 2469 2470 static void xe_oa_unregister(void *arg) 2471 { 2472 struct xe_oa *oa = arg; 2473 2474 if (!oa->metrics_kobj) 2475 return; 2476 2477 kobject_put(oa->metrics_kobj); 2478 oa->metrics_kobj = NULL; 2479 } 2480 2481 /** 2482 * xe_oa_register - Xe OA registration 2483 * @xe: @xe_device 2484 * 2485 * Exposes the metrics sysfs directory upon completion of module initialization 2486 */ 2487 int xe_oa_register(struct xe_device *xe) 2488 { 2489 struct xe_oa *oa = &xe->oa; 2490 2491 if (!oa->xe) 2492 return 0; 2493 2494 oa->metrics_kobj = kobject_create_and_add("metrics", 2495 &xe->drm.primary->kdev->kobj); 2496 if (!oa->metrics_kobj) 2497 return -ENOMEM; 2498 2499 return devm_add_action_or_reset(xe->drm.dev, xe_oa_unregister, oa); 2500 } 2501 2502 static u32 num_oa_units_per_gt(struct xe_gt *gt) 2503 { 2504 if (xe_gt_is_main_type(gt) || GRAPHICS_VER(gt_to_xe(gt)) < 20) 2505 /* 2506 * Mert OA unit belongs to the SoC, not a gt, so should be accessed using 2507 * xe_root_tile_mmio(). However, for all known platforms this is the same as 2508 * accessing via xe_root_mmio_gt()->mmio. 2509 */ 2510 return xe_device_has_mert(gt_to_xe(gt)) ? 2 : 1; 2511 else if (!IS_DGFX(gt_to_xe(gt))) 2512 return XE_OAM_UNIT_SCMI_0 + 1; /* SAG + SCMI_0 */ 2513 else 2514 return XE_OAM_UNIT_SCMI_1 + 1; /* SAG + SCMI_0 + SCMI_1 */ 2515 } 2516 2517 static u32 __hwe_oam_unit(struct xe_hw_engine *hwe) 2518 { 2519 if (GRAPHICS_VERx100(gt_to_xe(hwe->gt)) < 1270) 2520 return XE_OA_UNIT_INVALID; 2521 2522 xe_gt_WARN_ON(hwe->gt, xe_gt_is_main_type(hwe->gt)); 2523 2524 if (GRAPHICS_VER(gt_to_xe(hwe->gt)) < 20) 2525 return 0; 2526 /* 2527 * XE_OAM_UNIT_SAG has only GSCCS attached to it, but only on some platforms. Also 2528 * GSCCS cannot be used to submit batches to program the OAM unit. Therefore we don't 2529 * assign an OA unit to GSCCS. This means that XE_OAM_UNIT_SAG is exposed as an OA 2530 * unit without attached engines. Fused off engines can also result in oa_unit's with 2531 * num_engines == 0. OA streams can be opened on all OA units. 2532 */ 2533 else if (hwe->engine_id == XE_HW_ENGINE_GSCCS0) 2534 return XE_OA_UNIT_INVALID; 2535 else if (!IS_DGFX(gt_to_xe(hwe->gt))) 2536 return XE_OAM_UNIT_SCMI_0; 2537 else if (hwe->class == XE_ENGINE_CLASS_VIDEO_DECODE) 2538 return (hwe->instance / 2 & 0x1) + 1; 2539 else if (hwe->class == XE_ENGINE_CLASS_VIDEO_ENHANCE) 2540 return (hwe->instance & 0x1) + 1; 2541 2542 return XE_OA_UNIT_INVALID; 2543 } 2544 2545 static u32 __hwe_oa_unit(struct xe_hw_engine *hwe) 2546 { 2547 switch (hwe->class) { 2548 case XE_ENGINE_CLASS_RENDER: 2549 case XE_ENGINE_CLASS_COMPUTE: 2550 return 0; 2551 2552 case XE_ENGINE_CLASS_VIDEO_DECODE: 2553 case XE_ENGINE_CLASS_VIDEO_ENHANCE: 2554 case XE_ENGINE_CLASS_OTHER: 2555 return __hwe_oam_unit(hwe); 2556 2557 default: 2558 return XE_OA_UNIT_INVALID; 2559 } 2560 } 2561 2562 static struct xe_oa_regs __oam_regs(u32 base) 2563 { 2564 return (struct xe_oa_regs) { 2565 .base = base, 2566 .oa_head_ptr = OAM_HEAD_POINTER(base), 2567 .oa_tail_ptr = OAM_TAIL_POINTER(base), 2568 .oa_buffer = OAM_BUFFER(base), 2569 .oa_ctx_ctrl = OAM_CONTEXT_CONTROL(base), 2570 .oa_ctrl = OAM_CONTROL(base), 2571 .oa_debug = OAM_DEBUG(base), 2572 .oa_status = OAM_STATUS(base), 2573 .oa_mmio_trg = OAM_MMIO_TRG(base), 2574 .oa_ctrl_counter_select_mask = OAM_CONTROL_COUNTER_SEL_MASK, 2575 }; 2576 } 2577 2578 static struct xe_oa_regs __oag_regs(void) 2579 { 2580 return (struct xe_oa_regs) { 2581 .base = 0, 2582 .oa_head_ptr = OAG_OAHEADPTR, 2583 .oa_tail_ptr = OAG_OATAILPTR, 2584 .oa_buffer = OAG_OABUFFER, 2585 .oa_ctx_ctrl = OAG_OAGLBCTXCTRL, 2586 .oa_ctrl = OAG_OACONTROL, 2587 .oa_debug = OAG_OA_DEBUG, 2588 .oa_status = OAG_OASTATUS, 2589 .oa_mmio_trg = OAG_MMIOTRIGGER, 2590 .oa_ctrl_counter_select_mask = OAG_OACONTROL_OA_COUNTER_SEL_MASK, 2591 }; 2592 } 2593 2594 static struct xe_oa_regs __oamert_regs(void) 2595 { 2596 return (struct xe_oa_regs) { 2597 .base = 0, 2598 .oa_head_ptr = OAMERT_HEAD_POINTER, 2599 .oa_tail_ptr = OAMERT_TAIL_POINTER, 2600 .oa_buffer = OAMERT_BUFFER, 2601 .oa_ctx_ctrl = OAMERT_CONTEXT_CONTROL, 2602 .oa_ctrl = OAMERT_CONTROL, 2603 .oa_debug = OAMERT_DEBUG, 2604 .oa_status = OAMERT_STATUS, 2605 .oa_mmio_trg = OAMERT_MMIO_TRG, 2606 .oa_ctrl_counter_select_mask = OAM_CONTROL_COUNTER_SEL_MASK, 2607 }; 2608 } 2609 2610 static void __xe_oa_init_oa_units(struct xe_gt *gt) 2611 { 2612 const u32 oam_base_addr[] = { 2613 [XE_OAM_UNIT_SAG] = XE_OAM_SAG_BASE, 2614 [XE_OAM_UNIT_SCMI_0] = XE_OAM_SCMI_0_BASE, 2615 [XE_OAM_UNIT_SCMI_1] = XE_OAM_SCMI_1_BASE, 2616 }; 2617 int i, num_units = gt->oa.num_oa_units; 2618 2619 for (i = 0; i < num_units; i++) { 2620 struct xe_oa_unit *u = >->oa.oa_unit[i]; 2621 2622 if (xe_gt_is_main_type(gt)) { 2623 if (!i) { 2624 u->regs = __oag_regs(); 2625 u->type = DRM_XE_OA_UNIT_TYPE_OAG; 2626 } else { 2627 xe_gt_assert(gt, xe_device_has_mert(gt_to_xe(gt))); 2628 xe_gt_assert(gt, gt == xe_root_mmio_gt(gt_to_xe(gt))); 2629 u->regs = __oamert_regs(); 2630 u->type = DRM_XE_OA_UNIT_TYPE_MERT; 2631 } 2632 } else { 2633 xe_gt_assert(gt, GRAPHICS_VERx100(gt_to_xe(gt)) >= 1270); 2634 u->regs = __oam_regs(oam_base_addr[i]); 2635 u->type = i == XE_OAM_UNIT_SAG && GRAPHICS_VER(gt_to_xe(gt)) >= 20 ? 2636 DRM_XE_OA_UNIT_TYPE_OAM_SAG : DRM_XE_OA_UNIT_TYPE_OAM; 2637 } 2638 2639 u->gt = gt; 2640 2641 xe_mmio_write32(>->mmio, u->regs.oa_ctrl, 0); 2642 2643 /* Ensure MMIO trigger remains disabled till there is a stream */ 2644 xe_mmio_write32(>->mmio, u->regs.oa_debug, 2645 oag_configure_mmio_trigger(NULL, false)); 2646 2647 /* Set oa_unit_ids now to ensure ids remain contiguous */ 2648 u->oa_unit_id = gt_to_xe(gt)->oa.oa_unit_ids++; 2649 } 2650 } 2651 2652 static int xe_oa_init_gt(struct xe_gt *gt) 2653 { 2654 u32 num_oa_units = num_oa_units_per_gt(gt); 2655 struct xe_hw_engine *hwe; 2656 enum xe_hw_engine_id id; 2657 struct xe_oa_unit *u; 2658 2659 u = drmm_kcalloc(>_to_xe(gt)->drm, num_oa_units, sizeof(*u), GFP_KERNEL); 2660 if (!u) 2661 return -ENOMEM; 2662 2663 for_each_hw_engine(hwe, gt, id) { 2664 u32 index = __hwe_oa_unit(hwe); 2665 2666 hwe->oa_unit = NULL; 2667 if (index < num_oa_units) { 2668 u[index].num_engines++; 2669 hwe->oa_unit = &u[index]; 2670 } 2671 } 2672 2673 gt->oa.num_oa_units = num_oa_units; 2674 gt->oa.oa_unit = u; 2675 2676 __xe_oa_init_oa_units(gt); 2677 2678 drmm_mutex_init(>_to_xe(gt)->drm, >->oa.gt_lock); 2679 2680 return 0; 2681 } 2682 2683 static void xe_oa_print_gt_oa_units(struct xe_gt *gt) 2684 { 2685 enum xe_hw_engine_id hwe_id; 2686 struct xe_hw_engine *hwe; 2687 struct xe_oa_unit *u; 2688 char buf[256]; 2689 int i, n; 2690 2691 for (i = 0; i < gt->oa.num_oa_units; i++) { 2692 u = >->oa.oa_unit[i]; 2693 buf[0] = '\0'; 2694 n = 0; 2695 2696 for_each_hw_engine(hwe, gt, hwe_id) 2697 if (xe_oa_unit_id(hwe) == u->oa_unit_id) 2698 n += scnprintf(buf + n, sizeof(buf) - n, "%s ", hwe->name); 2699 2700 xe_gt_dbg(gt, "oa_unit %d, type %d, Engines: %s\n", u->oa_unit_id, u->type, buf); 2701 } 2702 } 2703 2704 static void xe_oa_print_oa_units(struct xe_oa *oa) 2705 { 2706 struct xe_gt *gt; 2707 int gt_id; 2708 2709 for_each_gt(gt, oa->xe, gt_id) 2710 xe_oa_print_gt_oa_units(gt); 2711 } 2712 2713 static int xe_oa_init_oa_units(struct xe_oa *oa) 2714 { 2715 struct xe_gt *gt; 2716 int i, ret; 2717 2718 /* Needed for OAM implementation here */ 2719 BUILD_BUG_ON(XE_OAM_UNIT_SAG != 0); 2720 BUILD_BUG_ON(XE_OAM_UNIT_SCMI_0 != 1); 2721 BUILD_BUG_ON(XE_OAM_UNIT_SCMI_1 != 2); 2722 2723 for_each_gt(gt, oa->xe, i) { 2724 ret = xe_oa_init_gt(gt); 2725 if (ret) 2726 return ret; 2727 } 2728 2729 xe_oa_print_oa_units(oa); 2730 2731 return 0; 2732 } 2733 2734 static void oa_format_add(struct xe_oa *oa, enum xe_oa_format_name format) 2735 { 2736 __set_bit(format, oa->format_mask); 2737 } 2738 2739 static void xe_oa_init_supported_formats(struct xe_oa *oa) 2740 { 2741 if (GRAPHICS_VER(oa->xe) >= 20) { 2742 /* Xe2+ */ 2743 oa_format_add(oa, XE_OAM_FORMAT_MPEC8u64_B8_C8); 2744 oa_format_add(oa, XE_OAM_FORMAT_MPEC8u32_B8_C8); 2745 oa_format_add(oa, XE_OA_FORMAT_PEC64u64); 2746 oa_format_add(oa, XE_OA_FORMAT_PEC64u64_B8_C8); 2747 oa_format_add(oa, XE_OA_FORMAT_PEC64u32); 2748 oa_format_add(oa, XE_OA_FORMAT_PEC32u64_G1); 2749 oa_format_add(oa, XE_OA_FORMAT_PEC32u32_G1); 2750 oa_format_add(oa, XE_OA_FORMAT_PEC32u64_G2); 2751 oa_format_add(oa, XE_OA_FORMAT_PEC32u32_G2); 2752 oa_format_add(oa, XE_OA_FORMAT_PEC36u64_G1_32_G2_4); 2753 oa_format_add(oa, XE_OA_FORMAT_PEC36u64_G1_4_G2_32); 2754 } else if (GRAPHICS_VERx100(oa->xe) >= 1270) { 2755 /* XE_METEORLAKE */ 2756 oa_format_add(oa, XE_OAR_FORMAT_A32u40_A4u32_B8_C8); 2757 oa_format_add(oa, XE_OA_FORMAT_A24u40_A14u32_B8_C8); 2758 oa_format_add(oa, XE_OAC_FORMAT_A24u64_B8_C8); 2759 oa_format_add(oa, XE_OAC_FORMAT_A22u32_R2u32_B8_C8); 2760 oa_format_add(oa, XE_OAM_FORMAT_MPEC8u64_B8_C8); 2761 oa_format_add(oa, XE_OAM_FORMAT_MPEC8u32_B8_C8); 2762 } else if (GRAPHICS_VERx100(oa->xe) >= 1255) { 2763 /* XE_DG2, XE_PVC */ 2764 oa_format_add(oa, XE_OAR_FORMAT_A32u40_A4u32_B8_C8); 2765 oa_format_add(oa, XE_OA_FORMAT_A24u40_A14u32_B8_C8); 2766 oa_format_add(oa, XE_OAC_FORMAT_A24u64_B8_C8); 2767 oa_format_add(oa, XE_OAC_FORMAT_A22u32_R2u32_B8_C8); 2768 } else { 2769 /* Gen12+ */ 2770 xe_assert(oa->xe, GRAPHICS_VER(oa->xe) >= 12); 2771 oa_format_add(oa, XE_OA_FORMAT_A12); 2772 oa_format_add(oa, XE_OA_FORMAT_A12_B8_C8); 2773 oa_format_add(oa, XE_OA_FORMAT_A32u40_A4u32_B8_C8); 2774 oa_format_add(oa, XE_OA_FORMAT_C4_B8); 2775 } 2776 } 2777 2778 static int destroy_config(int id, void *p, void *data) 2779 { 2780 xe_oa_config_put(p); 2781 2782 return 0; 2783 } 2784 2785 static void xe_oa_fini(void *arg) 2786 { 2787 struct xe_device *xe = arg; 2788 struct xe_oa *oa = &xe->oa; 2789 2790 if (!oa->xe) 2791 return; 2792 2793 idr_for_each(&oa->metrics_idr, destroy_config, oa); 2794 idr_destroy(&oa->metrics_idr); 2795 2796 oa->xe = NULL; 2797 } 2798 2799 /** 2800 * xe_oa_init - OA initialization during device probe 2801 * @xe: @xe_device 2802 * 2803 * Return: 0 on success or a negative error code on failure 2804 */ 2805 int xe_oa_init(struct xe_device *xe) 2806 { 2807 struct xe_oa *oa = &xe->oa; 2808 int ret; 2809 2810 /* Support OA only with GuC submission and Gen12+ */ 2811 if (!xe_device_uc_enabled(xe) || GRAPHICS_VER(xe) < 12) 2812 return 0; 2813 2814 if (IS_SRIOV_VF(xe)) 2815 return 0; 2816 2817 oa->xe = xe; 2818 oa->oa_formats = oa_formats; 2819 2820 drmm_mutex_init(&oa->xe->drm, &oa->metrics_lock); 2821 idr_init_base(&oa->metrics_idr, 1); 2822 2823 ret = xe_oa_init_oa_units(oa); 2824 if (ret) { 2825 drm_err(&xe->drm, "OA initialization failed (%pe)\n", ERR_PTR(ret)); 2826 goto exit; 2827 } 2828 2829 xe_oa_init_supported_formats(oa); 2830 2831 return devm_add_action_or_reset(xe->drm.dev, xe_oa_fini, xe); 2832 2833 exit: 2834 oa->xe = NULL; 2835 return ret; 2836 } 2837