1 /* SPDX-License-Identifier: MIT */ 2 /* 3 * Copyright © 2022 Intel Corporation 4 */ 5 6 #ifndef _XE_GUC_FWIF_H 7 #define _XE_GUC_FWIF_H 8 9 #include <linux/bits.h> 10 11 #include "abi/guc_capture_abi.h" 12 #include "abi/guc_klvs_abi.h" 13 #include "abi/guc_scheduler_abi.h" 14 #include "xe_hw_engine_types.h" 15 16 #define G2H_LEN_DW_SCHED_CONTEXT_MODE_SET 4 17 #define G2H_LEN_DW_DEREGISTER_CONTEXT 3 18 #define G2H_LEN_DW_TLB_INVALIDATE 3 19 #define G2H_LEN_DW_G2G_NOTIFY_MIN 3 20 #define G2H_LEN_DW_MULTI_QUEUE_CONTEXT 3 21 #define G2H_LEN_DW_PAGE_RECLAMATION 3 22 23 /* 32-bit KLV structure as used by policy updates and others */ 24 struct guc_klv_generic_dw_t { 25 u32 kl; 26 u32 value; 27 } __packed; 28 29 /* Format of the UPDATE_CONTEXT_POLICIES H2G data packet */ 30 struct guc_update_exec_queue_policy_header { 31 u32 action; 32 u32 guc_id; 33 } __packed; 34 35 struct guc_update_exec_queue_policy { 36 struct guc_update_exec_queue_policy_header header; 37 struct guc_klv_generic_dw_t klv[GUC_CONTEXT_POLICIES_KLV_NUM_IDS]; 38 } __packed; 39 40 /* GUC_CTL_* - Parameters for loading the GuC */ 41 #define GUC_CTL_LOG_PARAMS 0 42 #define GUC_LOG_VALID BIT(0) 43 #define GUC_LOG_NOTIFY_ON_HALF_FULL BIT(1) 44 #define GUC_LOG_CAPTURE_ALLOC_UNITS BIT(2) 45 #define GUC_LOG_LOG_ALLOC_UNITS BIT(3) 46 #define GUC_LOG_CRASH_DUMP REG_GENMASK(5, 4) 47 #define GUC_LOG_EVENT_DATA REG_GENMASK(9, 6) 48 #define GUC_LOG_STATE_CAPTURE REG_GENMASK(11, 10) 49 #define GUC_LOG_BUF_ADDR REG_GENMASK(31, 12) 50 51 #define GUC_CTL_WA 1 52 #define GUC_WA_GAM_CREDITS BIT(10) 53 #define GUC_WA_DUAL_QUEUE BIT(11) 54 #define GUC_WA_RCS_RESET_BEFORE_RC6 BIT(13) 55 #define GUC_WA_CONTEXT_ISOLATION BIT(15) 56 #define GUC_WA_PRE_PARSER BIT(14) 57 #define GUC_WA_HOLD_CCS_SWITCHOUT BIT(17) 58 #define GUC_WA_POLLCS BIT(18) 59 #define GUC_WA_RENDER_RST_RC6_EXIT BIT(19) 60 #define GUC_WA_RCS_REGS_IN_CCS_REGS_LIST BIT(21) 61 #define GUC_WA_ENABLE_TSC_CHECK_ON_RC6 BIT(22) 62 #define GUC_WA_SAVE_RESTORE_MCFG_REG_AT_MC6 BIT(25) 63 64 #define GUC_CTL_FEATURE 2 65 #define GUC_CTL_ENABLE_SLPC BIT(2) 66 #define GUC_CTL_ENABLE_LITE_RESTORE BIT(4) 67 #define GUC_CTL_ENABLE_PSMI_LOGGING BIT(7) 68 #define GUC_CTL_MAIN_GAMCTRL_QUEUES BIT(9) 69 #define GUC_CTL_DISABLE_SCHEDULER BIT(14) 70 71 #define GUC_CTL_DEBUG 3 72 #define GUC_LOG_VERBOSITY REG_GENMASK(1, 0) 73 #define GUC_LOG_VERBOSITY_MAX 3 74 #define GUC_LOG_DESTINATION REG_GENMASK(5, 4) 75 #define GUC_LOG_DISABLED BIT(6) 76 #define GUC_PROFILE_ENABLED BIT(7) 77 78 #define GUC_CTL_ADS 4 79 #define GUC_ADS_ADDR REG_GENMASK(21, 1) 80 81 #define GUC_CTL_DEVID 5 82 83 #define GUC_CTL_MAX_DWORDS 14 84 85 /* Scheduling policy settings */ 86 87 #define GLOBAL_POLICY_MAX_NUM_WI 15 88 89 /* Don't reset an engine upon preemption failure */ 90 #define GLOBAL_POLICY_DISABLE_ENGINE_RESET BIT(0) 91 92 #define GLOBAL_POLICY_DEFAULT_DPC_PROMOTE_TIME_US 500000 93 94 struct guc_policies { 95 u32 submission_queue_depth[GUC_MAX_ENGINE_CLASSES]; 96 /* 97 * In micro seconds. How much time to allow before DPC processing is 98 * called back via interrupt (to prevent DPC queue drain starving). 99 * Typically 1000s of micro seconds (example only, not granularity). 100 */ 101 u32 dpc_promote_time; 102 103 /* Must be set to take these new values. */ 104 u32 is_valid; 105 106 /* 107 * Max number of WIs to process per call. A large value may keep CS 108 * idle. 109 */ 110 u32 max_num_work_items; 111 112 u32 global_flags; 113 u32 reserved[4]; 114 } __packed; 115 116 /* Generic GT SysInfo data types */ 117 #define GUC_GENERIC_GT_SYSINFO_SLICE_ENABLED 0 118 #define GUC_GENERIC_GT_SYSINFO_VDBOX_SFC_SUPPORT_MASK 1 119 #define GUC_GENERIC_GT_SYSINFO_DOORBELL_COUNT_PER_SQIDI 2 120 #define GUC_GENERIC_GT_SYSINFO_MAX 16 121 122 /* HW info */ 123 struct guc_gt_system_info { 124 u8 mapping_table[GUC_MAX_ENGINE_CLASSES][GUC_MAX_INSTANCES_PER_CLASS]; 125 u32 engine_enabled_masks[GUC_MAX_ENGINE_CLASSES]; 126 u32 generic_gt_sysinfo[GUC_GENERIC_GT_SYSINFO_MAX]; 127 } __packed; 128 129 /* GuC Additional Data Struct */ 130 struct guc_ads { 131 struct guc_mmio_reg_set reg_state_list[GUC_MAX_ENGINE_CLASSES][GUC_MAX_INSTANCES_PER_CLASS]; 132 u32 reserved0; 133 u32 scheduler_policies; 134 u32 gt_system_info; 135 u32 reserved1; 136 u32 control_data; 137 u32 golden_context_lrca[GUC_MAX_ENGINE_CLASSES]; 138 u32 eng_state_size[GUC_MAX_ENGINE_CLASSES]; 139 u32 private_data; 140 u32 um_init_data; 141 u32 capture_instance[GUC_CAPTURE_LIST_INDEX_MAX][GUC_MAX_ENGINE_CLASSES]; 142 u32 capture_class[GUC_CAPTURE_LIST_INDEX_MAX][GUC_MAX_ENGINE_CLASSES]; 143 u32 capture_global[GUC_CAPTURE_LIST_INDEX_MAX]; 144 u32 wa_klv_addr_lo; 145 u32 wa_klv_addr_hi; 146 u32 wa_klv_size; 147 u32 reserved[11]; 148 } __packed; 149 150 /* Engine usage stats */ 151 struct guc_engine_usage_record { 152 u32 current_context_index; 153 u32 last_switch_in_stamp; 154 u32 reserved0; 155 u32 total_runtime; 156 u32 reserved1[4]; 157 } __packed; 158 159 struct guc_engine_usage { 160 struct guc_engine_usage_record engines[GUC_MAX_ENGINE_CLASSES][GUC_MAX_INSTANCES_PER_CLASS]; 161 } __packed; 162 163 /* Engine Activity stats */ 164 struct guc_engine_activity { 165 u16 change_num; 166 u16 quanta_ratio; 167 u32 last_update_tick; 168 u64 active_ticks; 169 } __packed; 170 171 struct guc_engine_activity_data { 172 struct guc_engine_activity engine_activity[GUC_MAX_ENGINE_CLASSES][GUC_MAX_INSTANCES_PER_CLASS]; 173 } __packed; 174 175 struct guc_engine_activity_metadata { 176 u32 guc_tsc_frequency_hz; 177 u32 lag_latency_usec; 178 u32 global_change_num; 179 u32 reserved; 180 } __packed; 181 182 /* This action will be programmed in C1BC - SOFT_SCRATCH_15_REG */ 183 enum xe_guc_recv_message { 184 XE_GUC_RECV_MSG_CRASH_DUMP_POSTED = BIT(1), 185 XE_GUC_RECV_MSG_EXCEPTION = BIT(30), 186 }; 187 188 /* Page fault structures */ 189 struct access_counter_desc { 190 u32 dw0; 191 #define ACCESS_COUNTER_TYPE BIT(0) 192 #define ACCESS_COUNTER_SUBG_LO GENMASK(31, 1) 193 194 u32 dw1; 195 #define ACCESS_COUNTER_SUBG_HI BIT(0) 196 #define ACCESS_COUNTER_RSVD0 GENMASK(2, 1) 197 #define ACCESS_COUNTER_ENG_INSTANCE GENMASK(8, 3) 198 #define ACCESS_COUNTER_ENG_CLASS GENMASK(11, 9) 199 #define ACCESS_COUNTER_ASID GENMASK(31, 12) 200 201 u32 dw2; 202 #define ACCESS_COUNTER_VFID GENMASK(5, 0) 203 #define ACCESS_COUNTER_RSVD1 GENMASK(7, 6) 204 #define ACCESS_COUNTER_GRANULARITY GENMASK(10, 8) 205 #define ACCESS_COUNTER_RSVD2 GENMASK(16, 11) 206 #define ACCESS_COUNTER_VIRTUAL_ADDR_RANGE_LO GENMASK(31, 17) 207 208 u32 dw3; 209 #define ACCESS_COUNTER_VIRTUAL_ADDR_RANGE_HI GENMASK(31, 0) 210 } __packed; 211 212 enum guc_um_queue_type { 213 GUC_UM_HW_QUEUE_PAGE_FAULT = 0, 214 GUC_UM_HW_QUEUE_PAGE_FAULT_RESPONSE, 215 GUC_UM_HW_QUEUE_ACCESS_COUNTER, 216 GUC_UM_HW_QUEUE_MAX 217 }; 218 219 struct guc_um_queue_params { 220 u64 base_dpa; 221 u32 base_ggtt_address; 222 u32 size_in_bytes; 223 u32 rsvd[4]; 224 } __packed; 225 226 struct guc_um_init_params { 227 u64 page_response_timeout_in_us; 228 u32 rsvd[6]; 229 struct guc_um_queue_params queue_params[GUC_UM_HW_QUEUE_MAX]; 230 } __packed; 231 232 enum xe_guc_fault_reply_type { 233 PFR_ACCESS = 0, 234 PFR_ENGINE, 235 PFR_VFID, 236 PFR_ALL, 237 PFR_INVALID 238 }; 239 240 enum xe_guc_response_desc_type { 241 TLB_INVALIDATION_DESC = 0, 242 FAULT_RESPONSE_DESC 243 }; 244 245 struct xe_guc_pagefault_desc { 246 u32 dw0; 247 #define PFD_FAULT_LEVEL GENMASK(2, 0) 248 #define PFD_SRC_ID GENMASK(10, 3) 249 #define PFD_RSVD_0 GENMASK(17, 11) 250 #define XE2_PFD_TRVA_FAULT BIT(18) 251 #define PFD_ENG_INSTANCE GENMASK(24, 19) 252 #define PFD_ENG_CLASS GENMASK(27, 25) 253 #define PFD_PDATA_LO GENMASK(31, 28) 254 255 u32 dw1; 256 #define PFD_PDATA_HI GENMASK(11, 0) 257 #define PFD_PDATA_HI_SHIFT 4 258 #define PFD_ASID GENMASK(31, 12) 259 260 u32 dw2; 261 #define PFD_ACCESS_TYPE GENMASK(1, 0) 262 #define PFD_FAULT_TYPE GENMASK(3, 2) 263 #define PFD_VFID GENMASK(9, 4) 264 #define PFD_RSVD_1 GENMASK(11, 10) 265 #define PFD_VIRTUAL_ADDR_LO GENMASK(31, 12) 266 #define PFD_VIRTUAL_ADDR_LO_SHIFT 12 267 268 u32 dw3; 269 #define PFD_VIRTUAL_ADDR_HI GENMASK(31, 0) 270 #define PFD_VIRTUAL_ADDR_HI_SHIFT 32 271 } __packed; 272 273 struct xe_guc_pagefault_reply { 274 u32 dw0; 275 #define PFR_VALID BIT(0) 276 #define PFR_SUCCESS BIT(1) 277 #define PFR_REPLY GENMASK(4, 2) 278 #define PFR_RSVD_0 GENMASK(9, 5) 279 #define PFR_DESC_TYPE GENMASK(11, 10) 280 #define PFR_ASID GENMASK(31, 12) 281 282 u32 dw1; 283 #define PFR_VFID GENMASK(5, 0) 284 #define PFR_RSVD_1 BIT(6) 285 #define PFR_ENG_INSTANCE GENMASK(12, 7) 286 #define PFR_ENG_CLASS GENMASK(15, 13) 287 #define PFR_PDATA GENMASK(31, 16) 288 289 u32 dw2; 290 #define PFR_RSVD_2 GENMASK(31, 0) 291 } __packed; 292 293 struct xe_guc_acc_desc { 294 u32 dw0; 295 #define ACC_TYPE BIT(0) 296 #define ACC_TRIGGER 0 297 #define ACC_NOTIFY 1 298 #define ACC_SUBG_LO GENMASK(31, 1) 299 300 u32 dw1; 301 #define ACC_SUBG_HI BIT(0) 302 #define ACC_RSVD0 GENMASK(2, 1) 303 #define ACC_ENG_INSTANCE GENMASK(8, 3) 304 #define ACC_ENG_CLASS GENMASK(11, 9) 305 #define ACC_ASID GENMASK(31, 12) 306 307 u32 dw2; 308 #define ACC_VFID GENMASK(5, 0) 309 #define ACC_RSVD1 GENMASK(7, 6) 310 #define ACC_GRANULARITY GENMASK(10, 8) 311 #define ACC_RSVD2 GENMASK(16, 11) 312 #define ACC_VIRTUAL_ADDR_RANGE_LO GENMASK(31, 17) 313 314 u32 dw3; 315 #define ACC_VIRTUAL_ADDR_RANGE_HI GENMASK(31, 0) 316 } __packed; 317 318 #endif 319