1 /* SPDX-License-Identifier: MIT */ 2 /* 3 * Copyright © 2022 Intel Corporation 4 */ 5 6 #ifndef _XE_GUC_FWIF_H 7 #define _XE_GUC_FWIF_H 8 9 #include <linux/bits.h> 10 11 #include "abi/guc_capture_abi.h" 12 #include "abi/guc_klvs_abi.h" 13 #include "xe_hw_engine_types.h" 14 15 #define G2H_LEN_DW_SCHED_CONTEXT_MODE_SET 4 16 #define G2H_LEN_DW_DEREGISTER_CONTEXT 3 17 #define G2H_LEN_DW_TLB_INVALIDATE 3 18 19 #define GUC_ID_MAX 65535 20 #define GUC_ID_UNKNOWN 0xffffffff 21 22 #define GUC_CONTEXT_DISABLE 0 23 #define GUC_CONTEXT_ENABLE 1 24 25 #define GUC_CLIENT_PRIORITY_KMD_HIGH 0 26 #define GUC_CLIENT_PRIORITY_HIGH 1 27 #define GUC_CLIENT_PRIORITY_KMD_NORMAL 2 28 #define GUC_CLIENT_PRIORITY_NORMAL 3 29 #define GUC_CLIENT_PRIORITY_NUM 4 30 31 #define GUC_RENDER_ENGINE 0 32 #define GUC_VIDEO_ENGINE 1 33 #define GUC_BLITTER_ENGINE 2 34 #define GUC_VIDEOENHANCE_ENGINE 3 35 #define GUC_VIDEO_ENGINE2 4 36 #define GUC_MAX_ENGINES_NUM (GUC_VIDEO_ENGINE2 + 1) 37 38 #define GUC_RENDER_CLASS 0 39 #define GUC_VIDEO_CLASS 1 40 #define GUC_VIDEOENHANCE_CLASS 2 41 #define GUC_BLITTER_CLASS 3 42 #define GUC_COMPUTE_CLASS 4 43 #define GUC_GSC_OTHER_CLASS 5 44 #define GUC_LAST_ENGINE_CLASS GUC_GSC_OTHER_CLASS 45 #define GUC_MAX_ENGINE_CLASSES 16 46 #define GUC_MAX_INSTANCES_PER_CLASS 32 47 48 #define GUC_CONTEXT_NORMAL 0 49 #define GUC_CONTEXT_COMPRESSION_SAVE 1 50 #define GUC_CONTEXT_COMPRESSION_RESTORE 2 51 #define GUC_CONTEXT_COUNT (GUC_CONTEXT_COMPRESSION_RESTORE + 1) 52 53 /* Helper for context registration H2G */ 54 struct guc_ctxt_registration_info { 55 u32 flags; 56 u32 context_idx; 57 u32 engine_class; 58 u32 engine_submit_mask; 59 u32 wq_desc_lo; 60 u32 wq_desc_hi; 61 u32 wq_base_lo; 62 u32 wq_base_hi; 63 u32 wq_size; 64 u32 hwlrca_lo; 65 u32 hwlrca_hi; 66 }; 67 #define CONTEXT_REGISTRATION_FLAG_KMD BIT(0) 68 69 /* 32-bit KLV structure as used by policy updates and others */ 70 struct guc_klv_generic_dw_t { 71 u32 kl; 72 u32 value; 73 } __packed; 74 75 /* Format of the UPDATE_CONTEXT_POLICIES H2G data packet */ 76 struct guc_update_exec_queue_policy_header { 77 u32 action; 78 u32 guc_id; 79 } __packed; 80 81 struct guc_update_exec_queue_policy { 82 struct guc_update_exec_queue_policy_header header; 83 struct guc_klv_generic_dw_t klv[GUC_CONTEXT_POLICIES_KLV_NUM_IDS]; 84 } __packed; 85 86 /* GUC_CTL_* - Parameters for loading the GuC */ 87 #define GUC_CTL_LOG_PARAMS 0 88 #define GUC_LOG_VALID BIT(0) 89 #define GUC_LOG_NOTIFY_ON_HALF_FULL BIT(1) 90 #define GUC_LOG_CAPTURE_ALLOC_UNITS BIT(2) 91 #define GUC_LOG_LOG_ALLOC_UNITS BIT(3) 92 #define GUC_LOG_CRASH_SHIFT 4 93 #define GUC_LOG_CRASH_MASK (0x3 << GUC_LOG_CRASH_SHIFT) 94 #define GUC_LOG_DEBUG_SHIFT 6 95 #define GUC_LOG_DEBUG_MASK (0xF << GUC_LOG_DEBUG_SHIFT) 96 #define GUC_LOG_CAPTURE_SHIFT 10 97 #define GUC_LOG_CAPTURE_MASK (0x3 << GUC_LOG_CAPTURE_SHIFT) 98 #define GUC_LOG_BUF_ADDR_SHIFT 12 99 100 #define GUC_CTL_WA 1 101 #define GUC_WA_GAM_CREDITS BIT(10) 102 #define GUC_WA_DUAL_QUEUE BIT(11) 103 #define GUC_WA_RCS_RESET_BEFORE_RC6 BIT(13) 104 #define GUC_WA_CONTEXT_ISOLATION BIT(15) 105 #define GUC_WA_PRE_PARSER BIT(14) 106 #define GUC_WA_HOLD_CCS_SWITCHOUT BIT(17) 107 #define GUC_WA_POLLCS BIT(18) 108 #define GUC_WA_RENDER_RST_RC6_EXIT BIT(19) 109 #define GUC_WA_RCS_REGS_IN_CCS_REGS_LIST BIT(21) 110 #define GUC_WA_ENABLE_TSC_CHECK_ON_RC6 BIT(22) 111 #define GUC_WA_SAVE_RESTORE_MCFG_REG_AT_MC6 BIT(25) 112 113 #define GUC_CTL_FEATURE 2 114 #define GUC_CTL_ENABLE_SLPC BIT(2) 115 #define GUC_CTL_ENABLE_LITE_RESTORE BIT(4) 116 #define GUC_CTL_ENABLE_PSMI_LOGGING BIT(7) 117 #define GUC_CTL_DISABLE_SCHEDULER BIT(14) 118 119 #define GUC_CTL_DEBUG 3 120 #define GUC_LOG_VERBOSITY_SHIFT 0 121 #define GUC_LOG_VERBOSITY_LOW (0 << GUC_LOG_VERBOSITY_SHIFT) 122 #define GUC_LOG_VERBOSITY_MED (1 << GUC_LOG_VERBOSITY_SHIFT) 123 #define GUC_LOG_VERBOSITY_HIGH (2 << GUC_LOG_VERBOSITY_SHIFT) 124 #define GUC_LOG_VERBOSITY_ULTRA (3 << GUC_LOG_VERBOSITY_SHIFT) 125 #define GUC_LOG_VERBOSITY_MIN 0 126 #define GUC_LOG_VERBOSITY_MAX 3 127 #define GUC_LOG_VERBOSITY_MASK 0x0000000f 128 #define GUC_LOG_DESTINATION_MASK (3 << 4) 129 #define GUC_LOG_DISABLED (1 << 6) 130 #define GUC_PROFILE_ENABLED (1 << 7) 131 132 #define GUC_CTL_ADS 4 133 #define GUC_ADS_ADDR_SHIFT 1 134 #define GUC_ADS_ADDR_MASK (0xFFFFF << GUC_ADS_ADDR_SHIFT) 135 136 #define GUC_CTL_DEVID 5 137 138 #define GUC_CTL_MAX_DWORDS 14 139 140 /* Scheduling policy settings */ 141 142 #define GLOBAL_POLICY_MAX_NUM_WI 15 143 144 /* Don't reset an engine upon preemption failure */ 145 #define GLOBAL_POLICY_DISABLE_ENGINE_RESET BIT(0) 146 147 #define GLOBAL_POLICY_DEFAULT_DPC_PROMOTE_TIME_US 500000 148 149 struct guc_policies { 150 u32 submission_queue_depth[GUC_MAX_ENGINE_CLASSES]; 151 /* 152 * In micro seconds. How much time to allow before DPC processing is 153 * called back via interrupt (to prevent DPC queue drain starving). 154 * Typically 1000s of micro seconds (example only, not granularity). 155 */ 156 u32 dpc_promote_time; 157 158 /* Must be set to take these new values. */ 159 u32 is_valid; 160 161 /* 162 * Max number of WIs to process per call. A large value may keep CS 163 * idle. 164 */ 165 u32 max_num_work_items; 166 167 u32 global_flags; 168 u32 reserved[4]; 169 } __packed; 170 171 /* Generic GT SysInfo data types */ 172 #define GUC_GENERIC_GT_SYSINFO_SLICE_ENABLED 0 173 #define GUC_GENERIC_GT_SYSINFO_VDBOX_SFC_SUPPORT_MASK 1 174 #define GUC_GENERIC_GT_SYSINFO_DOORBELL_COUNT_PER_SQIDI 2 175 #define GUC_GENERIC_GT_SYSINFO_MAX 16 176 177 /* HW info */ 178 struct guc_gt_system_info { 179 u8 mapping_table[GUC_MAX_ENGINE_CLASSES][GUC_MAX_INSTANCES_PER_CLASS]; 180 u32 engine_enabled_masks[GUC_MAX_ENGINE_CLASSES]; 181 u32 generic_gt_sysinfo[GUC_GENERIC_GT_SYSINFO_MAX]; 182 } __packed; 183 184 /* GuC Additional Data Struct */ 185 struct guc_ads { 186 struct guc_mmio_reg_set reg_state_list[GUC_MAX_ENGINE_CLASSES][GUC_MAX_INSTANCES_PER_CLASS]; 187 u32 reserved0; 188 u32 scheduler_policies; 189 u32 gt_system_info; 190 u32 reserved1; 191 u32 control_data; 192 u32 golden_context_lrca[GUC_MAX_ENGINE_CLASSES]; 193 u32 eng_state_size[GUC_MAX_ENGINE_CLASSES]; 194 u32 private_data; 195 u32 um_init_data; 196 u32 capture_instance[GUC_CAPTURE_LIST_INDEX_MAX][GUC_MAX_ENGINE_CLASSES]; 197 u32 capture_class[GUC_CAPTURE_LIST_INDEX_MAX][GUC_MAX_ENGINE_CLASSES]; 198 u32 capture_global[GUC_CAPTURE_LIST_INDEX_MAX]; 199 u32 wa_klv_addr_lo; 200 u32 wa_klv_addr_hi; 201 u32 wa_klv_size; 202 u32 reserved[11]; 203 } __packed; 204 205 /* Engine usage stats */ 206 struct guc_engine_usage_record { 207 u32 current_context_index; 208 u32 last_switch_in_stamp; 209 u32 reserved0; 210 u32 total_runtime; 211 u32 reserved1[4]; 212 } __packed; 213 214 struct guc_engine_usage { 215 struct guc_engine_usage_record engines[GUC_MAX_ENGINE_CLASSES][GUC_MAX_INSTANCES_PER_CLASS]; 216 } __packed; 217 218 /* Engine Activity stats */ 219 struct guc_engine_activity { 220 u16 change_num; 221 u16 quanta_ratio; 222 u32 last_update_tick; 223 u64 active_ticks; 224 } __packed; 225 226 struct guc_engine_activity_data { 227 struct guc_engine_activity engine_activity[GUC_MAX_ENGINE_CLASSES][GUC_MAX_INSTANCES_PER_CLASS]; 228 } __packed; 229 230 struct guc_engine_activity_metadata { 231 u32 guc_tsc_frequency_hz; 232 u32 lag_latency_usec; 233 u32 global_change_num; 234 u32 reserved; 235 } __packed; 236 237 /* This action will be programmed in C1BC - SOFT_SCRATCH_15_REG */ 238 enum xe_guc_recv_message { 239 XE_GUC_RECV_MSG_CRASH_DUMP_POSTED = BIT(1), 240 XE_GUC_RECV_MSG_EXCEPTION = BIT(30), 241 }; 242 243 /* Page fault structures */ 244 struct access_counter_desc { 245 u32 dw0; 246 #define ACCESS_COUNTER_TYPE BIT(0) 247 #define ACCESS_COUNTER_SUBG_LO GENMASK(31, 1) 248 249 u32 dw1; 250 #define ACCESS_COUNTER_SUBG_HI BIT(0) 251 #define ACCESS_COUNTER_RSVD0 GENMASK(2, 1) 252 #define ACCESS_COUNTER_ENG_INSTANCE GENMASK(8, 3) 253 #define ACCESS_COUNTER_ENG_CLASS GENMASK(11, 9) 254 #define ACCESS_COUNTER_ASID GENMASK(31, 12) 255 256 u32 dw2; 257 #define ACCESS_COUNTER_VFID GENMASK(5, 0) 258 #define ACCESS_COUNTER_RSVD1 GENMASK(7, 6) 259 #define ACCESS_COUNTER_GRANULARITY GENMASK(10, 8) 260 #define ACCESS_COUNTER_RSVD2 GENMASK(16, 11) 261 #define ACCESS_COUNTER_VIRTUAL_ADDR_RANGE_LO GENMASK(31, 17) 262 263 u32 dw3; 264 #define ACCESS_COUNTER_VIRTUAL_ADDR_RANGE_HI GENMASK(31, 0) 265 } __packed; 266 267 enum guc_um_queue_type { 268 GUC_UM_HW_QUEUE_PAGE_FAULT = 0, 269 GUC_UM_HW_QUEUE_PAGE_FAULT_RESPONSE, 270 GUC_UM_HW_QUEUE_ACCESS_COUNTER, 271 GUC_UM_HW_QUEUE_MAX 272 }; 273 274 struct guc_um_queue_params { 275 u64 base_dpa; 276 u32 base_ggtt_address; 277 u32 size_in_bytes; 278 u32 rsvd[4]; 279 } __packed; 280 281 struct guc_um_init_params { 282 u64 page_response_timeout_in_us; 283 u32 rsvd[6]; 284 struct guc_um_queue_params queue_params[GUC_UM_HW_QUEUE_MAX]; 285 } __packed; 286 287 enum xe_guc_fault_reply_type { 288 PFR_ACCESS = 0, 289 PFR_ENGINE, 290 PFR_VFID, 291 PFR_ALL, 292 PFR_INVALID 293 }; 294 295 enum xe_guc_response_desc_type { 296 TLB_INVALIDATION_DESC = 0, 297 FAULT_RESPONSE_DESC 298 }; 299 300 struct xe_guc_pagefault_desc { 301 u32 dw0; 302 #define PFD_FAULT_LEVEL GENMASK(2, 0) 303 #define PFD_SRC_ID GENMASK(10, 3) 304 #define PFD_RSVD_0 GENMASK(17, 11) 305 #define XE2_PFD_TRVA_FAULT BIT(18) 306 #define PFD_ENG_INSTANCE GENMASK(24, 19) 307 #define PFD_ENG_CLASS GENMASK(27, 25) 308 #define PFD_PDATA_LO GENMASK(31, 28) 309 310 u32 dw1; 311 #define PFD_PDATA_HI GENMASK(11, 0) 312 #define PFD_PDATA_HI_SHIFT 4 313 #define PFD_ASID GENMASK(31, 12) 314 315 u32 dw2; 316 #define PFD_ACCESS_TYPE GENMASK(1, 0) 317 #define PFD_FAULT_TYPE GENMASK(3, 2) 318 #define PFD_VFID GENMASK(9, 4) 319 #define PFD_RSVD_1 GENMASK(11, 10) 320 #define PFD_VIRTUAL_ADDR_LO GENMASK(31, 12) 321 #define PFD_VIRTUAL_ADDR_LO_SHIFT 12 322 323 u32 dw3; 324 #define PFD_VIRTUAL_ADDR_HI GENMASK(31, 0) 325 #define PFD_VIRTUAL_ADDR_HI_SHIFT 32 326 } __packed; 327 328 struct xe_guc_pagefault_reply { 329 u32 dw0; 330 #define PFR_VALID BIT(0) 331 #define PFR_SUCCESS BIT(1) 332 #define PFR_REPLY GENMASK(4, 2) 333 #define PFR_RSVD_0 GENMASK(9, 5) 334 #define PFR_DESC_TYPE GENMASK(11, 10) 335 #define PFR_ASID GENMASK(31, 12) 336 337 u32 dw1; 338 #define PFR_VFID GENMASK(5, 0) 339 #define PFR_RSVD_1 BIT(6) 340 #define PFR_ENG_INSTANCE GENMASK(12, 7) 341 #define PFR_ENG_CLASS GENMASK(15, 13) 342 #define PFR_PDATA GENMASK(31, 16) 343 344 u32 dw2; 345 #define PFR_RSVD_2 GENMASK(31, 0) 346 } __packed; 347 348 struct xe_guc_acc_desc { 349 u32 dw0; 350 #define ACC_TYPE BIT(0) 351 #define ACC_TRIGGER 0 352 #define ACC_NOTIFY 1 353 #define ACC_SUBG_LO GENMASK(31, 1) 354 355 u32 dw1; 356 #define ACC_SUBG_HI BIT(0) 357 #define ACC_RSVD0 GENMASK(2, 1) 358 #define ACC_ENG_INSTANCE GENMASK(8, 3) 359 #define ACC_ENG_CLASS GENMASK(11, 9) 360 #define ACC_ASID GENMASK(31, 12) 361 362 u32 dw2; 363 #define ACC_VFID GENMASK(5, 0) 364 #define ACC_RSVD1 GENMASK(7, 6) 365 #define ACC_GRANULARITY GENMASK(10, 8) 366 #define ACC_RSVD2 GENMASK(16, 11) 367 #define ACC_VIRTUAL_ADDR_RANGE_LO GENMASK(31, 17) 368 369 u32 dw3; 370 #define ACC_VIRTUAL_ADDR_RANGE_HI GENMASK(31, 0) 371 } __packed; 372 373 #endif 374