xref: /linux/drivers/gpu/drm/xe/xe_guc_fwif.h (revision 11fc5ce6e2a6316b7d02746c035ee1e51bf10718)
1 /* SPDX-License-Identifier: MIT */
2 /*
3  * Copyright © 2022 Intel Corporation
4  */
5 
6 #ifndef _XE_GUC_FWIF_H
7 #define _XE_GUC_FWIF_H
8 
9 #include <linux/bits.h>
10 
11 #include "abi/guc_capture_abi.h"
12 #include "abi/guc_klvs_abi.h"
13 #include "xe_hw_engine_types.h"
14 
15 #define G2H_LEN_DW_SCHED_CONTEXT_MODE_SET	4
16 #define G2H_LEN_DW_DEREGISTER_CONTEXT		3
17 #define G2H_LEN_DW_TLB_INVALIDATE		3
18 
19 #define GUC_ID_MAX			65535
20 
21 #define GUC_CONTEXT_DISABLE		0
22 #define GUC_CONTEXT_ENABLE		1
23 
24 #define GUC_CLIENT_PRIORITY_KMD_HIGH	0
25 #define GUC_CLIENT_PRIORITY_HIGH	1
26 #define GUC_CLIENT_PRIORITY_KMD_NORMAL	2
27 #define GUC_CLIENT_PRIORITY_NORMAL	3
28 #define GUC_CLIENT_PRIORITY_NUM		4
29 
30 #define GUC_RENDER_ENGINE		0
31 #define GUC_VIDEO_ENGINE		1
32 #define GUC_BLITTER_ENGINE		2
33 #define GUC_VIDEOENHANCE_ENGINE		3
34 #define GUC_VIDEO_ENGINE2		4
35 #define GUC_MAX_ENGINES_NUM		(GUC_VIDEO_ENGINE2 + 1)
36 
37 #define GUC_RENDER_CLASS		0
38 #define GUC_VIDEO_CLASS			1
39 #define GUC_VIDEOENHANCE_CLASS		2
40 #define GUC_BLITTER_CLASS		3
41 #define GUC_COMPUTE_CLASS		4
42 #define GUC_GSC_OTHER_CLASS		5
43 #define GUC_LAST_ENGINE_CLASS		GUC_GSC_OTHER_CLASS
44 #define GUC_MAX_ENGINE_CLASSES		16
45 #define GUC_MAX_INSTANCES_PER_CLASS	32
46 
47 /* Helper for context registration H2G */
48 struct guc_ctxt_registration_info {
49 	u32 flags;
50 	u32 context_idx;
51 	u32 engine_class;
52 	u32 engine_submit_mask;
53 	u32 wq_desc_lo;
54 	u32 wq_desc_hi;
55 	u32 wq_base_lo;
56 	u32 wq_base_hi;
57 	u32 wq_size;
58 	u32 hwlrca_lo;
59 	u32 hwlrca_hi;
60 };
61 #define CONTEXT_REGISTRATION_FLAG_KMD	BIT(0)
62 
63 /* 32-bit KLV structure as used by policy updates and others */
64 struct guc_klv_generic_dw_t {
65 	u32 kl;
66 	u32 value;
67 } __packed;
68 
69 /* Format of the UPDATE_CONTEXT_POLICIES H2G data packet */
70 struct guc_update_exec_queue_policy_header {
71 	u32 action;
72 	u32 guc_id;
73 } __packed;
74 
75 struct guc_update_exec_queue_policy {
76 	struct guc_update_exec_queue_policy_header header;
77 	struct guc_klv_generic_dw_t klv[GUC_CONTEXT_POLICIES_KLV_NUM_IDS];
78 } __packed;
79 
80 /* GUC_CTL_* - Parameters for loading the GuC */
81 #define GUC_CTL_LOG_PARAMS		0
82 #define   GUC_LOG_VALID			BIT(0)
83 #define   GUC_LOG_NOTIFY_ON_HALF_FULL	BIT(1)
84 #define   GUC_LOG_CAPTURE_ALLOC_UNITS	BIT(2)
85 #define   GUC_LOG_LOG_ALLOC_UNITS	BIT(3)
86 #define   GUC_LOG_CRASH_SHIFT		4
87 #define   GUC_LOG_CRASH_MASK		(0x3 << GUC_LOG_CRASH_SHIFT)
88 #define   GUC_LOG_DEBUG_SHIFT		6
89 #define   GUC_LOG_DEBUG_MASK	        (0xF << GUC_LOG_DEBUG_SHIFT)
90 #define   GUC_LOG_CAPTURE_SHIFT		10
91 #define   GUC_LOG_CAPTURE_MASK	        (0x3 << GUC_LOG_CAPTURE_SHIFT)
92 #define   GUC_LOG_BUF_ADDR_SHIFT	12
93 
94 #define GUC_CTL_WA			1
95 #define   GUC_WA_GAM_CREDITS		BIT(10)
96 #define   GUC_WA_DUAL_QUEUE		BIT(11)
97 #define   GUC_WA_RCS_RESET_BEFORE_RC6	BIT(13)
98 #define   GUC_WA_CONTEXT_ISOLATION	BIT(15)
99 #define   GUC_WA_PRE_PARSER		BIT(14)
100 #define   GUC_WA_HOLD_CCS_SWITCHOUT	BIT(17)
101 #define   GUC_WA_POLLCS			BIT(18)
102 #define   GUC_WA_RENDER_RST_RC6_EXIT	BIT(19)
103 #define   GUC_WA_RCS_REGS_IN_CCS_REGS_LIST	BIT(21)
104 #define   GUC_WA_ENABLE_TSC_CHECK_ON_RC6	BIT(22)
105 
106 #define GUC_CTL_FEATURE			2
107 #define   GUC_CTL_ENABLE_SLPC		BIT(2)
108 #define   GUC_CTL_DISABLE_SCHEDULER	BIT(14)
109 
110 #define GUC_CTL_DEBUG			3
111 #define   GUC_LOG_VERBOSITY_SHIFT	0
112 #define   GUC_LOG_VERBOSITY_LOW		(0 << GUC_LOG_VERBOSITY_SHIFT)
113 #define   GUC_LOG_VERBOSITY_MED		(1 << GUC_LOG_VERBOSITY_SHIFT)
114 #define   GUC_LOG_VERBOSITY_HIGH	(2 << GUC_LOG_VERBOSITY_SHIFT)
115 #define   GUC_LOG_VERBOSITY_ULTRA	(3 << GUC_LOG_VERBOSITY_SHIFT)
116 #define	  GUC_LOG_VERBOSITY_MIN		0
117 #define	  GUC_LOG_VERBOSITY_MAX		3
118 #define	  GUC_LOG_VERBOSITY_MASK	0x0000000f
119 #define	  GUC_LOG_DESTINATION_MASK	(3 << 4)
120 #define   GUC_LOG_DISABLED		(1 << 6)
121 #define   GUC_PROFILE_ENABLED		(1 << 7)
122 
123 #define GUC_CTL_ADS			4
124 #define   GUC_ADS_ADDR_SHIFT		1
125 #define   GUC_ADS_ADDR_MASK		(0xFFFFF << GUC_ADS_ADDR_SHIFT)
126 
127 #define GUC_CTL_DEVID			5
128 
129 #define GUC_CTL_MAX_DWORDS		14
130 
131 /* Scheduling policy settings */
132 
133 #define GLOBAL_POLICY_MAX_NUM_WI 15
134 
135 /* Don't reset an engine upon preemption failure */
136 #define GLOBAL_POLICY_DISABLE_ENGINE_RESET				BIT(0)
137 
138 #define GLOBAL_POLICY_DEFAULT_DPC_PROMOTE_TIME_US 500000
139 
140 struct guc_policies {
141 	u32 submission_queue_depth[GUC_MAX_ENGINE_CLASSES];
142 	/*
143 	 * In micro seconds. How much time to allow before DPC processing is
144 	 * called back via interrupt (to prevent DPC queue drain starving).
145 	 * Typically 1000s of micro seconds (example only, not granularity).
146 	 */
147 	u32 dpc_promote_time;
148 
149 	/* Must be set to take these new values. */
150 	u32 is_valid;
151 
152 	/*
153 	 * Max number of WIs to process per call. A large value may keep CS
154 	 * idle.
155 	 */
156 	u32 max_num_work_items;
157 
158 	u32 global_flags;
159 	u32 reserved[4];
160 } __packed;
161 
162 /* Generic GT SysInfo data types */
163 #define GUC_GENERIC_GT_SYSINFO_SLICE_ENABLED		0
164 #define GUC_GENERIC_GT_SYSINFO_VDBOX_SFC_SUPPORT_MASK	1
165 #define GUC_GENERIC_GT_SYSINFO_DOORBELL_COUNT_PER_SQIDI	2
166 #define GUC_GENERIC_GT_SYSINFO_MAX			16
167 
168 /* HW info */
169 struct guc_gt_system_info {
170 	u8 mapping_table[GUC_MAX_ENGINE_CLASSES][GUC_MAX_INSTANCES_PER_CLASS];
171 	u32 engine_enabled_masks[GUC_MAX_ENGINE_CLASSES];
172 	u32 generic_gt_sysinfo[GUC_GENERIC_GT_SYSINFO_MAX];
173 } __packed;
174 
175 /* GuC Additional Data Struct */
176 struct guc_ads {
177 	struct guc_mmio_reg_set reg_state_list[GUC_MAX_ENGINE_CLASSES][GUC_MAX_INSTANCES_PER_CLASS];
178 	u32 reserved0;
179 	u32 scheduler_policies;
180 	u32 gt_system_info;
181 	u32 reserved1;
182 	u32 control_data;
183 	u32 golden_context_lrca[GUC_MAX_ENGINE_CLASSES];
184 	u32 eng_state_size[GUC_MAX_ENGINE_CLASSES];
185 	u32 private_data;
186 	u32 um_init_data;
187 	u32 capture_instance[GUC_CAPTURE_LIST_INDEX_MAX][GUC_MAX_ENGINE_CLASSES];
188 	u32 capture_class[GUC_CAPTURE_LIST_INDEX_MAX][GUC_MAX_ENGINE_CLASSES];
189 	u32 capture_global[GUC_CAPTURE_LIST_INDEX_MAX];
190 	u32 wa_klv_addr_lo;
191 	u32 wa_klv_addr_hi;
192 	u32 wa_klv_size;
193 	u32 reserved[11];
194 } __packed;
195 
196 /* Engine usage stats */
197 struct guc_engine_usage_record {
198 	u32 current_context_index;
199 	u32 last_switch_in_stamp;
200 	u32 reserved0;
201 	u32 total_runtime;
202 	u32 reserved1[4];
203 } __packed;
204 
205 struct guc_engine_usage {
206 	struct guc_engine_usage_record engines[GUC_MAX_ENGINE_CLASSES][GUC_MAX_INSTANCES_PER_CLASS];
207 } __packed;
208 
209 /* This action will be programmed in C1BC - SOFT_SCRATCH_15_REG */
210 enum xe_guc_recv_message {
211 	XE_GUC_RECV_MSG_CRASH_DUMP_POSTED = BIT(1),
212 	XE_GUC_RECV_MSG_EXCEPTION = BIT(30),
213 };
214 
215 /* Page fault structures */
216 struct access_counter_desc {
217 	u32 dw0;
218 #define ACCESS_COUNTER_TYPE	BIT(0)
219 #define ACCESS_COUNTER_SUBG_LO	GENMASK(31, 1)
220 
221 	u32 dw1;
222 #define ACCESS_COUNTER_SUBG_HI	BIT(0)
223 #define ACCESS_COUNTER_RSVD0	GENMASK(2, 1)
224 #define ACCESS_COUNTER_ENG_INSTANCE	GENMASK(8, 3)
225 #define ACCESS_COUNTER_ENG_CLASS	GENMASK(11, 9)
226 #define ACCESS_COUNTER_ASID	GENMASK(31, 12)
227 
228 	u32 dw2;
229 #define ACCESS_COUNTER_VFID	GENMASK(5, 0)
230 #define ACCESS_COUNTER_RSVD1	GENMASK(7, 6)
231 #define ACCESS_COUNTER_GRANULARITY	GENMASK(10, 8)
232 #define ACCESS_COUNTER_RSVD2	GENMASK(16, 11)
233 #define ACCESS_COUNTER_VIRTUAL_ADDR_RANGE_LO	GENMASK(31, 17)
234 
235 	u32 dw3;
236 #define ACCESS_COUNTER_VIRTUAL_ADDR_RANGE_HI	GENMASK(31, 0)
237 } __packed;
238 
239 enum guc_um_queue_type {
240 	GUC_UM_HW_QUEUE_PAGE_FAULT = 0,
241 	GUC_UM_HW_QUEUE_PAGE_FAULT_RESPONSE,
242 	GUC_UM_HW_QUEUE_ACCESS_COUNTER,
243 	GUC_UM_HW_QUEUE_MAX
244 };
245 
246 struct guc_um_queue_params {
247 	u64 base_dpa;
248 	u32 base_ggtt_address;
249 	u32 size_in_bytes;
250 	u32 rsvd[4];
251 } __packed;
252 
253 struct guc_um_init_params {
254 	u64 page_response_timeout_in_us;
255 	u32 rsvd[6];
256 	struct guc_um_queue_params queue_params[GUC_UM_HW_QUEUE_MAX];
257 } __packed;
258 
259 enum xe_guc_fault_reply_type {
260 	PFR_ACCESS = 0,
261 	PFR_ENGINE,
262 	PFR_VFID,
263 	PFR_ALL,
264 	PFR_INVALID
265 };
266 
267 enum xe_guc_response_desc_type {
268 	TLB_INVALIDATION_DESC = 0,
269 	FAULT_RESPONSE_DESC
270 };
271 
272 struct xe_guc_pagefault_desc {
273 	u32 dw0;
274 #define PFD_FAULT_LEVEL		GENMASK(2, 0)
275 #define PFD_SRC_ID		GENMASK(10, 3)
276 #define PFD_RSVD_0		GENMASK(17, 11)
277 #define XE2_PFD_TRVA_FAULT	BIT(18)
278 #define PFD_ENG_INSTANCE	GENMASK(24, 19)
279 #define PFD_ENG_CLASS		GENMASK(27, 25)
280 #define PFD_PDATA_LO		GENMASK(31, 28)
281 
282 	u32 dw1;
283 #define PFD_PDATA_HI		GENMASK(11, 0)
284 #define PFD_PDATA_HI_SHIFT	4
285 #define PFD_ASID		GENMASK(31, 12)
286 
287 	u32 dw2;
288 #define PFD_ACCESS_TYPE		GENMASK(1, 0)
289 #define PFD_FAULT_TYPE		GENMASK(3, 2)
290 #define PFD_VFID		GENMASK(9, 4)
291 #define PFD_RSVD_1		GENMASK(11, 10)
292 #define PFD_VIRTUAL_ADDR_LO	GENMASK(31, 12)
293 #define PFD_VIRTUAL_ADDR_LO_SHIFT 12
294 
295 	u32 dw3;
296 #define PFD_VIRTUAL_ADDR_HI	GENMASK(31, 0)
297 #define PFD_VIRTUAL_ADDR_HI_SHIFT 32
298 } __packed;
299 
300 struct xe_guc_pagefault_reply {
301 	u32 dw0;
302 #define PFR_VALID		BIT(0)
303 #define PFR_SUCCESS		BIT(1)
304 #define PFR_REPLY		GENMASK(4, 2)
305 #define PFR_RSVD_0		GENMASK(9, 5)
306 #define PFR_DESC_TYPE		GENMASK(11, 10)
307 #define PFR_ASID		GENMASK(31, 12)
308 
309 	u32 dw1;
310 #define PFR_VFID		GENMASK(5, 0)
311 #define PFR_RSVD_1		BIT(6)
312 #define PFR_ENG_INSTANCE	GENMASK(12, 7)
313 #define PFR_ENG_CLASS		GENMASK(15, 13)
314 #define PFR_PDATA		GENMASK(31, 16)
315 
316 	u32 dw2;
317 #define PFR_RSVD_2		GENMASK(31, 0)
318 } __packed;
319 
320 struct xe_guc_acc_desc {
321 	u32 dw0;
322 #define ACC_TYPE	BIT(0)
323 #define ACC_TRIGGER	0
324 #define ACC_NOTIFY	1
325 #define ACC_SUBG_LO	GENMASK(31, 1)
326 
327 	u32 dw1;
328 #define ACC_SUBG_HI	BIT(0)
329 #define ACC_RSVD0	GENMASK(2, 1)
330 #define ACC_ENG_INSTANCE	GENMASK(8, 3)
331 #define ACC_ENG_CLASS	GENMASK(11, 9)
332 #define ACC_ASID	GENMASK(31, 12)
333 
334 	u32 dw2;
335 #define ACC_VFID	GENMASK(5, 0)
336 #define ACC_RSVD1	GENMASK(7, 6)
337 #define ACC_GRANULARITY	GENMASK(10, 8)
338 #define ACC_RSVD2	GENMASK(16, 11)
339 #define ACC_VIRTUAL_ADDR_RANGE_LO	GENMASK(31, 17)
340 
341 	u32 dw3;
342 #define ACC_VIRTUAL_ADDR_RANGE_HI	GENMASK(31, 0)
343 } __packed;
344 
345 #endif
346