1 /* SPDX-License-Identifier: MIT */ 2 /* 3 * Copyright © 2023 Intel Corporation 4 */ 5 6 #ifndef _XE_GT_REGS_H_ 7 #define _XE_GT_REGS_H_ 8 9 #include "regs/xe_reg_defs.h" 10 11 /* 12 * The GSI register range [0x0 - 0x40000) is replicated at a higher offset 13 * for the media GT. xe_mmio and xe_gt_mcr functions will automatically 14 * translate offsets by MEDIA_GT_GSI_OFFSET when operating on the media GT. 15 */ 16 #define MEDIA_GT_GSI_OFFSET 0x380000 17 #define MEDIA_GT_GSI_LENGTH 0x40000 18 19 /* MTL workpoint reg to get core C state and actual freq of 3D, SAMedia */ 20 #define MTL_MIRROR_TARGET_WP1 XE_REG(0xc60) 21 #define MTL_CAGF_MASK REG_GENMASK(8, 0) 22 #define MTL_CC_MASK REG_GENMASK(12, 9) 23 24 /* RPM unit config (Gen8+) */ 25 #define RPM_CONFIG0 XE_REG(0xd00) 26 #define RPM_CONFIG0_CRYSTAL_CLOCK_FREQ_MASK REG_GENMASK(5, 3) 27 #define RPM_CONFIG0_CRYSTAL_CLOCK_FREQ_24_MHZ 0 28 #define RPM_CONFIG0_CRYSTAL_CLOCK_FREQ_19_2_MHZ 1 29 #define RPM_CONFIG0_CRYSTAL_CLOCK_FREQ_38_4_MHZ 2 30 #define RPM_CONFIG0_CRYSTAL_CLOCK_FREQ_25_MHZ 3 31 #define RPM_CONFIG0_CTC_SHIFT_PARAMETER_MASK REG_GENMASK(2, 1) 32 33 #define FORCEWAKE_ACK_MEDIA_VDBOX(n) XE_REG(0xd50 + (n) * 4) 34 #define FORCEWAKE_ACK_MEDIA_VEBOX(n) XE_REG(0xd70 + (n) * 4) 35 #define FORCEWAKE_ACK_RENDER XE_REG(0xd84) 36 37 #define GMD_ID XE_REG(0xd8c) 38 #define GMD_ID_ARCH_MASK REG_GENMASK(31, 22) 39 #define GMD_ID_RELEASE_MASK REG_GENMASK(21, 14) 40 #define GMD_ID_REVID REG_GENMASK(5, 0) 41 42 #define FORCEWAKE_ACK_GSC XE_REG(0xdf8) 43 #define FORCEWAKE_ACK_GT_MTL XE_REG(0xdfc) 44 45 #define MCFG_MCR_SELECTOR XE_REG(0xfd0) 46 #define MTL_MCR_SELECTOR XE_REG(0xfd4) 47 #define SF_MCR_SELECTOR XE_REG(0xfd8) 48 #define MCR_SELECTOR XE_REG(0xfdc) 49 #define GAM_MCR_SELECTOR XE_REG(0xfe0) 50 #define MCR_MULTICAST REG_BIT(31) 51 #define MCR_SLICE_MASK REG_GENMASK(30, 27) 52 #define MCR_SLICE(slice) REG_FIELD_PREP(MCR_SLICE_MASK, slice) 53 #define MCR_SUBSLICE_MASK REG_GENMASK(26, 24) 54 #define MCR_SUBSLICE(subslice) REG_FIELD_PREP(MCR_SUBSLICE_MASK, subslice) 55 #define MTL_MCR_GROUPID REG_GENMASK(11, 8) 56 #define MTL_MCR_INSTANCEID REG_GENMASK(3, 0) 57 58 #define PS_INVOCATION_COUNT XE_REG(0x2348) 59 60 #define XELP_GLOBAL_MOCS(i) XE_REG(0x4000 + (i) * 4) 61 #define XEHP_GLOBAL_MOCS(i) XE_REG_MCR(0x4000 + (i) * 4) 62 #define CCS_AUX_INV XE_REG(0x4208) 63 64 #define VD0_AUX_INV XE_REG(0x4218) 65 #define VE0_AUX_INV XE_REG(0x4238) 66 67 #define VE1_AUX_INV XE_REG(0x42b8) 68 #define AUX_INV REG_BIT(0) 69 70 #define XEHP_TILE_ADDR_RANGE(_idx) XE_REG_MCR(0x4900 + (_idx) * 4) 71 #define XEHP_FLAT_CCS_BASE_ADDR XE_REG_MCR(0x4910) 72 73 #define WM_CHICKEN3 XE_REG_MCR(0x5588, XE_REG_OPTION_MASKED) 74 #define HIZ_PLANE_COMPRESSION_DIS REG_BIT(10) 75 76 #define CHICKEN_RASTER_2 XE_REG_MCR(0x6208, XE_REG_OPTION_MASKED) 77 #define TBIMR_FAST_CLIP REG_BIT(5) 78 79 #define FF_MODE XE_REG_MCR(0x6210) 80 #define DIS_TE_AUTOSTRIP REG_BIT(31) 81 #define DIS_MESH_PARTIAL_AUTOSTRIP REG_BIT(16) 82 #define DIS_MESH_AUTOSTRIP REG_BIT(15) 83 84 #define VFLSKPD XE_REG_MCR(0x62a8, XE_REG_OPTION_MASKED) 85 #define DIS_PARTIAL_AUTOSTRIP REG_BIT(9) 86 #define DIS_AUTOSTRIP REG_BIT(6) 87 #define DIS_OVER_FETCH_CACHE REG_BIT(1) 88 #define DIS_MULT_MISS_RD_SQUASH REG_BIT(0) 89 90 #define FF_MODE2 XE_REG(0x6604) 91 #define XEHP_FF_MODE2 XE_REG_MCR(0x6604) 92 #define FF_MODE2_GS_TIMER_MASK REG_GENMASK(31, 24) 93 #define FF_MODE2_GS_TIMER_224 REG_FIELD_PREP(FF_MODE2_GS_TIMER_MASK, 224) 94 #define FF_MODE2_TDS_TIMER_MASK REG_GENMASK(23, 16) 95 #define FF_MODE2_TDS_TIMER_128 REG_FIELD_PREP(FF_MODE2_TDS_TIMER_MASK, 4) 96 97 #define CACHE_MODE_1 XE_REG(0x7004, XE_REG_OPTION_MASKED) 98 #define MSAA_OPTIMIZATION_REDUC_DISABLE REG_BIT(11) 99 100 #define COMMON_SLICE_CHICKEN1 XE_REG(0x7010) 101 102 #define HIZ_CHICKEN XE_REG(0x7018, XE_REG_OPTION_MASKED) 103 #define DG1_HZ_READ_SUPPRESSION_OPTIMIZATION_DISABLE REG_BIT(14) 104 #define HZ_DEPTH_TEST_LE_GE_OPT_DISABLE REG_BIT(13) 105 106 #define XEHP_PSS_MODE2 XE_REG_MCR(0x703c, XE_REG_OPTION_MASKED) 107 #define SCOREBOARD_STALL_FLUSH_CONTROL REG_BIT(5) 108 109 #define XEHP_PSS_CHICKEN XE_REG_MCR(0x7044, XE_REG_OPTION_MASKED) 110 #define FLSH_IGNORES_PSD REG_BIT(10) 111 #define FD_END_COLLECT REG_BIT(5) 112 113 #define COMMON_SLICE_CHICKEN4 XE_REG(0x7300, XE_REG_OPTION_MASKED) 114 #define DISABLE_TDC_LOAD_BALANCING_CALC REG_BIT(6) 115 116 #define COMMON_SLICE_CHICKEN3 XE_REG(0x7304, XE_REG_OPTION_MASKED) 117 #define XEHP_COMMON_SLICE_CHICKEN3 XE_REG_MCR(0x7304, XE_REG_OPTION_MASKED) 118 #define DG1_FLOAT_POINT_BLEND_OPT_STRICT_MODE_EN REG_BIT(12) 119 #define XEHP_DUAL_SIMD8_SEQ_MERGE_DISABLE REG_BIT(12) 120 #define BLEND_EMB_FIX_DISABLE_IN_RCC REG_BIT(11) 121 #define DISABLE_CPS_AWARE_COLOR_PIPE REG_BIT(9) 122 123 #define XEHP_SLICE_COMMON_ECO_CHICKEN1 XE_REG_MCR(0x731c, XE_REG_OPTION_MASKED) 124 #define MSC_MSAA_REODER_BUF_BYPASS_DISABLE REG_BIT(14) 125 126 #define VF_PREEMPTION XE_REG(0x83a4, XE_REG_OPTION_MASKED) 127 #define PREEMPTION_VERTEX_COUNT REG_GENMASK(15, 0) 128 129 #define VF_SCRATCHPAD XE_REG(0x83a8, XE_REG_OPTION_MASKED) 130 #define XE2_VFG_TED_CREDIT_INTERFACE_DISABLE REG_BIT(13) 131 132 #define VFG_PREEMPTION_CHICKEN XE_REG(0x83b4, XE_REG_OPTION_MASKED) 133 #define POLYGON_TRIFAN_LINELOOP_DISABLE REG_BIT(4) 134 135 #define SQCNT1 XE_REG_MCR(0x8718) 136 #define XELPMP_SQCNT1 XE_REG(0x8718) 137 #define ENFORCE_RAR REG_BIT(23) 138 139 #define XEHP_SQCM XE_REG_MCR(0x8724) 140 #define EN_32B_ACCESS REG_BIT(30) 141 142 #define XE2_FLAT_CCS_BASE_RANGE_LOWER XE_REG_MCR(0x8800) 143 #define XE2_FLAT_CCS_ENABLE REG_BIT(0) 144 145 #define GSCPSMI_BASE XE_REG(0x880c) 146 147 #define CCCHKNREG1 XE_REG_MCR(0x8828) 148 #define ENCOMPPERFFIX REG_BIT(18) 149 150 /* Fuse readout registers for GT */ 151 #define XEHP_FUSE4 XE_REG(0x9114) 152 #define CFEG_WMTP_DISABLE REG_BIT(20) 153 #define CCS_EN_MASK REG_GENMASK(19, 16) 154 #define GT_L3_EXC_MASK REG_GENMASK(6, 4) 155 156 #define MIRROR_FUSE3 XE_REG(0x9118) 157 #define XE2_NODE_ENABLE_MASK REG_GENMASK(31, 16) 158 #define L3BANK_PAIR_COUNT 4 159 #define L3BANK_MASK REG_GENMASK(3, 0) 160 /* on Xe_HP the same fuses indicates mslices instead of L3 banks */ 161 #define MAX_MSLICES 4 162 #define MEML3_EN_MASK REG_GENMASK(3, 0) 163 164 #define XELP_EU_ENABLE XE_REG(0x9134) /* "_DISABLE" on Xe_LP */ 165 #define XELP_EU_MASK REG_GENMASK(7, 0) 166 #define XELP_GT_GEOMETRY_DSS_ENABLE XE_REG(0x913c) 167 168 #define GT_VEBOX_VDBOX_DISABLE XE_REG(0x9140) 169 #define GT_VEBOX_DISABLE_MASK REG_GENMASK(19, 16) 170 #define GT_VDBOX_DISABLE_MASK REG_GENMASK(7, 0) 171 172 #define XEHP_GT_COMPUTE_DSS_ENABLE XE_REG(0x9144) 173 #define XEHPC_GT_COMPUTE_DSS_ENABLE_EXT XE_REG(0x9148) 174 #define XE2_GT_COMPUTE_DSS_2 XE_REG(0x914c) 175 #define XE2_GT_GEOMETRY_DSS_1 XE_REG(0x9150) 176 #define XE2_GT_GEOMETRY_DSS_2 XE_REG(0x9154) 177 178 #define GDRST XE_REG(0x941c) 179 #define GRDOM_GUC REG_BIT(3) 180 #define GRDOM_FULL REG_BIT(0) 181 182 #define MISCCPCTL XE_REG(0x9424) 183 #define DOP_CLOCK_GATE_RENDER_ENABLE REG_BIT(1) 184 185 #define UNSLCGCTL9430 XE_REG(0x9430) 186 #define MSQDUNIT_CLKGATE_DIS REG_BIT(3) 187 188 #define UNSLICE_UNIT_LEVEL_CLKGATE XE_REG(0x9434) 189 #define VFUNIT_CLKGATE_DIS REG_BIT(20) 190 #define TSGUNIT_CLKGATE_DIS REG_BIT(17) /* XEHPSDV */ 191 #define CG3DDISCFEG_CLKGATE_DIS REG_BIT(17) /* DG2 */ 192 #define GAMEDIA_CLKGATE_DIS REG_BIT(11) 193 #define HSUNIT_CLKGATE_DIS REG_BIT(8) 194 #define VSUNIT_CLKGATE_DIS REG_BIT(3) 195 196 #define UNSLCGCTL9440 XE_REG(0x9440) 197 #define GAMTLBOACS_CLKGATE_DIS REG_BIT(28) 198 #define GAMTLBVDBOX5_CLKGATE_DIS REG_BIT(27) 199 #define GAMTLBVDBOX6_CLKGATE_DIS REG_BIT(26) 200 #define GAMTLBVDBOX3_CLKGATE_DIS REG_BIT(24) 201 #define GAMTLBVDBOX4_CLKGATE_DIS REG_BIT(23) 202 #define GAMTLBVDBOX7_CLKGATE_DIS REG_BIT(22) 203 #define GAMTLBVDBOX2_CLKGATE_DIS REG_BIT(21) 204 #define GAMTLBVDBOX0_CLKGATE_DIS REG_BIT(17) 205 #define GAMTLBKCR_CLKGATE_DIS REG_BIT(16) 206 #define GAMTLBGUC_CLKGATE_DIS REG_BIT(15) 207 #define GAMTLBBLT_CLKGATE_DIS REG_BIT(14) 208 #define GAMTLBVDBOX1_CLKGATE_DIS REG_BIT(6) 209 210 #define UNSLCGCTL9444 XE_REG(0x9444) 211 #define GAMTLBGFXA0_CLKGATE_DIS REG_BIT(30) 212 #define GAMTLBGFXA1_CLKGATE_DIS REG_BIT(29) 213 #define GAMTLBCOMPA0_CLKGATE_DIS REG_BIT(28) 214 #define GAMTLBCOMPA1_CLKGATE_DIS REG_BIT(27) 215 #define GAMTLBCOMPB0_CLKGATE_DIS REG_BIT(26) 216 #define GAMTLBCOMPB1_CLKGATE_DIS REG_BIT(25) 217 #define GAMTLBCOMPC0_CLKGATE_DIS REG_BIT(24) 218 #define GAMTLBCOMPC1_CLKGATE_DIS REG_BIT(23) 219 #define GAMTLBCOMPD0_CLKGATE_DIS REG_BIT(22) 220 #define GAMTLBCOMPD1_CLKGATE_DIS REG_BIT(21) 221 #define GAMTLBMERT_CLKGATE_DIS REG_BIT(20) 222 #define GAMTLBVEBOX3_CLKGATE_DIS REG_BIT(19) 223 #define GAMTLBVEBOX2_CLKGATE_DIS REG_BIT(18) 224 #define GAMTLBVEBOX1_CLKGATE_DIS REG_BIT(17) 225 #define GAMTLBVEBOX0_CLKGATE_DIS REG_BIT(16) 226 #define LTCDD_CLKGATE_DIS REG_BIT(10) 227 228 #define XEHP_SLICE_UNIT_LEVEL_CLKGATE XE_REG_MCR(0x94d4) 229 #define L3_CR2X_CLKGATE_DIS REG_BIT(17) 230 #define L3_CLKGATE_DIS REG_BIT(16) 231 #define NODEDSS_CLKGATE_DIS REG_BIT(12) 232 #define MSCUNIT_CLKGATE_DIS REG_BIT(10) 233 #define RCCUNIT_CLKGATE_DIS REG_BIT(7) 234 #define SARBUNIT_CLKGATE_DIS REG_BIT(5) 235 #define SBEUNIT_CLKGATE_DIS REG_BIT(4) 236 237 #define UNSLICE_UNIT_LEVEL_CLKGATE2 XE_REG(0x94e4) 238 #define VSUNIT_CLKGATE2_DIS REG_BIT(19) 239 240 #define SUBSLICE_UNIT_LEVEL_CLKGATE XE_REG_MCR(0x9524) 241 #define DSS_ROUTER_CLKGATE_DIS REG_BIT(28) 242 #define GWUNIT_CLKGATE_DIS REG_BIT(16) 243 244 #define SUBSLICE_UNIT_LEVEL_CLKGATE2 XE_REG_MCR(0x9528) 245 #define CPSSUNIT_CLKGATE_DIS REG_BIT(9) 246 247 #define SSMCGCTL9530 XE_REG_MCR(0x9530) 248 #define RTFUNIT_CLKGATE_DIS REG_BIT(18) 249 250 #define DFR_RATIO_EN_AND_CHICKEN XE_REG_MCR(0x9550) 251 #define DFR_DISABLE REG_BIT(9) 252 253 #define RPNSWREQ XE_REG(0xa008) 254 #define REQ_RATIO_MASK REG_GENMASK(31, 23) 255 256 #define RP_CONTROL XE_REG(0xa024) 257 #define RPSWCTL_MASK REG_GENMASK(10, 9) 258 #define RPSWCTL_ENABLE REG_FIELD_PREP(RPSWCTL_MASK, 2) 259 #define RPSWCTL_DISABLE REG_FIELD_PREP(RPSWCTL_MASK, 0) 260 #define RC_CONTROL XE_REG(0xa090) 261 #define RC_CTL_HW_ENABLE REG_BIT(31) 262 #define RC_CTL_TO_MODE REG_BIT(28) 263 #define RC_CTL_RC6_ENABLE REG_BIT(18) 264 #define RC_STATE XE_REG(0xa094) 265 #define RC_IDLE_HYSTERSIS XE_REG(0xa0ac) 266 267 #define PMINTRMSK XE_REG(0xa168) 268 #define PMINTR_DISABLE_REDIRECT_TO_GUC REG_BIT(31) 269 #define ARAT_EXPIRED_INTRMSK REG_BIT(9) 270 271 #define FORCEWAKE_GT XE_REG(0xa188) 272 273 #define PG_ENABLE XE_REG(0xa210) 274 275 #define CTC_MODE XE_REG(0xa26c) 276 #define CTC_SHIFT_PARAMETER_MASK REG_GENMASK(2, 1) 277 #define CTC_SOURCE_DIVIDE_LOGIC REG_BIT(0) 278 279 #define FORCEWAKE_RENDER XE_REG(0xa278) 280 #define FORCEWAKE_MEDIA_VDBOX(n) XE_REG(0xa540 + (n) * 4) 281 #define FORCEWAKE_MEDIA_VEBOX(n) XE_REG(0xa560 + (n) * 4) 282 #define FORCEWAKE_GSC XE_REG(0xa618) 283 284 #define XEHPC_LNCFMISCCFGREG0 XE_REG_MCR(0xb01c, XE_REG_OPTION_MASKED) 285 #define XEHPC_OVRLSCCC REG_BIT(0) 286 287 /* L3 Cache Control */ 288 #define XELP_LNCFCMOCS(i) XE_REG(0xb020 + (i) * 4) 289 #define XEHP_LNCFCMOCS(i) XE_REG_MCR(0xb020 + (i) * 4) 290 #define LNCFCMOCS_REG_COUNT 32 291 292 #define XEHP_L3NODEARBCFG XE_REG_MCR(0xb0b4) 293 #define XEHP_LNESPARE REG_BIT(19) 294 295 #define L3SQCREG3 XE_REG_MCR(0xb108) 296 #define COMPPWOVERFETCHEN REG_BIT(28) 297 298 #define XEHP_L3SQCREG5 XE_REG_MCR(0xb158) 299 #define L3_PWM_TIMER_INIT_VAL_MASK REG_GENMASK(9, 0) 300 301 #define XEHP_L3SCQREG7 XE_REG_MCR(0xb188) 302 #define BLEND_FILL_CACHING_OPT_DIS REG_BIT(3) 303 304 #define XEHPC_L3CLOS_MASK(i) XE_REG_MCR(0xb194 + (i) * 8) 305 306 #define XE2LPM_L3SQCREG5 XE_REG_MCR(0xb658) 307 308 #define XEHP_MERT_MOD_CTRL XE_REG_MCR(0xcf28) 309 #define RENDER_MOD_CTRL XE_REG_MCR(0xcf2c) 310 #define COMP_MOD_CTRL XE_REG_MCR(0xcf30) 311 #define XEHP_VDBX_MOD_CTRL XE_REG_MCR(0xcf34) 312 #define XELPMP_VDBX_MOD_CTRL XE_REG(0xcf34) 313 #define XEHP_VEBX_MOD_CTRL XE_REG_MCR(0xcf38) 314 #define XELPMP_VEBX_MOD_CTRL XE_REG(0xcf38) 315 #define FORCE_MISS_FTLB REG_BIT(3) 316 317 #define XEHP_GAMSTLB_CTRL XE_REG_MCR(0xcf4c) 318 #define CONTROL_BLOCK_CLKGATE_DIS REG_BIT(12) 319 #define EGRESS_BLOCK_CLKGATE_DIS REG_BIT(11) 320 #define TAG_BLOCK_CLKGATE_DIS REG_BIT(7) 321 322 #define XEHP_GAMCNTRL_CTRL XE_REG_MCR(0xcf54) 323 #define INVALIDATION_BROADCAST_MODE_DIS REG_BIT(12) 324 #define GLOBAL_INVALIDATION_MODE REG_BIT(2) 325 326 #define HALF_SLICE_CHICKEN5 XE_REG_MCR(0xe188, XE_REG_OPTION_MASKED) 327 #define DISABLE_SAMPLE_G_PERFORMANCE REG_BIT(0) 328 329 #define SAMPLER_MODE XE_REG_MCR(0xe18c, XE_REG_OPTION_MASKED) 330 #define ENABLE_SMALLPL REG_BIT(15) 331 #define SC_DISABLE_POWER_OPTIMIZATION_EBB REG_BIT(9) 332 #define SAMPLER_ENABLE_HEADLESS_MSG REG_BIT(5) 333 #define INDIRECT_STATE_BASE_ADDR_OVERRIDE REG_BIT(0) 334 335 #define HALF_SLICE_CHICKEN7 XE_REG_MCR(0xe194, XE_REG_OPTION_MASKED) 336 #define DG2_DISABLE_ROUND_ENABLE_ALLOW_FOR_SSLA REG_BIT(15) 337 338 #define CACHE_MODE_SS XE_REG_MCR(0xe420, XE_REG_OPTION_MASKED) 339 #define DISABLE_ECC REG_BIT(5) 340 #define ENABLE_PREFETCH_INTO_IC REG_BIT(3) 341 342 #define ROW_CHICKEN4 XE_REG_MCR(0xe48c, XE_REG_OPTION_MASKED) 343 #define DISABLE_GRF_CLEAR REG_BIT(13) 344 #define XEHP_DIS_BBL_SYSPIPE REG_BIT(11) 345 #define DISABLE_TDL_PUSH REG_BIT(9) 346 #define DIS_PICK_2ND_EU REG_BIT(7) 347 #define DISABLE_HDR_PAST_PAYLOAD_HOLD_FIX REG_BIT(4) 348 #define THREAD_EX_ARB_MODE REG_GENMASK(3, 2) 349 #define THREAD_EX_ARB_MODE_RR_AFTER_DEP REG_FIELD_PREP(THREAD_EX_ARB_MODE, 0x2) 350 351 #define ROW_CHICKEN3 XE_REG_MCR(0xe49c, XE_REG_OPTION_MASKED) 352 #define DIS_FIX_EOT1_FLUSH REG_BIT(9) 353 354 #define TDL_TSL_CHICKEN XE_REG_MCR(0xe4c4, XE_REG_OPTION_MASKED) 355 #define SLM_WMTP_RESTORE REG_BIT(11) 356 357 #define ROW_CHICKEN XE_REG_MCR(0xe4f0, XE_REG_OPTION_MASKED) 358 #define UGM_BACKUP_MODE REG_BIT(13) 359 #define MDQ_ARBITRATION_MODE REG_BIT(12) 360 #define EARLY_EOT_DIS REG_BIT(1) 361 362 #define ROW_CHICKEN2 XE_REG_MCR(0xe4f4, XE_REG_OPTION_MASKED) 363 #define DISABLE_READ_SUPPRESSION REG_BIT(15) 364 #define DISABLE_EARLY_READ REG_BIT(14) 365 #define ENABLE_LARGE_GRF_MODE REG_BIT(12) 366 #define PUSH_CONST_DEREF_HOLD_DIS REG_BIT(8) 367 #define DISABLE_DOP_GATING REG_BIT(0) 368 369 #define RT_CTRL XE_REG_MCR(0xe530) 370 #define DIS_NULL_QUERY REG_BIT(10) 371 372 #define XEHP_HDC_CHICKEN0 XE_REG_MCR(0xe5f0, XE_REG_OPTION_MASKED) 373 #define LSC_L1_FLUSH_CTL_3D_DATAPORT_FLUSH_EVENTS_MASK REG_GENMASK(13, 11) 374 #define DIS_ATOMIC_CHAINING_TYPED_WRITES REG_BIT(3) 375 376 #define LSC_CHICKEN_BIT_0 XE_REG_MCR(0xe7c8) 377 #define DISABLE_D8_D16_COASLESCE REG_BIT(30) 378 #define TGM_WRITE_EOM_FORCE REG_BIT(17) 379 #define FORCE_1_SUB_MESSAGE_PER_FRAGMENT REG_BIT(15) 380 #define SEQUENTIAL_ACCESS_UPGRADE_DISABLE REG_BIT(13) 381 382 #define LSC_CHICKEN_BIT_0_UDW XE_REG_MCR(0xe7c8 + 4) 383 #define UGM_FRAGMENT_THRESHOLD_TO_3 REG_BIT(58 - 32) 384 #define DIS_CHAIN_2XSIMD8 REG_BIT(55 - 32) 385 #define XE2_ALLOC_DPA_STARVE_FIX_DIS REG_BIT(47 - 32) 386 #define ENABLE_SMP_LD_RENDER_SURFACE_CONTROL REG_BIT(44 - 32) 387 #define FORCE_SLM_FENCE_SCOPE_TO_TILE REG_BIT(42 - 32) 388 #define FORCE_UGM_FENCE_SCOPE_TO_TILE REG_BIT(41 - 32) 389 #define MAXREQS_PER_BANK REG_GENMASK(39 - 32, 37 - 32) 390 #define DISABLE_128B_EVICTION_COMMAND_UDW REG_BIT(36 - 32) 391 392 #define SARB_CHICKEN1 XE_REG_MCR(0xe90c) 393 #define COMP_CKN_IN REG_GENMASK(30, 29) 394 395 #define RCU_MODE XE_REG(0x14800, XE_REG_OPTION_MASKED) 396 #define RCU_MODE_FIXED_SLICE_CCS_MODE REG_BIT(1) 397 #define RCU_MODE_CCS_ENABLE REG_BIT(0) 398 399 /* 400 * Total of 4 cslices, where each cslice is in the form: 401 * [0-3] CCS ID 402 * [4-6] RSVD 403 * [7] Disabled 404 */ 405 #define CCS_MODE XE_REG(0x14804) 406 #define CCS_MODE_CSLICE_0_3_MASK REG_GENMASK(11, 0) /* 3 bits per cslice */ 407 #define CCS_MODE_CSLICE_MASK 0x7 /* CCS0-3 + rsvd */ 408 #define CCS_MODE_CSLICE_WIDTH ilog2(CCS_MODE_CSLICE_MASK + 1) 409 #define CCS_MODE_CSLICE(cslice, ccs) \ 410 ((ccs) << ((cslice) * CCS_MODE_CSLICE_WIDTH)) 411 412 #define FORCEWAKE_ACK_GT XE_REG(0x130044) 413 #define FORCEWAKE_KERNEL BIT(0) 414 #define FORCEWAKE_USER BIT(1) 415 #define FORCEWAKE_KERNEL_FALLBACK BIT(15) 416 417 #define MTL_MEDIA_PERF_LIMIT_REASONS XE_REG(0x138030) 418 #define MTL_MEDIA_MC6 XE_REG(0x138048) 419 420 #define GT_CORE_STATUS XE_REG(0x138060) 421 #define RCN_MASK REG_GENMASK(2, 0) 422 #define GT_C0 0 423 #define GT_C6 3 424 425 #define GT_GFX_RC6_LOCKED XE_REG(0x138104) 426 #define GT_GFX_RC6 XE_REG(0x138108) 427 428 #define GT0_PERF_LIMIT_REASONS XE_REG(0x1381a8) 429 #define GT0_PERF_LIMIT_REASONS_MASK 0xde3 430 #define PROCHOT_MASK REG_BIT(0) 431 #define THERMAL_LIMIT_MASK REG_BIT(1) 432 #define RATL_MASK REG_BIT(5) 433 #define VR_THERMALERT_MASK REG_BIT(6) 434 #define VR_TDC_MASK REG_BIT(7) 435 #define POWER_LIMIT_4_MASK REG_BIT(8) 436 #define POWER_LIMIT_1_MASK REG_BIT(10) 437 #define POWER_LIMIT_2_MASK REG_BIT(11) 438 439 #define GT_PERF_STATUS XE_REG(0x1381b4) 440 #define VOLTAGE_MASK REG_GENMASK(10, 0) 441 442 #define GT_INTR_DW(x) XE_REG(0x190018 + ((x) * 4)) 443 #define INTR_GSC REG_BIT(31) 444 #define INTR_GUC REG_BIT(25) 445 #define INTR_MGUC REG_BIT(24) 446 #define INTR_BCS8 REG_BIT(23) 447 #define INTR_BCS(x) REG_BIT(15 - (x)) 448 #define INTR_CCS(x) REG_BIT(4 + (x)) 449 #define INTR_RCS0 REG_BIT(0) 450 #define INTR_VECS(x) REG_BIT(31 - (x)) 451 #define INTR_VCS(x) REG_BIT(x) 452 453 #define RENDER_COPY_INTR_ENABLE XE_REG(0x190030) 454 #define VCS_VECS_INTR_ENABLE XE_REG(0x190034) 455 #define GUC_SG_INTR_ENABLE XE_REG(0x190038) 456 #define ENGINE1_MASK REG_GENMASK(31, 16) 457 #define ENGINE0_MASK REG_GENMASK(15, 0) 458 #define GPM_WGBOXPERF_INTR_ENABLE XE_REG(0x19003c) 459 #define GUNIT_GSC_INTR_ENABLE XE_REG(0x190044) 460 #define CCS_RSVD_INTR_ENABLE XE_REG(0x190048) 461 462 #define INTR_IDENTITY_REG(x) XE_REG(0x190060 + ((x) * 4)) 463 #define INTR_DATA_VALID REG_BIT(31) 464 #define INTR_ENGINE_INSTANCE(x) REG_FIELD_GET(GENMASK(25, 20), x) 465 #define INTR_ENGINE_CLASS(x) REG_FIELD_GET(GENMASK(18, 16), x) 466 #define INTR_ENGINE_INTR(x) REG_FIELD_GET(GENMASK(15, 0), x) 467 #define OTHER_GUC_INSTANCE 0 468 #define OTHER_GSC_HECI2_INSTANCE 3 469 #define OTHER_GSC_INSTANCE 6 470 471 #define IIR_REG_SELECTOR(x) XE_REG(0x190070 + ((x) * 4)) 472 #define RCS0_RSVD_INTR_MASK XE_REG(0x190090) 473 #define BCS_RSVD_INTR_MASK XE_REG(0x1900a0) 474 #define VCS0_VCS1_INTR_MASK XE_REG(0x1900a8) 475 #define VCS2_VCS3_INTR_MASK XE_REG(0x1900ac) 476 #define VECS0_VECS1_INTR_MASK XE_REG(0x1900d0) 477 #define HECI2_RSVD_INTR_MASK XE_REG(0x1900e4) 478 #define GUC_SG_INTR_MASK XE_REG(0x1900e8) 479 #define GPM_WGBOXPERF_INTR_MASK XE_REG(0x1900ec) 480 #define GUNIT_GSC_INTR_MASK XE_REG(0x1900f4) 481 #define CCS0_CCS1_INTR_MASK XE_REG(0x190100) 482 #define CCS2_CCS3_INTR_MASK XE_REG(0x190104) 483 #define XEHPC_BCS1_BCS2_INTR_MASK XE_REG(0x190110) 484 #define XEHPC_BCS3_BCS4_INTR_MASK XE_REG(0x190114) 485 #define XEHPC_BCS5_BCS6_INTR_MASK XE_REG(0x190118) 486 #define XEHPC_BCS7_BCS8_INTR_MASK XE_REG(0x19011c) 487 #define GT_WAIT_SEMAPHORE_INTERRUPT REG_BIT(11) 488 #define GT_CONTEXT_SWITCH_INTERRUPT REG_BIT(8) 489 #define GT_RENDER_PIPECTL_NOTIFY_INTERRUPT REG_BIT(4) 490 #define GT_CS_MASTER_ERROR_INTERRUPT REG_BIT(3) 491 #define GT_RENDER_USER_INTERRUPT REG_BIT(0) 492 493 #endif 494