1c8b75bcaSEric Anholt /* 2c8b75bcaSEric Anholt * Copyright (C) 2015 Broadcom 3c8b75bcaSEric Anholt * 4c8b75bcaSEric Anholt * This program is free software; you can redistribute it and/or modify 5c8b75bcaSEric Anholt * it under the terms of the GNU General Public License version 2 as 6c8b75bcaSEric Anholt * published by the Free Software Foundation. 7c8b75bcaSEric Anholt */ 8c8b75bcaSEric Anholt 9abd7dbe9SSouptick Joarder #include <linux/mm_types.h> 10b7e8e25bSMasahiro Yamada #include <drm/drmP.h> 11e9eafcb5SSam Ravnborg #include <drm/drm_util.h> 129338203cSLaurent Pinchart #include <drm/drm_encoder.h> 13b7e8e25bSMasahiro Yamada #include <drm/drm_gem_cma_helper.h> 14766cc6b1SStefan Schake #include <drm/drm_atomic.h> 15818f5c8fSStefan Schake #include <drm/drm_syncobj.h> 169338203cSLaurent Pinchart 1765101d8cSBoris Brezillon #include "uapi/drm/vc4_drm.h" 1865101d8cSBoris Brezillon 19f3099462SEric Anholt /* Don't forget to update vc4_bo.c: bo_type_names[] when adding to 20f3099462SEric Anholt * this. 21f3099462SEric Anholt */ 22f3099462SEric Anholt enum vc4_kernel_bo_type { 23f3099462SEric Anholt /* Any kernel allocation (gem_create_object hook) before it 24f3099462SEric Anholt * gets another type set. 25f3099462SEric Anholt */ 26f3099462SEric Anholt VC4_BO_TYPE_KERNEL, 27f3099462SEric Anholt VC4_BO_TYPE_V3D, 28f3099462SEric Anholt VC4_BO_TYPE_V3D_SHADER, 29f3099462SEric Anholt VC4_BO_TYPE_DUMB, 30f3099462SEric Anholt VC4_BO_TYPE_BIN, 31f3099462SEric Anholt VC4_BO_TYPE_RCL, 32f3099462SEric Anholt VC4_BO_TYPE_BCL, 33f3099462SEric Anholt VC4_BO_TYPE_KERNEL_CACHE, 34f3099462SEric Anholt VC4_BO_TYPE_COUNT 35f3099462SEric Anholt }; 36f3099462SEric Anholt 3765101d8cSBoris Brezillon /* Performance monitor object. The perform lifetime is controlled by userspace 3865101d8cSBoris Brezillon * using perfmon related ioctls. A perfmon can be attached to a submit_cl 3965101d8cSBoris Brezillon * request, and when this is the case, HW perf counters will be activated just 4065101d8cSBoris Brezillon * before the submit_cl is submitted to the GPU and disabled when the job is 4165101d8cSBoris Brezillon * done. This way, only events related to a specific job will be counted. 4265101d8cSBoris Brezillon */ 4365101d8cSBoris Brezillon struct vc4_perfmon { 4465101d8cSBoris Brezillon /* Tracks the number of users of the perfmon, when this counter reaches 4565101d8cSBoris Brezillon * zero the perfmon is destroyed. 4665101d8cSBoris Brezillon */ 4765101d8cSBoris Brezillon refcount_t refcnt; 4865101d8cSBoris Brezillon 4965101d8cSBoris Brezillon /* Number of counters activated in this perfmon instance 5065101d8cSBoris Brezillon * (should be less than DRM_VC4_MAX_PERF_COUNTERS). 5165101d8cSBoris Brezillon */ 5265101d8cSBoris Brezillon u8 ncounters; 5365101d8cSBoris Brezillon 5465101d8cSBoris Brezillon /* Events counted by the HW perf counters. */ 5565101d8cSBoris Brezillon u8 events[DRM_VC4_MAX_PERF_COUNTERS]; 5665101d8cSBoris Brezillon 5765101d8cSBoris Brezillon /* Storage for counter values. Counters are incremented by the HW 5865101d8cSBoris Brezillon * perf counter values every time the perfmon is attached to a GPU job. 5965101d8cSBoris Brezillon * This way, perfmon users don't have to retrieve the results after 6065101d8cSBoris Brezillon * each job if they want to track events covering several submissions. 6165101d8cSBoris Brezillon * Note that counter values can't be reset, but you can fake a reset by 6265101d8cSBoris Brezillon * destroying the perfmon and creating a new one. 6365101d8cSBoris Brezillon */ 6465101d8cSBoris Brezillon u64 counters[0]; 6565101d8cSBoris Brezillon }; 6665101d8cSBoris Brezillon 67c8b75bcaSEric Anholt struct vc4_dev { 68c8b75bcaSEric Anholt struct drm_device *dev; 69c8b75bcaSEric Anholt 70c8b75bcaSEric Anholt struct vc4_hdmi *hdmi; 71c8b75bcaSEric Anholt struct vc4_hvs *hvs; 72d3f5168aSEric Anholt struct vc4_v3d *v3d; 7308302c35SEric Anholt struct vc4_dpi *dpi; 744078f575SEric Anholt struct vc4_dsi *dsi1; 75e4b81f8cSBoris Brezillon struct vc4_vec *vec; 76008095e0SBoris Brezillon struct vc4_txp *txp; 7748666d56SDerek Foreman 7821461365SEric Anholt struct vc4_hang_state *hang_state; 7921461365SEric Anholt 80c826a6e1SEric Anholt /* The kernel-space BO cache. Tracks buffers that have been 81c826a6e1SEric Anholt * unreferenced by all other users (refcounts of 0!) but not 82c826a6e1SEric Anholt * yet freed, so we can do cheap allocations. 83c826a6e1SEric Anholt */ 84c826a6e1SEric Anholt struct vc4_bo_cache { 85c826a6e1SEric Anholt /* Array of list heads for entries in the BO cache, 86c826a6e1SEric Anholt * based on number of pages, so we can do O(1) lookups 87c826a6e1SEric Anholt * in the cache when allocating. 88c826a6e1SEric Anholt */ 89c826a6e1SEric Anholt struct list_head *size_list; 90c826a6e1SEric Anholt uint32_t size_list_size; 91c826a6e1SEric Anholt 92c826a6e1SEric Anholt /* List of all BOs in the cache, ordered by age, so we 93c826a6e1SEric Anholt * can do O(1) lookups when trying to free old 94c826a6e1SEric Anholt * buffers. 95c826a6e1SEric Anholt */ 96c826a6e1SEric Anholt struct list_head time_list; 97c826a6e1SEric Anholt struct work_struct time_work; 98c826a6e1SEric Anholt struct timer_list time_timer; 99c826a6e1SEric Anholt } bo_cache; 100c826a6e1SEric Anholt 101f3099462SEric Anholt u32 num_labels; 102f3099462SEric Anholt struct vc4_label { 103f3099462SEric Anholt const char *name; 104c826a6e1SEric Anholt u32 num_allocated; 105c826a6e1SEric Anholt u32 size_allocated; 106f3099462SEric Anholt } *bo_labels; 107c826a6e1SEric Anholt 108f3099462SEric Anholt /* Protects bo_cache and bo_labels. */ 109c826a6e1SEric Anholt struct mutex bo_lock; 110d5b1a78aSEric Anholt 111b9f19259SBoris Brezillon /* Purgeable BO pool. All BOs in this pool can have their memory 112b9f19259SBoris Brezillon * reclaimed if the driver is unable to allocate new BOs. We also 113b9f19259SBoris Brezillon * keep stats related to the purge mechanism here. 114b9f19259SBoris Brezillon */ 115b9f19259SBoris Brezillon struct { 116b9f19259SBoris Brezillon struct list_head list; 117b9f19259SBoris Brezillon unsigned int num; 118b9f19259SBoris Brezillon size_t size; 119b9f19259SBoris Brezillon unsigned int purged_num; 120b9f19259SBoris Brezillon size_t purged_size; 121b9f19259SBoris Brezillon struct mutex lock; 122b9f19259SBoris Brezillon } purgeable; 123b9f19259SBoris Brezillon 124cdec4d36SEric Anholt uint64_t dma_fence_context; 125cdec4d36SEric Anholt 126ca26d28bSVarad Gautam /* Sequence number for the last job queued in bin_job_list. 127d5b1a78aSEric Anholt * Starts at 0 (no jobs emitted). 128d5b1a78aSEric Anholt */ 129d5b1a78aSEric Anholt uint64_t emit_seqno; 130d5b1a78aSEric Anholt 131d5b1a78aSEric Anholt /* Sequence number for the last completed job on the GPU. 132d5b1a78aSEric Anholt * Starts at 0 (no jobs completed). 133d5b1a78aSEric Anholt */ 134d5b1a78aSEric Anholt uint64_t finished_seqno; 135d5b1a78aSEric Anholt 136ca26d28bSVarad Gautam /* List of all struct vc4_exec_info for jobs to be executed in 137ca26d28bSVarad Gautam * the binner. The first job in the list is the one currently 138ca26d28bSVarad Gautam * programmed into ct0ca for execution. 139d5b1a78aSEric Anholt */ 140ca26d28bSVarad Gautam struct list_head bin_job_list; 141ca26d28bSVarad Gautam 142ca26d28bSVarad Gautam /* List of all struct vc4_exec_info for jobs that have 143ca26d28bSVarad Gautam * completed binning and are ready for rendering. The first 144ca26d28bSVarad Gautam * job in the list is the one currently programmed into ct1ca 145ca26d28bSVarad Gautam * for execution. 146ca26d28bSVarad Gautam */ 147ca26d28bSVarad Gautam struct list_head render_job_list; 148ca26d28bSVarad Gautam 149d5b1a78aSEric Anholt /* List of the finished vc4_exec_infos waiting to be freed by 150d5b1a78aSEric Anholt * job_done_work. 151d5b1a78aSEric Anholt */ 152d5b1a78aSEric Anholt struct list_head job_done_list; 153d5b1a78aSEric Anholt /* Spinlock used to synchronize the job_list and seqno 154d5b1a78aSEric Anholt * accesses between the IRQ handler and GEM ioctls. 155d5b1a78aSEric Anholt */ 156d5b1a78aSEric Anholt spinlock_t job_lock; 157d5b1a78aSEric Anholt wait_queue_head_t job_wait_queue; 158d5b1a78aSEric Anholt struct work_struct job_done_work; 159d5b1a78aSEric Anholt 16065101d8cSBoris Brezillon /* Used to track the active perfmon if any. Access to this field is 16165101d8cSBoris Brezillon * protected by job_lock. 16265101d8cSBoris Brezillon */ 16365101d8cSBoris Brezillon struct vc4_perfmon *active_perfmon; 16465101d8cSBoris Brezillon 165b501baccSEric Anholt /* List of struct vc4_seqno_cb for callbacks to be made from a 166b501baccSEric Anholt * workqueue when the given seqno is passed. 167b501baccSEric Anholt */ 168b501baccSEric Anholt struct list_head seqno_cb_list; 169b501baccSEric Anholt 170553c942fSEric Anholt /* The memory used for storing binner tile alloc, tile state, 171553c942fSEric Anholt * and overflow memory allocations. This is freed when V3D 172553c942fSEric Anholt * powers down. 173d5b1a78aSEric Anholt */ 174553c942fSEric Anholt struct vc4_bo *bin_bo; 175553c942fSEric Anholt 176553c942fSEric Anholt /* Size of blocks allocated within bin_bo. */ 177553c942fSEric Anholt uint32_t bin_alloc_size; 178553c942fSEric Anholt 179553c942fSEric Anholt /* Bitmask of the bin_alloc_size chunks in bin_bo that are 180553c942fSEric Anholt * used. 181553c942fSEric Anholt */ 182553c942fSEric Anholt uint32_t bin_alloc_used; 183553c942fSEric Anholt 184553c942fSEric Anholt /* Bitmask of the current bin_alloc used for overflow memory. */ 185553c942fSEric Anholt uint32_t bin_alloc_overflow; 186553c942fSEric Anholt 187531a1b62SBoris Brezillon /* Incremented when an underrun error happened after an atomic commit. 188531a1b62SBoris Brezillon * This is particularly useful to detect when a specific modeset is too 189531a1b62SBoris Brezillon * demanding in term of memory or HVS bandwidth which is hard to guess 190531a1b62SBoris Brezillon * at atomic check time. 191531a1b62SBoris Brezillon */ 192531a1b62SBoris Brezillon atomic_t underrun; 193531a1b62SBoris Brezillon 194d5b1a78aSEric Anholt struct work_struct overflow_mem_work; 195d5b1a78aSEric Anholt 19636cb6253SEric Anholt int power_refcount; 19736cb6253SEric Anholt 1986b5c029dSPaul Kocialkowski /* Set to true when the load tracker is active. */ 1996b5c029dSPaul Kocialkowski bool load_tracker_enabled; 2006b5c029dSPaul Kocialkowski 20136cb6253SEric Anholt /* Mutex controlling the power refcount. */ 20236cb6253SEric Anholt struct mutex power_lock; 20336cb6253SEric Anholt 204d5b1a78aSEric Anholt struct { 205d5b1a78aSEric Anholt struct timer_list timer; 206d5b1a78aSEric Anholt struct work_struct reset_work; 207d5b1a78aSEric Anholt } hangcheck; 208d5b1a78aSEric Anholt 209d5b1a78aSEric Anholt struct semaphore async_modeset; 210766cc6b1SStefan Schake 211766cc6b1SStefan Schake struct drm_modeset_lock ctm_state_lock; 212766cc6b1SStefan Schake struct drm_private_obj ctm_manager; 2134686da83SBoris Brezillon struct drm_private_obj load_tracker; 214c9be804cSEric Anholt 215c9be804cSEric Anholt /* List of vc4_debugfs_info_entry for adding to debugfs once 216c9be804cSEric Anholt * the minor is available (after drm_dev_register()). 217c9be804cSEric Anholt */ 218c9be804cSEric Anholt struct list_head debugfs_list; 219*35c8b4b2SPaul Kocialkowski 220*35c8b4b2SPaul Kocialkowski /* Mutex for binner bo allocation. */ 221*35c8b4b2SPaul Kocialkowski struct mutex bin_bo_lock; 222*35c8b4b2SPaul Kocialkowski /* Reference count for our binner bo. */ 223*35c8b4b2SPaul Kocialkowski struct kref bin_bo_kref; 224c8b75bcaSEric Anholt }; 225c8b75bcaSEric Anholt 226c8b75bcaSEric Anholt static inline struct vc4_dev * 227c8b75bcaSEric Anholt to_vc4_dev(struct drm_device *dev) 228c8b75bcaSEric Anholt { 229c8b75bcaSEric Anholt return (struct vc4_dev *)dev->dev_private; 230c8b75bcaSEric Anholt } 231c8b75bcaSEric Anholt 232c8b75bcaSEric Anholt struct vc4_bo { 233c8b75bcaSEric Anholt struct drm_gem_cma_object base; 234c826a6e1SEric Anholt 2357edabee0SEric Anholt /* seqno of the last job to render using this BO. */ 236d5b1a78aSEric Anholt uint64_t seqno; 237d5b1a78aSEric Anholt 2387edabee0SEric Anholt /* seqno of the last job to use the RCL to write to this BO. 2397edabee0SEric Anholt * 2407edabee0SEric Anholt * Note that this doesn't include binner overflow memory 2417edabee0SEric Anholt * writes. 2427edabee0SEric Anholt */ 2437edabee0SEric Anholt uint64_t write_seqno; 2447edabee0SEric Anholt 24583753117SEric Anholt bool t_format; 24683753117SEric Anholt 247c826a6e1SEric Anholt /* List entry for the BO's position in either 248c826a6e1SEric Anholt * vc4_exec_info->unref_list or vc4_dev->bo_cache.time_list 249c826a6e1SEric Anholt */ 250c826a6e1SEric Anholt struct list_head unref_head; 251c826a6e1SEric Anholt 252c826a6e1SEric Anholt /* Time in jiffies when the BO was put in vc4->bo_cache. */ 253c826a6e1SEric Anholt unsigned long free_time; 254c826a6e1SEric Anholt 255c826a6e1SEric Anholt /* List entry for the BO's position in vc4_dev->bo_cache.size_list */ 256c826a6e1SEric Anholt struct list_head size_head; 257463873d5SEric Anholt 258463873d5SEric Anholt /* Struct for shader validation state, if created by 259463873d5SEric Anholt * DRM_IOCTL_VC4_CREATE_SHADER_BO. 260463873d5SEric Anholt */ 261463873d5SEric Anholt struct vc4_validated_shader_info *validated_shader; 262cdec4d36SEric Anholt 263f3099462SEric Anholt /* One of enum vc4_kernel_bo_type, or VC4_BO_TYPE_COUNT + i 264f3099462SEric Anholt * for user-allocated labels. 265f3099462SEric Anholt */ 266f3099462SEric Anholt int label; 267b9f19259SBoris Brezillon 268b9f19259SBoris Brezillon /* Count the number of active users. This is needed to determine 269b9f19259SBoris Brezillon * whether we can move the BO to the purgeable list or not (when the BO 270b9f19259SBoris Brezillon * is used by the GPU or the display engine we can't purge it). 271b9f19259SBoris Brezillon */ 272b9f19259SBoris Brezillon refcount_t usecnt; 273b9f19259SBoris Brezillon 274b9f19259SBoris Brezillon /* Store purgeable/purged state here */ 275b9f19259SBoris Brezillon u32 madv; 276b9f19259SBoris Brezillon struct mutex madv_lock; 277c8b75bcaSEric Anholt }; 278c8b75bcaSEric Anholt 279c8b75bcaSEric Anholt static inline struct vc4_bo * 280c8b75bcaSEric Anholt to_vc4_bo(struct drm_gem_object *bo) 281c8b75bcaSEric Anholt { 282c8b75bcaSEric Anholt return (struct vc4_bo *)bo; 283c8b75bcaSEric Anholt } 284c8b75bcaSEric Anholt 285cdec4d36SEric Anholt struct vc4_fence { 286cdec4d36SEric Anholt struct dma_fence base; 287cdec4d36SEric Anholt struct drm_device *dev; 288cdec4d36SEric Anholt /* vc4 seqno for signaled() test */ 289cdec4d36SEric Anholt uint64_t seqno; 290cdec4d36SEric Anholt }; 291cdec4d36SEric Anholt 292cdec4d36SEric Anholt static inline struct vc4_fence * 293cdec4d36SEric Anholt to_vc4_fence(struct dma_fence *fence) 294cdec4d36SEric Anholt { 295cdec4d36SEric Anholt return (struct vc4_fence *)fence; 296cdec4d36SEric Anholt } 297cdec4d36SEric Anholt 298b501baccSEric Anholt struct vc4_seqno_cb { 299b501baccSEric Anholt struct work_struct work; 300b501baccSEric Anholt uint64_t seqno; 301b501baccSEric Anholt void (*func)(struct vc4_seqno_cb *cb); 302b501baccSEric Anholt }; 303b501baccSEric Anholt 304d3f5168aSEric Anholt struct vc4_v3d { 305001bdb55SEric Anholt struct vc4_dev *vc4; 306d3f5168aSEric Anholt struct platform_device *pdev; 307d3f5168aSEric Anholt void __iomem *regs; 308b72a2816SEric Anholt struct clk *clk; 3093051719aSEric Anholt struct debugfs_regset32 regset; 310d3f5168aSEric Anholt }; 311d3f5168aSEric Anholt 312c8b75bcaSEric Anholt struct vc4_hvs { 313c8b75bcaSEric Anholt struct platform_device *pdev; 314c8b75bcaSEric Anholt void __iomem *regs; 315d8dbf44fSEric Anholt u32 __iomem *dlist; 316d8dbf44fSEric Anholt 317d8dbf44fSEric Anholt /* Memory manager for CRTCs to allocate space in the display 318d8dbf44fSEric Anholt * list. Units are dwords. 319d8dbf44fSEric Anholt */ 320d8dbf44fSEric Anholt struct drm_mm dlist_mm; 32121af94cfSEric Anholt /* Memory manager for the LBM memory used by HVS scaling. */ 32221af94cfSEric Anholt struct drm_mm lbm_mm; 323d8dbf44fSEric Anholt spinlock_t mm_lock; 32421af94cfSEric Anholt 32521af94cfSEric Anholt struct drm_mm_node mitchell_netravali_filter; 3263051719aSEric Anholt struct debugfs_regset32 regset; 327c8b75bcaSEric Anholt }; 328c8b75bcaSEric Anholt 329c8b75bcaSEric Anholt struct vc4_plane { 330c8b75bcaSEric Anholt struct drm_plane base; 331c8b75bcaSEric Anholt }; 332c8b75bcaSEric Anholt 333c8b75bcaSEric Anholt static inline struct vc4_plane * 334c8b75bcaSEric Anholt to_vc4_plane(struct drm_plane *plane) 335c8b75bcaSEric Anholt { 336c8b75bcaSEric Anholt return (struct vc4_plane *)plane; 337c8b75bcaSEric Anholt } 338c8b75bcaSEric Anholt 33982364698SStefan Schake enum vc4_scaling_mode { 34082364698SStefan Schake VC4_SCALING_NONE, 34182364698SStefan Schake VC4_SCALING_TPZ, 34282364698SStefan Schake VC4_SCALING_PPF, 34382364698SStefan Schake }; 34482364698SStefan Schake 34582364698SStefan Schake struct vc4_plane_state { 34682364698SStefan Schake struct drm_plane_state base; 34782364698SStefan Schake /* System memory copy of the display list for this element, computed 34882364698SStefan Schake * at atomic_check time. 34982364698SStefan Schake */ 35082364698SStefan Schake u32 *dlist; 35182364698SStefan Schake u32 dlist_size; /* Number of dwords allocated for the display list */ 35282364698SStefan Schake u32 dlist_count; /* Number of used dwords in the display list. */ 35382364698SStefan Schake 35482364698SStefan Schake /* Offset in the dlist to various words, for pageflip or 35582364698SStefan Schake * cursor updates. 35682364698SStefan Schake */ 35782364698SStefan Schake u32 pos0_offset; 35882364698SStefan Schake u32 pos2_offset; 35982364698SStefan Schake u32 ptr0_offset; 3600a038c1cSBoris Brezillon u32 lbm_offset; 36182364698SStefan Schake 36282364698SStefan Schake /* Offset where the plane's dlist was last stored in the 36382364698SStefan Schake * hardware at vc4_crtc_atomic_flush() time. 36482364698SStefan Schake */ 36582364698SStefan Schake u32 __iomem *hw_dlist; 36682364698SStefan Schake 36782364698SStefan Schake /* Clipped coordinates of the plane on the display. */ 36882364698SStefan Schake int crtc_x, crtc_y, crtc_w, crtc_h; 36982364698SStefan Schake /* Clipped area being scanned from in the FB. */ 37082364698SStefan Schake u32 src_x, src_y; 37182364698SStefan Schake 37282364698SStefan Schake u32 src_w[2], src_h[2]; 37382364698SStefan Schake 37482364698SStefan Schake /* Scaling selection for the RGB/Y plane and the Cb/Cr planes. */ 37582364698SStefan Schake enum vc4_scaling_mode x_scaling[2], y_scaling[2]; 37682364698SStefan Schake bool is_unity; 37782364698SStefan Schake bool is_yuv; 37882364698SStefan Schake 37982364698SStefan Schake /* Offset to start scanning out from the start of the plane's 38082364698SStefan Schake * BO. 38182364698SStefan Schake */ 38282364698SStefan Schake u32 offsets[3]; 38382364698SStefan Schake 38482364698SStefan Schake /* Our allocation in LBM for temporary storage during scaling. */ 38582364698SStefan Schake struct drm_mm_node lbm; 38682364698SStefan Schake 38782364698SStefan Schake /* Set when the plane has per-pixel alpha content or does not cover 38882364698SStefan Schake * the entire screen. This is a hint to the CRTC that it might need 38982364698SStefan Schake * to enable background color fill. 39082364698SStefan Schake */ 39182364698SStefan Schake bool needs_bg_fill; 3928d938449SBoris Brezillon 3938d938449SBoris Brezillon /* Mark the dlist as initialized. Useful to avoid initializing it twice 3948d938449SBoris Brezillon * when async update is not possible. 3958d938449SBoris Brezillon */ 3968d938449SBoris Brezillon bool dlist_initialized; 3974686da83SBoris Brezillon 3984686da83SBoris Brezillon /* Load of this plane on the HVS block. The load is expressed in HVS 3994686da83SBoris Brezillon * cycles/sec. 4004686da83SBoris Brezillon */ 4014686da83SBoris Brezillon u64 hvs_load; 4024686da83SBoris Brezillon 4034686da83SBoris Brezillon /* Memory bandwidth needed for this plane. This is expressed in 4044686da83SBoris Brezillon * bytes/sec. 4054686da83SBoris Brezillon */ 4064686da83SBoris Brezillon u64 membus_load; 40782364698SStefan Schake }; 40882364698SStefan Schake 40982364698SStefan Schake static inline struct vc4_plane_state * 41082364698SStefan Schake to_vc4_plane_state(struct drm_plane_state *state) 41182364698SStefan Schake { 41282364698SStefan Schake return (struct vc4_plane_state *)state; 41382364698SStefan Schake } 41482364698SStefan Schake 415c8b75bcaSEric Anholt enum vc4_encoder_type { 416ab8df60eSBoris Brezillon VC4_ENCODER_TYPE_NONE, 417c8b75bcaSEric Anholt VC4_ENCODER_TYPE_HDMI, 418c8b75bcaSEric Anholt VC4_ENCODER_TYPE_VEC, 419c8b75bcaSEric Anholt VC4_ENCODER_TYPE_DSI0, 420c8b75bcaSEric Anholt VC4_ENCODER_TYPE_DSI1, 421c8b75bcaSEric Anholt VC4_ENCODER_TYPE_SMI, 422c8b75bcaSEric Anholt VC4_ENCODER_TYPE_DPI, 423c8b75bcaSEric Anholt }; 424c8b75bcaSEric Anholt 425c8b75bcaSEric Anholt struct vc4_encoder { 426c8b75bcaSEric Anholt struct drm_encoder base; 427c8b75bcaSEric Anholt enum vc4_encoder_type type; 428c8b75bcaSEric Anholt u32 clock_select; 429c8b75bcaSEric Anholt }; 430c8b75bcaSEric Anholt 431c8b75bcaSEric Anholt static inline struct vc4_encoder * 432c8b75bcaSEric Anholt to_vc4_encoder(struct drm_encoder *encoder) 433c8b75bcaSEric Anholt { 434c8b75bcaSEric Anholt return container_of(encoder, struct vc4_encoder, base); 435c8b75bcaSEric Anholt } 436c8b75bcaSEric Anholt 43779271807SStefan Schake struct vc4_crtc_data { 43879271807SStefan Schake /* Which channel of the HVS this pixelvalve sources from. */ 43979271807SStefan Schake int hvs_channel; 44079271807SStefan Schake 44179271807SStefan Schake enum vc4_encoder_type encoder_types[4]; 442c9be804cSEric Anholt const char *debugfs_name; 44379271807SStefan Schake }; 44479271807SStefan Schake 44579271807SStefan Schake struct vc4_crtc { 44679271807SStefan Schake struct drm_crtc base; 4473051719aSEric Anholt struct platform_device *pdev; 44879271807SStefan Schake const struct vc4_crtc_data *data; 44979271807SStefan Schake void __iomem *regs; 45079271807SStefan Schake 45179271807SStefan Schake /* Timestamp at start of vblank irq - unaffected by lock delays. */ 45279271807SStefan Schake ktime_t t_vblank; 45379271807SStefan Schake 45479271807SStefan Schake /* Which HVS channel we're using for our CRTC. */ 45579271807SStefan Schake int channel; 45679271807SStefan Schake 45779271807SStefan Schake u8 lut_r[256]; 45879271807SStefan Schake u8 lut_g[256]; 45979271807SStefan Schake u8 lut_b[256]; 46079271807SStefan Schake /* Size in pixels of the COB memory allocated to this CRTC. */ 46179271807SStefan Schake u32 cob_size; 46279271807SStefan Schake 46379271807SStefan Schake struct drm_pending_vblank_event *event; 4643051719aSEric Anholt 4653051719aSEric Anholt struct debugfs_regset32 regset; 46679271807SStefan Schake }; 46779271807SStefan Schake 46879271807SStefan Schake static inline struct vc4_crtc * 46979271807SStefan Schake to_vc4_crtc(struct drm_crtc *crtc) 47079271807SStefan Schake { 47179271807SStefan Schake return (struct vc4_crtc *)crtc; 47279271807SStefan Schake } 47379271807SStefan Schake 474d3f5168aSEric Anholt #define V3D_READ(offset) readl(vc4->v3d->regs + offset) 475d3f5168aSEric Anholt #define V3D_WRITE(offset, val) writel(val, vc4->v3d->regs + offset) 476c8b75bcaSEric Anholt #define HVS_READ(offset) readl(vc4->hvs->regs + offset) 477c8b75bcaSEric Anholt #define HVS_WRITE(offset, val) writel(val, vc4->hvs->regs + offset) 478c8b75bcaSEric Anholt 4793051719aSEric Anholt #define VC4_REG32(reg) { .name = #reg, .offset = reg } 4803051719aSEric Anholt 481d5b1a78aSEric Anholt struct vc4_exec_info { 482d5b1a78aSEric Anholt /* Sequence number for this bin/render job. */ 483d5b1a78aSEric Anholt uint64_t seqno; 484d5b1a78aSEric Anholt 4857edabee0SEric Anholt /* Latest write_seqno of any BO that binning depends on. */ 4867edabee0SEric Anholt uint64_t bin_dep_seqno; 4877edabee0SEric Anholt 488cdec4d36SEric Anholt struct dma_fence *fence; 489cdec4d36SEric Anholt 490c4ce60dcSEric Anholt /* Last current addresses the hardware was processing when the 491c4ce60dcSEric Anholt * hangcheck timer checked on us. 492c4ce60dcSEric Anholt */ 493c4ce60dcSEric Anholt uint32_t last_ct0ca, last_ct1ca; 494c4ce60dcSEric Anholt 495d5b1a78aSEric Anholt /* Kernel-space copy of the ioctl arguments */ 496d5b1a78aSEric Anholt struct drm_vc4_submit_cl *args; 497d5b1a78aSEric Anholt 498d5b1a78aSEric Anholt /* This is the array of BOs that were looked up at the start of exec. 499d5b1a78aSEric Anholt * Command validation will use indices into this array. 500d5b1a78aSEric Anholt */ 501d5b1a78aSEric Anholt struct drm_gem_cma_object **bo; 502d5b1a78aSEric Anholt uint32_t bo_count; 503d5b1a78aSEric Anholt 5047edabee0SEric Anholt /* List of BOs that are being written by the RCL. Other than 5057edabee0SEric Anholt * the binner temporary storage, this is all the BOs written 5067edabee0SEric Anholt * by the job. 5077edabee0SEric Anholt */ 5087edabee0SEric Anholt struct drm_gem_cma_object *rcl_write_bo[4]; 5097edabee0SEric Anholt uint32_t rcl_write_bo_count; 5107edabee0SEric Anholt 511d5b1a78aSEric Anholt /* Pointers for our position in vc4->job_list */ 512d5b1a78aSEric Anholt struct list_head head; 513d5b1a78aSEric Anholt 514d5b1a78aSEric Anholt /* List of other BOs used in the job that need to be released 515d5b1a78aSEric Anholt * once the job is complete. 516d5b1a78aSEric Anholt */ 517d5b1a78aSEric Anholt struct list_head unref_list; 518d5b1a78aSEric Anholt 519d5b1a78aSEric Anholt /* Current unvalidated indices into @bo loaded by the non-hardware 520d5b1a78aSEric Anholt * VC4_PACKET_GEM_HANDLES. 521d5b1a78aSEric Anholt */ 522d5b1a78aSEric Anholt uint32_t bo_index[2]; 523d5b1a78aSEric Anholt 524d5b1a78aSEric Anholt /* This is the BO where we store the validated command lists, shader 525d5b1a78aSEric Anholt * records, and uniforms. 526d5b1a78aSEric Anholt */ 527d5b1a78aSEric Anholt struct drm_gem_cma_object *exec_bo; 528d5b1a78aSEric Anholt 529d5b1a78aSEric Anholt /** 530d5b1a78aSEric Anholt * This tracks the per-shader-record state (packet 64) that 531d5b1a78aSEric Anholt * determines the length of the shader record and the offset 532d5b1a78aSEric Anholt * it's expected to be found at. It gets read in from the 533d5b1a78aSEric Anholt * command lists. 534d5b1a78aSEric Anholt */ 535d5b1a78aSEric Anholt struct vc4_shader_state { 536d5b1a78aSEric Anholt uint32_t addr; 537d5b1a78aSEric Anholt /* Maximum vertex index referenced by any primitive using this 538d5b1a78aSEric Anholt * shader state. 539d5b1a78aSEric Anholt */ 540d5b1a78aSEric Anholt uint32_t max_index; 541d5b1a78aSEric Anholt } *shader_state; 542d5b1a78aSEric Anholt 543d5b1a78aSEric Anholt /** How many shader states the user declared they were using. */ 544d5b1a78aSEric Anholt uint32_t shader_state_size; 545d5b1a78aSEric Anholt /** How many shader state records the validator has seen. */ 546d5b1a78aSEric Anholt uint32_t shader_state_count; 547d5b1a78aSEric Anholt 548d5b1a78aSEric Anholt bool found_tile_binning_mode_config_packet; 549d5b1a78aSEric Anholt bool found_start_tile_binning_packet; 550d5b1a78aSEric Anholt bool found_increment_semaphore_packet; 551d5b1a78aSEric Anholt bool found_flush; 552d5b1a78aSEric Anholt uint8_t bin_tiles_x, bin_tiles_y; 553553c942fSEric Anholt /* Physical address of the start of the tile alloc array 554553c942fSEric Anholt * (where each tile's binned CL will start) 555553c942fSEric Anholt */ 556d5b1a78aSEric Anholt uint32_t tile_alloc_offset; 557553c942fSEric Anholt /* Bitmask of which binner slots are freed when this job completes. */ 558553c942fSEric Anholt uint32_t bin_slots; 559d5b1a78aSEric Anholt 560d5b1a78aSEric Anholt /** 561d5b1a78aSEric Anholt * Computed addresses pointing into exec_bo where we start the 562d5b1a78aSEric Anholt * bin thread (ct0) and render thread (ct1). 563d5b1a78aSEric Anholt */ 564d5b1a78aSEric Anholt uint32_t ct0ca, ct0ea; 565d5b1a78aSEric Anholt uint32_t ct1ca, ct1ea; 566d5b1a78aSEric Anholt 567d5b1a78aSEric Anholt /* Pointer to the unvalidated bin CL (if present). */ 568d5b1a78aSEric Anholt void *bin_u; 569d5b1a78aSEric Anholt 570d5b1a78aSEric Anholt /* Pointers to the shader recs. These paddr gets incremented as CL 571d5b1a78aSEric Anholt * packets are relocated in validate_gl_shader_state, and the vaddrs 572d5b1a78aSEric Anholt * (u and v) get incremented and size decremented as the shader recs 573d5b1a78aSEric Anholt * themselves are validated. 574d5b1a78aSEric Anholt */ 575d5b1a78aSEric Anholt void *shader_rec_u; 576d5b1a78aSEric Anholt void *shader_rec_v; 577d5b1a78aSEric Anholt uint32_t shader_rec_p; 578d5b1a78aSEric Anholt uint32_t shader_rec_size; 579d5b1a78aSEric Anholt 580d5b1a78aSEric Anholt /* Pointers to the uniform data. These pointers are incremented, and 581d5b1a78aSEric Anholt * size decremented, as each batch of uniforms is uploaded. 582d5b1a78aSEric Anholt */ 583d5b1a78aSEric Anholt void *uniforms_u; 584d5b1a78aSEric Anholt void *uniforms_v; 585d5b1a78aSEric Anholt uint32_t uniforms_p; 586d5b1a78aSEric Anholt uint32_t uniforms_size; 58765101d8cSBoris Brezillon 58865101d8cSBoris Brezillon /* Pointer to a performance monitor object if the user requested it, 58965101d8cSBoris Brezillon * NULL otherwise. 59065101d8cSBoris Brezillon */ 59165101d8cSBoris Brezillon struct vc4_perfmon *perfmon; 592*35c8b4b2SPaul Kocialkowski 593*35c8b4b2SPaul Kocialkowski /* Whether the exec has taken a reference to the binner BO, which should 594*35c8b4b2SPaul Kocialkowski * happen with a VC4_PACKET_TILE_BINNING_MODE_CONFIG packet. 595*35c8b4b2SPaul Kocialkowski */ 596*35c8b4b2SPaul Kocialkowski bool bin_bo_used; 59765101d8cSBoris Brezillon }; 59865101d8cSBoris Brezillon 59965101d8cSBoris Brezillon /* Per-open file private data. Any driver-specific resource that has to be 60065101d8cSBoris Brezillon * released when the DRM file is closed should be placed here. 60165101d8cSBoris Brezillon */ 60265101d8cSBoris Brezillon struct vc4_file { 60365101d8cSBoris Brezillon struct { 60465101d8cSBoris Brezillon struct idr idr; 60565101d8cSBoris Brezillon struct mutex lock; 60665101d8cSBoris Brezillon } perfmon; 607*35c8b4b2SPaul Kocialkowski 608*35c8b4b2SPaul Kocialkowski bool bin_bo_used; 609d5b1a78aSEric Anholt }; 610d5b1a78aSEric Anholt 611d5b1a78aSEric Anholt static inline struct vc4_exec_info * 612ca26d28bSVarad Gautam vc4_first_bin_job(struct vc4_dev *vc4) 613d5b1a78aSEric Anholt { 61457b9f569SMasahiro Yamada return list_first_entry_or_null(&vc4->bin_job_list, 61557b9f569SMasahiro Yamada struct vc4_exec_info, head); 616ca26d28bSVarad Gautam } 617ca26d28bSVarad Gautam 618ca26d28bSVarad Gautam static inline struct vc4_exec_info * 619ca26d28bSVarad Gautam vc4_first_render_job(struct vc4_dev *vc4) 620ca26d28bSVarad Gautam { 62157b9f569SMasahiro Yamada return list_first_entry_or_null(&vc4->render_job_list, 622ca26d28bSVarad Gautam struct vc4_exec_info, head); 623d5b1a78aSEric Anholt } 624d5b1a78aSEric Anholt 6259326e6f2SEric Anholt static inline struct vc4_exec_info * 6269326e6f2SEric Anholt vc4_last_render_job(struct vc4_dev *vc4) 6279326e6f2SEric Anholt { 6289326e6f2SEric Anholt if (list_empty(&vc4->render_job_list)) 6299326e6f2SEric Anholt return NULL; 6309326e6f2SEric Anholt return list_last_entry(&vc4->render_job_list, 6319326e6f2SEric Anholt struct vc4_exec_info, head); 6329326e6f2SEric Anholt } 6339326e6f2SEric Anholt 634c8b75bcaSEric Anholt /** 635463873d5SEric Anholt * struct vc4_texture_sample_info - saves the offsets into the UBO for texture 636463873d5SEric Anholt * setup parameters. 637463873d5SEric Anholt * 638463873d5SEric Anholt * This will be used at draw time to relocate the reference to the texture 639463873d5SEric Anholt * contents in p0, and validate that the offset combined with 640463873d5SEric Anholt * width/height/stride/etc. from p1 and p2/p3 doesn't sample outside the BO. 641463873d5SEric Anholt * Note that the hardware treats unprovided config parameters as 0, so not all 642463873d5SEric Anholt * of them need to be set up for every texure sample, and we'll store ~0 as 643463873d5SEric Anholt * the offset to mark the unused ones. 644463873d5SEric Anholt * 645463873d5SEric Anholt * See the VC4 3D architecture guide page 41 ("Texture and Memory Lookup Unit 646463873d5SEric Anholt * Setup") for definitions of the texture parameters. 647463873d5SEric Anholt */ 648463873d5SEric Anholt struct vc4_texture_sample_info { 649463873d5SEric Anholt bool is_direct; 650463873d5SEric Anholt uint32_t p_offset[4]; 651463873d5SEric Anholt }; 652463873d5SEric Anholt 653463873d5SEric Anholt /** 654463873d5SEric Anholt * struct vc4_validated_shader_info - information about validated shaders that 655463873d5SEric Anholt * needs to be used from command list validation. 656463873d5SEric Anholt * 657463873d5SEric Anholt * For a given shader, each time a shader state record references it, we need 658463873d5SEric Anholt * to verify that the shader doesn't read more uniforms than the shader state 659463873d5SEric Anholt * record's uniform BO pointer can provide, and we need to apply relocations 660463873d5SEric Anholt * and validate the shader state record's uniforms that define the texture 661463873d5SEric Anholt * samples. 662463873d5SEric Anholt */ 663463873d5SEric Anholt struct vc4_validated_shader_info { 664463873d5SEric Anholt uint32_t uniforms_size; 665463873d5SEric Anholt uint32_t uniforms_src_size; 666463873d5SEric Anholt uint32_t num_texture_samples; 667463873d5SEric Anholt struct vc4_texture_sample_info *texture_samples; 6686d45c81dSEric Anholt 6696d45c81dSEric Anholt uint32_t num_uniform_addr_offsets; 6706d45c81dSEric Anholt uint32_t *uniform_addr_offsets; 671c778cc5dSJonas Pfeil 672c778cc5dSJonas Pfeil bool is_threaded; 673463873d5SEric Anholt }; 674463873d5SEric Anholt 675463873d5SEric Anholt /** 676c8b75bcaSEric Anholt * _wait_for - magic (register) wait macro 677c8b75bcaSEric Anholt * 678c8b75bcaSEric Anholt * Does the right thing for modeset paths when run under kdgb or similar atomic 679c8b75bcaSEric Anholt * contexts. Note that it's important that we check the condition again after 680c8b75bcaSEric Anholt * having timed out, since the timeout could be due to preemption or similar and 681c8b75bcaSEric Anholt * we've never had a chance to check the condition before the timeout. 682c8b75bcaSEric Anholt */ 683c8b75bcaSEric Anholt #define _wait_for(COND, MS, W) ({ \ 684c8b75bcaSEric Anholt unsigned long timeout__ = jiffies + msecs_to_jiffies(MS) + 1; \ 685c8b75bcaSEric Anholt int ret__ = 0; \ 686c8b75bcaSEric Anholt while (!(COND)) { \ 687c8b75bcaSEric Anholt if (time_after(jiffies, timeout__)) { \ 688c8b75bcaSEric Anholt if (!(COND)) \ 689c8b75bcaSEric Anholt ret__ = -ETIMEDOUT; \ 690c8b75bcaSEric Anholt break; \ 691c8b75bcaSEric Anholt } \ 692c8b75bcaSEric Anholt if (W && drm_can_sleep()) { \ 693c8b75bcaSEric Anholt msleep(W); \ 694c8b75bcaSEric Anholt } else { \ 695c8b75bcaSEric Anholt cpu_relax(); \ 696c8b75bcaSEric Anholt } \ 697c8b75bcaSEric Anholt } \ 698c8b75bcaSEric Anholt ret__; \ 699c8b75bcaSEric Anholt }) 700c8b75bcaSEric Anholt 701c8b75bcaSEric Anholt #define wait_for(COND, MS) _wait_for(COND, MS, 1) 702c8b75bcaSEric Anholt 703c8b75bcaSEric Anholt /* vc4_bo.c */ 704c826a6e1SEric Anholt struct drm_gem_object *vc4_create_object(struct drm_device *dev, size_t size); 705c8b75bcaSEric Anholt void vc4_free_object(struct drm_gem_object *gem_obj); 706c826a6e1SEric Anholt struct vc4_bo *vc4_bo_create(struct drm_device *dev, size_t size, 707f3099462SEric Anholt bool from_cache, enum vc4_kernel_bo_type type); 708c8b75bcaSEric Anholt int vc4_dumb_create(struct drm_file *file_priv, 709c8b75bcaSEric Anholt struct drm_device *dev, 710c8b75bcaSEric Anholt struct drm_mode_create_dumb *args); 711c8b75bcaSEric Anholt struct dma_buf *vc4_prime_export(struct drm_device *dev, 712c8b75bcaSEric Anholt struct drm_gem_object *obj, int flags); 713d5bc60f6SEric Anholt int vc4_create_bo_ioctl(struct drm_device *dev, void *data, 714d5bc60f6SEric Anholt struct drm_file *file_priv); 715463873d5SEric Anholt int vc4_create_shader_bo_ioctl(struct drm_device *dev, void *data, 716463873d5SEric Anholt struct drm_file *file_priv); 717d5bc60f6SEric Anholt int vc4_mmap_bo_ioctl(struct drm_device *dev, void *data, 718d5bc60f6SEric Anholt struct drm_file *file_priv); 71983753117SEric Anholt int vc4_set_tiling_ioctl(struct drm_device *dev, void *data, 72083753117SEric Anholt struct drm_file *file_priv); 72183753117SEric Anholt int vc4_get_tiling_ioctl(struct drm_device *dev, void *data, 72283753117SEric Anholt struct drm_file *file_priv); 72321461365SEric Anholt int vc4_get_hang_state_ioctl(struct drm_device *dev, void *data, 72421461365SEric Anholt struct drm_file *file_priv); 725f3099462SEric Anholt int vc4_label_bo_ioctl(struct drm_device *dev, void *data, 726f3099462SEric Anholt struct drm_file *file_priv); 727abd7dbe9SSouptick Joarder vm_fault_t vc4_fault(struct vm_fault *vmf); 728463873d5SEric Anholt int vc4_mmap(struct file *filp, struct vm_area_struct *vma); 729463873d5SEric Anholt int vc4_prime_mmap(struct drm_gem_object *obj, struct vm_area_struct *vma); 730cdec4d36SEric Anholt struct drm_gem_object *vc4_prime_import_sg_table(struct drm_device *dev, 731cdec4d36SEric Anholt struct dma_buf_attachment *attach, 732cdec4d36SEric Anholt struct sg_table *sgt); 733463873d5SEric Anholt void *vc4_prime_vmap(struct drm_gem_object *obj); 734f3099462SEric Anholt int vc4_bo_cache_init(struct drm_device *dev); 735c826a6e1SEric Anholt void vc4_bo_cache_destroy(struct drm_device *dev); 736b9f19259SBoris Brezillon int vc4_bo_inc_usecnt(struct vc4_bo *bo); 737b9f19259SBoris Brezillon void vc4_bo_dec_usecnt(struct vc4_bo *bo); 738b9f19259SBoris Brezillon void vc4_bo_add_to_purgeable_pool(struct vc4_bo *bo); 739b9f19259SBoris Brezillon void vc4_bo_remove_from_purgeable_pool(struct vc4_bo *bo); 740c8b75bcaSEric Anholt 741c8b75bcaSEric Anholt /* vc4_crtc.c */ 742c8b75bcaSEric Anholt extern struct platform_driver vc4_crtc_driver; 7431bf6ad62SDaniel Vetter bool vc4_crtc_get_scanoutpos(struct drm_device *dev, unsigned int crtc_id, 7441bf6ad62SDaniel Vetter bool in_vblank_irq, int *vpos, int *hpos, 7451bf59f1dSMario Kleiner ktime_t *stime, ktime_t *etime, 7461bf59f1dSMario Kleiner const struct drm_display_mode *mode); 747008095e0SBoris Brezillon void vc4_crtc_handle_vblank(struct vc4_crtc *crtc); 748008095e0SBoris Brezillon void vc4_crtc_txp_armed(struct drm_crtc_state *state); 749666e7358SBoris Brezillon void vc4_crtc_get_margins(struct drm_crtc_state *state, 750666e7358SBoris Brezillon unsigned int *right, unsigned int *left, 751666e7358SBoris Brezillon unsigned int *top, unsigned int *bottom); 752c8b75bcaSEric Anholt 753c8b75bcaSEric Anholt /* vc4_debugfs.c */ 754c8b75bcaSEric Anholt int vc4_debugfs_init(struct drm_minor *minor); 755c9be804cSEric Anholt #ifdef CONFIG_DEBUG_FS 756c9be804cSEric Anholt void vc4_debugfs_add_file(struct drm_device *drm, 757c9be804cSEric Anholt const char *filename, 758c9be804cSEric Anholt int (*show)(struct seq_file*, void*), 759c9be804cSEric Anholt void *data); 760c9be804cSEric Anholt void vc4_debugfs_add_regset32(struct drm_device *drm, 761c9be804cSEric Anholt const char *filename, 762c9be804cSEric Anholt struct debugfs_regset32 *regset); 763c9be804cSEric Anholt #else 764c9be804cSEric Anholt static inline void vc4_debugfs_add_file(struct drm_device *drm, 765c9be804cSEric Anholt const char *filename, 766c9be804cSEric Anholt int (*show)(struct seq_file*, void*), 767c9be804cSEric Anholt void *data) 768c9be804cSEric Anholt { 769c9be804cSEric Anholt } 770c9be804cSEric Anholt 771c9be804cSEric Anholt static inline void vc4_debugfs_add_regset32(struct drm_device *drm, 772c9be804cSEric Anholt const char *filename, 773c9be804cSEric Anholt struct debugfs_regset32 *regset) 774c9be804cSEric Anholt { 775c9be804cSEric Anholt } 776c9be804cSEric Anholt #endif 777c8b75bcaSEric Anholt 778c8b75bcaSEric Anholt /* vc4_drv.c */ 779c8b75bcaSEric Anholt void __iomem *vc4_ioremap_regs(struct platform_device *dev, int index); 780c8b75bcaSEric Anholt 78108302c35SEric Anholt /* vc4_dpi.c */ 78208302c35SEric Anholt extern struct platform_driver vc4_dpi_driver; 78308302c35SEric Anholt 7844078f575SEric Anholt /* vc4_dsi.c */ 7854078f575SEric Anholt extern struct platform_driver vc4_dsi_driver; 7864078f575SEric Anholt 787cdec4d36SEric Anholt /* vc4_fence.c */ 788cdec4d36SEric Anholt extern const struct dma_fence_ops vc4_fence_ops; 789cdec4d36SEric Anholt 790d5b1a78aSEric Anholt /* vc4_gem.c */ 791d5b1a78aSEric Anholt void vc4_gem_init(struct drm_device *dev); 792d5b1a78aSEric Anholt void vc4_gem_destroy(struct drm_device *dev); 793d5b1a78aSEric Anholt int vc4_submit_cl_ioctl(struct drm_device *dev, void *data, 794d5b1a78aSEric Anholt struct drm_file *file_priv); 795d5b1a78aSEric Anholt int vc4_wait_seqno_ioctl(struct drm_device *dev, void *data, 796d5b1a78aSEric Anholt struct drm_file *file_priv); 797d5b1a78aSEric Anholt int vc4_wait_bo_ioctl(struct drm_device *dev, void *data, 798d5b1a78aSEric Anholt struct drm_file *file_priv); 799ca26d28bSVarad Gautam void vc4_submit_next_bin_job(struct drm_device *dev); 800ca26d28bSVarad Gautam void vc4_submit_next_render_job(struct drm_device *dev); 801ca26d28bSVarad Gautam void vc4_move_job_to_render(struct drm_device *dev, struct vc4_exec_info *exec); 802d5b1a78aSEric Anholt int vc4_wait_for_seqno(struct drm_device *dev, uint64_t seqno, 803d5b1a78aSEric Anholt uint64_t timeout_ns, bool interruptible); 804d5b1a78aSEric Anholt void vc4_job_handle_completed(struct vc4_dev *vc4); 805b501baccSEric Anholt int vc4_queue_seqno_cb(struct drm_device *dev, 806b501baccSEric Anholt struct vc4_seqno_cb *cb, uint64_t seqno, 807b501baccSEric Anholt void (*func)(struct vc4_seqno_cb *cb)); 808b9f19259SBoris Brezillon int vc4_gem_madvise_ioctl(struct drm_device *dev, void *data, 809b9f19259SBoris Brezillon struct drm_file *file_priv); 810d5b1a78aSEric Anholt 811c8b75bcaSEric Anholt /* vc4_hdmi.c */ 812c8b75bcaSEric Anholt extern struct platform_driver vc4_hdmi_driver; 813c8b75bcaSEric Anholt 8149a8d5e4aSBoris Brezillon /* vc4_vec.c */ 815e4b81f8cSBoris Brezillon extern struct platform_driver vc4_vec_driver; 816e4b81f8cSBoris Brezillon 817008095e0SBoris Brezillon /* vc4_txp.c */ 818008095e0SBoris Brezillon extern struct platform_driver vc4_txp_driver; 819008095e0SBoris Brezillon 820d5b1a78aSEric Anholt /* vc4_irq.c */ 821d5b1a78aSEric Anholt irqreturn_t vc4_irq(int irq, void *arg); 822d5b1a78aSEric Anholt void vc4_irq_preinstall(struct drm_device *dev); 823d5b1a78aSEric Anholt int vc4_irq_postinstall(struct drm_device *dev); 824d5b1a78aSEric Anholt void vc4_irq_uninstall(struct drm_device *dev); 825d5b1a78aSEric Anholt void vc4_irq_reset(struct drm_device *dev); 826d5b1a78aSEric Anholt 827c8b75bcaSEric Anholt /* vc4_hvs.c */ 828c8b75bcaSEric Anholt extern struct platform_driver vc4_hvs_driver; 829c8b75bcaSEric Anholt void vc4_hvs_dump_state(struct drm_device *dev); 830531a1b62SBoris Brezillon void vc4_hvs_unmask_underrun(struct drm_device *dev, int channel); 831531a1b62SBoris Brezillon void vc4_hvs_mask_underrun(struct drm_device *dev, int channel); 832c8b75bcaSEric Anholt 833c8b75bcaSEric Anholt /* vc4_kms.c */ 834c8b75bcaSEric Anholt int vc4_kms_load(struct drm_device *dev); 835c8b75bcaSEric Anholt 836c8b75bcaSEric Anholt /* vc4_plane.c */ 837c8b75bcaSEric Anholt struct drm_plane *vc4_plane_init(struct drm_device *dev, 838c8b75bcaSEric Anholt enum drm_plane_type type); 839c8b75bcaSEric Anholt u32 vc4_plane_write_dlist(struct drm_plane *plane, u32 __iomem *dlist); 8402f196b7cSDaniel Vetter u32 vc4_plane_dlist_size(const struct drm_plane_state *state); 841b501baccSEric Anholt void vc4_plane_async_set_fb(struct drm_plane *plane, 842b501baccSEric Anholt struct drm_framebuffer *fb); 843463873d5SEric Anholt 844d3f5168aSEric Anholt /* vc4_v3d.c */ 845d3f5168aSEric Anholt extern struct platform_driver vc4_v3d_driver; 846ffc26740SEric Anholt extern const struct of_device_id vc4_v3d_dt_match[]; 847553c942fSEric Anholt int vc4_v3d_get_bin_slot(struct vc4_dev *vc4); 848*35c8b4b2SPaul Kocialkowski int vc4_v3d_bin_bo_get(struct vc4_dev *vc4, bool *used); 849*35c8b4b2SPaul Kocialkowski void vc4_v3d_bin_bo_put(struct vc4_dev *vc4); 850cb74f6eeSEric Anholt int vc4_v3d_pm_get(struct vc4_dev *vc4); 851cb74f6eeSEric Anholt void vc4_v3d_pm_put(struct vc4_dev *vc4); 852d5b1a78aSEric Anholt 853d5b1a78aSEric Anholt /* vc4_validate.c */ 854d5b1a78aSEric Anholt int 855d5b1a78aSEric Anholt vc4_validate_bin_cl(struct drm_device *dev, 856d5b1a78aSEric Anholt void *validated, 857d5b1a78aSEric Anholt void *unvalidated, 858d5b1a78aSEric Anholt struct vc4_exec_info *exec); 859d5b1a78aSEric Anholt 860d5b1a78aSEric Anholt int 861d5b1a78aSEric Anholt vc4_validate_shader_recs(struct drm_device *dev, struct vc4_exec_info *exec); 862d5b1a78aSEric Anholt 863d5b1a78aSEric Anholt struct drm_gem_cma_object *vc4_use_bo(struct vc4_exec_info *exec, 864d5b1a78aSEric Anholt uint32_t hindex); 865d5b1a78aSEric Anholt 866d5b1a78aSEric Anholt int vc4_get_rcl(struct drm_device *dev, struct vc4_exec_info *exec); 867d5b1a78aSEric Anholt 868d5b1a78aSEric Anholt bool vc4_check_tex_size(struct vc4_exec_info *exec, 869d5b1a78aSEric Anholt struct drm_gem_cma_object *fbo, 870d5b1a78aSEric Anholt uint32_t offset, uint8_t tiling_format, 871d5b1a78aSEric Anholt uint32_t width, uint32_t height, uint8_t cpp); 872d3f5168aSEric Anholt 873463873d5SEric Anholt /* vc4_validate_shader.c */ 874463873d5SEric Anholt struct vc4_validated_shader_info * 875463873d5SEric Anholt vc4_validate_shader(struct drm_gem_cma_object *shader_obj); 87665101d8cSBoris Brezillon 87765101d8cSBoris Brezillon /* vc4_perfmon.c */ 87865101d8cSBoris Brezillon void vc4_perfmon_get(struct vc4_perfmon *perfmon); 87965101d8cSBoris Brezillon void vc4_perfmon_put(struct vc4_perfmon *perfmon); 88065101d8cSBoris Brezillon void vc4_perfmon_start(struct vc4_dev *vc4, struct vc4_perfmon *perfmon); 88165101d8cSBoris Brezillon void vc4_perfmon_stop(struct vc4_dev *vc4, struct vc4_perfmon *perfmon, 88265101d8cSBoris Brezillon bool capture); 88365101d8cSBoris Brezillon struct vc4_perfmon *vc4_perfmon_find(struct vc4_file *vc4file, int id); 88465101d8cSBoris Brezillon void vc4_perfmon_open_file(struct vc4_file *vc4file); 88565101d8cSBoris Brezillon void vc4_perfmon_close_file(struct vc4_file *vc4file); 88665101d8cSBoris Brezillon int vc4_perfmon_create_ioctl(struct drm_device *dev, void *data, 88765101d8cSBoris Brezillon struct drm_file *file_priv); 88865101d8cSBoris Brezillon int vc4_perfmon_destroy_ioctl(struct drm_device *dev, void *data, 88965101d8cSBoris Brezillon struct drm_file *file_priv); 89065101d8cSBoris Brezillon int vc4_perfmon_get_values_ioctl(struct drm_device *dev, void *data, 89165101d8cSBoris Brezillon struct drm_file *file_priv); 892