1d2912cb1SThomas Gleixner /* SPDX-License-Identifier: GPL-2.0-only */ 2c8b75bcaSEric Anholt /* 3c8b75bcaSEric Anholt * Copyright (C) 2015 Broadcom 4c8b75bcaSEric Anholt */ 56a88752cSMaxime Ripard #ifndef _VC4_DRV_H_ 66a88752cSMaxime Ripard #define _VC4_DRV_H_ 7c8b75bcaSEric Anholt 8fd6d6d80SSam Ravnborg #include <linux/delay.h> 9fd6d6d80SSam Ravnborg #include <linux/refcount.h> 10fd6d6d80SSam Ravnborg #include <linux/uaccess.h> 11fd6d6d80SSam Ravnborg 12fd6d6d80SSam Ravnborg #include <drm/drm_atomic.h> 13fd6d6d80SSam Ravnborg #include <drm/drm_debugfs.h> 14fd6d6d80SSam Ravnborg #include <drm/drm_device.h> 159338203cSLaurent Pinchart #include <drm/drm_encoder.h> 16b7e8e25bSMasahiro Yamada #include <drm/drm_gem_cma_helper.h> 171c80be48SMaxime Ripard #include <drm/drm_managed.h> 18fd6d6d80SSam Ravnborg #include <drm/drm_mm.h> 19fd6d6d80SSam Ravnborg #include <drm/drm_modeset_lock.h> 209338203cSLaurent Pinchart 2165101d8cSBoris Brezillon #include "uapi/drm/vc4_drm.h" 2265101d8cSBoris Brezillon 23fd6d6d80SSam Ravnborg struct drm_device; 24fd6d6d80SSam Ravnborg struct drm_gem_object; 25fd6d6d80SSam Ravnborg 26f3099462SEric Anholt /* Don't forget to update vc4_bo.c: bo_type_names[] when adding to 27f3099462SEric Anholt * this. 28f3099462SEric Anholt */ 29f3099462SEric Anholt enum vc4_kernel_bo_type { 30f3099462SEric Anholt /* Any kernel allocation (gem_create_object hook) before it 31f3099462SEric Anholt * gets another type set. 32f3099462SEric Anholt */ 33f3099462SEric Anholt VC4_BO_TYPE_KERNEL, 34f3099462SEric Anholt VC4_BO_TYPE_V3D, 35f3099462SEric Anholt VC4_BO_TYPE_V3D_SHADER, 36f3099462SEric Anholt VC4_BO_TYPE_DUMB, 37f3099462SEric Anholt VC4_BO_TYPE_BIN, 38f3099462SEric Anholt VC4_BO_TYPE_RCL, 39f3099462SEric Anholt VC4_BO_TYPE_BCL, 40f3099462SEric Anholt VC4_BO_TYPE_KERNEL_CACHE, 41f3099462SEric Anholt VC4_BO_TYPE_COUNT 42f3099462SEric Anholt }; 43f3099462SEric Anholt 4465101d8cSBoris Brezillon /* Performance monitor object. The perform lifetime is controlled by userspace 4565101d8cSBoris Brezillon * using perfmon related ioctls. A perfmon can be attached to a submit_cl 4665101d8cSBoris Brezillon * request, and when this is the case, HW perf counters will be activated just 4765101d8cSBoris Brezillon * before the submit_cl is submitted to the GPU and disabled when the job is 4865101d8cSBoris Brezillon * done. This way, only events related to a specific job will be counted. 4965101d8cSBoris Brezillon */ 5065101d8cSBoris Brezillon struct vc4_perfmon { 5165101d8cSBoris Brezillon /* Tracks the number of users of the perfmon, when this counter reaches 5265101d8cSBoris Brezillon * zero the perfmon is destroyed. 5365101d8cSBoris Brezillon */ 5465101d8cSBoris Brezillon refcount_t refcnt; 5565101d8cSBoris Brezillon 5665101d8cSBoris Brezillon /* Number of counters activated in this perfmon instance 5765101d8cSBoris Brezillon * (should be less than DRM_VC4_MAX_PERF_COUNTERS). 5865101d8cSBoris Brezillon */ 5965101d8cSBoris Brezillon u8 ncounters; 6065101d8cSBoris Brezillon 6165101d8cSBoris Brezillon /* Events counted by the HW perf counters. */ 6265101d8cSBoris Brezillon u8 events[DRM_VC4_MAX_PERF_COUNTERS]; 6365101d8cSBoris Brezillon 6465101d8cSBoris Brezillon /* Storage for counter values. Counters are incremented by the HW 6565101d8cSBoris Brezillon * perf counter values every time the perfmon is attached to a GPU job. 6665101d8cSBoris Brezillon * This way, perfmon users don't have to retrieve the results after 6765101d8cSBoris Brezillon * each job if they want to track events covering several submissions. 6865101d8cSBoris Brezillon * Note that counter values can't be reset, but you can fake a reset by 6965101d8cSBoris Brezillon * destroying the perfmon and creating a new one. 7065101d8cSBoris Brezillon */ 715b2adbddSGustavo A. R. Silva u64 counters[]; 7265101d8cSBoris Brezillon }; 7365101d8cSBoris Brezillon 74c8b75bcaSEric Anholt struct vc4_dev { 7584d7d472SMaxime Ripard struct drm_device base; 76c8b75bcaSEric Anholt 775226711eSThomas Zimmermann unsigned int irq; 785226711eSThomas Zimmermann 79c8b75bcaSEric Anholt struct vc4_hvs *hvs; 80d3f5168aSEric Anholt struct vc4_v3d *v3d; 8108302c35SEric Anholt struct vc4_dpi *dpi; 82e4b81f8cSBoris Brezillon struct vc4_vec *vec; 83008095e0SBoris Brezillon struct vc4_txp *txp; 8448666d56SDerek Foreman 8521461365SEric Anholt struct vc4_hang_state *hang_state; 8621461365SEric Anholt 87c826a6e1SEric Anholt /* The kernel-space BO cache. Tracks buffers that have been 88c826a6e1SEric Anholt * unreferenced by all other users (refcounts of 0!) but not 89c826a6e1SEric Anholt * yet freed, so we can do cheap allocations. 90c826a6e1SEric Anholt */ 91c826a6e1SEric Anholt struct vc4_bo_cache { 92c826a6e1SEric Anholt /* Array of list heads for entries in the BO cache, 93c826a6e1SEric Anholt * based on number of pages, so we can do O(1) lookups 94c826a6e1SEric Anholt * in the cache when allocating. 95c826a6e1SEric Anholt */ 96c826a6e1SEric Anholt struct list_head *size_list; 97c826a6e1SEric Anholt uint32_t size_list_size; 98c826a6e1SEric Anholt 99c826a6e1SEric Anholt /* List of all BOs in the cache, ordered by age, so we 100c826a6e1SEric Anholt * can do O(1) lookups when trying to free old 101c826a6e1SEric Anholt * buffers. 102c826a6e1SEric Anholt */ 103c826a6e1SEric Anholt struct list_head time_list; 104c826a6e1SEric Anholt struct work_struct time_work; 105c826a6e1SEric Anholt struct timer_list time_timer; 106c826a6e1SEric Anholt } bo_cache; 107c826a6e1SEric Anholt 108f3099462SEric Anholt u32 num_labels; 109f3099462SEric Anholt struct vc4_label { 110f3099462SEric Anholt const char *name; 111c826a6e1SEric Anholt u32 num_allocated; 112c826a6e1SEric Anholt u32 size_allocated; 113f3099462SEric Anholt } *bo_labels; 114c826a6e1SEric Anholt 115f3099462SEric Anholt /* Protects bo_cache and bo_labels. */ 116c826a6e1SEric Anholt struct mutex bo_lock; 117d5b1a78aSEric Anholt 118b9f19259SBoris Brezillon /* Purgeable BO pool. All BOs in this pool can have their memory 119b9f19259SBoris Brezillon * reclaimed if the driver is unable to allocate new BOs. We also 120b9f19259SBoris Brezillon * keep stats related to the purge mechanism here. 121b9f19259SBoris Brezillon */ 122b9f19259SBoris Brezillon struct { 123b9f19259SBoris Brezillon struct list_head list; 124b9f19259SBoris Brezillon unsigned int num; 125b9f19259SBoris Brezillon size_t size; 126b9f19259SBoris Brezillon unsigned int purged_num; 127b9f19259SBoris Brezillon size_t purged_size; 128b9f19259SBoris Brezillon struct mutex lock; 129b9f19259SBoris Brezillon } purgeable; 130b9f19259SBoris Brezillon 131cdec4d36SEric Anholt uint64_t dma_fence_context; 132cdec4d36SEric Anholt 133ca26d28bSVarad Gautam /* Sequence number for the last job queued in bin_job_list. 134d5b1a78aSEric Anholt * Starts at 0 (no jobs emitted). 135d5b1a78aSEric Anholt */ 136d5b1a78aSEric Anholt uint64_t emit_seqno; 137d5b1a78aSEric Anholt 138d5b1a78aSEric Anholt /* Sequence number for the last completed job on the GPU. 139d5b1a78aSEric Anholt * Starts at 0 (no jobs completed). 140d5b1a78aSEric Anholt */ 141d5b1a78aSEric Anholt uint64_t finished_seqno; 142d5b1a78aSEric Anholt 143ca26d28bSVarad Gautam /* List of all struct vc4_exec_info for jobs to be executed in 144ca26d28bSVarad Gautam * the binner. The first job in the list is the one currently 145ca26d28bSVarad Gautam * programmed into ct0ca for execution. 146d5b1a78aSEric Anholt */ 147ca26d28bSVarad Gautam struct list_head bin_job_list; 148ca26d28bSVarad Gautam 149ca26d28bSVarad Gautam /* List of all struct vc4_exec_info for jobs that have 150ca26d28bSVarad Gautam * completed binning and are ready for rendering. The first 151ca26d28bSVarad Gautam * job in the list is the one currently programmed into ct1ca 152ca26d28bSVarad Gautam * for execution. 153ca26d28bSVarad Gautam */ 154ca26d28bSVarad Gautam struct list_head render_job_list; 155ca26d28bSVarad Gautam 156d5b1a78aSEric Anholt /* List of the finished vc4_exec_infos waiting to be freed by 157d5b1a78aSEric Anholt * job_done_work. 158d5b1a78aSEric Anholt */ 159d5b1a78aSEric Anholt struct list_head job_done_list; 160d5b1a78aSEric Anholt /* Spinlock used to synchronize the job_list and seqno 161d5b1a78aSEric Anholt * accesses between the IRQ handler and GEM ioctls. 162d5b1a78aSEric Anholt */ 163d5b1a78aSEric Anholt spinlock_t job_lock; 164d5b1a78aSEric Anholt wait_queue_head_t job_wait_queue; 165d5b1a78aSEric Anholt struct work_struct job_done_work; 166d5b1a78aSEric Anholt 16765101d8cSBoris Brezillon /* Used to track the active perfmon if any. Access to this field is 16865101d8cSBoris Brezillon * protected by job_lock. 16965101d8cSBoris Brezillon */ 17065101d8cSBoris Brezillon struct vc4_perfmon *active_perfmon; 17165101d8cSBoris Brezillon 172b501baccSEric Anholt /* List of struct vc4_seqno_cb for callbacks to be made from a 173b501baccSEric Anholt * workqueue when the given seqno is passed. 174b501baccSEric Anholt */ 175b501baccSEric Anholt struct list_head seqno_cb_list; 176b501baccSEric Anholt 177553c942fSEric Anholt /* The memory used for storing binner tile alloc, tile state, 178553c942fSEric Anholt * and overflow memory allocations. This is freed when V3D 179553c942fSEric Anholt * powers down. 180d5b1a78aSEric Anholt */ 181553c942fSEric Anholt struct vc4_bo *bin_bo; 182553c942fSEric Anholt 183553c942fSEric Anholt /* Size of blocks allocated within bin_bo. */ 184553c942fSEric Anholt uint32_t bin_alloc_size; 185553c942fSEric Anholt 186553c942fSEric Anholt /* Bitmask of the bin_alloc_size chunks in bin_bo that are 187553c942fSEric Anholt * used. 188553c942fSEric Anholt */ 189553c942fSEric Anholt uint32_t bin_alloc_used; 190553c942fSEric Anholt 191553c942fSEric Anholt /* Bitmask of the current bin_alloc used for overflow memory. */ 192553c942fSEric Anholt uint32_t bin_alloc_overflow; 193553c942fSEric Anholt 194531a1b62SBoris Brezillon /* Incremented when an underrun error happened after an atomic commit. 195531a1b62SBoris Brezillon * This is particularly useful to detect when a specific modeset is too 196531a1b62SBoris Brezillon * demanding in term of memory or HVS bandwidth which is hard to guess 197531a1b62SBoris Brezillon * at atomic check time. 198531a1b62SBoris Brezillon */ 199531a1b62SBoris Brezillon atomic_t underrun; 200531a1b62SBoris Brezillon 201d5b1a78aSEric Anholt struct work_struct overflow_mem_work; 202d5b1a78aSEric Anholt 20336cb6253SEric Anholt int power_refcount; 20436cb6253SEric Anholt 2056b5c029dSPaul Kocialkowski /* Set to true when the load tracker is active. */ 2066b5c029dSPaul Kocialkowski bool load_tracker_enabled; 2076b5c029dSPaul Kocialkowski 20836cb6253SEric Anholt /* Mutex controlling the power refcount. */ 20936cb6253SEric Anholt struct mutex power_lock; 21036cb6253SEric Anholt 211d5b1a78aSEric Anholt struct { 212d5b1a78aSEric Anholt struct timer_list timer; 213d5b1a78aSEric Anholt struct work_struct reset_work; 214d5b1a78aSEric Anholt } hangcheck; 215d5b1a78aSEric Anholt 216766cc6b1SStefan Schake struct drm_modeset_lock ctm_state_lock; 217766cc6b1SStefan Schake struct drm_private_obj ctm_manager; 218f2df84e0SMaxime Ripard struct drm_private_obj hvs_channels; 2194686da83SBoris Brezillon struct drm_private_obj load_tracker; 220c9be804cSEric Anholt 221c9be804cSEric Anholt /* List of vc4_debugfs_info_entry for adding to debugfs once 222c9be804cSEric Anholt * the minor is available (after drm_dev_register()). 223c9be804cSEric Anholt */ 224c9be804cSEric Anholt struct list_head debugfs_list; 22535c8b4b2SPaul Kocialkowski 22635c8b4b2SPaul Kocialkowski /* Mutex for binner bo allocation. */ 22735c8b4b2SPaul Kocialkowski struct mutex bin_bo_lock; 22835c8b4b2SPaul Kocialkowski /* Reference count for our binner bo. */ 22935c8b4b2SPaul Kocialkowski struct kref bin_bo_kref; 230c8b75bcaSEric Anholt }; 231c8b75bcaSEric Anholt 232c8b75bcaSEric Anholt static inline struct vc4_dev * 233c8b75bcaSEric Anholt to_vc4_dev(struct drm_device *dev) 234c8b75bcaSEric Anholt { 23584d7d472SMaxime Ripard return container_of(dev, struct vc4_dev, base); 236c8b75bcaSEric Anholt } 237c8b75bcaSEric Anholt 238c8b75bcaSEric Anholt struct vc4_bo { 239c8b75bcaSEric Anholt struct drm_gem_cma_object base; 240c826a6e1SEric Anholt 2417edabee0SEric Anholt /* seqno of the last job to render using this BO. */ 242d5b1a78aSEric Anholt uint64_t seqno; 243d5b1a78aSEric Anholt 2447edabee0SEric Anholt /* seqno of the last job to use the RCL to write to this BO. 2457edabee0SEric Anholt * 2467edabee0SEric Anholt * Note that this doesn't include binner overflow memory 2477edabee0SEric Anholt * writes. 2487edabee0SEric Anholt */ 2497edabee0SEric Anholt uint64_t write_seqno; 2507edabee0SEric Anholt 25183753117SEric Anholt bool t_format; 25283753117SEric Anholt 253c826a6e1SEric Anholt /* List entry for the BO's position in either 254c826a6e1SEric Anholt * vc4_exec_info->unref_list or vc4_dev->bo_cache.time_list 255c826a6e1SEric Anholt */ 256c826a6e1SEric Anholt struct list_head unref_head; 257c826a6e1SEric Anholt 258c826a6e1SEric Anholt /* Time in jiffies when the BO was put in vc4->bo_cache. */ 259c826a6e1SEric Anholt unsigned long free_time; 260c826a6e1SEric Anholt 261c826a6e1SEric Anholt /* List entry for the BO's position in vc4_dev->bo_cache.size_list */ 262c826a6e1SEric Anholt struct list_head size_head; 263463873d5SEric Anholt 264463873d5SEric Anholt /* Struct for shader validation state, if created by 265463873d5SEric Anholt * DRM_IOCTL_VC4_CREATE_SHADER_BO. 266463873d5SEric Anholt */ 267463873d5SEric Anholt struct vc4_validated_shader_info *validated_shader; 268cdec4d36SEric Anholt 269f3099462SEric Anholt /* One of enum vc4_kernel_bo_type, or VC4_BO_TYPE_COUNT + i 270f3099462SEric Anholt * for user-allocated labels. 271f3099462SEric Anholt */ 272f3099462SEric Anholt int label; 273b9f19259SBoris Brezillon 274b9f19259SBoris Brezillon /* Count the number of active users. This is needed to determine 275b9f19259SBoris Brezillon * whether we can move the BO to the purgeable list or not (when the BO 276b9f19259SBoris Brezillon * is used by the GPU or the display engine we can't purge it). 277b9f19259SBoris Brezillon */ 278b9f19259SBoris Brezillon refcount_t usecnt; 279b9f19259SBoris Brezillon 280b9f19259SBoris Brezillon /* Store purgeable/purged state here */ 281b9f19259SBoris Brezillon u32 madv; 282b9f19259SBoris Brezillon struct mutex madv_lock; 283c8b75bcaSEric Anholt }; 284c8b75bcaSEric Anholt 285c8b75bcaSEric Anholt static inline struct vc4_bo * 286c8b75bcaSEric Anholt to_vc4_bo(struct drm_gem_object *bo) 287c8b75bcaSEric Anholt { 2885066f42cSMaxime Ripard return container_of(to_drm_gem_cma_obj(bo), struct vc4_bo, base); 289c8b75bcaSEric Anholt } 290c8b75bcaSEric Anholt 291cdec4d36SEric Anholt struct vc4_fence { 292cdec4d36SEric Anholt struct dma_fence base; 293cdec4d36SEric Anholt struct drm_device *dev; 294cdec4d36SEric Anholt /* vc4 seqno for signaled() test */ 295cdec4d36SEric Anholt uint64_t seqno; 296cdec4d36SEric Anholt }; 297cdec4d36SEric Anholt 298cdec4d36SEric Anholt static inline struct vc4_fence * 299cdec4d36SEric Anholt to_vc4_fence(struct dma_fence *fence) 300cdec4d36SEric Anholt { 3015066f42cSMaxime Ripard return container_of(fence, struct vc4_fence, base); 302cdec4d36SEric Anholt } 303cdec4d36SEric Anholt 304b501baccSEric Anholt struct vc4_seqno_cb { 305b501baccSEric Anholt struct work_struct work; 306b501baccSEric Anholt uint64_t seqno; 307b501baccSEric Anholt void (*func)(struct vc4_seqno_cb *cb); 308b501baccSEric Anholt }; 309b501baccSEric Anholt 310d3f5168aSEric Anholt struct vc4_v3d { 311001bdb55SEric Anholt struct vc4_dev *vc4; 312d3f5168aSEric Anholt struct platform_device *pdev; 313d3f5168aSEric Anholt void __iomem *regs; 314b72a2816SEric Anholt struct clk *clk; 3153051719aSEric Anholt struct debugfs_regset32 regset; 316d3f5168aSEric Anholt }; 317d3f5168aSEric Anholt 318c8b75bcaSEric Anholt struct vc4_hvs { 319c8b75bcaSEric Anholt struct platform_device *pdev; 320c8b75bcaSEric Anholt void __iomem *regs; 321d8dbf44fSEric Anholt u32 __iomem *dlist; 322d8dbf44fSEric Anholt 323d7d96c00SMaxime Ripard struct clk *core_clk; 324d7d96c00SMaxime Ripard 325d8dbf44fSEric Anholt /* Memory manager for CRTCs to allocate space in the display 326d8dbf44fSEric Anholt * list. Units are dwords. 327d8dbf44fSEric Anholt */ 328d8dbf44fSEric Anholt struct drm_mm dlist_mm; 32921af94cfSEric Anholt /* Memory manager for the LBM memory used by HVS scaling. */ 33021af94cfSEric Anholt struct drm_mm lbm_mm; 331d8dbf44fSEric Anholt spinlock_t mm_lock; 33221af94cfSEric Anholt 33321af94cfSEric Anholt struct drm_mm_node mitchell_netravali_filter; 334c54619b0SDave Stevenson 3353051719aSEric Anholt struct debugfs_regset32 regset; 336c54619b0SDave Stevenson 337c54619b0SDave Stevenson /* HVS version 5 flag, therefore requires updated dlist structures */ 338c54619b0SDave Stevenson bool hvs5; 339c8b75bcaSEric Anholt }; 340c8b75bcaSEric Anholt 341c8b75bcaSEric Anholt struct vc4_plane { 342c8b75bcaSEric Anholt struct drm_plane base; 343c8b75bcaSEric Anholt }; 344c8b75bcaSEric Anholt 345c8b75bcaSEric Anholt static inline struct vc4_plane * 346c8b75bcaSEric Anholt to_vc4_plane(struct drm_plane *plane) 347c8b75bcaSEric Anholt { 3485066f42cSMaxime Ripard return container_of(plane, struct vc4_plane, base); 349c8b75bcaSEric Anholt } 350c8b75bcaSEric Anholt 35182364698SStefan Schake enum vc4_scaling_mode { 35282364698SStefan Schake VC4_SCALING_NONE, 35382364698SStefan Schake VC4_SCALING_TPZ, 35482364698SStefan Schake VC4_SCALING_PPF, 35582364698SStefan Schake }; 35682364698SStefan Schake 35782364698SStefan Schake struct vc4_plane_state { 35882364698SStefan Schake struct drm_plane_state base; 35982364698SStefan Schake /* System memory copy of the display list for this element, computed 36082364698SStefan Schake * at atomic_check time. 36182364698SStefan Schake */ 36282364698SStefan Schake u32 *dlist; 36382364698SStefan Schake u32 dlist_size; /* Number of dwords allocated for the display list */ 36482364698SStefan Schake u32 dlist_count; /* Number of used dwords in the display list. */ 36582364698SStefan Schake 36682364698SStefan Schake /* Offset in the dlist to various words, for pageflip or 36782364698SStefan Schake * cursor updates. 36882364698SStefan Schake */ 36982364698SStefan Schake u32 pos0_offset; 37082364698SStefan Schake u32 pos2_offset; 37182364698SStefan Schake u32 ptr0_offset; 3720a038c1cSBoris Brezillon u32 lbm_offset; 37382364698SStefan Schake 37482364698SStefan Schake /* Offset where the plane's dlist was last stored in the 37582364698SStefan Schake * hardware at vc4_crtc_atomic_flush() time. 37682364698SStefan Schake */ 37782364698SStefan Schake u32 __iomem *hw_dlist; 37882364698SStefan Schake 37982364698SStefan Schake /* Clipped coordinates of the plane on the display. */ 38082364698SStefan Schake int crtc_x, crtc_y, crtc_w, crtc_h; 38182364698SStefan Schake /* Clipped area being scanned from in the FB. */ 38282364698SStefan Schake u32 src_x, src_y; 38382364698SStefan Schake 38482364698SStefan Schake u32 src_w[2], src_h[2]; 38582364698SStefan Schake 38682364698SStefan Schake /* Scaling selection for the RGB/Y plane and the Cb/Cr planes. */ 38782364698SStefan Schake enum vc4_scaling_mode x_scaling[2], y_scaling[2]; 38882364698SStefan Schake bool is_unity; 38982364698SStefan Schake bool is_yuv; 39082364698SStefan Schake 39182364698SStefan Schake /* Offset to start scanning out from the start of the plane's 39282364698SStefan Schake * BO. 39382364698SStefan Schake */ 39482364698SStefan Schake u32 offsets[3]; 39582364698SStefan Schake 39682364698SStefan Schake /* Our allocation in LBM for temporary storage during scaling. */ 39782364698SStefan Schake struct drm_mm_node lbm; 39882364698SStefan Schake 39982364698SStefan Schake /* Set when the plane has per-pixel alpha content or does not cover 40082364698SStefan Schake * the entire screen. This is a hint to the CRTC that it might need 40182364698SStefan Schake * to enable background color fill. 40282364698SStefan Schake */ 40382364698SStefan Schake bool needs_bg_fill; 4048d938449SBoris Brezillon 4058d938449SBoris Brezillon /* Mark the dlist as initialized. Useful to avoid initializing it twice 4068d938449SBoris Brezillon * when async update is not possible. 4078d938449SBoris Brezillon */ 4088d938449SBoris Brezillon bool dlist_initialized; 4094686da83SBoris Brezillon 4104686da83SBoris Brezillon /* Load of this plane on the HVS block. The load is expressed in HVS 4114686da83SBoris Brezillon * cycles/sec. 4124686da83SBoris Brezillon */ 4134686da83SBoris Brezillon u64 hvs_load; 4144686da83SBoris Brezillon 4154686da83SBoris Brezillon /* Memory bandwidth needed for this plane. This is expressed in 4164686da83SBoris Brezillon * bytes/sec. 4174686da83SBoris Brezillon */ 4184686da83SBoris Brezillon u64 membus_load; 41982364698SStefan Schake }; 42082364698SStefan Schake 42182364698SStefan Schake static inline struct vc4_plane_state * 42282364698SStefan Schake to_vc4_plane_state(struct drm_plane_state *state) 42382364698SStefan Schake { 4245066f42cSMaxime Ripard return container_of(state, struct vc4_plane_state, base); 42582364698SStefan Schake } 42682364698SStefan Schake 427c8b75bcaSEric Anholt enum vc4_encoder_type { 428ab8df60eSBoris Brezillon VC4_ENCODER_TYPE_NONE, 429ed024b22SMaxime Ripard VC4_ENCODER_TYPE_HDMI0, 430aa2fd1caSMaxime Ripard VC4_ENCODER_TYPE_HDMI1, 431c8b75bcaSEric Anholt VC4_ENCODER_TYPE_VEC, 432c8b75bcaSEric Anholt VC4_ENCODER_TYPE_DSI0, 433c8b75bcaSEric Anholt VC4_ENCODER_TYPE_DSI1, 434c8b75bcaSEric Anholt VC4_ENCODER_TYPE_SMI, 435c8b75bcaSEric Anholt VC4_ENCODER_TYPE_DPI, 436c8b75bcaSEric Anholt }; 437c8b75bcaSEric Anholt 438c8b75bcaSEric Anholt struct vc4_encoder { 439c8b75bcaSEric Anholt struct drm_encoder base; 440c8b75bcaSEric Anholt enum vc4_encoder_type type; 441c8b75bcaSEric Anholt u32 clock_select; 442792c3132SMaxime Ripard 4438d914746SMaxime Ripard void (*pre_crtc_configure)(struct drm_encoder *encoder, struct drm_atomic_state *state); 4448d914746SMaxime Ripard void (*pre_crtc_enable)(struct drm_encoder *encoder, struct drm_atomic_state *state); 4458d914746SMaxime Ripard void (*post_crtc_enable)(struct drm_encoder *encoder, struct drm_atomic_state *state); 446792c3132SMaxime Ripard 4478d914746SMaxime Ripard void (*post_crtc_disable)(struct drm_encoder *encoder, struct drm_atomic_state *state); 4488d914746SMaxime Ripard void (*post_crtc_powerdown)(struct drm_encoder *encoder, struct drm_atomic_state *state); 449c8b75bcaSEric Anholt }; 450c8b75bcaSEric Anholt 451c8b75bcaSEric Anholt static inline struct vc4_encoder * 452c8b75bcaSEric Anholt to_vc4_encoder(struct drm_encoder *encoder) 453c8b75bcaSEric Anholt { 454c8b75bcaSEric Anholt return container_of(encoder, struct vc4_encoder, base); 455c8b75bcaSEric Anholt } 456c8b75bcaSEric Anholt 45779271807SStefan Schake struct vc4_crtc_data { 45887ebcd42SMaxime Ripard /* Bitmask of channels (FIFOs) of the HVS that the output can source from */ 45987ebcd42SMaxime Ripard unsigned int hvs_available_channels; 46087ebcd42SMaxime Ripard 4618ebb2cf0SMaxime Ripard /* Which output of the HVS this pixelvalve sources from. */ 4628ebb2cf0SMaxime Ripard int hvs_output; 4635a20ff8bSMaxime Ripard }; 4645a20ff8bSMaxime Ripard 4655a20ff8bSMaxime Ripard struct vc4_pv_data { 4665a20ff8bSMaxime Ripard struct vc4_crtc_data base; 46779271807SStefan Schake 468649abf2fSMaxime Ripard /* Depth of the PixelValve FIFO in bytes */ 469649abf2fSMaxime Ripard unsigned int fifo_depth; 470649abf2fSMaxime Ripard 471644df22fSMaxime Ripard /* Number of pixels output per clock period */ 472644df22fSMaxime Ripard u8 pixels_per_clock; 473644df22fSMaxime Ripard 47479271807SStefan Schake enum vc4_encoder_type encoder_types[4]; 475c9be804cSEric Anholt const char *debugfs_name; 4765a20ff8bSMaxime Ripard 47779271807SStefan Schake }; 47879271807SStefan Schake 47979271807SStefan Schake struct vc4_crtc { 48079271807SStefan Schake struct drm_crtc base; 4813051719aSEric Anholt struct platform_device *pdev; 48279271807SStefan Schake const struct vc4_crtc_data *data; 48379271807SStefan Schake void __iomem *regs; 48479271807SStefan Schake 48579271807SStefan Schake /* Timestamp at start of vblank irq - unaffected by lock delays. */ 48679271807SStefan Schake ktime_t t_vblank; 48779271807SStefan Schake 48879271807SStefan Schake u8 lut_r[256]; 48979271807SStefan Schake u8 lut_g[256]; 49079271807SStefan Schake u8 lut_b[256]; 49179271807SStefan Schake 49279271807SStefan Schake struct drm_pending_vblank_event *event; 4933051719aSEric Anholt 4943051719aSEric Anholt struct debugfs_regset32 regset; 495a16c6640SMaxime Ripard 496a16c6640SMaxime Ripard /** 497a16c6640SMaxime Ripard * @feeds_txp: True if the CRTC feeds our writeback controller. 498a16c6640SMaxime Ripard */ 499a16c6640SMaxime Ripard bool feeds_txp; 500*0c250c15SMaxime Ripard 501*0c250c15SMaxime Ripard /** 502*0c250c15SMaxime Ripard * @irq_lock: Spinlock protecting the resources shared between 503*0c250c15SMaxime Ripard * the atomic code and our vblank handler. 504*0c250c15SMaxime Ripard */ 505*0c250c15SMaxime Ripard spinlock_t irq_lock; 506*0c250c15SMaxime Ripard 507*0c250c15SMaxime Ripard /** 508*0c250c15SMaxime Ripard * @current_dlist: Start offset of the display list currently 509*0c250c15SMaxime Ripard * set in the HVS for that CRTC. Protected by @irq_lock, and 510*0c250c15SMaxime Ripard * copied in vc4_hvs_update_dlist() for the CRTC interrupt 511*0c250c15SMaxime Ripard * handler to have access to that value. 512*0c250c15SMaxime Ripard */ 513*0c250c15SMaxime Ripard unsigned int current_dlist; 51479271807SStefan Schake }; 51579271807SStefan Schake 51679271807SStefan Schake static inline struct vc4_crtc * 51779271807SStefan Schake to_vc4_crtc(struct drm_crtc *crtc) 51879271807SStefan Schake { 5195066f42cSMaxime Ripard return container_of(crtc, struct vc4_crtc, base); 52079271807SStefan Schake } 52179271807SStefan Schake 5225a20ff8bSMaxime Ripard static inline const struct vc4_crtc_data * 5235a20ff8bSMaxime Ripard vc4_crtc_to_vc4_crtc_data(const struct vc4_crtc *crtc) 5245a20ff8bSMaxime Ripard { 5255a20ff8bSMaxime Ripard return crtc->data; 5265a20ff8bSMaxime Ripard } 5275a20ff8bSMaxime Ripard 5285a20ff8bSMaxime Ripard static inline const struct vc4_pv_data * 5295a20ff8bSMaxime Ripard vc4_crtc_to_vc4_pv_data(const struct vc4_crtc *crtc) 5305a20ff8bSMaxime Ripard { 5315a20ff8bSMaxime Ripard const struct vc4_crtc_data *data = vc4_crtc_to_vc4_crtc_data(crtc); 5325a20ff8bSMaxime Ripard 5335a20ff8bSMaxime Ripard return container_of(data, struct vc4_pv_data, base); 5345a20ff8bSMaxime Ripard } 5355a20ff8bSMaxime Ripard 536d0229c36SMaxime Ripard struct drm_encoder *vc4_get_crtc_encoder(struct drm_crtc *crtc, 53794c1adc4SMaxime Ripard struct drm_crtc_state *state); 538d0229c36SMaxime Ripard 539ae44a527SMaxime Ripard struct vc4_crtc_state { 540ae44a527SMaxime Ripard struct drm_crtc_state base; 541ae44a527SMaxime Ripard /* Dlist area for this CRTC configuration. */ 542ae44a527SMaxime Ripard struct drm_mm_node mm; 543ae44a527SMaxime Ripard bool txp_armed; 54487ebcd42SMaxime Ripard unsigned int assigned_channel; 545ae44a527SMaxime Ripard 546ae44a527SMaxime Ripard struct { 547ae44a527SMaxime Ripard unsigned int left; 548ae44a527SMaxime Ripard unsigned int right; 549ae44a527SMaxime Ripard unsigned int top; 550ae44a527SMaxime Ripard unsigned int bottom; 551ae44a527SMaxime Ripard } margins; 5522820526dSMaxime Ripard 55316e10105SMaxime Ripard unsigned long hvs_load; 55416e10105SMaxime Ripard 5552820526dSMaxime Ripard /* Transitional state below, only valid during atomic commits */ 5562820526dSMaxime Ripard bool update_muxing; 557ae44a527SMaxime Ripard }; 558ae44a527SMaxime Ripard 5598ba0b6d1SMaxime Ripard #define VC4_HVS_CHANNEL_DISABLED ((unsigned int)-1) 5608ba0b6d1SMaxime Ripard 561ae44a527SMaxime Ripard static inline struct vc4_crtc_state * 562ae44a527SMaxime Ripard to_vc4_crtc_state(struct drm_crtc_state *crtc_state) 563ae44a527SMaxime Ripard { 5645066f42cSMaxime Ripard return container_of(crtc_state, struct vc4_crtc_state, base); 565ae44a527SMaxime Ripard } 566ae44a527SMaxime Ripard 567d3f5168aSEric Anholt #define V3D_READ(offset) readl(vc4->v3d->regs + offset) 568d3f5168aSEric Anholt #define V3D_WRITE(offset, val) writel(val, vc4->v3d->regs + offset) 569c8b75bcaSEric Anholt #define HVS_READ(offset) readl(vc4->hvs->regs + offset) 570c8b75bcaSEric Anholt #define HVS_WRITE(offset, val) writel(val, vc4->hvs->regs + offset) 571c8b75bcaSEric Anholt 5723051719aSEric Anholt #define VC4_REG32(reg) { .name = #reg, .offset = reg } 5733051719aSEric Anholt 574d5b1a78aSEric Anholt struct vc4_exec_info { 575d5b1a78aSEric Anholt /* Sequence number for this bin/render job. */ 576d5b1a78aSEric Anholt uint64_t seqno; 577d5b1a78aSEric Anholt 5787edabee0SEric Anholt /* Latest write_seqno of any BO that binning depends on. */ 5797edabee0SEric Anholt uint64_t bin_dep_seqno; 5807edabee0SEric Anholt 581cdec4d36SEric Anholt struct dma_fence *fence; 582cdec4d36SEric Anholt 583c4ce60dcSEric Anholt /* Last current addresses the hardware was processing when the 584c4ce60dcSEric Anholt * hangcheck timer checked on us. 585c4ce60dcSEric Anholt */ 586c4ce60dcSEric Anholt uint32_t last_ct0ca, last_ct1ca; 587c4ce60dcSEric Anholt 588d5b1a78aSEric Anholt /* Kernel-space copy of the ioctl arguments */ 589d5b1a78aSEric Anholt struct drm_vc4_submit_cl *args; 590d5b1a78aSEric Anholt 591d5b1a78aSEric Anholt /* This is the array of BOs that were looked up at the start of exec. 592d5b1a78aSEric Anholt * Command validation will use indices into this array. 593d5b1a78aSEric Anholt */ 594d5b1a78aSEric Anholt struct drm_gem_cma_object **bo; 595d5b1a78aSEric Anholt uint32_t bo_count; 596d5b1a78aSEric Anholt 5977edabee0SEric Anholt /* List of BOs that are being written by the RCL. Other than 5987edabee0SEric Anholt * the binner temporary storage, this is all the BOs written 5997edabee0SEric Anholt * by the job. 6007edabee0SEric Anholt */ 6017edabee0SEric Anholt struct drm_gem_cma_object *rcl_write_bo[4]; 6027edabee0SEric Anholt uint32_t rcl_write_bo_count; 6037edabee0SEric Anholt 604d5b1a78aSEric Anholt /* Pointers for our position in vc4->job_list */ 605d5b1a78aSEric Anholt struct list_head head; 606d5b1a78aSEric Anholt 607d5b1a78aSEric Anholt /* List of other BOs used in the job that need to be released 608d5b1a78aSEric Anholt * once the job is complete. 609d5b1a78aSEric Anholt */ 610d5b1a78aSEric Anholt struct list_head unref_list; 611d5b1a78aSEric Anholt 612d5b1a78aSEric Anholt /* Current unvalidated indices into @bo loaded by the non-hardware 613d5b1a78aSEric Anholt * VC4_PACKET_GEM_HANDLES. 614d5b1a78aSEric Anholt */ 615d5b1a78aSEric Anholt uint32_t bo_index[2]; 616d5b1a78aSEric Anholt 617d5b1a78aSEric Anholt /* This is the BO where we store the validated command lists, shader 618d5b1a78aSEric Anholt * records, and uniforms. 619d5b1a78aSEric Anholt */ 620d5b1a78aSEric Anholt struct drm_gem_cma_object *exec_bo; 621d5b1a78aSEric Anholt 622d5b1a78aSEric Anholt /** 623d5b1a78aSEric Anholt * This tracks the per-shader-record state (packet 64) that 624d5b1a78aSEric Anholt * determines the length of the shader record and the offset 625d5b1a78aSEric Anholt * it's expected to be found at. It gets read in from the 626d5b1a78aSEric Anholt * command lists. 627d5b1a78aSEric Anholt */ 628d5b1a78aSEric Anholt struct vc4_shader_state { 629d5b1a78aSEric Anholt uint32_t addr; 630d5b1a78aSEric Anholt /* Maximum vertex index referenced by any primitive using this 631d5b1a78aSEric Anholt * shader state. 632d5b1a78aSEric Anholt */ 633d5b1a78aSEric Anholt uint32_t max_index; 634d5b1a78aSEric Anholt } *shader_state; 635d5b1a78aSEric Anholt 636d5b1a78aSEric Anholt /** How many shader states the user declared they were using. */ 637d5b1a78aSEric Anholt uint32_t shader_state_size; 638d5b1a78aSEric Anholt /** How many shader state records the validator has seen. */ 639d5b1a78aSEric Anholt uint32_t shader_state_count; 640d5b1a78aSEric Anholt 641d5b1a78aSEric Anholt bool found_tile_binning_mode_config_packet; 642d5b1a78aSEric Anholt bool found_start_tile_binning_packet; 643d5b1a78aSEric Anholt bool found_increment_semaphore_packet; 644d5b1a78aSEric Anholt bool found_flush; 645d5b1a78aSEric Anholt uint8_t bin_tiles_x, bin_tiles_y; 646553c942fSEric Anholt /* Physical address of the start of the tile alloc array 647553c942fSEric Anholt * (where each tile's binned CL will start) 648553c942fSEric Anholt */ 649d5b1a78aSEric Anholt uint32_t tile_alloc_offset; 650553c942fSEric Anholt /* Bitmask of which binner slots are freed when this job completes. */ 651553c942fSEric Anholt uint32_t bin_slots; 652d5b1a78aSEric Anholt 653d5b1a78aSEric Anholt /** 654d5b1a78aSEric Anholt * Computed addresses pointing into exec_bo where we start the 655d5b1a78aSEric Anholt * bin thread (ct0) and render thread (ct1). 656d5b1a78aSEric Anholt */ 657d5b1a78aSEric Anholt uint32_t ct0ca, ct0ea; 658d5b1a78aSEric Anholt uint32_t ct1ca, ct1ea; 659d5b1a78aSEric Anholt 660d5b1a78aSEric Anholt /* Pointer to the unvalidated bin CL (if present). */ 661d5b1a78aSEric Anholt void *bin_u; 662d5b1a78aSEric Anholt 663d5b1a78aSEric Anholt /* Pointers to the shader recs. These paddr gets incremented as CL 664d5b1a78aSEric Anholt * packets are relocated in validate_gl_shader_state, and the vaddrs 665d5b1a78aSEric Anholt * (u and v) get incremented and size decremented as the shader recs 666d5b1a78aSEric Anholt * themselves are validated. 667d5b1a78aSEric Anholt */ 668d5b1a78aSEric Anholt void *shader_rec_u; 669d5b1a78aSEric Anholt void *shader_rec_v; 670d5b1a78aSEric Anholt uint32_t shader_rec_p; 671d5b1a78aSEric Anholt uint32_t shader_rec_size; 672d5b1a78aSEric Anholt 673d5b1a78aSEric Anholt /* Pointers to the uniform data. These pointers are incremented, and 674d5b1a78aSEric Anholt * size decremented, as each batch of uniforms is uploaded. 675d5b1a78aSEric Anholt */ 676d5b1a78aSEric Anholt void *uniforms_u; 677d5b1a78aSEric Anholt void *uniforms_v; 678d5b1a78aSEric Anholt uint32_t uniforms_p; 679d5b1a78aSEric Anholt uint32_t uniforms_size; 68065101d8cSBoris Brezillon 68165101d8cSBoris Brezillon /* Pointer to a performance monitor object if the user requested it, 68265101d8cSBoris Brezillon * NULL otherwise. 68365101d8cSBoris Brezillon */ 68465101d8cSBoris Brezillon struct vc4_perfmon *perfmon; 68535c8b4b2SPaul Kocialkowski 68635c8b4b2SPaul Kocialkowski /* Whether the exec has taken a reference to the binner BO, which should 68735c8b4b2SPaul Kocialkowski * happen with a VC4_PACKET_TILE_BINNING_MODE_CONFIG packet. 68835c8b4b2SPaul Kocialkowski */ 68935c8b4b2SPaul Kocialkowski bool bin_bo_used; 69065101d8cSBoris Brezillon }; 69165101d8cSBoris Brezillon 69265101d8cSBoris Brezillon /* Per-open file private data. Any driver-specific resource that has to be 69365101d8cSBoris Brezillon * released when the DRM file is closed should be placed here. 69465101d8cSBoris Brezillon */ 69565101d8cSBoris Brezillon struct vc4_file { 69665101d8cSBoris Brezillon struct { 69765101d8cSBoris Brezillon struct idr idr; 69865101d8cSBoris Brezillon struct mutex lock; 69965101d8cSBoris Brezillon } perfmon; 70035c8b4b2SPaul Kocialkowski 70135c8b4b2SPaul Kocialkowski bool bin_bo_used; 702d5b1a78aSEric Anholt }; 703d5b1a78aSEric Anholt 704d5b1a78aSEric Anholt static inline struct vc4_exec_info * 705ca26d28bSVarad Gautam vc4_first_bin_job(struct vc4_dev *vc4) 706d5b1a78aSEric Anholt { 70757b9f569SMasahiro Yamada return list_first_entry_or_null(&vc4->bin_job_list, 70857b9f569SMasahiro Yamada struct vc4_exec_info, head); 709ca26d28bSVarad Gautam } 710ca26d28bSVarad Gautam 711ca26d28bSVarad Gautam static inline struct vc4_exec_info * 712ca26d28bSVarad Gautam vc4_first_render_job(struct vc4_dev *vc4) 713ca26d28bSVarad Gautam { 71457b9f569SMasahiro Yamada return list_first_entry_or_null(&vc4->render_job_list, 715ca26d28bSVarad Gautam struct vc4_exec_info, head); 716d5b1a78aSEric Anholt } 717d5b1a78aSEric Anholt 7189326e6f2SEric Anholt static inline struct vc4_exec_info * 7199326e6f2SEric Anholt vc4_last_render_job(struct vc4_dev *vc4) 7209326e6f2SEric Anholt { 7219326e6f2SEric Anholt if (list_empty(&vc4->render_job_list)) 7229326e6f2SEric Anholt return NULL; 7239326e6f2SEric Anholt return list_last_entry(&vc4->render_job_list, 7249326e6f2SEric Anholt struct vc4_exec_info, head); 7259326e6f2SEric Anholt } 7269326e6f2SEric Anholt 727c8b75bcaSEric Anholt /** 728463873d5SEric Anholt * struct vc4_texture_sample_info - saves the offsets into the UBO for texture 729463873d5SEric Anholt * setup parameters. 730463873d5SEric Anholt * 731463873d5SEric Anholt * This will be used at draw time to relocate the reference to the texture 732463873d5SEric Anholt * contents in p0, and validate that the offset combined with 733463873d5SEric Anholt * width/height/stride/etc. from p1 and p2/p3 doesn't sample outside the BO. 734463873d5SEric Anholt * Note that the hardware treats unprovided config parameters as 0, so not all 735463873d5SEric Anholt * of them need to be set up for every texure sample, and we'll store ~0 as 736463873d5SEric Anholt * the offset to mark the unused ones. 737463873d5SEric Anholt * 738463873d5SEric Anholt * See the VC4 3D architecture guide page 41 ("Texture and Memory Lookup Unit 739463873d5SEric Anholt * Setup") for definitions of the texture parameters. 740463873d5SEric Anholt */ 741463873d5SEric Anholt struct vc4_texture_sample_info { 742463873d5SEric Anholt bool is_direct; 743463873d5SEric Anholt uint32_t p_offset[4]; 744463873d5SEric Anholt }; 745463873d5SEric Anholt 746463873d5SEric Anholt /** 747463873d5SEric Anholt * struct vc4_validated_shader_info - information about validated shaders that 748463873d5SEric Anholt * needs to be used from command list validation. 749463873d5SEric Anholt * 750463873d5SEric Anholt * For a given shader, each time a shader state record references it, we need 751463873d5SEric Anholt * to verify that the shader doesn't read more uniforms than the shader state 752463873d5SEric Anholt * record's uniform BO pointer can provide, and we need to apply relocations 753463873d5SEric Anholt * and validate the shader state record's uniforms that define the texture 754463873d5SEric Anholt * samples. 755463873d5SEric Anholt */ 756463873d5SEric Anholt struct vc4_validated_shader_info { 757463873d5SEric Anholt uint32_t uniforms_size; 758463873d5SEric Anholt uint32_t uniforms_src_size; 759463873d5SEric Anholt uint32_t num_texture_samples; 760463873d5SEric Anholt struct vc4_texture_sample_info *texture_samples; 7616d45c81dSEric Anholt 7626d45c81dSEric Anholt uint32_t num_uniform_addr_offsets; 7636d45c81dSEric Anholt uint32_t *uniform_addr_offsets; 764c778cc5dSJonas Pfeil 765c778cc5dSJonas Pfeil bool is_threaded; 766463873d5SEric Anholt }; 767463873d5SEric Anholt 768463873d5SEric Anholt /** 7697f2a09ecSJames Hughes * __wait_for - magic wait macro 770c8b75bcaSEric Anholt * 7717f2a09ecSJames Hughes * Macro to help avoid open coding check/wait/timeout patterns. Note that it's 7727f2a09ecSJames Hughes * important that we check the condition again after having timed out, since the 7737f2a09ecSJames Hughes * timeout could be due to preemption or similar and we've never had a chance to 7747f2a09ecSJames Hughes * check the condition before the timeout. 775c8b75bcaSEric Anholt */ 7767f2a09ecSJames Hughes #define __wait_for(OP, COND, US, Wmin, Wmax) ({ \ 7777f2a09ecSJames Hughes const ktime_t end__ = ktime_add_ns(ktime_get_raw(), 1000ll * (US)); \ 7787f2a09ecSJames Hughes long wait__ = (Wmin); /* recommended min for usleep is 10 us */ \ 7797f2a09ecSJames Hughes int ret__; \ 7807f2a09ecSJames Hughes might_sleep(); \ 7817f2a09ecSJames Hughes for (;;) { \ 7827f2a09ecSJames Hughes const bool expired__ = ktime_after(ktime_get_raw(), end__); \ 7837f2a09ecSJames Hughes OP; \ 7847f2a09ecSJames Hughes /* Guarantee COND check prior to timeout */ \ 7857f2a09ecSJames Hughes barrier(); \ 7867f2a09ecSJames Hughes if (COND) { \ 7877f2a09ecSJames Hughes ret__ = 0; \ 7887f2a09ecSJames Hughes break; \ 7897f2a09ecSJames Hughes } \ 7907f2a09ecSJames Hughes if (expired__) { \ 791c8b75bcaSEric Anholt ret__ = -ETIMEDOUT; \ 792c8b75bcaSEric Anholt break; \ 793c8b75bcaSEric Anholt } \ 7947f2a09ecSJames Hughes usleep_range(wait__, wait__ * 2); \ 7957f2a09ecSJames Hughes if (wait__ < (Wmax)) \ 7967f2a09ecSJames Hughes wait__ <<= 1; \ 797c8b75bcaSEric Anholt } \ 798c8b75bcaSEric Anholt ret__; \ 799c8b75bcaSEric Anholt }) 800c8b75bcaSEric Anholt 8017f2a09ecSJames Hughes #define _wait_for(COND, US, Wmin, Wmax) __wait_for(, (COND), (US), (Wmin), \ 8027f2a09ecSJames Hughes (Wmax)) 8037f2a09ecSJames Hughes #define wait_for(COND, MS) _wait_for((COND), (MS) * 1000, 10, 1000) 804c8b75bcaSEric Anholt 805c8b75bcaSEric Anholt /* vc4_bo.c */ 806c826a6e1SEric Anholt struct drm_gem_object *vc4_create_object(struct drm_device *dev, size_t size); 807c826a6e1SEric Anholt struct vc4_bo *vc4_bo_create(struct drm_device *dev, size_t size, 808f3099462SEric Anholt bool from_cache, enum vc4_kernel_bo_type type); 809c8b75bcaSEric Anholt int vc4_dumb_create(struct drm_file *file_priv, 810c8b75bcaSEric Anholt struct drm_device *dev, 811c8b75bcaSEric Anholt struct drm_mode_create_dumb *args); 812d5bc60f6SEric Anholt int vc4_create_bo_ioctl(struct drm_device *dev, void *data, 813d5bc60f6SEric Anholt struct drm_file *file_priv); 814463873d5SEric Anholt int vc4_create_shader_bo_ioctl(struct drm_device *dev, void *data, 815463873d5SEric Anholt struct drm_file *file_priv); 816d5bc60f6SEric Anholt int vc4_mmap_bo_ioctl(struct drm_device *dev, void *data, 817d5bc60f6SEric Anholt struct drm_file *file_priv); 81883753117SEric Anholt int vc4_set_tiling_ioctl(struct drm_device *dev, void *data, 81983753117SEric Anholt struct drm_file *file_priv); 82083753117SEric Anholt int vc4_get_tiling_ioctl(struct drm_device *dev, void *data, 82183753117SEric Anholt struct drm_file *file_priv); 82221461365SEric Anholt int vc4_get_hang_state_ioctl(struct drm_device *dev, void *data, 82321461365SEric Anholt struct drm_file *file_priv); 824f3099462SEric Anholt int vc4_label_bo_ioctl(struct drm_device *dev, void *data, 825f3099462SEric Anholt struct drm_file *file_priv); 826f3099462SEric Anholt int vc4_bo_cache_init(struct drm_device *dev); 827b9f19259SBoris Brezillon int vc4_bo_inc_usecnt(struct vc4_bo *bo); 828b9f19259SBoris Brezillon void vc4_bo_dec_usecnt(struct vc4_bo *bo); 829b9f19259SBoris Brezillon void vc4_bo_add_to_purgeable_pool(struct vc4_bo *bo); 830b9f19259SBoris Brezillon void vc4_bo_remove_from_purgeable_pool(struct vc4_bo *bo); 831c8b75bcaSEric Anholt 832c8b75bcaSEric Anholt /* vc4_crtc.c */ 833c8b75bcaSEric Anholt extern struct platform_driver vc4_crtc_driver; 834875a4d53SMaxime Ripard int vc4_crtc_disable_at_boot(struct drm_crtc *crtc); 8355fefc601SMaxime Ripard int vc4_crtc_init(struct drm_device *drm, struct vc4_crtc *vc4_crtc, 8365fefc601SMaxime Ripard const struct drm_crtc_funcs *crtc_funcs, 8375fefc601SMaxime Ripard const struct drm_crtc_helper_funcs *crtc_helper_funcs); 838bdd96472SMaxime Ripard void vc4_crtc_destroy(struct drm_crtc *crtc); 839bdd96472SMaxime Ripard int vc4_page_flip(struct drm_crtc *crtc, 840bdd96472SMaxime Ripard struct drm_framebuffer *fb, 841bdd96472SMaxime Ripard struct drm_pending_vblank_event *event, 842bdd96472SMaxime Ripard uint32_t flags, 843bdd96472SMaxime Ripard struct drm_modeset_acquire_ctx *ctx); 844bdd96472SMaxime Ripard struct drm_crtc_state *vc4_crtc_duplicate_state(struct drm_crtc *crtc); 845bdd96472SMaxime Ripard void vc4_crtc_destroy_state(struct drm_crtc *crtc, 846bdd96472SMaxime Ripard struct drm_crtc_state *state); 847bdd96472SMaxime Ripard void vc4_crtc_reset(struct drm_crtc *crtc); 848008095e0SBoris Brezillon void vc4_crtc_handle_vblank(struct vc4_crtc *crtc); 849666e7358SBoris Brezillon void vc4_crtc_get_margins(struct drm_crtc_state *state, 850e590c2b0SDan Carpenter unsigned int *left, unsigned int *right, 851666e7358SBoris Brezillon unsigned int *top, unsigned int *bottom); 852c8b75bcaSEric Anholt 853c8b75bcaSEric Anholt /* vc4_debugfs.c */ 8547ce84471SWambui Karuga void vc4_debugfs_init(struct drm_minor *minor); 855c9be804cSEric Anholt #ifdef CONFIG_DEBUG_FS 856c9be804cSEric Anholt void vc4_debugfs_add_file(struct drm_device *drm, 857c9be804cSEric Anholt const char *filename, 858c9be804cSEric Anholt int (*show)(struct seq_file*, void*), 859c9be804cSEric Anholt void *data); 860c9be804cSEric Anholt void vc4_debugfs_add_regset32(struct drm_device *drm, 861c9be804cSEric Anholt const char *filename, 862c9be804cSEric Anholt struct debugfs_regset32 *regset); 863c9be804cSEric Anholt #else 864c9be804cSEric Anholt static inline void vc4_debugfs_add_file(struct drm_device *drm, 865c9be804cSEric Anholt const char *filename, 866c9be804cSEric Anholt int (*show)(struct seq_file*, void*), 867c9be804cSEric Anholt void *data) 868c9be804cSEric Anholt { 869c9be804cSEric Anholt } 870c9be804cSEric Anholt 871c9be804cSEric Anholt static inline void vc4_debugfs_add_regset32(struct drm_device *drm, 872c9be804cSEric Anholt const char *filename, 873c9be804cSEric Anholt struct debugfs_regset32 *regset) 874c9be804cSEric Anholt { 875c9be804cSEric Anholt } 876c9be804cSEric Anholt #endif 877c8b75bcaSEric Anholt 878c8b75bcaSEric Anholt /* vc4_drv.c */ 879c8b75bcaSEric Anholt void __iomem *vc4_ioremap_regs(struct platform_device *dev, int index); 880c8b75bcaSEric Anholt 88108302c35SEric Anholt /* vc4_dpi.c */ 88208302c35SEric Anholt extern struct platform_driver vc4_dpi_driver; 88308302c35SEric Anholt 8844078f575SEric Anholt /* vc4_dsi.c */ 8854078f575SEric Anholt extern struct platform_driver vc4_dsi_driver; 8864078f575SEric Anholt 887cdec4d36SEric Anholt /* vc4_fence.c */ 888cdec4d36SEric Anholt extern const struct dma_fence_ops vc4_fence_ops; 889cdec4d36SEric Anholt 890d5b1a78aSEric Anholt /* vc4_gem.c */ 891171a072bSMaxime Ripard int vc4_gem_init(struct drm_device *dev); 892d5b1a78aSEric Anholt int vc4_submit_cl_ioctl(struct drm_device *dev, void *data, 893d5b1a78aSEric Anholt struct drm_file *file_priv); 894d5b1a78aSEric Anholt int vc4_wait_seqno_ioctl(struct drm_device *dev, void *data, 895d5b1a78aSEric Anholt struct drm_file *file_priv); 896d5b1a78aSEric Anholt int vc4_wait_bo_ioctl(struct drm_device *dev, void *data, 897d5b1a78aSEric Anholt struct drm_file *file_priv); 898ca26d28bSVarad Gautam void vc4_submit_next_bin_job(struct drm_device *dev); 899ca26d28bSVarad Gautam void vc4_submit_next_render_job(struct drm_device *dev); 900ca26d28bSVarad Gautam void vc4_move_job_to_render(struct drm_device *dev, struct vc4_exec_info *exec); 901d5b1a78aSEric Anholt int vc4_wait_for_seqno(struct drm_device *dev, uint64_t seqno, 902d5b1a78aSEric Anholt uint64_t timeout_ns, bool interruptible); 903d5b1a78aSEric Anholt void vc4_job_handle_completed(struct vc4_dev *vc4); 904b501baccSEric Anholt int vc4_queue_seqno_cb(struct drm_device *dev, 905b501baccSEric Anholt struct vc4_seqno_cb *cb, uint64_t seqno, 906b501baccSEric Anholt void (*func)(struct vc4_seqno_cb *cb)); 907b9f19259SBoris Brezillon int vc4_gem_madvise_ioctl(struct drm_device *dev, void *data, 908b9f19259SBoris Brezillon struct drm_file *file_priv); 909d5b1a78aSEric Anholt 910c8b75bcaSEric Anholt /* vc4_hdmi.c */ 911c8b75bcaSEric Anholt extern struct platform_driver vc4_hdmi_driver; 912c8b75bcaSEric Anholt 9139a8d5e4aSBoris Brezillon /* vc4_vec.c */ 914e4b81f8cSBoris Brezillon extern struct platform_driver vc4_vec_driver; 915e4b81f8cSBoris Brezillon 916008095e0SBoris Brezillon /* vc4_txp.c */ 917008095e0SBoris Brezillon extern struct platform_driver vc4_txp_driver; 918008095e0SBoris Brezillon 919d5b1a78aSEric Anholt /* vc4_irq.c */ 9205226711eSThomas Zimmermann void vc4_irq_enable(struct drm_device *dev); 9215226711eSThomas Zimmermann void vc4_irq_disable(struct drm_device *dev); 9225226711eSThomas Zimmermann int vc4_irq_install(struct drm_device *dev, int irq); 923d5b1a78aSEric Anholt void vc4_irq_uninstall(struct drm_device *dev); 924d5b1a78aSEric Anholt void vc4_irq_reset(struct drm_device *dev); 925d5b1a78aSEric Anholt 926c8b75bcaSEric Anholt /* vc4_hvs.c */ 927c8b75bcaSEric Anholt extern struct platform_driver vc4_hvs_driver; 92850e9d6cbSMaxime Ripard void vc4_hvs_stop_channel(struct drm_device *dev, unsigned int output); 92929bbb930SMaxime Ripard int vc4_hvs_get_fifo_from_output(struct drm_device *dev, unsigned int output); 930ee6965c8SMaxime Ripard int vc4_hvs_atomic_check(struct drm_crtc *crtc, struct drm_atomic_state *state); 931ee6965c8SMaxime Ripard void vc4_hvs_atomic_enable(struct drm_crtc *crtc, struct drm_atomic_state *state); 932ee6965c8SMaxime Ripard void vc4_hvs_atomic_disable(struct drm_crtc *crtc, struct drm_atomic_state *state); 933ee6965c8SMaxime Ripard void vc4_hvs_atomic_flush(struct drm_crtc *crtc, struct drm_atomic_state *state); 934c8b75bcaSEric Anholt void vc4_hvs_dump_state(struct drm_device *dev); 935531a1b62SBoris Brezillon void vc4_hvs_unmask_underrun(struct drm_device *dev, int channel); 936531a1b62SBoris Brezillon void vc4_hvs_mask_underrun(struct drm_device *dev, int channel); 937c8b75bcaSEric Anholt 938c8b75bcaSEric Anholt /* vc4_kms.c */ 939c8b75bcaSEric Anholt int vc4_kms_load(struct drm_device *dev); 940c8b75bcaSEric Anholt 941c8b75bcaSEric Anholt /* vc4_plane.c */ 942c8b75bcaSEric Anholt struct drm_plane *vc4_plane_init(struct drm_device *dev, 943c8b75bcaSEric Anholt enum drm_plane_type type); 9440c2a50f1SMaxime Ripard int vc4_plane_create_additional_planes(struct drm_device *dev); 945c8b75bcaSEric Anholt u32 vc4_plane_write_dlist(struct drm_plane *plane, u32 __iomem *dlist); 9462f196b7cSDaniel Vetter u32 vc4_plane_dlist_size(const struct drm_plane_state *state); 947b501baccSEric Anholt void vc4_plane_async_set_fb(struct drm_plane *plane, 948b501baccSEric Anholt struct drm_framebuffer *fb); 949463873d5SEric Anholt 950d3f5168aSEric Anholt /* vc4_v3d.c */ 951d3f5168aSEric Anholt extern struct platform_driver vc4_v3d_driver; 952ffc26740SEric Anholt extern const struct of_device_id vc4_v3d_dt_match[]; 953553c942fSEric Anholt int vc4_v3d_get_bin_slot(struct vc4_dev *vc4); 95435c8b4b2SPaul Kocialkowski int vc4_v3d_bin_bo_get(struct vc4_dev *vc4, bool *used); 95535c8b4b2SPaul Kocialkowski void vc4_v3d_bin_bo_put(struct vc4_dev *vc4); 956cb74f6eeSEric Anholt int vc4_v3d_pm_get(struct vc4_dev *vc4); 957cb74f6eeSEric Anholt void vc4_v3d_pm_put(struct vc4_dev *vc4); 958d5b1a78aSEric Anholt 959d5b1a78aSEric Anholt /* vc4_validate.c */ 960d5b1a78aSEric Anholt int 961d5b1a78aSEric Anholt vc4_validate_bin_cl(struct drm_device *dev, 962d5b1a78aSEric Anholt void *validated, 963d5b1a78aSEric Anholt void *unvalidated, 964d5b1a78aSEric Anholt struct vc4_exec_info *exec); 965d5b1a78aSEric Anholt 966d5b1a78aSEric Anholt int 967d5b1a78aSEric Anholt vc4_validate_shader_recs(struct drm_device *dev, struct vc4_exec_info *exec); 968d5b1a78aSEric Anholt 969d5b1a78aSEric Anholt struct drm_gem_cma_object *vc4_use_bo(struct vc4_exec_info *exec, 970d5b1a78aSEric Anholt uint32_t hindex); 971d5b1a78aSEric Anholt 972d5b1a78aSEric Anholt int vc4_get_rcl(struct drm_device *dev, struct vc4_exec_info *exec); 973d5b1a78aSEric Anholt 974d5b1a78aSEric Anholt bool vc4_check_tex_size(struct vc4_exec_info *exec, 975d5b1a78aSEric Anholt struct drm_gem_cma_object *fbo, 976d5b1a78aSEric Anholt uint32_t offset, uint8_t tiling_format, 977d5b1a78aSEric Anholt uint32_t width, uint32_t height, uint8_t cpp); 978d3f5168aSEric Anholt 979463873d5SEric Anholt /* vc4_validate_shader.c */ 980463873d5SEric Anholt struct vc4_validated_shader_info * 981463873d5SEric Anholt vc4_validate_shader(struct drm_gem_cma_object *shader_obj); 98265101d8cSBoris Brezillon 98365101d8cSBoris Brezillon /* vc4_perfmon.c */ 98465101d8cSBoris Brezillon void vc4_perfmon_get(struct vc4_perfmon *perfmon); 98565101d8cSBoris Brezillon void vc4_perfmon_put(struct vc4_perfmon *perfmon); 98665101d8cSBoris Brezillon void vc4_perfmon_start(struct vc4_dev *vc4, struct vc4_perfmon *perfmon); 98765101d8cSBoris Brezillon void vc4_perfmon_stop(struct vc4_dev *vc4, struct vc4_perfmon *perfmon, 98865101d8cSBoris Brezillon bool capture); 98965101d8cSBoris Brezillon struct vc4_perfmon *vc4_perfmon_find(struct vc4_file *vc4file, int id); 99065101d8cSBoris Brezillon void vc4_perfmon_open_file(struct vc4_file *vc4file); 99165101d8cSBoris Brezillon void vc4_perfmon_close_file(struct vc4_file *vc4file); 99265101d8cSBoris Brezillon int vc4_perfmon_create_ioctl(struct drm_device *dev, void *data, 99365101d8cSBoris Brezillon struct drm_file *file_priv); 99465101d8cSBoris Brezillon int vc4_perfmon_destroy_ioctl(struct drm_device *dev, void *data, 99565101d8cSBoris Brezillon struct drm_file *file_priv); 99665101d8cSBoris Brezillon int vc4_perfmon_get_values_ioctl(struct drm_device *dev, void *data, 99765101d8cSBoris Brezillon struct drm_file *file_priv); 9986a88752cSMaxime Ripard 9996a88752cSMaxime Ripard #endif /* _VC4_DRV_H_ */ 1000