xref: /linux/drivers/gpu/drm/vc4/vc4_drv.h (revision 0a038c1c29a7a37724b39543ae36316745167239)
1c8b75bcaSEric Anholt /*
2c8b75bcaSEric Anholt  * Copyright (C) 2015 Broadcom
3c8b75bcaSEric Anholt  *
4c8b75bcaSEric Anholt  * This program is free software; you can redistribute it and/or modify
5c8b75bcaSEric Anholt  * it under the terms of the GNU General Public License version 2 as
6c8b75bcaSEric Anholt  * published by the Free Software Foundation.
7c8b75bcaSEric Anholt  */
8c8b75bcaSEric Anholt 
9abd7dbe9SSouptick Joarder #include <linux/mm_types.h>
10cdec4d36SEric Anholt #include <linux/reservation.h>
11b7e8e25bSMasahiro Yamada #include <drm/drmP.h>
129338203cSLaurent Pinchart #include <drm/drm_encoder.h>
13b7e8e25bSMasahiro Yamada #include <drm/drm_gem_cma_helper.h>
14766cc6b1SStefan Schake #include <drm/drm_atomic.h>
15818f5c8fSStefan Schake #include <drm/drm_syncobj.h>
169338203cSLaurent Pinchart 
1765101d8cSBoris Brezillon #include "uapi/drm/vc4_drm.h"
1865101d8cSBoris Brezillon 
19f3099462SEric Anholt /* Don't forget to update vc4_bo.c: bo_type_names[] when adding to
20f3099462SEric Anholt  * this.
21f3099462SEric Anholt  */
22f3099462SEric Anholt enum vc4_kernel_bo_type {
23f3099462SEric Anholt 	/* Any kernel allocation (gem_create_object hook) before it
24f3099462SEric Anholt 	 * gets another type set.
25f3099462SEric Anholt 	 */
26f3099462SEric Anholt 	VC4_BO_TYPE_KERNEL,
27f3099462SEric Anholt 	VC4_BO_TYPE_V3D,
28f3099462SEric Anholt 	VC4_BO_TYPE_V3D_SHADER,
29f3099462SEric Anholt 	VC4_BO_TYPE_DUMB,
30f3099462SEric Anholt 	VC4_BO_TYPE_BIN,
31f3099462SEric Anholt 	VC4_BO_TYPE_RCL,
32f3099462SEric Anholt 	VC4_BO_TYPE_BCL,
33f3099462SEric Anholt 	VC4_BO_TYPE_KERNEL_CACHE,
34f3099462SEric Anholt 	VC4_BO_TYPE_COUNT
35f3099462SEric Anholt };
36f3099462SEric Anholt 
3765101d8cSBoris Brezillon /* Performance monitor object. The perform lifetime is controlled by userspace
3865101d8cSBoris Brezillon  * using perfmon related ioctls. A perfmon can be attached to a submit_cl
3965101d8cSBoris Brezillon  * request, and when this is the case, HW perf counters will be activated just
4065101d8cSBoris Brezillon  * before the submit_cl is submitted to the GPU and disabled when the job is
4165101d8cSBoris Brezillon  * done. This way, only events related to a specific job will be counted.
4265101d8cSBoris Brezillon  */
4365101d8cSBoris Brezillon struct vc4_perfmon {
4465101d8cSBoris Brezillon 	/* Tracks the number of users of the perfmon, when this counter reaches
4565101d8cSBoris Brezillon 	 * zero the perfmon is destroyed.
4665101d8cSBoris Brezillon 	 */
4765101d8cSBoris Brezillon 	refcount_t refcnt;
4865101d8cSBoris Brezillon 
4965101d8cSBoris Brezillon 	/* Number of counters activated in this perfmon instance
5065101d8cSBoris Brezillon 	 * (should be less than DRM_VC4_MAX_PERF_COUNTERS).
5165101d8cSBoris Brezillon 	 */
5265101d8cSBoris Brezillon 	u8 ncounters;
5365101d8cSBoris Brezillon 
5465101d8cSBoris Brezillon 	/* Events counted by the HW perf counters. */
5565101d8cSBoris Brezillon 	u8 events[DRM_VC4_MAX_PERF_COUNTERS];
5665101d8cSBoris Brezillon 
5765101d8cSBoris Brezillon 	/* Storage for counter values. Counters are incremented by the HW
5865101d8cSBoris Brezillon 	 * perf counter values every time the perfmon is attached to a GPU job.
5965101d8cSBoris Brezillon 	 * This way, perfmon users don't have to retrieve the results after
6065101d8cSBoris Brezillon 	 * each job if they want to track events covering several submissions.
6165101d8cSBoris Brezillon 	 * Note that counter values can't be reset, but you can fake a reset by
6265101d8cSBoris Brezillon 	 * destroying the perfmon and creating a new one.
6365101d8cSBoris Brezillon 	 */
6465101d8cSBoris Brezillon 	u64 counters[0];
6565101d8cSBoris Brezillon };
6665101d8cSBoris Brezillon 
67c8b75bcaSEric Anholt struct vc4_dev {
68c8b75bcaSEric Anholt 	struct drm_device *dev;
69c8b75bcaSEric Anholt 
70c8b75bcaSEric Anholt 	struct vc4_hdmi *hdmi;
71c8b75bcaSEric Anholt 	struct vc4_hvs *hvs;
72d3f5168aSEric Anholt 	struct vc4_v3d *v3d;
7308302c35SEric Anholt 	struct vc4_dpi *dpi;
744078f575SEric Anholt 	struct vc4_dsi *dsi1;
75e4b81f8cSBoris Brezillon 	struct vc4_vec *vec;
76008095e0SBoris Brezillon 	struct vc4_txp *txp;
7748666d56SDerek Foreman 
7821461365SEric Anholt 	struct vc4_hang_state *hang_state;
7921461365SEric Anholt 
80c826a6e1SEric Anholt 	/* The kernel-space BO cache.  Tracks buffers that have been
81c826a6e1SEric Anholt 	 * unreferenced by all other users (refcounts of 0!) but not
82c826a6e1SEric Anholt 	 * yet freed, so we can do cheap allocations.
83c826a6e1SEric Anholt 	 */
84c826a6e1SEric Anholt 	struct vc4_bo_cache {
85c826a6e1SEric Anholt 		/* Array of list heads for entries in the BO cache,
86c826a6e1SEric Anholt 		 * based on number of pages, so we can do O(1) lookups
87c826a6e1SEric Anholt 		 * in the cache when allocating.
88c826a6e1SEric Anholt 		 */
89c826a6e1SEric Anholt 		struct list_head *size_list;
90c826a6e1SEric Anholt 		uint32_t size_list_size;
91c826a6e1SEric Anholt 
92c826a6e1SEric Anholt 		/* List of all BOs in the cache, ordered by age, so we
93c826a6e1SEric Anholt 		 * can do O(1) lookups when trying to free old
94c826a6e1SEric Anholt 		 * buffers.
95c826a6e1SEric Anholt 		 */
96c826a6e1SEric Anholt 		struct list_head time_list;
97c826a6e1SEric Anholt 		struct work_struct time_work;
98c826a6e1SEric Anholt 		struct timer_list time_timer;
99c826a6e1SEric Anholt 	} bo_cache;
100c826a6e1SEric Anholt 
101f3099462SEric Anholt 	u32 num_labels;
102f3099462SEric Anholt 	struct vc4_label {
103f3099462SEric Anholt 		const char *name;
104c826a6e1SEric Anholt 		u32 num_allocated;
105c826a6e1SEric Anholt 		u32 size_allocated;
106f3099462SEric Anholt 	} *bo_labels;
107c826a6e1SEric Anholt 
108f3099462SEric Anholt 	/* Protects bo_cache and bo_labels. */
109c826a6e1SEric Anholt 	struct mutex bo_lock;
110d5b1a78aSEric Anholt 
111b9f19259SBoris Brezillon 	/* Purgeable BO pool. All BOs in this pool can have their memory
112b9f19259SBoris Brezillon 	 * reclaimed if the driver is unable to allocate new BOs. We also
113b9f19259SBoris Brezillon 	 * keep stats related to the purge mechanism here.
114b9f19259SBoris Brezillon 	 */
115b9f19259SBoris Brezillon 	struct {
116b9f19259SBoris Brezillon 		struct list_head list;
117b9f19259SBoris Brezillon 		unsigned int num;
118b9f19259SBoris Brezillon 		size_t size;
119b9f19259SBoris Brezillon 		unsigned int purged_num;
120b9f19259SBoris Brezillon 		size_t purged_size;
121b9f19259SBoris Brezillon 		struct mutex lock;
122b9f19259SBoris Brezillon 	} purgeable;
123b9f19259SBoris Brezillon 
124cdec4d36SEric Anholt 	uint64_t dma_fence_context;
125cdec4d36SEric Anholt 
126ca26d28bSVarad Gautam 	/* Sequence number for the last job queued in bin_job_list.
127d5b1a78aSEric Anholt 	 * Starts at 0 (no jobs emitted).
128d5b1a78aSEric Anholt 	 */
129d5b1a78aSEric Anholt 	uint64_t emit_seqno;
130d5b1a78aSEric Anholt 
131d5b1a78aSEric Anholt 	/* Sequence number for the last completed job on the GPU.
132d5b1a78aSEric Anholt 	 * Starts at 0 (no jobs completed).
133d5b1a78aSEric Anholt 	 */
134d5b1a78aSEric Anholt 	uint64_t finished_seqno;
135d5b1a78aSEric Anholt 
136ca26d28bSVarad Gautam 	/* List of all struct vc4_exec_info for jobs to be executed in
137ca26d28bSVarad Gautam 	 * the binner.  The first job in the list is the one currently
138ca26d28bSVarad Gautam 	 * programmed into ct0ca for execution.
139d5b1a78aSEric Anholt 	 */
140ca26d28bSVarad Gautam 	struct list_head bin_job_list;
141ca26d28bSVarad Gautam 
142ca26d28bSVarad Gautam 	/* List of all struct vc4_exec_info for jobs that have
143ca26d28bSVarad Gautam 	 * completed binning and are ready for rendering.  The first
144ca26d28bSVarad Gautam 	 * job in the list is the one currently programmed into ct1ca
145ca26d28bSVarad Gautam 	 * for execution.
146ca26d28bSVarad Gautam 	 */
147ca26d28bSVarad Gautam 	struct list_head render_job_list;
148ca26d28bSVarad Gautam 
149d5b1a78aSEric Anholt 	/* List of the finished vc4_exec_infos waiting to be freed by
150d5b1a78aSEric Anholt 	 * job_done_work.
151d5b1a78aSEric Anholt 	 */
152d5b1a78aSEric Anholt 	struct list_head job_done_list;
153d5b1a78aSEric Anholt 	/* Spinlock used to synchronize the job_list and seqno
154d5b1a78aSEric Anholt 	 * accesses between the IRQ handler and GEM ioctls.
155d5b1a78aSEric Anholt 	 */
156d5b1a78aSEric Anholt 	spinlock_t job_lock;
157d5b1a78aSEric Anholt 	wait_queue_head_t job_wait_queue;
158d5b1a78aSEric Anholt 	struct work_struct job_done_work;
159d5b1a78aSEric Anholt 
16065101d8cSBoris Brezillon 	/* Used to track the active perfmon if any. Access to this field is
16165101d8cSBoris Brezillon 	 * protected by job_lock.
16265101d8cSBoris Brezillon 	 */
16365101d8cSBoris Brezillon 	struct vc4_perfmon *active_perfmon;
16465101d8cSBoris Brezillon 
165b501baccSEric Anholt 	/* List of struct vc4_seqno_cb for callbacks to be made from a
166b501baccSEric Anholt 	 * workqueue when the given seqno is passed.
167b501baccSEric Anholt 	 */
168b501baccSEric Anholt 	struct list_head seqno_cb_list;
169b501baccSEric Anholt 
170553c942fSEric Anholt 	/* The memory used for storing binner tile alloc, tile state,
171553c942fSEric Anholt 	 * and overflow memory allocations.  This is freed when V3D
172553c942fSEric Anholt 	 * powers down.
173d5b1a78aSEric Anholt 	 */
174553c942fSEric Anholt 	struct vc4_bo *bin_bo;
175553c942fSEric Anholt 
176553c942fSEric Anholt 	/* Size of blocks allocated within bin_bo. */
177553c942fSEric Anholt 	uint32_t bin_alloc_size;
178553c942fSEric Anholt 
179553c942fSEric Anholt 	/* Bitmask of the bin_alloc_size chunks in bin_bo that are
180553c942fSEric Anholt 	 * used.
181553c942fSEric Anholt 	 */
182553c942fSEric Anholt 	uint32_t bin_alloc_used;
183553c942fSEric Anholt 
184553c942fSEric Anholt 	/* Bitmask of the current bin_alloc used for overflow memory. */
185553c942fSEric Anholt 	uint32_t bin_alloc_overflow;
186553c942fSEric Anholt 
187d5b1a78aSEric Anholt 	struct work_struct overflow_mem_work;
188d5b1a78aSEric Anholt 
18936cb6253SEric Anholt 	int power_refcount;
19036cb6253SEric Anholt 
19136cb6253SEric Anholt 	/* Mutex controlling the power refcount. */
19236cb6253SEric Anholt 	struct mutex power_lock;
19336cb6253SEric Anholt 
194d5b1a78aSEric Anholt 	struct {
195d5b1a78aSEric Anholt 		struct timer_list timer;
196d5b1a78aSEric Anholt 		struct work_struct reset_work;
197d5b1a78aSEric Anholt 	} hangcheck;
198d5b1a78aSEric Anholt 
199d5b1a78aSEric Anholt 	struct semaphore async_modeset;
200766cc6b1SStefan Schake 
201766cc6b1SStefan Schake 	struct drm_modeset_lock ctm_state_lock;
202766cc6b1SStefan Schake 	struct drm_private_obj ctm_manager;
203c8b75bcaSEric Anholt };
204c8b75bcaSEric Anholt 
205c8b75bcaSEric Anholt static inline struct vc4_dev *
206c8b75bcaSEric Anholt to_vc4_dev(struct drm_device *dev)
207c8b75bcaSEric Anholt {
208c8b75bcaSEric Anholt 	return (struct vc4_dev *)dev->dev_private;
209c8b75bcaSEric Anholt }
210c8b75bcaSEric Anholt 
211c8b75bcaSEric Anholt struct vc4_bo {
212c8b75bcaSEric Anholt 	struct drm_gem_cma_object base;
213c826a6e1SEric Anholt 
2147edabee0SEric Anholt 	/* seqno of the last job to render using this BO. */
215d5b1a78aSEric Anholt 	uint64_t seqno;
216d5b1a78aSEric Anholt 
2177edabee0SEric Anholt 	/* seqno of the last job to use the RCL to write to this BO.
2187edabee0SEric Anholt 	 *
2197edabee0SEric Anholt 	 * Note that this doesn't include binner overflow memory
2207edabee0SEric Anholt 	 * writes.
2217edabee0SEric Anholt 	 */
2227edabee0SEric Anholt 	uint64_t write_seqno;
2237edabee0SEric Anholt 
22483753117SEric Anholt 	bool t_format;
22583753117SEric Anholt 
226c826a6e1SEric Anholt 	/* List entry for the BO's position in either
227c826a6e1SEric Anholt 	 * vc4_exec_info->unref_list or vc4_dev->bo_cache.time_list
228c826a6e1SEric Anholt 	 */
229c826a6e1SEric Anholt 	struct list_head unref_head;
230c826a6e1SEric Anholt 
231c826a6e1SEric Anholt 	/* Time in jiffies when the BO was put in vc4->bo_cache. */
232c826a6e1SEric Anholt 	unsigned long free_time;
233c826a6e1SEric Anholt 
234c826a6e1SEric Anholt 	/* List entry for the BO's position in vc4_dev->bo_cache.size_list */
235c826a6e1SEric Anholt 	struct list_head size_head;
236463873d5SEric Anholt 
237463873d5SEric Anholt 	/* Struct for shader validation state, if created by
238463873d5SEric Anholt 	 * DRM_IOCTL_VC4_CREATE_SHADER_BO.
239463873d5SEric Anholt 	 */
240463873d5SEric Anholt 	struct vc4_validated_shader_info *validated_shader;
241cdec4d36SEric Anholt 
242cdec4d36SEric Anholt 	/* normally (resv == &_resv) except for imported bo's */
243cdec4d36SEric Anholt 	struct reservation_object *resv;
244cdec4d36SEric Anholt 	struct reservation_object _resv;
245f3099462SEric Anholt 
246f3099462SEric Anholt 	/* One of enum vc4_kernel_bo_type, or VC4_BO_TYPE_COUNT + i
247f3099462SEric Anholt 	 * for user-allocated labels.
248f3099462SEric Anholt 	 */
249f3099462SEric Anholt 	int label;
250b9f19259SBoris Brezillon 
251b9f19259SBoris Brezillon 	/* Count the number of active users. This is needed to determine
252b9f19259SBoris Brezillon 	 * whether we can move the BO to the purgeable list or not (when the BO
253b9f19259SBoris Brezillon 	 * is used by the GPU or the display engine we can't purge it).
254b9f19259SBoris Brezillon 	 */
255b9f19259SBoris Brezillon 	refcount_t usecnt;
256b9f19259SBoris Brezillon 
257b9f19259SBoris Brezillon 	/* Store purgeable/purged state here */
258b9f19259SBoris Brezillon 	u32 madv;
259b9f19259SBoris Brezillon 	struct mutex madv_lock;
260c8b75bcaSEric Anholt };
261c8b75bcaSEric Anholt 
262c8b75bcaSEric Anholt static inline struct vc4_bo *
263c8b75bcaSEric Anholt to_vc4_bo(struct drm_gem_object *bo)
264c8b75bcaSEric Anholt {
265c8b75bcaSEric Anholt 	return (struct vc4_bo *)bo;
266c8b75bcaSEric Anholt }
267c8b75bcaSEric Anholt 
268cdec4d36SEric Anholt struct vc4_fence {
269cdec4d36SEric Anholt 	struct dma_fence base;
270cdec4d36SEric Anholt 	struct drm_device *dev;
271cdec4d36SEric Anholt 	/* vc4 seqno for signaled() test */
272cdec4d36SEric Anholt 	uint64_t seqno;
273cdec4d36SEric Anholt };
274cdec4d36SEric Anholt 
275cdec4d36SEric Anholt static inline struct vc4_fence *
276cdec4d36SEric Anholt to_vc4_fence(struct dma_fence *fence)
277cdec4d36SEric Anholt {
278cdec4d36SEric Anholt 	return (struct vc4_fence *)fence;
279cdec4d36SEric Anholt }
280cdec4d36SEric Anholt 
281b501baccSEric Anholt struct vc4_seqno_cb {
282b501baccSEric Anholt 	struct work_struct work;
283b501baccSEric Anholt 	uint64_t seqno;
284b501baccSEric Anholt 	void (*func)(struct vc4_seqno_cb *cb);
285b501baccSEric Anholt };
286b501baccSEric Anholt 
287d3f5168aSEric Anholt struct vc4_v3d {
288001bdb55SEric Anholt 	struct vc4_dev *vc4;
289d3f5168aSEric Anholt 	struct platform_device *pdev;
290d3f5168aSEric Anholt 	void __iomem *regs;
291b72a2816SEric Anholt 	struct clk *clk;
292d3f5168aSEric Anholt };
293d3f5168aSEric Anholt 
294c8b75bcaSEric Anholt struct vc4_hvs {
295c8b75bcaSEric Anholt 	struct platform_device *pdev;
296c8b75bcaSEric Anholt 	void __iomem *regs;
297d8dbf44fSEric Anholt 	u32 __iomem *dlist;
298d8dbf44fSEric Anholt 
299d8dbf44fSEric Anholt 	/* Memory manager for CRTCs to allocate space in the display
300d8dbf44fSEric Anholt 	 * list.  Units are dwords.
301d8dbf44fSEric Anholt 	 */
302d8dbf44fSEric Anholt 	struct drm_mm dlist_mm;
30321af94cfSEric Anholt 	/* Memory manager for the LBM memory used by HVS scaling. */
30421af94cfSEric Anholt 	struct drm_mm lbm_mm;
305d8dbf44fSEric Anholt 	spinlock_t mm_lock;
30621af94cfSEric Anholt 
30721af94cfSEric Anholt 	struct drm_mm_node mitchell_netravali_filter;
308c8b75bcaSEric Anholt };
309c8b75bcaSEric Anholt 
310c8b75bcaSEric Anholt struct vc4_plane {
311c8b75bcaSEric Anholt 	struct drm_plane base;
312c8b75bcaSEric Anholt };
313c8b75bcaSEric Anholt 
314c8b75bcaSEric Anholt static inline struct vc4_plane *
315c8b75bcaSEric Anholt to_vc4_plane(struct drm_plane *plane)
316c8b75bcaSEric Anholt {
317c8b75bcaSEric Anholt 	return (struct vc4_plane *)plane;
318c8b75bcaSEric Anholt }
319c8b75bcaSEric Anholt 
32082364698SStefan Schake enum vc4_scaling_mode {
32182364698SStefan Schake 	VC4_SCALING_NONE,
32282364698SStefan Schake 	VC4_SCALING_TPZ,
32382364698SStefan Schake 	VC4_SCALING_PPF,
32482364698SStefan Schake };
32582364698SStefan Schake 
32682364698SStefan Schake struct vc4_plane_state {
32782364698SStefan Schake 	struct drm_plane_state base;
32882364698SStefan Schake 	/* System memory copy of the display list for this element, computed
32982364698SStefan Schake 	 * at atomic_check time.
33082364698SStefan Schake 	 */
33182364698SStefan Schake 	u32 *dlist;
33282364698SStefan Schake 	u32 dlist_size; /* Number of dwords allocated for the display list */
33382364698SStefan Schake 	u32 dlist_count; /* Number of used dwords in the display list. */
33482364698SStefan Schake 
33582364698SStefan Schake 	/* Offset in the dlist to various words, for pageflip or
33682364698SStefan Schake 	 * cursor updates.
33782364698SStefan Schake 	 */
33882364698SStefan Schake 	u32 pos0_offset;
33982364698SStefan Schake 	u32 pos2_offset;
34082364698SStefan Schake 	u32 ptr0_offset;
341*0a038c1cSBoris Brezillon 	u32 lbm_offset;
34282364698SStefan Schake 
34382364698SStefan Schake 	/* Offset where the plane's dlist was last stored in the
34482364698SStefan Schake 	 * hardware at vc4_crtc_atomic_flush() time.
34582364698SStefan Schake 	 */
34682364698SStefan Schake 	u32 __iomem *hw_dlist;
34782364698SStefan Schake 
34882364698SStefan Schake 	/* Clipped coordinates of the plane on the display. */
34982364698SStefan Schake 	int crtc_x, crtc_y, crtc_w, crtc_h;
35082364698SStefan Schake 	/* Clipped area being scanned from in the FB. */
35182364698SStefan Schake 	u32 src_x, src_y;
35282364698SStefan Schake 
35382364698SStefan Schake 	u32 src_w[2], src_h[2];
35482364698SStefan Schake 
35582364698SStefan Schake 	/* Scaling selection for the RGB/Y plane and the Cb/Cr planes. */
35682364698SStefan Schake 	enum vc4_scaling_mode x_scaling[2], y_scaling[2];
35782364698SStefan Schake 	bool is_unity;
35882364698SStefan Schake 	bool is_yuv;
35982364698SStefan Schake 
36082364698SStefan Schake 	/* Offset to start scanning out from the start of the plane's
36182364698SStefan Schake 	 * BO.
36282364698SStefan Schake 	 */
36382364698SStefan Schake 	u32 offsets[3];
36482364698SStefan Schake 
36582364698SStefan Schake 	/* Our allocation in LBM for temporary storage during scaling. */
36682364698SStefan Schake 	struct drm_mm_node lbm;
36782364698SStefan Schake 
36882364698SStefan Schake 	/* Set when the plane has per-pixel alpha content or does not cover
36982364698SStefan Schake 	 * the entire screen. This is a hint to the CRTC that it might need
37082364698SStefan Schake 	 * to enable background color fill.
37182364698SStefan Schake 	 */
37282364698SStefan Schake 	bool needs_bg_fill;
37382364698SStefan Schake };
37482364698SStefan Schake 
37582364698SStefan Schake static inline struct vc4_plane_state *
37682364698SStefan Schake to_vc4_plane_state(struct drm_plane_state *state)
37782364698SStefan Schake {
37882364698SStefan Schake 	return (struct vc4_plane_state *)state;
37982364698SStefan Schake }
38082364698SStefan Schake 
381c8b75bcaSEric Anholt enum vc4_encoder_type {
382ab8df60eSBoris Brezillon 	VC4_ENCODER_TYPE_NONE,
383c8b75bcaSEric Anholt 	VC4_ENCODER_TYPE_HDMI,
384c8b75bcaSEric Anholt 	VC4_ENCODER_TYPE_VEC,
385c8b75bcaSEric Anholt 	VC4_ENCODER_TYPE_DSI0,
386c8b75bcaSEric Anholt 	VC4_ENCODER_TYPE_DSI1,
387c8b75bcaSEric Anholt 	VC4_ENCODER_TYPE_SMI,
388c8b75bcaSEric Anholt 	VC4_ENCODER_TYPE_DPI,
389c8b75bcaSEric Anholt };
390c8b75bcaSEric Anholt 
391c8b75bcaSEric Anholt struct vc4_encoder {
392c8b75bcaSEric Anholt 	struct drm_encoder base;
393c8b75bcaSEric Anholt 	enum vc4_encoder_type type;
394c8b75bcaSEric Anholt 	u32 clock_select;
395c8b75bcaSEric Anholt };
396c8b75bcaSEric Anholt 
397c8b75bcaSEric Anholt static inline struct vc4_encoder *
398c8b75bcaSEric Anholt to_vc4_encoder(struct drm_encoder *encoder)
399c8b75bcaSEric Anholt {
400c8b75bcaSEric Anholt 	return container_of(encoder, struct vc4_encoder, base);
401c8b75bcaSEric Anholt }
402c8b75bcaSEric Anholt 
40379271807SStefan Schake struct vc4_crtc_data {
40479271807SStefan Schake 	/* Which channel of the HVS this pixelvalve sources from. */
40579271807SStefan Schake 	int hvs_channel;
40679271807SStefan Schake 
40779271807SStefan Schake 	enum vc4_encoder_type encoder_types[4];
40879271807SStefan Schake };
40979271807SStefan Schake 
41079271807SStefan Schake struct vc4_crtc {
41179271807SStefan Schake 	struct drm_crtc base;
41279271807SStefan Schake 	const struct vc4_crtc_data *data;
41379271807SStefan Schake 	void __iomem *regs;
41479271807SStefan Schake 
41579271807SStefan Schake 	/* Timestamp at start of vblank irq - unaffected by lock delays. */
41679271807SStefan Schake 	ktime_t t_vblank;
41779271807SStefan Schake 
41879271807SStefan Schake 	/* Which HVS channel we're using for our CRTC. */
41979271807SStefan Schake 	int channel;
42079271807SStefan Schake 
42179271807SStefan Schake 	u8 lut_r[256];
42279271807SStefan Schake 	u8 lut_g[256];
42379271807SStefan Schake 	u8 lut_b[256];
42479271807SStefan Schake 	/* Size in pixels of the COB memory allocated to this CRTC. */
42579271807SStefan Schake 	u32 cob_size;
42679271807SStefan Schake 
42779271807SStefan Schake 	struct drm_pending_vblank_event *event;
42879271807SStefan Schake };
42979271807SStefan Schake 
43079271807SStefan Schake static inline struct vc4_crtc *
43179271807SStefan Schake to_vc4_crtc(struct drm_crtc *crtc)
43279271807SStefan Schake {
43379271807SStefan Schake 	return (struct vc4_crtc *)crtc;
43479271807SStefan Schake }
43579271807SStefan Schake 
436d3f5168aSEric Anholt #define V3D_READ(offset) readl(vc4->v3d->regs + offset)
437d3f5168aSEric Anholt #define V3D_WRITE(offset, val) writel(val, vc4->v3d->regs + offset)
438c8b75bcaSEric Anholt #define HVS_READ(offset) readl(vc4->hvs->regs + offset)
439c8b75bcaSEric Anholt #define HVS_WRITE(offset, val) writel(val, vc4->hvs->regs + offset)
440c8b75bcaSEric Anholt 
441d5b1a78aSEric Anholt struct vc4_exec_info {
442d5b1a78aSEric Anholt 	/* Sequence number for this bin/render job. */
443d5b1a78aSEric Anholt 	uint64_t seqno;
444d5b1a78aSEric Anholt 
4457edabee0SEric Anholt 	/* Latest write_seqno of any BO that binning depends on. */
4467edabee0SEric Anholt 	uint64_t bin_dep_seqno;
4477edabee0SEric Anholt 
448cdec4d36SEric Anholt 	struct dma_fence *fence;
449cdec4d36SEric Anholt 
450c4ce60dcSEric Anholt 	/* Last current addresses the hardware was processing when the
451c4ce60dcSEric Anholt 	 * hangcheck timer checked on us.
452c4ce60dcSEric Anholt 	 */
453c4ce60dcSEric Anholt 	uint32_t last_ct0ca, last_ct1ca;
454c4ce60dcSEric Anholt 
455d5b1a78aSEric Anholt 	/* Kernel-space copy of the ioctl arguments */
456d5b1a78aSEric Anholt 	struct drm_vc4_submit_cl *args;
457d5b1a78aSEric Anholt 
458d5b1a78aSEric Anholt 	/* This is the array of BOs that were looked up at the start of exec.
459d5b1a78aSEric Anholt 	 * Command validation will use indices into this array.
460d5b1a78aSEric Anholt 	 */
461d5b1a78aSEric Anholt 	struct drm_gem_cma_object **bo;
462d5b1a78aSEric Anholt 	uint32_t bo_count;
463d5b1a78aSEric Anholt 
4647edabee0SEric Anholt 	/* List of BOs that are being written by the RCL.  Other than
4657edabee0SEric Anholt 	 * the binner temporary storage, this is all the BOs written
4667edabee0SEric Anholt 	 * by the job.
4677edabee0SEric Anholt 	 */
4687edabee0SEric Anholt 	struct drm_gem_cma_object *rcl_write_bo[4];
4697edabee0SEric Anholt 	uint32_t rcl_write_bo_count;
4707edabee0SEric Anholt 
471d5b1a78aSEric Anholt 	/* Pointers for our position in vc4->job_list */
472d5b1a78aSEric Anholt 	struct list_head head;
473d5b1a78aSEric Anholt 
474d5b1a78aSEric Anholt 	/* List of other BOs used in the job that need to be released
475d5b1a78aSEric Anholt 	 * once the job is complete.
476d5b1a78aSEric Anholt 	 */
477d5b1a78aSEric Anholt 	struct list_head unref_list;
478d5b1a78aSEric Anholt 
479d5b1a78aSEric Anholt 	/* Current unvalidated indices into @bo loaded by the non-hardware
480d5b1a78aSEric Anholt 	 * VC4_PACKET_GEM_HANDLES.
481d5b1a78aSEric Anholt 	 */
482d5b1a78aSEric Anholt 	uint32_t bo_index[2];
483d5b1a78aSEric Anholt 
484d5b1a78aSEric Anholt 	/* This is the BO where we store the validated command lists, shader
485d5b1a78aSEric Anholt 	 * records, and uniforms.
486d5b1a78aSEric Anholt 	 */
487d5b1a78aSEric Anholt 	struct drm_gem_cma_object *exec_bo;
488d5b1a78aSEric Anholt 
489d5b1a78aSEric Anholt 	/**
490d5b1a78aSEric Anholt 	 * This tracks the per-shader-record state (packet 64) that
491d5b1a78aSEric Anholt 	 * determines the length of the shader record and the offset
492d5b1a78aSEric Anholt 	 * it's expected to be found at.  It gets read in from the
493d5b1a78aSEric Anholt 	 * command lists.
494d5b1a78aSEric Anholt 	 */
495d5b1a78aSEric Anholt 	struct vc4_shader_state {
496d5b1a78aSEric Anholt 		uint32_t addr;
497d5b1a78aSEric Anholt 		/* Maximum vertex index referenced by any primitive using this
498d5b1a78aSEric Anholt 		 * shader state.
499d5b1a78aSEric Anholt 		 */
500d5b1a78aSEric Anholt 		uint32_t max_index;
501d5b1a78aSEric Anholt 	} *shader_state;
502d5b1a78aSEric Anholt 
503d5b1a78aSEric Anholt 	/** How many shader states the user declared they were using. */
504d5b1a78aSEric Anholt 	uint32_t shader_state_size;
505d5b1a78aSEric Anholt 	/** How many shader state records the validator has seen. */
506d5b1a78aSEric Anholt 	uint32_t shader_state_count;
507d5b1a78aSEric Anholt 
508d5b1a78aSEric Anholt 	bool found_tile_binning_mode_config_packet;
509d5b1a78aSEric Anholt 	bool found_start_tile_binning_packet;
510d5b1a78aSEric Anholt 	bool found_increment_semaphore_packet;
511d5b1a78aSEric Anholt 	bool found_flush;
512d5b1a78aSEric Anholt 	uint8_t bin_tiles_x, bin_tiles_y;
513553c942fSEric Anholt 	/* Physical address of the start of the tile alloc array
514553c942fSEric Anholt 	 * (where each tile's binned CL will start)
515553c942fSEric Anholt 	 */
516d5b1a78aSEric Anholt 	uint32_t tile_alloc_offset;
517553c942fSEric Anholt 	/* Bitmask of which binner slots are freed when this job completes. */
518553c942fSEric Anholt 	uint32_t bin_slots;
519d5b1a78aSEric Anholt 
520d5b1a78aSEric Anholt 	/**
521d5b1a78aSEric Anholt 	 * Computed addresses pointing into exec_bo where we start the
522d5b1a78aSEric Anholt 	 * bin thread (ct0) and render thread (ct1).
523d5b1a78aSEric Anholt 	 */
524d5b1a78aSEric Anholt 	uint32_t ct0ca, ct0ea;
525d5b1a78aSEric Anholt 	uint32_t ct1ca, ct1ea;
526d5b1a78aSEric Anholt 
527d5b1a78aSEric Anholt 	/* Pointer to the unvalidated bin CL (if present). */
528d5b1a78aSEric Anholt 	void *bin_u;
529d5b1a78aSEric Anholt 
530d5b1a78aSEric Anholt 	/* Pointers to the shader recs.  These paddr gets incremented as CL
531d5b1a78aSEric Anholt 	 * packets are relocated in validate_gl_shader_state, and the vaddrs
532d5b1a78aSEric Anholt 	 * (u and v) get incremented and size decremented as the shader recs
533d5b1a78aSEric Anholt 	 * themselves are validated.
534d5b1a78aSEric Anholt 	 */
535d5b1a78aSEric Anholt 	void *shader_rec_u;
536d5b1a78aSEric Anholt 	void *shader_rec_v;
537d5b1a78aSEric Anholt 	uint32_t shader_rec_p;
538d5b1a78aSEric Anholt 	uint32_t shader_rec_size;
539d5b1a78aSEric Anholt 
540d5b1a78aSEric Anholt 	/* Pointers to the uniform data.  These pointers are incremented, and
541d5b1a78aSEric Anholt 	 * size decremented, as each batch of uniforms is uploaded.
542d5b1a78aSEric Anholt 	 */
543d5b1a78aSEric Anholt 	void *uniforms_u;
544d5b1a78aSEric Anholt 	void *uniforms_v;
545d5b1a78aSEric Anholt 	uint32_t uniforms_p;
546d5b1a78aSEric Anholt 	uint32_t uniforms_size;
54765101d8cSBoris Brezillon 
54865101d8cSBoris Brezillon 	/* Pointer to a performance monitor object if the user requested it,
54965101d8cSBoris Brezillon 	 * NULL otherwise.
55065101d8cSBoris Brezillon 	 */
55165101d8cSBoris Brezillon 	struct vc4_perfmon *perfmon;
55265101d8cSBoris Brezillon };
55365101d8cSBoris Brezillon 
55465101d8cSBoris Brezillon /* Per-open file private data. Any driver-specific resource that has to be
55565101d8cSBoris Brezillon  * released when the DRM file is closed should be placed here.
55665101d8cSBoris Brezillon  */
55765101d8cSBoris Brezillon struct vc4_file {
55865101d8cSBoris Brezillon 	struct {
55965101d8cSBoris Brezillon 		struct idr idr;
56065101d8cSBoris Brezillon 		struct mutex lock;
56165101d8cSBoris Brezillon 	} perfmon;
562d5b1a78aSEric Anholt };
563d5b1a78aSEric Anholt 
564d5b1a78aSEric Anholt static inline struct vc4_exec_info *
565ca26d28bSVarad Gautam vc4_first_bin_job(struct vc4_dev *vc4)
566d5b1a78aSEric Anholt {
56757b9f569SMasahiro Yamada 	return list_first_entry_or_null(&vc4->bin_job_list,
56857b9f569SMasahiro Yamada 					struct vc4_exec_info, head);
569ca26d28bSVarad Gautam }
570ca26d28bSVarad Gautam 
571ca26d28bSVarad Gautam static inline struct vc4_exec_info *
572ca26d28bSVarad Gautam vc4_first_render_job(struct vc4_dev *vc4)
573ca26d28bSVarad Gautam {
57457b9f569SMasahiro Yamada 	return list_first_entry_or_null(&vc4->render_job_list,
575ca26d28bSVarad Gautam 					struct vc4_exec_info, head);
576d5b1a78aSEric Anholt }
577d5b1a78aSEric Anholt 
5789326e6f2SEric Anholt static inline struct vc4_exec_info *
5799326e6f2SEric Anholt vc4_last_render_job(struct vc4_dev *vc4)
5809326e6f2SEric Anholt {
5819326e6f2SEric Anholt 	if (list_empty(&vc4->render_job_list))
5829326e6f2SEric Anholt 		return NULL;
5839326e6f2SEric Anholt 	return list_last_entry(&vc4->render_job_list,
5849326e6f2SEric Anholt 			       struct vc4_exec_info, head);
5859326e6f2SEric Anholt }
5869326e6f2SEric Anholt 
587c8b75bcaSEric Anholt /**
588463873d5SEric Anholt  * struct vc4_texture_sample_info - saves the offsets into the UBO for texture
589463873d5SEric Anholt  * setup parameters.
590463873d5SEric Anholt  *
591463873d5SEric Anholt  * This will be used at draw time to relocate the reference to the texture
592463873d5SEric Anholt  * contents in p0, and validate that the offset combined with
593463873d5SEric Anholt  * width/height/stride/etc. from p1 and p2/p3 doesn't sample outside the BO.
594463873d5SEric Anholt  * Note that the hardware treats unprovided config parameters as 0, so not all
595463873d5SEric Anholt  * of them need to be set up for every texure sample, and we'll store ~0 as
596463873d5SEric Anholt  * the offset to mark the unused ones.
597463873d5SEric Anholt  *
598463873d5SEric Anholt  * See the VC4 3D architecture guide page 41 ("Texture and Memory Lookup Unit
599463873d5SEric Anholt  * Setup") for definitions of the texture parameters.
600463873d5SEric Anholt  */
601463873d5SEric Anholt struct vc4_texture_sample_info {
602463873d5SEric Anholt 	bool is_direct;
603463873d5SEric Anholt 	uint32_t p_offset[4];
604463873d5SEric Anholt };
605463873d5SEric Anholt 
606463873d5SEric Anholt /**
607463873d5SEric Anholt  * struct vc4_validated_shader_info - information about validated shaders that
608463873d5SEric Anholt  * needs to be used from command list validation.
609463873d5SEric Anholt  *
610463873d5SEric Anholt  * For a given shader, each time a shader state record references it, we need
611463873d5SEric Anholt  * to verify that the shader doesn't read more uniforms than the shader state
612463873d5SEric Anholt  * record's uniform BO pointer can provide, and we need to apply relocations
613463873d5SEric Anholt  * and validate the shader state record's uniforms that define the texture
614463873d5SEric Anholt  * samples.
615463873d5SEric Anholt  */
616463873d5SEric Anholt struct vc4_validated_shader_info {
617463873d5SEric Anholt 	uint32_t uniforms_size;
618463873d5SEric Anholt 	uint32_t uniforms_src_size;
619463873d5SEric Anholt 	uint32_t num_texture_samples;
620463873d5SEric Anholt 	struct vc4_texture_sample_info *texture_samples;
6216d45c81dSEric Anholt 
6226d45c81dSEric Anholt 	uint32_t num_uniform_addr_offsets;
6236d45c81dSEric Anholt 	uint32_t *uniform_addr_offsets;
624c778cc5dSJonas Pfeil 
625c778cc5dSJonas Pfeil 	bool is_threaded;
626463873d5SEric Anholt };
627463873d5SEric Anholt 
628463873d5SEric Anholt /**
629c8b75bcaSEric Anholt  * _wait_for - magic (register) wait macro
630c8b75bcaSEric Anholt  *
631c8b75bcaSEric Anholt  * Does the right thing for modeset paths when run under kdgb or similar atomic
632c8b75bcaSEric Anholt  * contexts. Note that it's important that we check the condition again after
633c8b75bcaSEric Anholt  * having timed out, since the timeout could be due to preemption or similar and
634c8b75bcaSEric Anholt  * we've never had a chance to check the condition before the timeout.
635c8b75bcaSEric Anholt  */
636c8b75bcaSEric Anholt #define _wait_for(COND, MS, W) ({ \
637c8b75bcaSEric Anholt 	unsigned long timeout__ = jiffies + msecs_to_jiffies(MS) + 1;	\
638c8b75bcaSEric Anholt 	int ret__ = 0;							\
639c8b75bcaSEric Anholt 	while (!(COND)) {						\
640c8b75bcaSEric Anholt 		if (time_after(jiffies, timeout__)) {			\
641c8b75bcaSEric Anholt 			if (!(COND))					\
642c8b75bcaSEric Anholt 				ret__ = -ETIMEDOUT;			\
643c8b75bcaSEric Anholt 			break;						\
644c8b75bcaSEric Anholt 		}							\
645c8b75bcaSEric Anholt 		if (W && drm_can_sleep())  {				\
646c8b75bcaSEric Anholt 			msleep(W);					\
647c8b75bcaSEric Anholt 		} else {						\
648c8b75bcaSEric Anholt 			cpu_relax();					\
649c8b75bcaSEric Anholt 		}							\
650c8b75bcaSEric Anholt 	}								\
651c8b75bcaSEric Anholt 	ret__;								\
652c8b75bcaSEric Anholt })
653c8b75bcaSEric Anholt 
654c8b75bcaSEric Anholt #define wait_for(COND, MS) _wait_for(COND, MS, 1)
655c8b75bcaSEric Anholt 
656c8b75bcaSEric Anholt /* vc4_bo.c */
657c826a6e1SEric Anholt struct drm_gem_object *vc4_create_object(struct drm_device *dev, size_t size);
658c8b75bcaSEric Anholt void vc4_free_object(struct drm_gem_object *gem_obj);
659c826a6e1SEric Anholt struct vc4_bo *vc4_bo_create(struct drm_device *dev, size_t size,
660f3099462SEric Anholt 			     bool from_cache, enum vc4_kernel_bo_type type);
661c8b75bcaSEric Anholt int vc4_dumb_create(struct drm_file *file_priv,
662c8b75bcaSEric Anholt 		    struct drm_device *dev,
663c8b75bcaSEric Anholt 		    struct drm_mode_create_dumb *args);
664c8b75bcaSEric Anholt struct dma_buf *vc4_prime_export(struct drm_device *dev,
665c8b75bcaSEric Anholt 				 struct drm_gem_object *obj, int flags);
666d5bc60f6SEric Anholt int vc4_create_bo_ioctl(struct drm_device *dev, void *data,
667d5bc60f6SEric Anholt 			struct drm_file *file_priv);
668463873d5SEric Anholt int vc4_create_shader_bo_ioctl(struct drm_device *dev, void *data,
669463873d5SEric Anholt 			       struct drm_file *file_priv);
670d5bc60f6SEric Anholt int vc4_mmap_bo_ioctl(struct drm_device *dev, void *data,
671d5bc60f6SEric Anholt 		      struct drm_file *file_priv);
67283753117SEric Anholt int vc4_set_tiling_ioctl(struct drm_device *dev, void *data,
67383753117SEric Anholt 			 struct drm_file *file_priv);
67483753117SEric Anholt int vc4_get_tiling_ioctl(struct drm_device *dev, void *data,
67583753117SEric Anholt 			 struct drm_file *file_priv);
67621461365SEric Anholt int vc4_get_hang_state_ioctl(struct drm_device *dev, void *data,
67721461365SEric Anholt 			     struct drm_file *file_priv);
678f3099462SEric Anholt int vc4_label_bo_ioctl(struct drm_device *dev, void *data,
679f3099462SEric Anholt 		       struct drm_file *file_priv);
680abd7dbe9SSouptick Joarder vm_fault_t vc4_fault(struct vm_fault *vmf);
681463873d5SEric Anholt int vc4_mmap(struct file *filp, struct vm_area_struct *vma);
682cdec4d36SEric Anholt struct reservation_object *vc4_prime_res_obj(struct drm_gem_object *obj);
683463873d5SEric Anholt int vc4_prime_mmap(struct drm_gem_object *obj, struct vm_area_struct *vma);
684cdec4d36SEric Anholt struct drm_gem_object *vc4_prime_import_sg_table(struct drm_device *dev,
685cdec4d36SEric Anholt 						 struct dma_buf_attachment *attach,
686cdec4d36SEric Anholt 						 struct sg_table *sgt);
687463873d5SEric Anholt void *vc4_prime_vmap(struct drm_gem_object *obj);
688f3099462SEric Anholt int vc4_bo_cache_init(struct drm_device *dev);
689c826a6e1SEric Anholt void vc4_bo_cache_destroy(struct drm_device *dev);
690c826a6e1SEric Anholt int vc4_bo_stats_debugfs(struct seq_file *m, void *arg);
691b9f19259SBoris Brezillon int vc4_bo_inc_usecnt(struct vc4_bo *bo);
692b9f19259SBoris Brezillon void vc4_bo_dec_usecnt(struct vc4_bo *bo);
693b9f19259SBoris Brezillon void vc4_bo_add_to_purgeable_pool(struct vc4_bo *bo);
694b9f19259SBoris Brezillon void vc4_bo_remove_from_purgeable_pool(struct vc4_bo *bo);
695c8b75bcaSEric Anholt 
696c8b75bcaSEric Anholt /* vc4_crtc.c */
697c8b75bcaSEric Anholt extern struct platform_driver vc4_crtc_driver;
698c8b75bcaSEric Anholt int vc4_crtc_debugfs_regs(struct seq_file *m, void *arg);
6991bf6ad62SDaniel Vetter bool vc4_crtc_get_scanoutpos(struct drm_device *dev, unsigned int crtc_id,
7001bf6ad62SDaniel Vetter 			     bool in_vblank_irq, int *vpos, int *hpos,
7011bf59f1dSMario Kleiner 			     ktime_t *stime, ktime_t *etime,
7021bf59f1dSMario Kleiner 			     const struct drm_display_mode *mode);
703008095e0SBoris Brezillon void vc4_crtc_handle_vblank(struct vc4_crtc *crtc);
704008095e0SBoris Brezillon void vc4_crtc_txp_armed(struct drm_crtc_state *state);
705c8b75bcaSEric Anholt 
706c8b75bcaSEric Anholt /* vc4_debugfs.c */
707c8b75bcaSEric Anholt int vc4_debugfs_init(struct drm_minor *minor);
708c8b75bcaSEric Anholt 
709c8b75bcaSEric Anholt /* vc4_drv.c */
710c8b75bcaSEric Anholt void __iomem *vc4_ioremap_regs(struct platform_device *dev, int index);
711c8b75bcaSEric Anholt 
71208302c35SEric Anholt /* vc4_dpi.c */
71308302c35SEric Anholt extern struct platform_driver vc4_dpi_driver;
71408302c35SEric Anholt int vc4_dpi_debugfs_regs(struct seq_file *m, void *unused);
71508302c35SEric Anholt 
7164078f575SEric Anholt /* vc4_dsi.c */
7174078f575SEric Anholt extern struct platform_driver vc4_dsi_driver;
7184078f575SEric Anholt int vc4_dsi_debugfs_regs(struct seq_file *m, void *unused);
7194078f575SEric Anholt 
720cdec4d36SEric Anholt /* vc4_fence.c */
721cdec4d36SEric Anholt extern const struct dma_fence_ops vc4_fence_ops;
722cdec4d36SEric Anholt 
723d5b1a78aSEric Anholt /* vc4_gem.c */
724d5b1a78aSEric Anholt void vc4_gem_init(struct drm_device *dev);
725d5b1a78aSEric Anholt void vc4_gem_destroy(struct drm_device *dev);
726d5b1a78aSEric Anholt int vc4_submit_cl_ioctl(struct drm_device *dev, void *data,
727d5b1a78aSEric Anholt 			struct drm_file *file_priv);
728d5b1a78aSEric Anholt int vc4_wait_seqno_ioctl(struct drm_device *dev, void *data,
729d5b1a78aSEric Anholt 			 struct drm_file *file_priv);
730d5b1a78aSEric Anholt int vc4_wait_bo_ioctl(struct drm_device *dev, void *data,
731d5b1a78aSEric Anholt 		      struct drm_file *file_priv);
732ca26d28bSVarad Gautam void vc4_submit_next_bin_job(struct drm_device *dev);
733ca26d28bSVarad Gautam void vc4_submit_next_render_job(struct drm_device *dev);
734ca26d28bSVarad Gautam void vc4_move_job_to_render(struct drm_device *dev, struct vc4_exec_info *exec);
735d5b1a78aSEric Anholt int vc4_wait_for_seqno(struct drm_device *dev, uint64_t seqno,
736d5b1a78aSEric Anholt 		       uint64_t timeout_ns, bool interruptible);
737d5b1a78aSEric Anholt void vc4_job_handle_completed(struct vc4_dev *vc4);
738b501baccSEric Anholt int vc4_queue_seqno_cb(struct drm_device *dev,
739b501baccSEric Anholt 		       struct vc4_seqno_cb *cb, uint64_t seqno,
740b501baccSEric Anholt 		       void (*func)(struct vc4_seqno_cb *cb));
741b9f19259SBoris Brezillon int vc4_gem_madvise_ioctl(struct drm_device *dev, void *data,
742b9f19259SBoris Brezillon 			  struct drm_file *file_priv);
743d5b1a78aSEric Anholt 
744c8b75bcaSEric Anholt /* vc4_hdmi.c */
745c8b75bcaSEric Anholt extern struct platform_driver vc4_hdmi_driver;
746c8b75bcaSEric Anholt int vc4_hdmi_debugfs_regs(struct seq_file *m, void *unused);
747c8b75bcaSEric Anholt 
7489a8d5e4aSBoris Brezillon /* vc4_vec.c */
749e4b81f8cSBoris Brezillon extern struct platform_driver vc4_vec_driver;
750e4b81f8cSBoris Brezillon int vc4_vec_debugfs_regs(struct seq_file *m, void *unused);
751e4b81f8cSBoris Brezillon 
752008095e0SBoris Brezillon /* vc4_txp.c */
753008095e0SBoris Brezillon extern struct platform_driver vc4_txp_driver;
754008095e0SBoris Brezillon int vc4_txp_debugfs_regs(struct seq_file *m, void *unused);
755008095e0SBoris Brezillon 
756d5b1a78aSEric Anholt /* vc4_irq.c */
757d5b1a78aSEric Anholt irqreturn_t vc4_irq(int irq, void *arg);
758d5b1a78aSEric Anholt void vc4_irq_preinstall(struct drm_device *dev);
759d5b1a78aSEric Anholt int vc4_irq_postinstall(struct drm_device *dev);
760d5b1a78aSEric Anholt void vc4_irq_uninstall(struct drm_device *dev);
761d5b1a78aSEric Anholt void vc4_irq_reset(struct drm_device *dev);
762d5b1a78aSEric Anholt 
763c8b75bcaSEric Anholt /* vc4_hvs.c */
764c8b75bcaSEric Anholt extern struct platform_driver vc4_hvs_driver;
765c8b75bcaSEric Anholt void vc4_hvs_dump_state(struct drm_device *dev);
766c8b75bcaSEric Anholt int vc4_hvs_debugfs_regs(struct seq_file *m, void *unused);
767c8b75bcaSEric Anholt 
768c8b75bcaSEric Anholt /* vc4_kms.c */
769c8b75bcaSEric Anholt int vc4_kms_load(struct drm_device *dev);
770c8b75bcaSEric Anholt 
771c8b75bcaSEric Anholt /* vc4_plane.c */
772c8b75bcaSEric Anholt struct drm_plane *vc4_plane_init(struct drm_device *dev,
773c8b75bcaSEric Anholt 				 enum drm_plane_type type);
774c8b75bcaSEric Anholt u32 vc4_plane_write_dlist(struct drm_plane *plane, u32 __iomem *dlist);
7752f196b7cSDaniel Vetter u32 vc4_plane_dlist_size(const struct drm_plane_state *state);
776b501baccSEric Anholt void vc4_plane_async_set_fb(struct drm_plane *plane,
777b501baccSEric Anholt 			    struct drm_framebuffer *fb);
778463873d5SEric Anholt 
779d3f5168aSEric Anholt /* vc4_v3d.c */
780d3f5168aSEric Anholt extern struct platform_driver vc4_v3d_driver;
781d3f5168aSEric Anholt int vc4_v3d_debugfs_ident(struct seq_file *m, void *unused);
782d3f5168aSEric Anholt int vc4_v3d_debugfs_regs(struct seq_file *m, void *unused);
783553c942fSEric Anholt int vc4_v3d_get_bin_slot(struct vc4_dev *vc4);
784d5b1a78aSEric Anholt 
785d5b1a78aSEric Anholt /* vc4_validate.c */
786d5b1a78aSEric Anholt int
787d5b1a78aSEric Anholt vc4_validate_bin_cl(struct drm_device *dev,
788d5b1a78aSEric Anholt 		    void *validated,
789d5b1a78aSEric Anholt 		    void *unvalidated,
790d5b1a78aSEric Anholt 		    struct vc4_exec_info *exec);
791d5b1a78aSEric Anholt 
792d5b1a78aSEric Anholt int
793d5b1a78aSEric Anholt vc4_validate_shader_recs(struct drm_device *dev, struct vc4_exec_info *exec);
794d5b1a78aSEric Anholt 
795d5b1a78aSEric Anholt struct drm_gem_cma_object *vc4_use_bo(struct vc4_exec_info *exec,
796d5b1a78aSEric Anholt 				      uint32_t hindex);
797d5b1a78aSEric Anholt 
798d5b1a78aSEric Anholt int vc4_get_rcl(struct drm_device *dev, struct vc4_exec_info *exec);
799d5b1a78aSEric Anholt 
800d5b1a78aSEric Anholt bool vc4_check_tex_size(struct vc4_exec_info *exec,
801d5b1a78aSEric Anholt 			struct drm_gem_cma_object *fbo,
802d5b1a78aSEric Anholt 			uint32_t offset, uint8_t tiling_format,
803d5b1a78aSEric Anholt 			uint32_t width, uint32_t height, uint8_t cpp);
804d3f5168aSEric Anholt 
805463873d5SEric Anholt /* vc4_validate_shader.c */
806463873d5SEric Anholt struct vc4_validated_shader_info *
807463873d5SEric Anholt vc4_validate_shader(struct drm_gem_cma_object *shader_obj);
80865101d8cSBoris Brezillon 
80965101d8cSBoris Brezillon /* vc4_perfmon.c */
81065101d8cSBoris Brezillon void vc4_perfmon_get(struct vc4_perfmon *perfmon);
81165101d8cSBoris Brezillon void vc4_perfmon_put(struct vc4_perfmon *perfmon);
81265101d8cSBoris Brezillon void vc4_perfmon_start(struct vc4_dev *vc4, struct vc4_perfmon *perfmon);
81365101d8cSBoris Brezillon void vc4_perfmon_stop(struct vc4_dev *vc4, struct vc4_perfmon *perfmon,
81465101d8cSBoris Brezillon 		      bool capture);
81565101d8cSBoris Brezillon struct vc4_perfmon *vc4_perfmon_find(struct vc4_file *vc4file, int id);
81665101d8cSBoris Brezillon void vc4_perfmon_open_file(struct vc4_file *vc4file);
81765101d8cSBoris Brezillon void vc4_perfmon_close_file(struct vc4_file *vc4file);
81865101d8cSBoris Brezillon int vc4_perfmon_create_ioctl(struct drm_device *dev, void *data,
81965101d8cSBoris Brezillon 			     struct drm_file *file_priv);
82065101d8cSBoris Brezillon int vc4_perfmon_destroy_ioctl(struct drm_device *dev, void *data,
82165101d8cSBoris Brezillon 			      struct drm_file *file_priv);
82265101d8cSBoris Brezillon int vc4_perfmon_get_values_ioctl(struct drm_device *dev, void *data,
82365101d8cSBoris Brezillon 				 struct drm_file *file_priv);
824