1d2912cb1SThomas Gleixner /* SPDX-License-Identifier: GPL-2.0-only */ 2c8b75bcaSEric Anholt /* 3c8b75bcaSEric Anholt * Copyright (C) 2015 Broadcom 4c8b75bcaSEric Anholt */ 56a88752cSMaxime Ripard #ifndef _VC4_DRV_H_ 66a88752cSMaxime Ripard #define _VC4_DRV_H_ 7c8b75bcaSEric Anholt 8fd6d6d80SSam Ravnborg #include <linux/delay.h> 973289afeSVille Syrjälä #include <linux/of.h> 10fd6d6d80SSam Ravnborg #include <linux/refcount.h> 11fd6d6d80SSam Ravnborg #include <linux/uaccess.h> 12fd6d6d80SSam Ravnborg 13fd6d6d80SSam Ravnborg #include <drm/drm_atomic.h> 14fd6d6d80SSam Ravnborg #include <drm/drm_debugfs.h> 15fd6d6d80SSam Ravnborg #include <drm/drm_device.h> 169338203cSLaurent Pinchart #include <drm/drm_encoder.h> 174a83c26aSDanilo Krummrich #include <drm/drm_gem_dma_helper.h> 181c80be48SMaxime Ripard #include <drm/drm_managed.h> 19fd6d6d80SSam Ravnborg #include <drm/drm_mm.h> 20fd6d6d80SSam Ravnborg #include <drm/drm_modeset_lock.h> 219338203cSLaurent Pinchart 2265101d8cSBoris Brezillon #include "uapi/drm/vc4_drm.h" 2365101d8cSBoris Brezillon 24fd6d6d80SSam Ravnborg struct drm_device; 25fd6d6d80SSam Ravnborg struct drm_gem_object; 26fd6d6d80SSam Ravnborg 27f3099462SEric Anholt /* Don't forget to update vc4_bo.c: bo_type_names[] when adding to 28f3099462SEric Anholt * this. 29f3099462SEric Anholt */ 30f3099462SEric Anholt enum vc4_kernel_bo_type { 31f3099462SEric Anholt /* Any kernel allocation (gem_create_object hook) before it 32f3099462SEric Anholt * gets another type set. 33f3099462SEric Anholt */ 34f3099462SEric Anholt VC4_BO_TYPE_KERNEL, 35f3099462SEric Anholt VC4_BO_TYPE_V3D, 36f3099462SEric Anholt VC4_BO_TYPE_V3D_SHADER, 37f3099462SEric Anholt VC4_BO_TYPE_DUMB, 38f3099462SEric Anholt VC4_BO_TYPE_BIN, 39f3099462SEric Anholt VC4_BO_TYPE_RCL, 40f3099462SEric Anholt VC4_BO_TYPE_BCL, 41f3099462SEric Anholt VC4_BO_TYPE_KERNEL_CACHE, 42f3099462SEric Anholt VC4_BO_TYPE_COUNT 43f3099462SEric Anholt }; 44f3099462SEric Anholt 4565101d8cSBoris Brezillon /* Performance monitor object. The perform lifetime is controlled by userspace 4665101d8cSBoris Brezillon * using perfmon related ioctls. A perfmon can be attached to a submit_cl 4765101d8cSBoris Brezillon * request, and when this is the case, HW perf counters will be activated just 4865101d8cSBoris Brezillon * before the submit_cl is submitted to the GPU and disabled when the job is 4965101d8cSBoris Brezillon * done. This way, only events related to a specific job will be counted. 5065101d8cSBoris Brezillon */ 5165101d8cSBoris Brezillon struct vc4_perfmon { 5230f8c74cSMaxime Ripard struct vc4_dev *dev; 5330f8c74cSMaxime Ripard 5465101d8cSBoris Brezillon /* Tracks the number of users of the perfmon, when this counter reaches 5565101d8cSBoris Brezillon * zero the perfmon is destroyed. 5665101d8cSBoris Brezillon */ 5765101d8cSBoris Brezillon refcount_t refcnt; 5865101d8cSBoris Brezillon 5965101d8cSBoris Brezillon /* Number of counters activated in this perfmon instance 6065101d8cSBoris Brezillon * (should be less than DRM_VC4_MAX_PERF_COUNTERS). 6165101d8cSBoris Brezillon */ 6265101d8cSBoris Brezillon u8 ncounters; 6365101d8cSBoris Brezillon 6465101d8cSBoris Brezillon /* Events counted by the HW perf counters. */ 6565101d8cSBoris Brezillon u8 events[DRM_VC4_MAX_PERF_COUNTERS]; 6665101d8cSBoris Brezillon 6765101d8cSBoris Brezillon /* Storage for counter values. Counters are incremented by the HW 6865101d8cSBoris Brezillon * perf counter values every time the perfmon is attached to a GPU job. 6965101d8cSBoris Brezillon * This way, perfmon users don't have to retrieve the results after 7065101d8cSBoris Brezillon * each job if they want to track events covering several submissions. 7165101d8cSBoris Brezillon * Note that counter values can't be reset, but you can fake a reset by 7265101d8cSBoris Brezillon * destroying the perfmon and creating a new one. 7365101d8cSBoris Brezillon */ 745b2adbddSGustavo A. R. Silva u64 counters[]; 7565101d8cSBoris Brezillon }; 7665101d8cSBoris Brezillon 77c8b75bcaSEric Anholt struct vc4_dev { 7884d7d472SMaxime Ripard struct drm_device base; 796cf61bf4SMaxime Ripard struct device *dev; 80c8b75bcaSEric Anholt 811cbc91ebSMaxime Ripard bool is_vc5; 821cbc91ebSMaxime Ripard 835226711eSThomas Zimmermann unsigned int irq; 845226711eSThomas Zimmermann 85c8b75bcaSEric Anholt struct vc4_hvs *hvs; 86d3f5168aSEric Anholt struct vc4_v3d *v3d; 8748666d56SDerek Foreman 8821461365SEric Anholt struct vc4_hang_state *hang_state; 8921461365SEric Anholt 90c826a6e1SEric Anholt /* The kernel-space BO cache. Tracks buffers that have been 91c826a6e1SEric Anholt * unreferenced by all other users (refcounts of 0!) but not 92c826a6e1SEric Anholt * yet freed, so we can do cheap allocations. 93c826a6e1SEric Anholt */ 94c826a6e1SEric Anholt struct vc4_bo_cache { 95c826a6e1SEric Anholt /* Array of list heads for entries in the BO cache, 96c826a6e1SEric Anholt * based on number of pages, so we can do O(1) lookups 97c826a6e1SEric Anholt * in the cache when allocating. 98c826a6e1SEric Anholt */ 99c826a6e1SEric Anholt struct list_head *size_list; 100c826a6e1SEric Anholt uint32_t size_list_size; 101c826a6e1SEric Anholt 102c826a6e1SEric Anholt /* List of all BOs in the cache, ordered by age, so we 103c826a6e1SEric Anholt * can do O(1) lookups when trying to free old 104c826a6e1SEric Anholt * buffers. 105c826a6e1SEric Anholt */ 106c826a6e1SEric Anholt struct list_head time_list; 107c826a6e1SEric Anholt struct work_struct time_work; 108c826a6e1SEric Anholt struct timer_list time_timer; 109c826a6e1SEric Anholt } bo_cache; 110c826a6e1SEric Anholt 111f3099462SEric Anholt u32 num_labels; 112f3099462SEric Anholt struct vc4_label { 113f3099462SEric Anholt const char *name; 114c826a6e1SEric Anholt u32 num_allocated; 115c826a6e1SEric Anholt u32 size_allocated; 116f3099462SEric Anholt } *bo_labels; 117c826a6e1SEric Anholt 118f3099462SEric Anholt /* Protects bo_cache and bo_labels. */ 119c826a6e1SEric Anholt struct mutex bo_lock; 120d5b1a78aSEric Anholt 121b9f19259SBoris Brezillon /* Purgeable BO pool. All BOs in this pool can have their memory 122b9f19259SBoris Brezillon * reclaimed if the driver is unable to allocate new BOs. We also 123b9f19259SBoris Brezillon * keep stats related to the purge mechanism here. 124b9f19259SBoris Brezillon */ 125b9f19259SBoris Brezillon struct { 126b9f19259SBoris Brezillon struct list_head list; 127b9f19259SBoris Brezillon unsigned int num; 128b9f19259SBoris Brezillon size_t size; 129b9f19259SBoris Brezillon unsigned int purged_num; 130b9f19259SBoris Brezillon size_t purged_size; 131b9f19259SBoris Brezillon struct mutex lock; 132b9f19259SBoris Brezillon } purgeable; 133b9f19259SBoris Brezillon 134cdec4d36SEric Anholt uint64_t dma_fence_context; 135cdec4d36SEric Anholt 136ca26d28bSVarad Gautam /* Sequence number for the last job queued in bin_job_list. 137d5b1a78aSEric Anholt * Starts at 0 (no jobs emitted). 138d5b1a78aSEric Anholt */ 139d5b1a78aSEric Anholt uint64_t emit_seqno; 140d5b1a78aSEric Anholt 141d5b1a78aSEric Anholt /* Sequence number for the last completed job on the GPU. 142d5b1a78aSEric Anholt * Starts at 0 (no jobs completed). 143d5b1a78aSEric Anholt */ 144d5b1a78aSEric Anholt uint64_t finished_seqno; 145d5b1a78aSEric Anholt 146ca26d28bSVarad Gautam /* List of all struct vc4_exec_info for jobs to be executed in 147ca26d28bSVarad Gautam * the binner. The first job in the list is the one currently 148ca26d28bSVarad Gautam * programmed into ct0ca for execution. 149d5b1a78aSEric Anholt */ 150ca26d28bSVarad Gautam struct list_head bin_job_list; 151ca26d28bSVarad Gautam 152ca26d28bSVarad Gautam /* List of all struct vc4_exec_info for jobs that have 153ca26d28bSVarad Gautam * completed binning and are ready for rendering. The first 154ca26d28bSVarad Gautam * job in the list is the one currently programmed into ct1ca 155ca26d28bSVarad Gautam * for execution. 156ca26d28bSVarad Gautam */ 157ca26d28bSVarad Gautam struct list_head render_job_list; 158ca26d28bSVarad Gautam 159d5b1a78aSEric Anholt /* List of the finished vc4_exec_infos waiting to be freed by 160d5b1a78aSEric Anholt * job_done_work. 161d5b1a78aSEric Anholt */ 162d5b1a78aSEric Anholt struct list_head job_done_list; 163d5b1a78aSEric Anholt /* Spinlock used to synchronize the job_list and seqno 164d5b1a78aSEric Anholt * accesses between the IRQ handler and GEM ioctls. 165d5b1a78aSEric Anholt */ 166d5b1a78aSEric Anholt spinlock_t job_lock; 167d5b1a78aSEric Anholt wait_queue_head_t job_wait_queue; 168d5b1a78aSEric Anholt struct work_struct job_done_work; 169d5b1a78aSEric Anholt 17065101d8cSBoris Brezillon /* Used to track the active perfmon if any. Access to this field is 17165101d8cSBoris Brezillon * protected by job_lock. 17265101d8cSBoris Brezillon */ 17365101d8cSBoris Brezillon struct vc4_perfmon *active_perfmon; 17465101d8cSBoris Brezillon 175b501baccSEric Anholt /* List of struct vc4_seqno_cb for callbacks to be made from a 176b501baccSEric Anholt * workqueue when the given seqno is passed. 177b501baccSEric Anholt */ 178b501baccSEric Anholt struct list_head seqno_cb_list; 179b501baccSEric Anholt 180553c942fSEric Anholt /* The memory used for storing binner tile alloc, tile state, 181553c942fSEric Anholt * and overflow memory allocations. This is freed when V3D 182553c942fSEric Anholt * powers down. 183d5b1a78aSEric Anholt */ 184553c942fSEric Anholt struct vc4_bo *bin_bo; 185553c942fSEric Anholt 186553c942fSEric Anholt /* Size of blocks allocated within bin_bo. */ 187553c942fSEric Anholt uint32_t bin_alloc_size; 188553c942fSEric Anholt 189553c942fSEric Anholt /* Bitmask of the bin_alloc_size chunks in bin_bo that are 190553c942fSEric Anholt * used. 191553c942fSEric Anholt */ 192553c942fSEric Anholt uint32_t bin_alloc_used; 193553c942fSEric Anholt 194553c942fSEric Anholt /* Bitmask of the current bin_alloc used for overflow memory. */ 195553c942fSEric Anholt uint32_t bin_alloc_overflow; 196553c942fSEric Anholt 197531a1b62SBoris Brezillon /* Incremented when an underrun error happened after an atomic commit. 198531a1b62SBoris Brezillon * This is particularly useful to detect when a specific modeset is too 199531a1b62SBoris Brezillon * demanding in term of memory or HVS bandwidth which is hard to guess 200531a1b62SBoris Brezillon * at atomic check time. 201531a1b62SBoris Brezillon */ 202531a1b62SBoris Brezillon atomic_t underrun; 203531a1b62SBoris Brezillon 204d5b1a78aSEric Anholt struct work_struct overflow_mem_work; 205d5b1a78aSEric Anholt 20636cb6253SEric Anholt int power_refcount; 20736cb6253SEric Anholt 2086b5c029dSPaul Kocialkowski /* Set to true when the load tracker is active. */ 2096b5c029dSPaul Kocialkowski bool load_tracker_enabled; 2106b5c029dSPaul Kocialkowski 21136cb6253SEric Anholt /* Mutex controlling the power refcount. */ 21236cb6253SEric Anholt struct mutex power_lock; 21336cb6253SEric Anholt 214d5b1a78aSEric Anholt struct { 215d5b1a78aSEric Anholt struct timer_list timer; 216d5b1a78aSEric Anholt struct work_struct reset_work; 217d5b1a78aSEric Anholt } hangcheck; 218d5b1a78aSEric Anholt 219766cc6b1SStefan Schake struct drm_modeset_lock ctm_state_lock; 220766cc6b1SStefan Schake struct drm_private_obj ctm_manager; 221f2df84e0SMaxime Ripard struct drm_private_obj hvs_channels; 2224686da83SBoris Brezillon struct drm_private_obj load_tracker; 223c9be804cSEric Anholt 224c9be804cSEric Anholt /* List of vc4_debugfs_info_entry for adding to debugfs once 225c9be804cSEric Anholt * the minor is available (after drm_dev_register()). 226c9be804cSEric Anholt */ 227c9be804cSEric Anholt struct list_head debugfs_list; 22835c8b4b2SPaul Kocialkowski 22935c8b4b2SPaul Kocialkowski /* Mutex for binner bo allocation. */ 23035c8b4b2SPaul Kocialkowski struct mutex bin_bo_lock; 23135c8b4b2SPaul Kocialkowski /* Reference count for our binner bo. */ 23235c8b4b2SPaul Kocialkowski struct kref bin_bo_kref; 233c8b75bcaSEric Anholt }; 234c8b75bcaSEric Anholt 235c8b75bcaSEric Anholt static inline struct vc4_dev * 236553a241bSMaxime Ripard to_vc4_dev(const struct drm_device *dev) 237c8b75bcaSEric Anholt { 23884d7d472SMaxime Ripard return container_of(dev, struct vc4_dev, base); 239c8b75bcaSEric Anholt } 240c8b75bcaSEric Anholt 241c8b75bcaSEric Anholt struct vc4_bo { 2424a83c26aSDanilo Krummrich struct drm_gem_dma_object base; 243c826a6e1SEric Anholt 2447edabee0SEric Anholt /* seqno of the last job to render using this BO. */ 245d5b1a78aSEric Anholt uint64_t seqno; 246d5b1a78aSEric Anholt 2477edabee0SEric Anholt /* seqno of the last job to use the RCL to write to this BO. 2487edabee0SEric Anholt * 2497edabee0SEric Anholt * Note that this doesn't include binner overflow memory 2507edabee0SEric Anholt * writes. 2517edabee0SEric Anholt */ 2527edabee0SEric Anholt uint64_t write_seqno; 2537edabee0SEric Anholt 25483753117SEric Anholt bool t_format; 25583753117SEric Anholt 256c826a6e1SEric Anholt /* List entry for the BO's position in either 257c826a6e1SEric Anholt * vc4_exec_info->unref_list or vc4_dev->bo_cache.time_list 258c826a6e1SEric Anholt */ 259c826a6e1SEric Anholt struct list_head unref_head; 260c826a6e1SEric Anholt 261c826a6e1SEric Anholt /* Time in jiffies when the BO was put in vc4->bo_cache. */ 262c826a6e1SEric Anholt unsigned long free_time; 263c826a6e1SEric Anholt 264c826a6e1SEric Anholt /* List entry for the BO's position in vc4_dev->bo_cache.size_list */ 265c826a6e1SEric Anholt struct list_head size_head; 266463873d5SEric Anholt 267463873d5SEric Anholt /* Struct for shader validation state, if created by 268463873d5SEric Anholt * DRM_IOCTL_VC4_CREATE_SHADER_BO. 269463873d5SEric Anholt */ 270463873d5SEric Anholt struct vc4_validated_shader_info *validated_shader; 271cdec4d36SEric Anholt 272f3099462SEric Anholt /* One of enum vc4_kernel_bo_type, or VC4_BO_TYPE_COUNT + i 273f3099462SEric Anholt * for user-allocated labels. 274f3099462SEric Anholt */ 275f3099462SEric Anholt int label; 276b9f19259SBoris Brezillon 277b9f19259SBoris Brezillon /* Count the number of active users. This is needed to determine 278b9f19259SBoris Brezillon * whether we can move the BO to the purgeable list or not (when the BO 279b9f19259SBoris Brezillon * is used by the GPU or the display engine we can't purge it). 280b9f19259SBoris Brezillon */ 281b9f19259SBoris Brezillon refcount_t usecnt; 282b9f19259SBoris Brezillon 283b9f19259SBoris Brezillon /* Store purgeable/purged state here */ 284b9f19259SBoris Brezillon u32 madv; 285b9f19259SBoris Brezillon struct mutex madv_lock; 286c8b75bcaSEric Anholt }; 287c8b75bcaSEric Anholt 288c8b75bcaSEric Anholt static inline struct vc4_bo * 289553a241bSMaxime Ripard to_vc4_bo(const struct drm_gem_object *bo) 290c8b75bcaSEric Anholt { 2914a83c26aSDanilo Krummrich return container_of(to_drm_gem_dma_obj(bo), struct vc4_bo, base); 292c8b75bcaSEric Anholt } 293c8b75bcaSEric Anholt 294cdec4d36SEric Anholt struct vc4_fence { 295cdec4d36SEric Anholt struct dma_fence base; 296cdec4d36SEric Anholt struct drm_device *dev; 297cdec4d36SEric Anholt /* vc4 seqno for signaled() test */ 298cdec4d36SEric Anholt uint64_t seqno; 299cdec4d36SEric Anholt }; 300cdec4d36SEric Anholt 301cdec4d36SEric Anholt static inline struct vc4_fence * 302553a241bSMaxime Ripard to_vc4_fence(const struct dma_fence *fence) 303cdec4d36SEric Anholt { 3045066f42cSMaxime Ripard return container_of(fence, struct vc4_fence, base); 305cdec4d36SEric Anholt } 306cdec4d36SEric Anholt 307b501baccSEric Anholt struct vc4_seqno_cb { 308b501baccSEric Anholt struct work_struct work; 309b501baccSEric Anholt uint64_t seqno; 310b501baccSEric Anholt void (*func)(struct vc4_seqno_cb *cb); 311b501baccSEric Anholt }; 312b501baccSEric Anholt 313d3f5168aSEric Anholt struct vc4_v3d { 314001bdb55SEric Anholt struct vc4_dev *vc4; 315d3f5168aSEric Anholt struct platform_device *pdev; 316d3f5168aSEric Anholt void __iomem *regs; 317b72a2816SEric Anholt struct clk *clk; 3183051719aSEric Anholt struct debugfs_regset32 regset; 319d3f5168aSEric Anholt }; 320d3f5168aSEric Anholt 321c8b75bcaSEric Anholt struct vc4_hvs { 3221cbc91ebSMaxime Ripard struct vc4_dev *vc4; 323c8b75bcaSEric Anholt struct platform_device *pdev; 324c8b75bcaSEric Anholt void __iomem *regs; 325d8dbf44fSEric Anholt u32 __iomem *dlist; 326d8dbf44fSEric Anholt 327d7d96c00SMaxime Ripard struct clk *core_clk; 328d7d96c00SMaxime Ripard 3292a001ca0SMaxime Ripard unsigned long max_core_rate; 3302a001ca0SMaxime Ripard 331d8dbf44fSEric Anholt /* Memory manager for CRTCs to allocate space in the display 332d8dbf44fSEric Anholt * list. Units are dwords. 333d8dbf44fSEric Anholt */ 334d8dbf44fSEric Anholt struct drm_mm dlist_mm; 33521af94cfSEric Anholt /* Memory manager for the LBM memory used by HVS scaling. */ 33621af94cfSEric Anholt struct drm_mm lbm_mm; 337d8dbf44fSEric Anholt spinlock_t mm_lock; 33821af94cfSEric Anholt 33921af94cfSEric Anholt struct drm_mm_node mitchell_netravali_filter; 340c54619b0SDave Stevenson 3413051719aSEric Anholt struct debugfs_regset32 regset; 3422a001ca0SMaxime Ripard 3432a001ca0SMaxime Ripard /* 3442a001ca0SMaxime Ripard * Even if HDMI0 on the RPi4 can output modes requiring a pixel 3452a001ca0SMaxime Ripard * rate higher than 297MHz, it needs some adjustments in the 3462a001ca0SMaxime Ripard * config.txt file to be able to do so and thus won't always be 3472a001ca0SMaxime Ripard * available. 3482a001ca0SMaxime Ripard */ 3492a001ca0SMaxime Ripard bool vc5_hdmi_enable_hdmi_20; 350f09e172dSDom Cobley 351f09e172dSDom Cobley /* 352f09e172dSDom Cobley * 4096x2160@60 requires a core overclock to work, so register 353f09e172dSDom Cobley * whether that is sufficient. 354f09e172dSDom Cobley */ 355f09e172dSDom Cobley bool vc5_hdmi_enable_4096by2160; 356c8b75bcaSEric Anholt }; 357c8b75bcaSEric Anholt 3583c5cb5ecSMaxime Ripard #define HVS_NUM_CHANNELS 3 3593c5cb5ecSMaxime Ripard 3603c5cb5ecSMaxime Ripard struct vc4_hvs_state { 3613c5cb5ecSMaxime Ripard struct drm_private_state base; 3623c5cb5ecSMaxime Ripard unsigned long core_clock_rate; 3633c5cb5ecSMaxime Ripard 3643c5cb5ecSMaxime Ripard struct { 3653c5cb5ecSMaxime Ripard unsigned in_use: 1; 3663c5cb5ecSMaxime Ripard unsigned long fifo_load; 3673c5cb5ecSMaxime Ripard struct drm_crtc_commit *pending_commit; 3683c5cb5ecSMaxime Ripard } fifo_state[HVS_NUM_CHANNELS]; 3693c5cb5ecSMaxime Ripard }; 3703c5cb5ecSMaxime Ripard 3713c5cb5ecSMaxime Ripard static inline struct vc4_hvs_state * 3723c5cb5ecSMaxime Ripard to_vc4_hvs_state(const struct drm_private_state *priv) 3733c5cb5ecSMaxime Ripard { 3743c5cb5ecSMaxime Ripard return container_of(priv, struct vc4_hvs_state, base); 3753c5cb5ecSMaxime Ripard } 3763c5cb5ecSMaxime Ripard 3773c5cb5ecSMaxime Ripard struct vc4_hvs_state *vc4_hvs_get_global_state(struct drm_atomic_state *state); 3783c5cb5ecSMaxime Ripard struct vc4_hvs_state *vc4_hvs_get_old_global_state(const struct drm_atomic_state *state); 3793c5cb5ecSMaxime Ripard struct vc4_hvs_state *vc4_hvs_get_new_global_state(const struct drm_atomic_state *state); 3803c5cb5ecSMaxime Ripard 381c8b75bcaSEric Anholt struct vc4_plane { 382c8b75bcaSEric Anholt struct drm_plane base; 383c8b75bcaSEric Anholt }; 384c8b75bcaSEric Anholt 385c8b75bcaSEric Anholt static inline struct vc4_plane * 386553a241bSMaxime Ripard to_vc4_plane(const struct drm_plane *plane) 387c8b75bcaSEric Anholt { 3885066f42cSMaxime Ripard return container_of(plane, struct vc4_plane, base); 389c8b75bcaSEric Anholt } 390c8b75bcaSEric Anholt 39182364698SStefan Schake enum vc4_scaling_mode { 39282364698SStefan Schake VC4_SCALING_NONE, 39382364698SStefan Schake VC4_SCALING_TPZ, 39482364698SStefan Schake VC4_SCALING_PPF, 39582364698SStefan Schake }; 39682364698SStefan Schake 39782364698SStefan Schake struct vc4_plane_state { 39882364698SStefan Schake struct drm_plane_state base; 39982364698SStefan Schake /* System memory copy of the display list for this element, computed 40082364698SStefan Schake * at atomic_check time. 40182364698SStefan Schake */ 40282364698SStefan Schake u32 *dlist; 40382364698SStefan Schake u32 dlist_size; /* Number of dwords allocated for the display list */ 40482364698SStefan Schake u32 dlist_count; /* Number of used dwords in the display list. */ 40582364698SStefan Schake 40682364698SStefan Schake /* Offset in the dlist to various words, for pageflip or 40782364698SStefan Schake * cursor updates. 40882364698SStefan Schake */ 40982364698SStefan Schake u32 pos0_offset; 41082364698SStefan Schake u32 pos2_offset; 41182364698SStefan Schake u32 ptr0_offset; 4120a038c1cSBoris Brezillon u32 lbm_offset; 41382364698SStefan Schake 41482364698SStefan Schake /* Offset where the plane's dlist was last stored in the 41582364698SStefan Schake * hardware at vc4_crtc_atomic_flush() time. 41682364698SStefan Schake */ 41782364698SStefan Schake u32 __iomem *hw_dlist; 41882364698SStefan Schake 41982364698SStefan Schake /* Clipped coordinates of the plane on the display. */ 42082364698SStefan Schake int crtc_x, crtc_y, crtc_w, crtc_h; 42182364698SStefan Schake /* Clipped area being scanned from in the FB. */ 42282364698SStefan Schake u32 src_x, src_y; 42382364698SStefan Schake 42482364698SStefan Schake u32 src_w[2], src_h[2]; 42582364698SStefan Schake 42682364698SStefan Schake /* Scaling selection for the RGB/Y plane and the Cb/Cr planes. */ 42782364698SStefan Schake enum vc4_scaling_mode x_scaling[2], y_scaling[2]; 42882364698SStefan Schake bool is_unity; 42982364698SStefan Schake bool is_yuv; 43082364698SStefan Schake 43182364698SStefan Schake /* Offset to start scanning out from the start of the plane's 43282364698SStefan Schake * BO. 43382364698SStefan Schake */ 43482364698SStefan Schake u32 offsets[3]; 43582364698SStefan Schake 43682364698SStefan Schake /* Our allocation in LBM for temporary storage during scaling. */ 43782364698SStefan Schake struct drm_mm_node lbm; 43882364698SStefan Schake 43982364698SStefan Schake /* Set when the plane has per-pixel alpha content or does not cover 44082364698SStefan Schake * the entire screen. This is a hint to the CRTC that it might need 44182364698SStefan Schake * to enable background color fill. 44282364698SStefan Schake */ 44382364698SStefan Schake bool needs_bg_fill; 4448d938449SBoris Brezillon 4458d938449SBoris Brezillon /* Mark the dlist as initialized. Useful to avoid initializing it twice 4468d938449SBoris Brezillon * when async update is not possible. 4478d938449SBoris Brezillon */ 4488d938449SBoris Brezillon bool dlist_initialized; 4494686da83SBoris Brezillon 4504686da83SBoris Brezillon /* Load of this plane on the HVS block. The load is expressed in HVS 4514686da83SBoris Brezillon * cycles/sec. 4524686da83SBoris Brezillon */ 4534686da83SBoris Brezillon u64 hvs_load; 4544686da83SBoris Brezillon 4554686da83SBoris Brezillon /* Memory bandwidth needed for this plane. This is expressed in 4564686da83SBoris Brezillon * bytes/sec. 4574686da83SBoris Brezillon */ 4584686da83SBoris Brezillon u64 membus_load; 45982364698SStefan Schake }; 46082364698SStefan Schake 46182364698SStefan Schake static inline struct vc4_plane_state * 462553a241bSMaxime Ripard to_vc4_plane_state(const struct drm_plane_state *state) 46382364698SStefan Schake { 4645066f42cSMaxime Ripard return container_of(state, struct vc4_plane_state, base); 46582364698SStefan Schake } 46682364698SStefan Schake 467c8b75bcaSEric Anholt enum vc4_encoder_type { 468ab8df60eSBoris Brezillon VC4_ENCODER_TYPE_NONE, 469ed024b22SMaxime Ripard VC4_ENCODER_TYPE_HDMI0, 470aa2fd1caSMaxime Ripard VC4_ENCODER_TYPE_HDMI1, 471c8b75bcaSEric Anholt VC4_ENCODER_TYPE_VEC, 472c8b75bcaSEric Anholt VC4_ENCODER_TYPE_DSI0, 473c8b75bcaSEric Anholt VC4_ENCODER_TYPE_DSI1, 474c8b75bcaSEric Anholt VC4_ENCODER_TYPE_SMI, 475c8b75bcaSEric Anholt VC4_ENCODER_TYPE_DPI, 476b998eb4fSMaxime Ripard VC4_ENCODER_TYPE_TXP, 477c8b75bcaSEric Anholt }; 478c8b75bcaSEric Anholt 479c8b75bcaSEric Anholt struct vc4_encoder { 480c8b75bcaSEric Anholt struct drm_encoder base; 481c8b75bcaSEric Anholt enum vc4_encoder_type type; 482c8b75bcaSEric Anholt u32 clock_select; 483792c3132SMaxime Ripard 4848d914746SMaxime Ripard void (*pre_crtc_configure)(struct drm_encoder *encoder, struct drm_atomic_state *state); 4858d914746SMaxime Ripard void (*pre_crtc_enable)(struct drm_encoder *encoder, struct drm_atomic_state *state); 4868d914746SMaxime Ripard void (*post_crtc_enable)(struct drm_encoder *encoder, struct drm_atomic_state *state); 487792c3132SMaxime Ripard 4888d914746SMaxime Ripard void (*post_crtc_disable)(struct drm_encoder *encoder, struct drm_atomic_state *state); 4898d914746SMaxime Ripard void (*post_crtc_powerdown)(struct drm_encoder *encoder, struct drm_atomic_state *state); 490c8b75bcaSEric Anholt }; 491c8b75bcaSEric Anholt 492c8b75bcaSEric Anholt static inline struct vc4_encoder * 493553a241bSMaxime Ripard to_vc4_encoder(const struct drm_encoder *encoder) 494c8b75bcaSEric Anholt { 495c8b75bcaSEric Anholt return container_of(encoder, struct vc4_encoder, base); 496c8b75bcaSEric Anholt } 497c8b75bcaSEric Anholt 498*0656ce12SMaxime Ripard static inline 499*0656ce12SMaxime Ripard struct drm_encoder *vc4_find_encoder_by_type(struct drm_device *drm, 500*0656ce12SMaxime Ripard enum vc4_encoder_type type) 501*0656ce12SMaxime Ripard { 502*0656ce12SMaxime Ripard struct drm_encoder *encoder; 503*0656ce12SMaxime Ripard 504*0656ce12SMaxime Ripard drm_for_each_encoder(encoder, drm) { 505*0656ce12SMaxime Ripard struct vc4_encoder *vc4_encoder = to_vc4_encoder(encoder); 506*0656ce12SMaxime Ripard 507*0656ce12SMaxime Ripard if (vc4_encoder->type == type) 508*0656ce12SMaxime Ripard return encoder; 509*0656ce12SMaxime Ripard } 510*0656ce12SMaxime Ripard 511*0656ce12SMaxime Ripard return NULL; 512*0656ce12SMaxime Ripard } 513*0656ce12SMaxime Ripard 51479271807SStefan Schake struct vc4_crtc_data { 5159a49bf09SMaxime Ripard const char *name; 5169a49bf09SMaxime Ripard 5176bad4774SMaxime Ripard const char *debugfs_name; 5186bad4774SMaxime Ripard 51987ebcd42SMaxime Ripard /* Bitmask of channels (FIFOs) of the HVS that the output can source from */ 52087ebcd42SMaxime Ripard unsigned int hvs_available_channels; 52187ebcd42SMaxime Ripard 5228ebb2cf0SMaxime Ripard /* Which output of the HVS this pixelvalve sources from. */ 5238ebb2cf0SMaxime Ripard int hvs_output; 5245a20ff8bSMaxime Ripard }; 5255a20ff8bSMaxime Ripard 5265a20ff8bSMaxime Ripard struct vc4_pv_data { 5275a20ff8bSMaxime Ripard struct vc4_crtc_data base; 52879271807SStefan Schake 529649abf2fSMaxime Ripard /* Depth of the PixelValve FIFO in bytes */ 530649abf2fSMaxime Ripard unsigned int fifo_depth; 531649abf2fSMaxime Ripard 532644df22fSMaxime Ripard /* Number of pixels output per clock period */ 533644df22fSMaxime Ripard u8 pixels_per_clock; 534644df22fSMaxime Ripard 53579271807SStefan Schake enum vc4_encoder_type encoder_types[4]; 53679271807SStefan Schake }; 53779271807SStefan Schake 53879271807SStefan Schake struct vc4_crtc { 53979271807SStefan Schake struct drm_crtc base; 5403051719aSEric Anholt struct platform_device *pdev; 54179271807SStefan Schake const struct vc4_crtc_data *data; 54279271807SStefan Schake void __iomem *regs; 54379271807SStefan Schake 54479271807SStefan Schake /* Timestamp at start of vblank irq - unaffected by lock delays. */ 54579271807SStefan Schake ktime_t t_vblank; 54679271807SStefan Schake 54779271807SStefan Schake u8 lut_r[256]; 54879271807SStefan Schake u8 lut_g[256]; 54979271807SStefan Schake u8 lut_b[256]; 55079271807SStefan Schake 55179271807SStefan Schake struct drm_pending_vblank_event *event; 5523051719aSEric Anholt 5533051719aSEric Anholt struct debugfs_regset32 regset; 554a16c6640SMaxime Ripard 555a16c6640SMaxime Ripard /** 556a16c6640SMaxime Ripard * @feeds_txp: True if the CRTC feeds our writeback controller. 557a16c6640SMaxime Ripard */ 558a16c6640SMaxime Ripard bool feeds_txp; 5590c250c15SMaxime Ripard 5600c250c15SMaxime Ripard /** 5610c250c15SMaxime Ripard * @irq_lock: Spinlock protecting the resources shared between 5620c250c15SMaxime Ripard * the atomic code and our vblank handler. 5630c250c15SMaxime Ripard */ 5640c250c15SMaxime Ripard spinlock_t irq_lock; 5650c250c15SMaxime Ripard 5660c250c15SMaxime Ripard /** 5670c250c15SMaxime Ripard * @current_dlist: Start offset of the display list currently 5680c250c15SMaxime Ripard * set in the HVS for that CRTC. Protected by @irq_lock, and 5690c250c15SMaxime Ripard * copied in vc4_hvs_update_dlist() for the CRTC interrupt 5700c250c15SMaxime Ripard * handler to have access to that value. 5710c250c15SMaxime Ripard */ 5720c250c15SMaxime Ripard unsigned int current_dlist; 573eeb6ab46SMaxime Ripard 574eeb6ab46SMaxime Ripard /** 575eeb6ab46SMaxime Ripard * @current_hvs_channel: HVS channel currently assigned to the 576eeb6ab46SMaxime Ripard * CRTC. Protected by @irq_lock, and copied in 577eeb6ab46SMaxime Ripard * vc4_hvs_atomic_begin() for the CRTC interrupt handler to have 578eeb6ab46SMaxime Ripard * access to that value. 579eeb6ab46SMaxime Ripard */ 580eeb6ab46SMaxime Ripard unsigned int current_hvs_channel; 58179271807SStefan Schake }; 58279271807SStefan Schake 58379271807SStefan Schake static inline struct vc4_crtc * 584553a241bSMaxime Ripard to_vc4_crtc(const struct drm_crtc *crtc) 58579271807SStefan Schake { 5865066f42cSMaxime Ripard return container_of(crtc, struct vc4_crtc, base); 58779271807SStefan Schake } 58879271807SStefan Schake 5895a20ff8bSMaxime Ripard static inline const struct vc4_crtc_data * 5905a20ff8bSMaxime Ripard vc4_crtc_to_vc4_crtc_data(const struct vc4_crtc *crtc) 5915a20ff8bSMaxime Ripard { 5925a20ff8bSMaxime Ripard return crtc->data; 5935a20ff8bSMaxime Ripard } 5945a20ff8bSMaxime Ripard 5955a20ff8bSMaxime Ripard static inline const struct vc4_pv_data * 5965a20ff8bSMaxime Ripard vc4_crtc_to_vc4_pv_data(const struct vc4_crtc *crtc) 5975a20ff8bSMaxime Ripard { 5985a20ff8bSMaxime Ripard const struct vc4_crtc_data *data = vc4_crtc_to_vc4_crtc_data(crtc); 5995a20ff8bSMaxime Ripard 6005a20ff8bSMaxime Ripard return container_of(data, struct vc4_pv_data, base); 6015a20ff8bSMaxime Ripard } 6025a20ff8bSMaxime Ripard 603d0229c36SMaxime Ripard struct drm_encoder *vc4_get_crtc_encoder(struct drm_crtc *crtc, 60494c1adc4SMaxime Ripard struct drm_crtc_state *state); 605d0229c36SMaxime Ripard 606ae44a527SMaxime Ripard struct vc4_crtc_state { 607ae44a527SMaxime Ripard struct drm_crtc_state base; 608ae44a527SMaxime Ripard /* Dlist area for this CRTC configuration. */ 609ae44a527SMaxime Ripard struct drm_mm_node mm; 610ae44a527SMaxime Ripard bool txp_armed; 61187ebcd42SMaxime Ripard unsigned int assigned_channel; 612ae44a527SMaxime Ripard 613ae44a527SMaxime Ripard struct { 614ae44a527SMaxime Ripard unsigned int left; 615ae44a527SMaxime Ripard unsigned int right; 616ae44a527SMaxime Ripard unsigned int top; 617ae44a527SMaxime Ripard unsigned int bottom; 618ae44a527SMaxime Ripard } margins; 6192820526dSMaxime Ripard 62016e10105SMaxime Ripard unsigned long hvs_load; 62116e10105SMaxime Ripard 6222820526dSMaxime Ripard /* Transitional state below, only valid during atomic commits */ 6232820526dSMaxime Ripard bool update_muxing; 624ae44a527SMaxime Ripard }; 625ae44a527SMaxime Ripard 6268ba0b6d1SMaxime Ripard #define VC4_HVS_CHANNEL_DISABLED ((unsigned int)-1) 6278ba0b6d1SMaxime Ripard 628ae44a527SMaxime Ripard static inline struct vc4_crtc_state * 629553a241bSMaxime Ripard to_vc4_crtc_state(const struct drm_crtc_state *crtc_state) 630ae44a527SMaxime Ripard { 6315066f42cSMaxime Ripard return container_of(crtc_state, struct vc4_crtc_state, base); 632ae44a527SMaxime Ripard } 633ae44a527SMaxime Ripard 634d3f5168aSEric Anholt #define V3D_READ(offset) readl(vc4->v3d->regs + offset) 635d3f5168aSEric Anholt #define V3D_WRITE(offset, val) writel(val, vc4->v3d->regs + offset) 6363454f01aSMaxime Ripard #define HVS_READ(offset) readl(hvs->regs + offset) 6373454f01aSMaxime Ripard #define HVS_WRITE(offset, val) writel(val, hvs->regs + offset) 638c8b75bcaSEric Anholt 6393051719aSEric Anholt #define VC4_REG32(reg) { .name = #reg, .offset = reg } 6403051719aSEric Anholt 641d5b1a78aSEric Anholt struct vc4_exec_info { 64230f8c74cSMaxime Ripard struct vc4_dev *dev; 64330f8c74cSMaxime Ripard 644d5b1a78aSEric Anholt /* Sequence number for this bin/render job. */ 645d5b1a78aSEric Anholt uint64_t seqno; 646d5b1a78aSEric Anholt 6477edabee0SEric Anholt /* Latest write_seqno of any BO that binning depends on. */ 6487edabee0SEric Anholt uint64_t bin_dep_seqno; 6497edabee0SEric Anholt 650cdec4d36SEric Anholt struct dma_fence *fence; 651cdec4d36SEric Anholt 652c4ce60dcSEric Anholt /* Last current addresses the hardware was processing when the 653c4ce60dcSEric Anholt * hangcheck timer checked on us. 654c4ce60dcSEric Anholt */ 655c4ce60dcSEric Anholt uint32_t last_ct0ca, last_ct1ca; 656c4ce60dcSEric Anholt 657d5b1a78aSEric Anholt /* Kernel-space copy of the ioctl arguments */ 658d5b1a78aSEric Anholt struct drm_vc4_submit_cl *args; 659d5b1a78aSEric Anholt 660d5b1a78aSEric Anholt /* This is the array of BOs that were looked up at the start of exec. 661d5b1a78aSEric Anholt * Command validation will use indices into this array. 662d5b1a78aSEric Anholt */ 6634a83c26aSDanilo Krummrich struct drm_gem_dma_object **bo; 664d5b1a78aSEric Anholt uint32_t bo_count; 665d5b1a78aSEric Anholt 6667edabee0SEric Anholt /* List of BOs that are being written by the RCL. Other than 6677edabee0SEric Anholt * the binner temporary storage, this is all the BOs written 6687edabee0SEric Anholt * by the job. 6697edabee0SEric Anholt */ 6704a83c26aSDanilo Krummrich struct drm_gem_dma_object *rcl_write_bo[4]; 6717edabee0SEric Anholt uint32_t rcl_write_bo_count; 6727edabee0SEric Anholt 673d5b1a78aSEric Anholt /* Pointers for our position in vc4->job_list */ 674d5b1a78aSEric Anholt struct list_head head; 675d5b1a78aSEric Anholt 676d5b1a78aSEric Anholt /* List of other BOs used in the job that need to be released 677d5b1a78aSEric Anholt * once the job is complete. 678d5b1a78aSEric Anholt */ 679d5b1a78aSEric Anholt struct list_head unref_list; 680d5b1a78aSEric Anholt 681d5b1a78aSEric Anholt /* Current unvalidated indices into @bo loaded by the non-hardware 682d5b1a78aSEric Anholt * VC4_PACKET_GEM_HANDLES. 683d5b1a78aSEric Anholt */ 684d5b1a78aSEric Anholt uint32_t bo_index[2]; 685d5b1a78aSEric Anholt 686d5b1a78aSEric Anholt /* This is the BO where we store the validated command lists, shader 687d5b1a78aSEric Anholt * records, and uniforms. 688d5b1a78aSEric Anholt */ 6894a83c26aSDanilo Krummrich struct drm_gem_dma_object *exec_bo; 690d5b1a78aSEric Anholt 691d5b1a78aSEric Anholt /** 692d5b1a78aSEric Anholt * This tracks the per-shader-record state (packet 64) that 693d5b1a78aSEric Anholt * determines the length of the shader record and the offset 694d5b1a78aSEric Anholt * it's expected to be found at. It gets read in from the 695d5b1a78aSEric Anholt * command lists. 696d5b1a78aSEric Anholt */ 697d5b1a78aSEric Anholt struct vc4_shader_state { 698d5b1a78aSEric Anholt uint32_t addr; 699d5b1a78aSEric Anholt /* Maximum vertex index referenced by any primitive using this 700d5b1a78aSEric Anholt * shader state. 701d5b1a78aSEric Anholt */ 702d5b1a78aSEric Anholt uint32_t max_index; 703d5b1a78aSEric Anholt } *shader_state; 704d5b1a78aSEric Anholt 705d5b1a78aSEric Anholt /** How many shader states the user declared they were using. */ 706d5b1a78aSEric Anholt uint32_t shader_state_size; 707d5b1a78aSEric Anholt /** How many shader state records the validator has seen. */ 708d5b1a78aSEric Anholt uint32_t shader_state_count; 709d5b1a78aSEric Anholt 710d5b1a78aSEric Anholt bool found_tile_binning_mode_config_packet; 711d5b1a78aSEric Anholt bool found_start_tile_binning_packet; 712d5b1a78aSEric Anholt bool found_increment_semaphore_packet; 713d5b1a78aSEric Anholt bool found_flush; 714d5b1a78aSEric Anholt uint8_t bin_tiles_x, bin_tiles_y; 715553c942fSEric Anholt /* Physical address of the start of the tile alloc array 716553c942fSEric Anholt * (where each tile's binned CL will start) 717553c942fSEric Anholt */ 718d5b1a78aSEric Anholt uint32_t tile_alloc_offset; 719553c942fSEric Anholt /* Bitmask of which binner slots are freed when this job completes. */ 720553c942fSEric Anholt uint32_t bin_slots; 721d5b1a78aSEric Anholt 722d5b1a78aSEric Anholt /** 723d5b1a78aSEric Anholt * Computed addresses pointing into exec_bo where we start the 724d5b1a78aSEric Anholt * bin thread (ct0) and render thread (ct1). 725d5b1a78aSEric Anholt */ 726d5b1a78aSEric Anholt uint32_t ct0ca, ct0ea; 727d5b1a78aSEric Anholt uint32_t ct1ca, ct1ea; 728d5b1a78aSEric Anholt 729d5b1a78aSEric Anholt /* Pointer to the unvalidated bin CL (if present). */ 730d5b1a78aSEric Anholt void *bin_u; 731d5b1a78aSEric Anholt 732d5b1a78aSEric Anholt /* Pointers to the shader recs. These paddr gets incremented as CL 733d5b1a78aSEric Anholt * packets are relocated in validate_gl_shader_state, and the vaddrs 734d5b1a78aSEric Anholt * (u and v) get incremented and size decremented as the shader recs 735d5b1a78aSEric Anholt * themselves are validated. 736d5b1a78aSEric Anholt */ 737d5b1a78aSEric Anholt void *shader_rec_u; 738d5b1a78aSEric Anholt void *shader_rec_v; 739d5b1a78aSEric Anholt uint32_t shader_rec_p; 740d5b1a78aSEric Anholt uint32_t shader_rec_size; 741d5b1a78aSEric Anholt 742d5b1a78aSEric Anholt /* Pointers to the uniform data. These pointers are incremented, and 743d5b1a78aSEric Anholt * size decremented, as each batch of uniforms is uploaded. 744d5b1a78aSEric Anholt */ 745d5b1a78aSEric Anholt void *uniforms_u; 746d5b1a78aSEric Anholt void *uniforms_v; 747d5b1a78aSEric Anholt uint32_t uniforms_p; 748d5b1a78aSEric Anholt uint32_t uniforms_size; 74965101d8cSBoris Brezillon 75065101d8cSBoris Brezillon /* Pointer to a performance monitor object if the user requested it, 75165101d8cSBoris Brezillon * NULL otherwise. 75265101d8cSBoris Brezillon */ 75365101d8cSBoris Brezillon struct vc4_perfmon *perfmon; 75435c8b4b2SPaul Kocialkowski 75535c8b4b2SPaul Kocialkowski /* Whether the exec has taken a reference to the binner BO, which should 75635c8b4b2SPaul Kocialkowski * happen with a VC4_PACKET_TILE_BINNING_MODE_CONFIG packet. 75735c8b4b2SPaul Kocialkowski */ 75835c8b4b2SPaul Kocialkowski bool bin_bo_used; 75965101d8cSBoris Brezillon }; 76065101d8cSBoris Brezillon 76165101d8cSBoris Brezillon /* Per-open file private data. Any driver-specific resource that has to be 76265101d8cSBoris Brezillon * released when the DRM file is closed should be placed here. 76365101d8cSBoris Brezillon */ 76465101d8cSBoris Brezillon struct vc4_file { 76530f8c74cSMaxime Ripard struct vc4_dev *dev; 76630f8c74cSMaxime Ripard 76765101d8cSBoris Brezillon struct { 76865101d8cSBoris Brezillon struct idr idr; 76965101d8cSBoris Brezillon struct mutex lock; 77065101d8cSBoris Brezillon } perfmon; 77135c8b4b2SPaul Kocialkowski 77235c8b4b2SPaul Kocialkowski bool bin_bo_used; 773d5b1a78aSEric Anholt }; 774d5b1a78aSEric Anholt 775d5b1a78aSEric Anholt static inline struct vc4_exec_info * 776ca26d28bSVarad Gautam vc4_first_bin_job(struct vc4_dev *vc4) 777d5b1a78aSEric Anholt { 77857b9f569SMasahiro Yamada return list_first_entry_or_null(&vc4->bin_job_list, 77957b9f569SMasahiro Yamada struct vc4_exec_info, head); 780ca26d28bSVarad Gautam } 781ca26d28bSVarad Gautam 782ca26d28bSVarad Gautam static inline struct vc4_exec_info * 783ca26d28bSVarad Gautam vc4_first_render_job(struct vc4_dev *vc4) 784ca26d28bSVarad Gautam { 78557b9f569SMasahiro Yamada return list_first_entry_or_null(&vc4->render_job_list, 786ca26d28bSVarad Gautam struct vc4_exec_info, head); 787d5b1a78aSEric Anholt } 788d5b1a78aSEric Anholt 7899326e6f2SEric Anholt static inline struct vc4_exec_info * 7909326e6f2SEric Anholt vc4_last_render_job(struct vc4_dev *vc4) 7919326e6f2SEric Anholt { 7929326e6f2SEric Anholt if (list_empty(&vc4->render_job_list)) 7939326e6f2SEric Anholt return NULL; 7949326e6f2SEric Anholt return list_last_entry(&vc4->render_job_list, 7959326e6f2SEric Anholt struct vc4_exec_info, head); 7969326e6f2SEric Anholt } 7979326e6f2SEric Anholt 798c8b75bcaSEric Anholt /** 799463873d5SEric Anholt * struct vc4_texture_sample_info - saves the offsets into the UBO for texture 800463873d5SEric Anholt * setup parameters. 801463873d5SEric Anholt * 802463873d5SEric Anholt * This will be used at draw time to relocate the reference to the texture 803463873d5SEric Anholt * contents in p0, and validate that the offset combined with 804463873d5SEric Anholt * width/height/stride/etc. from p1 and p2/p3 doesn't sample outside the BO. 805463873d5SEric Anholt * Note that the hardware treats unprovided config parameters as 0, so not all 806463873d5SEric Anholt * of them need to be set up for every texure sample, and we'll store ~0 as 807463873d5SEric Anholt * the offset to mark the unused ones. 808463873d5SEric Anholt * 809463873d5SEric Anholt * See the VC4 3D architecture guide page 41 ("Texture and Memory Lookup Unit 810463873d5SEric Anholt * Setup") for definitions of the texture parameters. 811463873d5SEric Anholt */ 812463873d5SEric Anholt struct vc4_texture_sample_info { 813463873d5SEric Anholt bool is_direct; 814463873d5SEric Anholt uint32_t p_offset[4]; 815463873d5SEric Anholt }; 816463873d5SEric Anholt 817463873d5SEric Anholt /** 818463873d5SEric Anholt * struct vc4_validated_shader_info - information about validated shaders that 819463873d5SEric Anholt * needs to be used from command list validation. 820463873d5SEric Anholt * 821463873d5SEric Anholt * For a given shader, each time a shader state record references it, we need 822463873d5SEric Anholt * to verify that the shader doesn't read more uniforms than the shader state 823463873d5SEric Anholt * record's uniform BO pointer can provide, and we need to apply relocations 824463873d5SEric Anholt * and validate the shader state record's uniforms that define the texture 825463873d5SEric Anholt * samples. 826463873d5SEric Anholt */ 827463873d5SEric Anholt struct vc4_validated_shader_info { 828463873d5SEric Anholt uint32_t uniforms_size; 829463873d5SEric Anholt uint32_t uniforms_src_size; 830463873d5SEric Anholt uint32_t num_texture_samples; 831463873d5SEric Anholt struct vc4_texture_sample_info *texture_samples; 8326d45c81dSEric Anholt 8336d45c81dSEric Anholt uint32_t num_uniform_addr_offsets; 8346d45c81dSEric Anholt uint32_t *uniform_addr_offsets; 835c778cc5dSJonas Pfeil 836c778cc5dSJonas Pfeil bool is_threaded; 837463873d5SEric Anholt }; 838463873d5SEric Anholt 839463873d5SEric Anholt /** 8407f2a09ecSJames Hughes * __wait_for - magic wait macro 841c8b75bcaSEric Anholt * 8427f2a09ecSJames Hughes * Macro to help avoid open coding check/wait/timeout patterns. Note that it's 8437f2a09ecSJames Hughes * important that we check the condition again after having timed out, since the 8447f2a09ecSJames Hughes * timeout could be due to preemption or similar and we've never had a chance to 8457f2a09ecSJames Hughes * check the condition before the timeout. 846c8b75bcaSEric Anholt */ 8477f2a09ecSJames Hughes #define __wait_for(OP, COND, US, Wmin, Wmax) ({ \ 8487f2a09ecSJames Hughes const ktime_t end__ = ktime_add_ns(ktime_get_raw(), 1000ll * (US)); \ 8497f2a09ecSJames Hughes long wait__ = (Wmin); /* recommended min for usleep is 10 us */ \ 8507f2a09ecSJames Hughes int ret__; \ 8517f2a09ecSJames Hughes might_sleep(); \ 8527f2a09ecSJames Hughes for (;;) { \ 8537f2a09ecSJames Hughes const bool expired__ = ktime_after(ktime_get_raw(), end__); \ 8547f2a09ecSJames Hughes OP; \ 8557f2a09ecSJames Hughes /* Guarantee COND check prior to timeout */ \ 8567f2a09ecSJames Hughes barrier(); \ 8577f2a09ecSJames Hughes if (COND) { \ 8587f2a09ecSJames Hughes ret__ = 0; \ 8597f2a09ecSJames Hughes break; \ 8607f2a09ecSJames Hughes } \ 8617f2a09ecSJames Hughes if (expired__) { \ 862c8b75bcaSEric Anholt ret__ = -ETIMEDOUT; \ 863c8b75bcaSEric Anholt break; \ 864c8b75bcaSEric Anholt } \ 8657f2a09ecSJames Hughes usleep_range(wait__, wait__ * 2); \ 8667f2a09ecSJames Hughes if (wait__ < (Wmax)) \ 8677f2a09ecSJames Hughes wait__ <<= 1; \ 868c8b75bcaSEric Anholt } \ 869c8b75bcaSEric Anholt ret__; \ 870c8b75bcaSEric Anholt }) 871c8b75bcaSEric Anholt 8727f2a09ecSJames Hughes #define _wait_for(COND, US, Wmin, Wmax) __wait_for(, (COND), (US), (Wmin), \ 8737f2a09ecSJames Hughes (Wmax)) 8747f2a09ecSJames Hughes #define wait_for(COND, MS) _wait_for((COND), (MS) * 1000, 10, 1000) 875c8b75bcaSEric Anholt 876c8b75bcaSEric Anholt /* vc4_bo.c */ 877c826a6e1SEric Anholt struct drm_gem_object *vc4_create_object(struct drm_device *dev, size_t size); 878c826a6e1SEric Anholt struct vc4_bo *vc4_bo_create(struct drm_device *dev, size_t size, 879f3099462SEric Anholt bool from_cache, enum vc4_kernel_bo_type type); 880dd2dfd44SMaxime Ripard int vc4_bo_dumb_create(struct drm_file *file_priv, 881c8b75bcaSEric Anholt struct drm_device *dev, 882c8b75bcaSEric Anholt struct drm_mode_create_dumb *args); 883d5bc60f6SEric Anholt int vc4_create_bo_ioctl(struct drm_device *dev, void *data, 884d5bc60f6SEric Anholt struct drm_file *file_priv); 885463873d5SEric Anholt int vc4_create_shader_bo_ioctl(struct drm_device *dev, void *data, 886463873d5SEric Anholt struct drm_file *file_priv); 887d5bc60f6SEric Anholt int vc4_mmap_bo_ioctl(struct drm_device *dev, void *data, 888d5bc60f6SEric Anholt struct drm_file *file_priv); 88983753117SEric Anholt int vc4_set_tiling_ioctl(struct drm_device *dev, void *data, 89083753117SEric Anholt struct drm_file *file_priv); 89183753117SEric Anholt int vc4_get_tiling_ioctl(struct drm_device *dev, void *data, 89283753117SEric Anholt struct drm_file *file_priv); 89321461365SEric Anholt int vc4_get_hang_state_ioctl(struct drm_device *dev, void *data, 89421461365SEric Anholt struct drm_file *file_priv); 895f3099462SEric Anholt int vc4_label_bo_ioctl(struct drm_device *dev, void *data, 896f3099462SEric Anholt struct drm_file *file_priv); 897f3099462SEric Anholt int vc4_bo_cache_init(struct drm_device *dev); 898b9f19259SBoris Brezillon int vc4_bo_inc_usecnt(struct vc4_bo *bo); 899b9f19259SBoris Brezillon void vc4_bo_dec_usecnt(struct vc4_bo *bo); 900b9f19259SBoris Brezillon void vc4_bo_add_to_purgeable_pool(struct vc4_bo *bo); 901b9f19259SBoris Brezillon void vc4_bo_remove_from_purgeable_pool(struct vc4_bo *bo); 902445b287eSMaxime Ripard int vc4_bo_debugfs_init(struct drm_minor *minor); 903c8b75bcaSEric Anholt 904c8b75bcaSEric Anholt /* vc4_crtc.c */ 905c8b75bcaSEric Anholt extern struct platform_driver vc4_crtc_driver; 906875a4d53SMaxime Ripard int vc4_crtc_disable_at_boot(struct drm_crtc *crtc); 907ee33ac27SMaxime Ripard int __vc4_crtc_init(struct drm_device *drm, struct platform_device *pdev, 908ee33ac27SMaxime Ripard struct vc4_crtc *vc4_crtc, const struct vc4_crtc_data *data, 909ee33ac27SMaxime Ripard struct drm_plane *primary_plane, 910ee33ac27SMaxime Ripard const struct drm_crtc_funcs *crtc_funcs, 911ee33ac27SMaxime Ripard const struct drm_crtc_helper_funcs *crtc_helper_funcs, 912ee33ac27SMaxime Ripard bool feeds_txp); 9133f98076fSMaxime Ripard int vc4_crtc_init(struct drm_device *drm, struct platform_device *pdev, 9143f98076fSMaxime Ripard struct vc4_crtc *vc4_crtc, const struct vc4_crtc_data *data, 9155fefc601SMaxime Ripard const struct drm_crtc_funcs *crtc_funcs, 9163f98076fSMaxime Ripard const struct drm_crtc_helper_funcs *crtc_helper_funcs, 9173f98076fSMaxime Ripard bool feeds_txp); 918bdd96472SMaxime Ripard int vc4_page_flip(struct drm_crtc *crtc, 919bdd96472SMaxime Ripard struct drm_framebuffer *fb, 920bdd96472SMaxime Ripard struct drm_pending_vblank_event *event, 921bdd96472SMaxime Ripard uint32_t flags, 922bdd96472SMaxime Ripard struct drm_modeset_acquire_ctx *ctx); 923bdd96472SMaxime Ripard struct drm_crtc_state *vc4_crtc_duplicate_state(struct drm_crtc *crtc); 924bdd96472SMaxime Ripard void vc4_crtc_destroy_state(struct drm_crtc *crtc, 925bdd96472SMaxime Ripard struct drm_crtc_state *state); 926bdd96472SMaxime Ripard void vc4_crtc_reset(struct drm_crtc *crtc); 927008095e0SBoris Brezillon void vc4_crtc_handle_vblank(struct vc4_crtc *crtc); 92868e4a69aSMaxime Ripard void vc4_crtc_send_vblank(struct drm_crtc *crtc); 929445b287eSMaxime Ripard int vc4_crtc_late_register(struct drm_crtc *crtc); 930666e7358SBoris Brezillon void vc4_crtc_get_margins(struct drm_crtc_state *state, 931e590c2b0SDan Carpenter unsigned int *left, unsigned int *right, 932666e7358SBoris Brezillon unsigned int *top, unsigned int *bottom); 933c8b75bcaSEric Anholt 934c8b75bcaSEric Anholt /* vc4_debugfs.c */ 9357ce84471SWambui Karuga void vc4_debugfs_init(struct drm_minor *minor); 936c9be804cSEric Anholt #ifdef CONFIG_DEBUG_FS 937445b287eSMaxime Ripard int vc4_debugfs_add_file(struct drm_minor *minor, 938c9be804cSEric Anholt const char *filename, 939c9be804cSEric Anholt int (*show)(struct seq_file*, void*), 940c9be804cSEric Anholt void *data); 941445b287eSMaxime Ripard int vc4_debugfs_add_regset32(struct drm_minor *minor, 942c9be804cSEric Anholt const char *filename, 943c9be804cSEric Anholt struct debugfs_regset32 *regset); 944c9be804cSEric Anholt #else 945445b287eSMaxime Ripard static inline int vc4_debugfs_add_file(struct drm_minor *minor, 946c9be804cSEric Anholt const char *filename, 947c9be804cSEric Anholt int (*show)(struct seq_file*, void*), 948c9be804cSEric Anholt void *data) 949c9be804cSEric Anholt { 950fe3b0f78SMaxime Ripard return 0; 951c9be804cSEric Anholt } 952c9be804cSEric Anholt 953445b287eSMaxime Ripard static inline int vc4_debugfs_add_regset32(struct drm_minor *minor, 954c9be804cSEric Anholt const char *filename, 955c9be804cSEric Anholt struct debugfs_regset32 *regset) 956c9be804cSEric Anholt { 957fe3b0f78SMaxime Ripard return 0; 958c9be804cSEric Anholt } 959c9be804cSEric Anholt #endif 960c8b75bcaSEric Anholt 961c8b75bcaSEric Anholt /* vc4_drv.c */ 962c8b75bcaSEric Anholt void __iomem *vc4_ioremap_regs(struct platform_device *dev, int index); 9633d763742SMaxime Ripard int vc4_dumb_fixup_args(struct drm_mode_create_dumb *args); 964c8b75bcaSEric Anholt 96508302c35SEric Anholt /* vc4_dpi.c */ 96608302c35SEric Anholt extern struct platform_driver vc4_dpi_driver; 96708302c35SEric Anholt 9684078f575SEric Anholt /* vc4_dsi.c */ 9694078f575SEric Anholt extern struct platform_driver vc4_dsi_driver; 9704078f575SEric Anholt 971cdec4d36SEric Anholt /* vc4_fence.c */ 972cdec4d36SEric Anholt extern const struct dma_fence_ops vc4_fence_ops; 973cdec4d36SEric Anholt 974d5b1a78aSEric Anholt /* vc4_gem.c */ 975171a072bSMaxime Ripard int vc4_gem_init(struct drm_device *dev); 976d5b1a78aSEric Anholt int vc4_submit_cl_ioctl(struct drm_device *dev, void *data, 977d5b1a78aSEric Anholt struct drm_file *file_priv); 978d5b1a78aSEric Anholt int vc4_wait_seqno_ioctl(struct drm_device *dev, void *data, 979d5b1a78aSEric Anholt struct drm_file *file_priv); 980d5b1a78aSEric Anholt int vc4_wait_bo_ioctl(struct drm_device *dev, void *data, 981d5b1a78aSEric Anholt struct drm_file *file_priv); 982ca26d28bSVarad Gautam void vc4_submit_next_bin_job(struct drm_device *dev); 983ca26d28bSVarad Gautam void vc4_submit_next_render_job(struct drm_device *dev); 984ca26d28bSVarad Gautam void vc4_move_job_to_render(struct drm_device *dev, struct vc4_exec_info *exec); 985d5b1a78aSEric Anholt int vc4_wait_for_seqno(struct drm_device *dev, uint64_t seqno, 986d5b1a78aSEric Anholt uint64_t timeout_ns, bool interruptible); 987d5b1a78aSEric Anholt void vc4_job_handle_completed(struct vc4_dev *vc4); 988b501baccSEric Anholt int vc4_queue_seqno_cb(struct drm_device *dev, 989b501baccSEric Anholt struct vc4_seqno_cb *cb, uint64_t seqno, 990b501baccSEric Anholt void (*func)(struct vc4_seqno_cb *cb)); 991b9f19259SBoris Brezillon int vc4_gem_madvise_ioctl(struct drm_device *dev, void *data, 992b9f19259SBoris Brezillon struct drm_file *file_priv); 993d5b1a78aSEric Anholt 994c8b75bcaSEric Anholt /* vc4_hdmi.c */ 995c8b75bcaSEric Anholt extern struct platform_driver vc4_hdmi_driver; 996c8b75bcaSEric Anholt 9979a8d5e4aSBoris Brezillon /* vc4_vec.c */ 998e4b81f8cSBoris Brezillon extern struct platform_driver vc4_vec_driver; 999e4b81f8cSBoris Brezillon 1000008095e0SBoris Brezillon /* vc4_txp.c */ 1001008095e0SBoris Brezillon extern struct platform_driver vc4_txp_driver; 1002008095e0SBoris Brezillon 1003d5b1a78aSEric Anholt /* vc4_irq.c */ 10045226711eSThomas Zimmermann void vc4_irq_enable(struct drm_device *dev); 10055226711eSThomas Zimmermann void vc4_irq_disable(struct drm_device *dev); 10065226711eSThomas Zimmermann int vc4_irq_install(struct drm_device *dev, int irq); 1007d5b1a78aSEric Anholt void vc4_irq_uninstall(struct drm_device *dev); 1008d5b1a78aSEric Anholt void vc4_irq_reset(struct drm_device *dev); 1009d5b1a78aSEric Anholt 1010c8b75bcaSEric Anholt /* vc4_hvs.c */ 1011c8b75bcaSEric Anholt extern struct platform_driver vc4_hvs_driver; 10123454f01aSMaxime Ripard void vc4_hvs_stop_channel(struct vc4_hvs *hvs, unsigned int output); 10133454f01aSMaxime Ripard int vc4_hvs_get_fifo_from_output(struct vc4_hvs *hvs, unsigned int output); 10143454f01aSMaxime Ripard u8 vc4_hvs_get_fifo_frame_count(struct vc4_hvs *hvs, unsigned int fifo); 1015ee6965c8SMaxime Ripard int vc4_hvs_atomic_check(struct drm_crtc *crtc, struct drm_atomic_state *state); 1016eeb6ab46SMaxime Ripard void vc4_hvs_atomic_begin(struct drm_crtc *crtc, struct drm_atomic_state *state); 1017ee6965c8SMaxime Ripard void vc4_hvs_atomic_enable(struct drm_crtc *crtc, struct drm_atomic_state *state); 1018ee6965c8SMaxime Ripard void vc4_hvs_atomic_disable(struct drm_crtc *crtc, struct drm_atomic_state *state); 1019ee6965c8SMaxime Ripard void vc4_hvs_atomic_flush(struct drm_crtc *crtc, struct drm_atomic_state *state); 10203454f01aSMaxime Ripard void vc4_hvs_dump_state(struct vc4_hvs *hvs); 10213454f01aSMaxime Ripard void vc4_hvs_unmask_underrun(struct vc4_hvs *hvs, int channel); 10223454f01aSMaxime Ripard void vc4_hvs_mask_underrun(struct vc4_hvs *hvs, int channel); 1023445b287eSMaxime Ripard int vc4_hvs_debugfs_init(struct drm_minor *minor); 1024c8b75bcaSEric Anholt 1025c8b75bcaSEric Anholt /* vc4_kms.c */ 1026c8b75bcaSEric Anholt int vc4_kms_load(struct drm_device *dev); 1027c8b75bcaSEric Anholt 1028c8b75bcaSEric Anholt /* vc4_plane.c */ 1029c8b75bcaSEric Anholt struct drm_plane *vc4_plane_init(struct drm_device *dev, 103077c5fb12SMaxime Ripard enum drm_plane_type type, 103177c5fb12SMaxime Ripard uint32_t possible_crtcs); 10320c2a50f1SMaxime Ripard int vc4_plane_create_additional_planes(struct drm_device *dev); 1033c8b75bcaSEric Anholt u32 vc4_plane_write_dlist(struct drm_plane *plane, u32 __iomem *dlist); 10342f196b7cSDaniel Vetter u32 vc4_plane_dlist_size(const struct drm_plane_state *state); 1035b501baccSEric Anholt void vc4_plane_async_set_fb(struct drm_plane *plane, 1036b501baccSEric Anholt struct drm_framebuffer *fb); 1037463873d5SEric Anholt 1038d3f5168aSEric Anholt /* vc4_v3d.c */ 1039d3f5168aSEric Anholt extern struct platform_driver vc4_v3d_driver; 1040ffc26740SEric Anholt extern const struct of_device_id vc4_v3d_dt_match[]; 1041553c942fSEric Anholt int vc4_v3d_get_bin_slot(struct vc4_dev *vc4); 104235c8b4b2SPaul Kocialkowski int vc4_v3d_bin_bo_get(struct vc4_dev *vc4, bool *used); 104335c8b4b2SPaul Kocialkowski void vc4_v3d_bin_bo_put(struct vc4_dev *vc4); 1044cb74f6eeSEric Anholt int vc4_v3d_pm_get(struct vc4_dev *vc4); 1045cb74f6eeSEric Anholt void vc4_v3d_pm_put(struct vc4_dev *vc4); 1046445b287eSMaxime Ripard int vc4_v3d_debugfs_init(struct drm_minor *minor); 1047d5b1a78aSEric Anholt 1048d5b1a78aSEric Anholt /* vc4_validate.c */ 1049d5b1a78aSEric Anholt int 1050d5b1a78aSEric Anholt vc4_validate_bin_cl(struct drm_device *dev, 1051d5b1a78aSEric Anholt void *validated, 1052d5b1a78aSEric Anholt void *unvalidated, 1053d5b1a78aSEric Anholt struct vc4_exec_info *exec); 1054d5b1a78aSEric Anholt 1055d5b1a78aSEric Anholt int 1056d5b1a78aSEric Anholt vc4_validate_shader_recs(struct drm_device *dev, struct vc4_exec_info *exec); 1057d5b1a78aSEric Anholt 10584a83c26aSDanilo Krummrich struct drm_gem_dma_object *vc4_use_bo(struct vc4_exec_info *exec, 1059d5b1a78aSEric Anholt uint32_t hindex); 1060d5b1a78aSEric Anholt 1061d5b1a78aSEric Anholt int vc4_get_rcl(struct drm_device *dev, struct vc4_exec_info *exec); 1062d5b1a78aSEric Anholt 1063d5b1a78aSEric Anholt bool vc4_check_tex_size(struct vc4_exec_info *exec, 10644a83c26aSDanilo Krummrich struct drm_gem_dma_object *fbo, 1065d5b1a78aSEric Anholt uint32_t offset, uint8_t tiling_format, 1066d5b1a78aSEric Anholt uint32_t width, uint32_t height, uint8_t cpp); 1067d3f5168aSEric Anholt 1068463873d5SEric Anholt /* vc4_validate_shader.c */ 1069463873d5SEric Anholt struct vc4_validated_shader_info * 10704a83c26aSDanilo Krummrich vc4_validate_shader(struct drm_gem_dma_object *shader_obj); 107165101d8cSBoris Brezillon 107265101d8cSBoris Brezillon /* vc4_perfmon.c */ 107365101d8cSBoris Brezillon void vc4_perfmon_get(struct vc4_perfmon *perfmon); 107465101d8cSBoris Brezillon void vc4_perfmon_put(struct vc4_perfmon *perfmon); 107565101d8cSBoris Brezillon void vc4_perfmon_start(struct vc4_dev *vc4, struct vc4_perfmon *perfmon); 107665101d8cSBoris Brezillon void vc4_perfmon_stop(struct vc4_dev *vc4, struct vc4_perfmon *perfmon, 107765101d8cSBoris Brezillon bool capture); 107865101d8cSBoris Brezillon struct vc4_perfmon *vc4_perfmon_find(struct vc4_file *vc4file, int id); 107965101d8cSBoris Brezillon void vc4_perfmon_open_file(struct vc4_file *vc4file); 108065101d8cSBoris Brezillon void vc4_perfmon_close_file(struct vc4_file *vc4file); 108165101d8cSBoris Brezillon int vc4_perfmon_create_ioctl(struct drm_device *dev, void *data, 108265101d8cSBoris Brezillon struct drm_file *file_priv); 108365101d8cSBoris Brezillon int vc4_perfmon_destroy_ioctl(struct drm_device *dev, void *data, 108465101d8cSBoris Brezillon struct drm_file *file_priv); 108565101d8cSBoris Brezillon int vc4_perfmon_get_values_ioctl(struct drm_device *dev, void *data, 108665101d8cSBoris Brezillon struct drm_file *file_priv); 10876a88752cSMaxime Ripard 10886a88752cSMaxime Ripard #endif /* _VC4_DRV_H_ */ 1089