10ae797a8SArto Merilainen /* 20ae797a8SArto Merilainen * Copyright (c) 2015, NVIDIA Corporation. 30ae797a8SArto Merilainen * 40ae797a8SArto Merilainen * This program is free software; you can redistribute it and/or modify 50ae797a8SArto Merilainen * it under the terms of the GNU General Public License version 2 as 60ae797a8SArto Merilainen * published by the Free Software Foundation. 70ae797a8SArto Merilainen */ 80ae797a8SArto Merilainen 90ae797a8SArto Merilainen #include <linux/clk.h> 100ae797a8SArto Merilainen #include <linux/host1x.h> 110ae797a8SArto Merilainen #include <linux/iommu.h> 120ae797a8SArto Merilainen #include <linux/module.h> 130ae797a8SArto Merilainen #include <linux/of.h> 140ae797a8SArto Merilainen #include <linux/of_device.h> 150ae797a8SArto Merilainen #include <linux/of_platform.h> 160ae797a8SArto Merilainen #include <linux/platform_device.h> 170ae797a8SArto Merilainen #include <linux/pm_runtime.h> 180ae797a8SArto Merilainen #include <linux/reset.h> 190ae797a8SArto Merilainen 200ae797a8SArto Merilainen #include <soc/tegra/pmc.h> 210ae797a8SArto Merilainen 220ae797a8SArto Merilainen #include "drm.h" 230ae797a8SArto Merilainen #include "falcon.h" 240ae797a8SArto Merilainen #include "vic.h" 250ae797a8SArto Merilainen 260ae797a8SArto Merilainen struct vic_config { 270ae797a8SArto Merilainen const char *firmware; 28acae8a9dSThierry Reding unsigned int version; 29*f3779cb1SThierry Reding bool supports_sid; 300ae797a8SArto Merilainen }; 310ae797a8SArto Merilainen 320ae797a8SArto Merilainen struct vic { 330ae797a8SArto Merilainen struct falcon falcon; 340ae797a8SArto Merilainen bool booted; 350ae797a8SArto Merilainen 360ae797a8SArto Merilainen void __iomem *regs; 370ae797a8SArto Merilainen struct tegra_drm_client client; 380ae797a8SArto Merilainen struct host1x_channel *channel; 390ae797a8SArto Merilainen struct iommu_domain *domain; 400ae797a8SArto Merilainen struct device *dev; 410ae797a8SArto Merilainen struct clk *clk; 420dc34e19SThierry Reding struct reset_control *rst; 430ae797a8SArto Merilainen 440ae797a8SArto Merilainen /* Platform configuration */ 450ae797a8SArto Merilainen const struct vic_config *config; 460ae797a8SArto Merilainen }; 470ae797a8SArto Merilainen 480ae797a8SArto Merilainen static inline struct vic *to_vic(struct tegra_drm_client *client) 490ae797a8SArto Merilainen { 500ae797a8SArto Merilainen return container_of(client, struct vic, client); 510ae797a8SArto Merilainen } 520ae797a8SArto Merilainen 530ae797a8SArto Merilainen static void vic_writel(struct vic *vic, u32 value, unsigned int offset) 540ae797a8SArto Merilainen { 550ae797a8SArto Merilainen writel(value, vic->regs + offset); 560ae797a8SArto Merilainen } 570ae797a8SArto Merilainen 580ae797a8SArto Merilainen static int vic_runtime_resume(struct device *dev) 590ae797a8SArto Merilainen { 600ae797a8SArto Merilainen struct vic *vic = dev_get_drvdata(dev); 610dc34e19SThierry Reding int err; 620ae797a8SArto Merilainen 630dc34e19SThierry Reding err = clk_prepare_enable(vic->clk); 640dc34e19SThierry Reding if (err < 0) 650dc34e19SThierry Reding return err; 660dc34e19SThierry Reding 670dc34e19SThierry Reding usleep_range(10, 20); 680dc34e19SThierry Reding 690dc34e19SThierry Reding err = reset_control_deassert(vic->rst); 700dc34e19SThierry Reding if (err < 0) 710dc34e19SThierry Reding goto disable; 720dc34e19SThierry Reding 730dc34e19SThierry Reding usleep_range(10, 20); 740dc34e19SThierry Reding 750dc34e19SThierry Reding return 0; 760dc34e19SThierry Reding 770dc34e19SThierry Reding disable: 780dc34e19SThierry Reding clk_disable_unprepare(vic->clk); 790dc34e19SThierry Reding return err; 800ae797a8SArto Merilainen } 810ae797a8SArto Merilainen 820ae797a8SArto Merilainen static int vic_runtime_suspend(struct device *dev) 830ae797a8SArto Merilainen { 840ae797a8SArto Merilainen struct vic *vic = dev_get_drvdata(dev); 850dc34e19SThierry Reding int err; 860dc34e19SThierry Reding 870dc34e19SThierry Reding err = reset_control_assert(vic->rst); 880dc34e19SThierry Reding if (err < 0) 890dc34e19SThierry Reding return err; 900dc34e19SThierry Reding 910dc34e19SThierry Reding usleep_range(2000, 4000); 920ae797a8SArto Merilainen 930ae797a8SArto Merilainen clk_disable_unprepare(vic->clk); 940ae797a8SArto Merilainen 950ae797a8SArto Merilainen vic->booted = false; 960ae797a8SArto Merilainen 970ae797a8SArto Merilainen return 0; 980ae797a8SArto Merilainen } 990ae797a8SArto Merilainen 1000ae797a8SArto Merilainen static int vic_boot(struct vic *vic) 1010ae797a8SArto Merilainen { 1020ae797a8SArto Merilainen u32 fce_ucode_size, fce_bin_data_offset; 1030ae797a8SArto Merilainen void *hdr; 1040ae797a8SArto Merilainen int err = 0; 1050ae797a8SArto Merilainen 1060ae797a8SArto Merilainen if (vic->booted) 1070ae797a8SArto Merilainen return 0; 1080ae797a8SArto Merilainen 109*f3779cb1SThierry Reding if (vic->config->supports_sid) { 110*f3779cb1SThierry Reding struct iommu_fwspec *spec = dev_iommu_fwspec_get(vic->dev); 111*f3779cb1SThierry Reding u32 value; 112*f3779cb1SThierry Reding 113*f3779cb1SThierry Reding value = TRANSCFG_ATT(1, TRANSCFG_SID_FALCON) | 114*f3779cb1SThierry Reding TRANSCFG_ATT(0, TRANSCFG_SID_HW); 115*f3779cb1SThierry Reding vic_writel(vic, value, VIC_TFBIF_TRANSCFG); 116*f3779cb1SThierry Reding 117*f3779cb1SThierry Reding if (spec && spec->num_ids > 0) { 118*f3779cb1SThierry Reding value = spec->ids[0] & 0xffff; 119*f3779cb1SThierry Reding 120*f3779cb1SThierry Reding vic_writel(vic, value, VIC_THI_STREAMID0); 121*f3779cb1SThierry Reding vic_writel(vic, value, VIC_THI_STREAMID1); 122*f3779cb1SThierry Reding } 123*f3779cb1SThierry Reding } 124*f3779cb1SThierry Reding 1250ae797a8SArto Merilainen /* setup clockgating registers */ 1260ae797a8SArto Merilainen vic_writel(vic, CG_IDLE_CG_DLY_CNT(4) | 1270ae797a8SArto Merilainen CG_IDLE_CG_EN | 1280ae797a8SArto Merilainen CG_WAKEUP_DLY_CNT(4), 1290ae797a8SArto Merilainen NV_PVIC_MISC_PRI_VIC_CG); 1300ae797a8SArto Merilainen 1310ae797a8SArto Merilainen err = falcon_boot(&vic->falcon); 1320ae797a8SArto Merilainen if (err < 0) 1330ae797a8SArto Merilainen return err; 1340ae797a8SArto Merilainen 1350ae797a8SArto Merilainen hdr = vic->falcon.firmware.vaddr; 1360ae797a8SArto Merilainen fce_bin_data_offset = *(u32 *)(hdr + VIC_UCODE_FCE_DATA_OFFSET); 1370ae797a8SArto Merilainen hdr = vic->falcon.firmware.vaddr + 1380ae797a8SArto Merilainen *(u32 *)(hdr + VIC_UCODE_FCE_HEADER_OFFSET); 1390ae797a8SArto Merilainen fce_ucode_size = *(u32 *)(hdr + FCE_UCODE_SIZE_OFFSET); 1400ae797a8SArto Merilainen 1410ae797a8SArto Merilainen falcon_execute_method(&vic->falcon, VIC_SET_APPLICATION_ID, 1); 1420ae797a8SArto Merilainen falcon_execute_method(&vic->falcon, VIC_SET_FCE_UCODE_SIZE, 1430ae797a8SArto Merilainen fce_ucode_size); 1440ae797a8SArto Merilainen falcon_execute_method(&vic->falcon, VIC_SET_FCE_UCODE_OFFSET, 1450ae797a8SArto Merilainen (vic->falcon.firmware.paddr + fce_bin_data_offset) 1460ae797a8SArto Merilainen >> 8); 1470ae797a8SArto Merilainen 1480ae797a8SArto Merilainen err = falcon_wait_idle(&vic->falcon); 1490ae797a8SArto Merilainen if (err < 0) { 1500ae797a8SArto Merilainen dev_err(vic->dev, 1510ae797a8SArto Merilainen "failed to set application ID and FCE base\n"); 1520ae797a8SArto Merilainen return err; 1530ae797a8SArto Merilainen } 1540ae797a8SArto Merilainen 1550ae797a8SArto Merilainen vic->booted = true; 1560ae797a8SArto Merilainen 1570ae797a8SArto Merilainen return 0; 1580ae797a8SArto Merilainen } 1590ae797a8SArto Merilainen 1600ae797a8SArto Merilainen static void *vic_falcon_alloc(struct falcon *falcon, size_t size, 1610ae797a8SArto Merilainen dma_addr_t *iova) 1620ae797a8SArto Merilainen { 1630ae797a8SArto Merilainen struct tegra_drm *tegra = falcon->data; 1640ae797a8SArto Merilainen 1650ae797a8SArto Merilainen return tegra_drm_alloc(tegra, size, iova); 1660ae797a8SArto Merilainen } 1670ae797a8SArto Merilainen 1680ae797a8SArto Merilainen static void vic_falcon_free(struct falcon *falcon, size_t size, 1690ae797a8SArto Merilainen dma_addr_t iova, void *va) 1700ae797a8SArto Merilainen { 1710ae797a8SArto Merilainen struct tegra_drm *tegra = falcon->data; 1720ae797a8SArto Merilainen 1730ae797a8SArto Merilainen return tegra_drm_free(tegra, size, va, iova); 1740ae797a8SArto Merilainen } 1750ae797a8SArto Merilainen 1760ae797a8SArto Merilainen static const struct falcon_ops vic_falcon_ops = { 1770ae797a8SArto Merilainen .alloc = vic_falcon_alloc, 1780ae797a8SArto Merilainen .free = vic_falcon_free 1790ae797a8SArto Merilainen }; 1800ae797a8SArto Merilainen 1810ae797a8SArto Merilainen static int vic_init(struct host1x_client *client) 1820ae797a8SArto Merilainen { 1830ae797a8SArto Merilainen struct tegra_drm_client *drm = host1x_to_drm_client(client); 184bc8828bdSThierry Reding struct iommu_group *group = iommu_group_get(client->dev); 1850ae797a8SArto Merilainen struct drm_device *dev = dev_get_drvdata(client->parent); 1860ae797a8SArto Merilainen struct tegra_drm *tegra = dev->dev_private; 1870ae797a8SArto Merilainen struct vic *vic = to_vic(drm); 1880ae797a8SArto Merilainen int err; 1890ae797a8SArto Merilainen 190bc8828bdSThierry Reding if (group && tegra->domain) { 191bc8828bdSThierry Reding err = iommu_attach_group(tegra->domain, group); 1920ae797a8SArto Merilainen if (err < 0) { 1930ae797a8SArto Merilainen dev_err(vic->dev, "failed to attach to domain: %d\n", 1940ae797a8SArto Merilainen err); 1950ae797a8SArto Merilainen return err; 1960ae797a8SArto Merilainen } 1970ae797a8SArto Merilainen 1980ae797a8SArto Merilainen vic->domain = tegra->domain; 1990ae797a8SArto Merilainen } 2000ae797a8SArto Merilainen 2010ae797a8SArto Merilainen vic->channel = host1x_channel_request(client->dev); 2020ae797a8SArto Merilainen if (!vic->channel) { 2030ae797a8SArto Merilainen err = -ENOMEM; 204bc8828bdSThierry Reding goto detach; 2050ae797a8SArto Merilainen } 2060ae797a8SArto Merilainen 207617dd7ccSThierry Reding client->syncpts[0] = host1x_syncpt_request(client, 0); 2080ae797a8SArto Merilainen if (!client->syncpts[0]) { 2090ae797a8SArto Merilainen err = -ENOMEM; 2100ae797a8SArto Merilainen goto free_channel; 2110ae797a8SArto Merilainen } 2120ae797a8SArto Merilainen 2130ae797a8SArto Merilainen err = tegra_drm_register_client(tegra, drm); 2140ae797a8SArto Merilainen if (err < 0) 2150ae797a8SArto Merilainen goto free_syncpt; 2160ae797a8SArto Merilainen 2170ae797a8SArto Merilainen return 0; 2180ae797a8SArto Merilainen 2190ae797a8SArto Merilainen free_syncpt: 2200ae797a8SArto Merilainen host1x_syncpt_free(client->syncpts[0]); 2210ae797a8SArto Merilainen free_channel: 2228474b025SMikko Perttunen host1x_channel_put(vic->channel); 223bc8828bdSThierry Reding detach: 224bc8828bdSThierry Reding if (group && tegra->domain) 225bc8828bdSThierry Reding iommu_detach_group(tegra->domain, group); 2260ae797a8SArto Merilainen 2270ae797a8SArto Merilainen return err; 2280ae797a8SArto Merilainen } 2290ae797a8SArto Merilainen 2300ae797a8SArto Merilainen static int vic_exit(struct host1x_client *client) 2310ae797a8SArto Merilainen { 2320ae797a8SArto Merilainen struct tegra_drm_client *drm = host1x_to_drm_client(client); 233bc8828bdSThierry Reding struct iommu_group *group = iommu_group_get(client->dev); 2340ae797a8SArto Merilainen struct drm_device *dev = dev_get_drvdata(client->parent); 2350ae797a8SArto Merilainen struct tegra_drm *tegra = dev->dev_private; 2360ae797a8SArto Merilainen struct vic *vic = to_vic(drm); 2370ae797a8SArto Merilainen int err; 2380ae797a8SArto Merilainen 2390ae797a8SArto Merilainen err = tegra_drm_unregister_client(tegra, drm); 2400ae797a8SArto Merilainen if (err < 0) 2410ae797a8SArto Merilainen return err; 2420ae797a8SArto Merilainen 2430ae797a8SArto Merilainen host1x_syncpt_free(client->syncpts[0]); 2448474b025SMikko Perttunen host1x_channel_put(vic->channel); 2450ae797a8SArto Merilainen 2460ae797a8SArto Merilainen if (vic->domain) { 247bc8828bdSThierry Reding iommu_detach_group(vic->domain, group); 2480ae797a8SArto Merilainen vic->domain = NULL; 2490ae797a8SArto Merilainen } 2500ae797a8SArto Merilainen 2510ae797a8SArto Merilainen return 0; 2520ae797a8SArto Merilainen } 2530ae797a8SArto Merilainen 2540ae797a8SArto Merilainen static const struct host1x_client_ops vic_client_ops = { 2550ae797a8SArto Merilainen .init = vic_init, 2560ae797a8SArto Merilainen .exit = vic_exit, 2570ae797a8SArto Merilainen }; 2580ae797a8SArto Merilainen 25977a0b09dSThierry Reding static int vic_load_firmware(struct vic *vic) 26077a0b09dSThierry Reding { 26177a0b09dSThierry Reding int err; 26277a0b09dSThierry Reding 26377a0b09dSThierry Reding if (vic->falcon.data) 26477a0b09dSThierry Reding return 0; 26577a0b09dSThierry Reding 26677a0b09dSThierry Reding vic->falcon.data = vic->client.drm; 26777a0b09dSThierry Reding 26877a0b09dSThierry Reding err = falcon_read_firmware(&vic->falcon, vic->config->firmware); 26977a0b09dSThierry Reding if (err < 0) 27077a0b09dSThierry Reding goto cleanup; 27177a0b09dSThierry Reding 27277a0b09dSThierry Reding err = falcon_load_firmware(&vic->falcon); 27377a0b09dSThierry Reding if (err < 0) 27477a0b09dSThierry Reding goto cleanup; 27577a0b09dSThierry Reding 27677a0b09dSThierry Reding return 0; 27777a0b09dSThierry Reding 27877a0b09dSThierry Reding cleanup: 27977a0b09dSThierry Reding vic->falcon.data = NULL; 28077a0b09dSThierry Reding return err; 28177a0b09dSThierry Reding } 28277a0b09dSThierry Reding 2830ae797a8SArto Merilainen static int vic_open_channel(struct tegra_drm_client *client, 2840ae797a8SArto Merilainen struct tegra_drm_context *context) 2850ae797a8SArto Merilainen { 2860ae797a8SArto Merilainen struct vic *vic = to_vic(client); 2870ae797a8SArto Merilainen int err; 2880ae797a8SArto Merilainen 2890ae797a8SArto Merilainen err = pm_runtime_get_sync(vic->dev); 2900ae797a8SArto Merilainen if (err < 0) 2910ae797a8SArto Merilainen return err; 2920ae797a8SArto Merilainen 29377a0b09dSThierry Reding err = vic_load_firmware(vic); 29477a0b09dSThierry Reding if (err < 0) 29577a0b09dSThierry Reding goto rpm_put; 29677a0b09dSThierry Reding 2970ae797a8SArto Merilainen err = vic_boot(vic); 29877a0b09dSThierry Reding if (err < 0) 29977a0b09dSThierry Reding goto rpm_put; 3000ae797a8SArto Merilainen 3010ae797a8SArto Merilainen context->channel = host1x_channel_get(vic->channel); 3020ae797a8SArto Merilainen if (!context->channel) { 30377a0b09dSThierry Reding err = -ENOMEM; 30477a0b09dSThierry Reding goto rpm_put; 3050ae797a8SArto Merilainen } 3060ae797a8SArto Merilainen 3070ae797a8SArto Merilainen return 0; 30877a0b09dSThierry Reding 30977a0b09dSThierry Reding rpm_put: 31077a0b09dSThierry Reding pm_runtime_put(vic->dev); 31177a0b09dSThierry Reding return err; 3120ae797a8SArto Merilainen } 3130ae797a8SArto Merilainen 3140ae797a8SArto Merilainen static void vic_close_channel(struct tegra_drm_context *context) 3150ae797a8SArto Merilainen { 3160ae797a8SArto Merilainen struct vic *vic = to_vic(context->client); 3170ae797a8SArto Merilainen 3180ae797a8SArto Merilainen host1x_channel_put(context->channel); 3190ae797a8SArto Merilainen 3200ae797a8SArto Merilainen pm_runtime_put(vic->dev); 3210ae797a8SArto Merilainen } 3220ae797a8SArto Merilainen 3230ae797a8SArto Merilainen static const struct tegra_drm_client_ops vic_ops = { 3240ae797a8SArto Merilainen .open_channel = vic_open_channel, 3250ae797a8SArto Merilainen .close_channel = vic_close_channel, 3260ae797a8SArto Merilainen .submit = tegra_drm_submit, 3270ae797a8SArto Merilainen }; 3280ae797a8SArto Merilainen 329788ff4b6SNicolas Chauvet #define NVIDIA_TEGRA_124_VIC_FIRMWARE "nvidia/tegra124/vic03_ucode.bin" 330788ff4b6SNicolas Chauvet 3310ae797a8SArto Merilainen static const struct vic_config vic_t124_config = { 332788ff4b6SNicolas Chauvet .firmware = NVIDIA_TEGRA_124_VIC_FIRMWARE, 333acae8a9dSThierry Reding .version = 0x40, 334*f3779cb1SThierry Reding .supports_sid = false, 3350ae797a8SArto Merilainen }; 3360ae797a8SArto Merilainen 337788ff4b6SNicolas Chauvet #define NVIDIA_TEGRA_210_VIC_FIRMWARE "nvidia/tegra210/vic04_ucode.bin" 338788ff4b6SNicolas Chauvet 3390ae797a8SArto Merilainen static const struct vic_config vic_t210_config = { 340788ff4b6SNicolas Chauvet .firmware = NVIDIA_TEGRA_210_VIC_FIRMWARE, 341acae8a9dSThierry Reding .version = 0x21, 342*f3779cb1SThierry Reding .supports_sid = false, 3430ae797a8SArto Merilainen }; 3440ae797a8SArto Merilainen 3456e44b9adSMikko Perttunen #define NVIDIA_TEGRA_186_VIC_FIRMWARE "nvidia/tegra186/vic04_ucode.bin" 3466e44b9adSMikko Perttunen 3476e44b9adSMikko Perttunen static const struct vic_config vic_t186_config = { 3486e44b9adSMikko Perttunen .firmware = NVIDIA_TEGRA_186_VIC_FIRMWARE, 349acae8a9dSThierry Reding .version = 0x18, 350*f3779cb1SThierry Reding .supports_sid = true, 3516e44b9adSMikko Perttunen }; 3526e44b9adSMikko Perttunen 353d6b9bc02SThierry Reding #define NVIDIA_TEGRA_194_VIC_FIRMWARE "nvidia/tegra194/vic.bin" 354d6b9bc02SThierry Reding 355d6b9bc02SThierry Reding static const struct vic_config vic_t194_config = { 356d6b9bc02SThierry Reding .firmware = NVIDIA_TEGRA_194_VIC_FIRMWARE, 357d6b9bc02SThierry Reding .version = 0x19, 358*f3779cb1SThierry Reding .supports_sid = true, 359d6b9bc02SThierry Reding }; 360d6b9bc02SThierry Reding 3610ae797a8SArto Merilainen static const struct of_device_id vic_match[] = { 3620ae797a8SArto Merilainen { .compatible = "nvidia,tegra124-vic", .data = &vic_t124_config }, 3630ae797a8SArto Merilainen { .compatible = "nvidia,tegra210-vic", .data = &vic_t210_config }, 3646e44b9adSMikko Perttunen { .compatible = "nvidia,tegra186-vic", .data = &vic_t186_config }, 365d6b9bc02SThierry Reding { .compatible = "nvidia,tegra194-vic", .data = &vic_t194_config }, 3660ae797a8SArto Merilainen { }, 3670ae797a8SArto Merilainen }; 3680ae797a8SArto Merilainen 3690ae797a8SArto Merilainen static int vic_probe(struct platform_device *pdev) 3700ae797a8SArto Merilainen { 3710ae797a8SArto Merilainen struct device *dev = &pdev->dev; 3720ae797a8SArto Merilainen struct host1x_syncpt **syncpts; 3730ae797a8SArto Merilainen struct resource *regs; 3740ae797a8SArto Merilainen struct vic *vic; 3750ae797a8SArto Merilainen int err; 3760ae797a8SArto Merilainen 3770ae797a8SArto Merilainen vic = devm_kzalloc(dev, sizeof(*vic), GFP_KERNEL); 3780ae797a8SArto Merilainen if (!vic) 3790ae797a8SArto Merilainen return -ENOMEM; 3800ae797a8SArto Merilainen 381829ce7a6SThierry Reding vic->config = of_device_get_match_data(dev); 382829ce7a6SThierry Reding 3830ae797a8SArto Merilainen syncpts = devm_kzalloc(dev, sizeof(*syncpts), GFP_KERNEL); 3840ae797a8SArto Merilainen if (!syncpts) 3850ae797a8SArto Merilainen return -ENOMEM; 3860ae797a8SArto Merilainen 3870ae797a8SArto Merilainen regs = platform_get_resource(pdev, IORESOURCE_MEM, 0); 3880ae797a8SArto Merilainen if (!regs) { 3890ae797a8SArto Merilainen dev_err(&pdev->dev, "failed to get registers\n"); 3900ae797a8SArto Merilainen return -ENXIO; 3910ae797a8SArto Merilainen } 3920ae797a8SArto Merilainen 3930ae797a8SArto Merilainen vic->regs = devm_ioremap_resource(dev, regs); 3940ae797a8SArto Merilainen if (IS_ERR(vic->regs)) 3950ae797a8SArto Merilainen return PTR_ERR(vic->regs); 3960ae797a8SArto Merilainen 3970ae797a8SArto Merilainen vic->clk = devm_clk_get(dev, NULL); 3980ae797a8SArto Merilainen if (IS_ERR(vic->clk)) { 3990ae797a8SArto Merilainen dev_err(&pdev->dev, "failed to get clock\n"); 4000ae797a8SArto Merilainen return PTR_ERR(vic->clk); 4010ae797a8SArto Merilainen } 4020ae797a8SArto Merilainen 4030dc34e19SThierry Reding if (!dev->pm_domain) { 4040dc34e19SThierry Reding vic->rst = devm_reset_control_get(dev, "vic"); 4050dc34e19SThierry Reding if (IS_ERR(vic->rst)) { 4060dc34e19SThierry Reding dev_err(&pdev->dev, "failed to get reset\n"); 4070dc34e19SThierry Reding return PTR_ERR(vic->rst); 4080dc34e19SThierry Reding } 4090dc34e19SThierry Reding } 4100dc34e19SThierry Reding 4110ae797a8SArto Merilainen vic->falcon.dev = dev; 4120ae797a8SArto Merilainen vic->falcon.regs = vic->regs; 4130ae797a8SArto Merilainen vic->falcon.ops = &vic_falcon_ops; 4140ae797a8SArto Merilainen 4150ae797a8SArto Merilainen err = falcon_init(&vic->falcon); 4160ae797a8SArto Merilainen if (err < 0) 4170ae797a8SArto Merilainen return err; 4180ae797a8SArto Merilainen 4190ae797a8SArto Merilainen platform_set_drvdata(pdev, vic); 4200ae797a8SArto Merilainen 4210ae797a8SArto Merilainen INIT_LIST_HEAD(&vic->client.base.list); 4220ae797a8SArto Merilainen vic->client.base.ops = &vic_client_ops; 4230ae797a8SArto Merilainen vic->client.base.dev = dev; 4240ae797a8SArto Merilainen vic->client.base.class = HOST1X_CLASS_VIC; 4250ae797a8SArto Merilainen vic->client.base.syncpts = syncpts; 4260ae797a8SArto Merilainen vic->client.base.num_syncpts = 1; 4270ae797a8SArto Merilainen vic->dev = dev; 4280ae797a8SArto Merilainen 4290ae797a8SArto Merilainen INIT_LIST_HEAD(&vic->client.list); 430acae8a9dSThierry Reding vic->client.version = vic->config->version; 4310ae797a8SArto Merilainen vic->client.ops = &vic_ops; 4320ae797a8SArto Merilainen 4330ae797a8SArto Merilainen err = host1x_client_register(&vic->client.base); 4340ae797a8SArto Merilainen if (err < 0) { 4350ae797a8SArto Merilainen dev_err(dev, "failed to register host1x client: %d\n", err); 4360ae797a8SArto Merilainen goto exit_falcon; 4370ae797a8SArto Merilainen } 4380ae797a8SArto Merilainen 4390ae797a8SArto Merilainen pm_runtime_enable(&pdev->dev); 4400ae797a8SArto Merilainen if (!pm_runtime_enabled(&pdev->dev)) { 4410ae797a8SArto Merilainen err = vic_runtime_resume(&pdev->dev); 4420ae797a8SArto Merilainen if (err < 0) 4430ae797a8SArto Merilainen goto unregister_client; 4440ae797a8SArto Merilainen } 4450ae797a8SArto Merilainen 4460ae797a8SArto Merilainen return 0; 4470ae797a8SArto Merilainen 4480ae797a8SArto Merilainen unregister_client: 4490ae797a8SArto Merilainen host1x_client_unregister(&vic->client.base); 4500ae797a8SArto Merilainen exit_falcon: 4510ae797a8SArto Merilainen falcon_exit(&vic->falcon); 4520ae797a8SArto Merilainen 4530ae797a8SArto Merilainen return err; 4540ae797a8SArto Merilainen } 4550ae797a8SArto Merilainen 4560ae797a8SArto Merilainen static int vic_remove(struct platform_device *pdev) 4570ae797a8SArto Merilainen { 4580ae797a8SArto Merilainen struct vic *vic = platform_get_drvdata(pdev); 4590ae797a8SArto Merilainen int err; 4600ae797a8SArto Merilainen 4610ae797a8SArto Merilainen err = host1x_client_unregister(&vic->client.base); 4620ae797a8SArto Merilainen if (err < 0) { 4630ae797a8SArto Merilainen dev_err(&pdev->dev, "failed to unregister host1x client: %d\n", 4640ae797a8SArto Merilainen err); 4650ae797a8SArto Merilainen return err; 4660ae797a8SArto Merilainen } 4670ae797a8SArto Merilainen 4680ae797a8SArto Merilainen if (pm_runtime_enabled(&pdev->dev)) 4690ae797a8SArto Merilainen pm_runtime_disable(&pdev->dev); 4700ae797a8SArto Merilainen else 4710ae797a8SArto Merilainen vic_runtime_suspend(&pdev->dev); 4720ae797a8SArto Merilainen 4730ae797a8SArto Merilainen falcon_exit(&vic->falcon); 4740ae797a8SArto Merilainen 4750ae797a8SArto Merilainen return 0; 4760ae797a8SArto Merilainen } 4770ae797a8SArto Merilainen 4780ae797a8SArto Merilainen static const struct dev_pm_ops vic_pm_ops = { 4790ae797a8SArto Merilainen SET_RUNTIME_PM_OPS(vic_runtime_suspend, vic_runtime_resume, NULL) 4800ae797a8SArto Merilainen }; 4810ae797a8SArto Merilainen 4820ae797a8SArto Merilainen struct platform_driver tegra_vic_driver = { 4830ae797a8SArto Merilainen .driver = { 4840ae797a8SArto Merilainen .name = "tegra-vic", 4850ae797a8SArto Merilainen .of_match_table = vic_match, 4860ae797a8SArto Merilainen .pm = &vic_pm_ops 4870ae797a8SArto Merilainen }, 4880ae797a8SArto Merilainen .probe = vic_probe, 4890ae797a8SArto Merilainen .remove = vic_remove, 4900ae797a8SArto Merilainen }; 491788ff4b6SNicolas Chauvet 492788ff4b6SNicolas Chauvet #if IS_ENABLED(CONFIG_ARCH_TEGRA_124_SOC) 493788ff4b6SNicolas Chauvet MODULE_FIRMWARE(NVIDIA_TEGRA_124_VIC_FIRMWARE); 494788ff4b6SNicolas Chauvet #endif 495788ff4b6SNicolas Chauvet #if IS_ENABLED(CONFIG_ARCH_TEGRA_210_SOC) 496788ff4b6SNicolas Chauvet MODULE_FIRMWARE(NVIDIA_TEGRA_210_VIC_FIRMWARE); 497788ff4b6SNicolas Chauvet #endif 4986e44b9adSMikko Perttunen #if IS_ENABLED(CONFIG_ARCH_TEGRA_186_SOC) 4996e44b9adSMikko Perttunen MODULE_FIRMWARE(NVIDIA_TEGRA_186_VIC_FIRMWARE); 5006e44b9adSMikko Perttunen #endif 501d6b9bc02SThierry Reding #if IS_ENABLED(CONFIG_ARCH_TEGRA_194_SOC) 502d6b9bc02SThierry Reding MODULE_FIRMWARE(NVIDIA_TEGRA_194_VIC_FIRMWARE); 503d6b9bc02SThierry Reding #endif 504