10ae797a8SArto Merilainen /* 20ae797a8SArto Merilainen * Copyright (c) 2015, NVIDIA Corporation. 30ae797a8SArto Merilainen * 40ae797a8SArto Merilainen * This program is free software; you can redistribute it and/or modify 50ae797a8SArto Merilainen * it under the terms of the GNU General Public License version 2 as 60ae797a8SArto Merilainen * published by the Free Software Foundation. 70ae797a8SArto Merilainen */ 80ae797a8SArto Merilainen 90ae797a8SArto Merilainen #include <linux/clk.h> 100ae797a8SArto Merilainen #include <linux/host1x.h> 110ae797a8SArto Merilainen #include <linux/iommu.h> 120ae797a8SArto Merilainen #include <linux/module.h> 130ae797a8SArto Merilainen #include <linux/of.h> 140ae797a8SArto Merilainen #include <linux/of_device.h> 150ae797a8SArto Merilainen #include <linux/of_platform.h> 160ae797a8SArto Merilainen #include <linux/platform_device.h> 170ae797a8SArto Merilainen #include <linux/pm_runtime.h> 180ae797a8SArto Merilainen #include <linux/reset.h> 190ae797a8SArto Merilainen 200ae797a8SArto Merilainen #include <soc/tegra/pmc.h> 210ae797a8SArto Merilainen 220ae797a8SArto Merilainen #include "drm.h" 230ae797a8SArto Merilainen #include "falcon.h" 240ae797a8SArto Merilainen #include "vic.h" 250ae797a8SArto Merilainen 260ae797a8SArto Merilainen struct vic_config { 270ae797a8SArto Merilainen const char *firmware; 28acae8a9dSThierry Reding unsigned int version; 290ae797a8SArto Merilainen }; 300ae797a8SArto Merilainen 310ae797a8SArto Merilainen struct vic { 320ae797a8SArto Merilainen struct falcon falcon; 330ae797a8SArto Merilainen bool booted; 340ae797a8SArto Merilainen 350ae797a8SArto Merilainen void __iomem *regs; 360ae797a8SArto Merilainen struct tegra_drm_client client; 370ae797a8SArto Merilainen struct host1x_channel *channel; 380ae797a8SArto Merilainen struct iommu_domain *domain; 390ae797a8SArto Merilainen struct device *dev; 400ae797a8SArto Merilainen struct clk *clk; 410dc34e19SThierry Reding struct reset_control *rst; 420ae797a8SArto Merilainen 430ae797a8SArto Merilainen /* Platform configuration */ 440ae797a8SArto Merilainen const struct vic_config *config; 450ae797a8SArto Merilainen }; 460ae797a8SArto Merilainen 470ae797a8SArto Merilainen static inline struct vic *to_vic(struct tegra_drm_client *client) 480ae797a8SArto Merilainen { 490ae797a8SArto Merilainen return container_of(client, struct vic, client); 500ae797a8SArto Merilainen } 510ae797a8SArto Merilainen 520ae797a8SArto Merilainen static void vic_writel(struct vic *vic, u32 value, unsigned int offset) 530ae797a8SArto Merilainen { 540ae797a8SArto Merilainen writel(value, vic->regs + offset); 550ae797a8SArto Merilainen } 560ae797a8SArto Merilainen 570ae797a8SArto Merilainen static int vic_runtime_resume(struct device *dev) 580ae797a8SArto Merilainen { 590ae797a8SArto Merilainen struct vic *vic = dev_get_drvdata(dev); 600dc34e19SThierry Reding int err; 610ae797a8SArto Merilainen 620dc34e19SThierry Reding err = clk_prepare_enable(vic->clk); 630dc34e19SThierry Reding if (err < 0) 640dc34e19SThierry Reding return err; 650dc34e19SThierry Reding 660dc34e19SThierry Reding usleep_range(10, 20); 670dc34e19SThierry Reding 680dc34e19SThierry Reding err = reset_control_deassert(vic->rst); 690dc34e19SThierry Reding if (err < 0) 700dc34e19SThierry Reding goto disable; 710dc34e19SThierry Reding 720dc34e19SThierry Reding usleep_range(10, 20); 730dc34e19SThierry Reding 740dc34e19SThierry Reding return 0; 750dc34e19SThierry Reding 760dc34e19SThierry Reding disable: 770dc34e19SThierry Reding clk_disable_unprepare(vic->clk); 780dc34e19SThierry Reding return err; 790ae797a8SArto Merilainen } 800ae797a8SArto Merilainen 810ae797a8SArto Merilainen static int vic_runtime_suspend(struct device *dev) 820ae797a8SArto Merilainen { 830ae797a8SArto Merilainen struct vic *vic = dev_get_drvdata(dev); 840dc34e19SThierry Reding int err; 850dc34e19SThierry Reding 860dc34e19SThierry Reding err = reset_control_assert(vic->rst); 870dc34e19SThierry Reding if (err < 0) 880dc34e19SThierry Reding return err; 890dc34e19SThierry Reding 900dc34e19SThierry Reding usleep_range(2000, 4000); 910ae797a8SArto Merilainen 920ae797a8SArto Merilainen clk_disable_unprepare(vic->clk); 930ae797a8SArto Merilainen 940ae797a8SArto Merilainen vic->booted = false; 950ae797a8SArto Merilainen 960ae797a8SArto Merilainen return 0; 970ae797a8SArto Merilainen } 980ae797a8SArto Merilainen 990ae797a8SArto Merilainen static int vic_boot(struct vic *vic) 1000ae797a8SArto Merilainen { 1010ae797a8SArto Merilainen u32 fce_ucode_size, fce_bin_data_offset; 1020ae797a8SArto Merilainen void *hdr; 1030ae797a8SArto Merilainen int err = 0; 1040ae797a8SArto Merilainen 1050ae797a8SArto Merilainen if (vic->booted) 1060ae797a8SArto Merilainen return 0; 1070ae797a8SArto Merilainen 1080ae797a8SArto Merilainen /* setup clockgating registers */ 1090ae797a8SArto Merilainen vic_writel(vic, CG_IDLE_CG_DLY_CNT(4) | 1100ae797a8SArto Merilainen CG_IDLE_CG_EN | 1110ae797a8SArto Merilainen CG_WAKEUP_DLY_CNT(4), 1120ae797a8SArto Merilainen NV_PVIC_MISC_PRI_VIC_CG); 1130ae797a8SArto Merilainen 1140ae797a8SArto Merilainen err = falcon_boot(&vic->falcon); 1150ae797a8SArto Merilainen if (err < 0) 1160ae797a8SArto Merilainen return err; 1170ae797a8SArto Merilainen 1180ae797a8SArto Merilainen hdr = vic->falcon.firmware.vaddr; 1190ae797a8SArto Merilainen fce_bin_data_offset = *(u32 *)(hdr + VIC_UCODE_FCE_DATA_OFFSET); 1200ae797a8SArto Merilainen hdr = vic->falcon.firmware.vaddr + 1210ae797a8SArto Merilainen *(u32 *)(hdr + VIC_UCODE_FCE_HEADER_OFFSET); 1220ae797a8SArto Merilainen fce_ucode_size = *(u32 *)(hdr + FCE_UCODE_SIZE_OFFSET); 1230ae797a8SArto Merilainen 1240ae797a8SArto Merilainen falcon_execute_method(&vic->falcon, VIC_SET_APPLICATION_ID, 1); 1250ae797a8SArto Merilainen falcon_execute_method(&vic->falcon, VIC_SET_FCE_UCODE_SIZE, 1260ae797a8SArto Merilainen fce_ucode_size); 1270ae797a8SArto Merilainen falcon_execute_method(&vic->falcon, VIC_SET_FCE_UCODE_OFFSET, 1280ae797a8SArto Merilainen (vic->falcon.firmware.paddr + fce_bin_data_offset) 1290ae797a8SArto Merilainen >> 8); 1300ae797a8SArto Merilainen 1310ae797a8SArto Merilainen err = falcon_wait_idle(&vic->falcon); 1320ae797a8SArto Merilainen if (err < 0) { 1330ae797a8SArto Merilainen dev_err(vic->dev, 1340ae797a8SArto Merilainen "failed to set application ID and FCE base\n"); 1350ae797a8SArto Merilainen return err; 1360ae797a8SArto Merilainen } 1370ae797a8SArto Merilainen 1380ae797a8SArto Merilainen vic->booted = true; 1390ae797a8SArto Merilainen 1400ae797a8SArto Merilainen return 0; 1410ae797a8SArto Merilainen } 1420ae797a8SArto Merilainen 1430ae797a8SArto Merilainen static void *vic_falcon_alloc(struct falcon *falcon, size_t size, 1440ae797a8SArto Merilainen dma_addr_t *iova) 1450ae797a8SArto Merilainen { 1460ae797a8SArto Merilainen struct tegra_drm *tegra = falcon->data; 1470ae797a8SArto Merilainen 1480ae797a8SArto Merilainen return tegra_drm_alloc(tegra, size, iova); 1490ae797a8SArto Merilainen } 1500ae797a8SArto Merilainen 1510ae797a8SArto Merilainen static void vic_falcon_free(struct falcon *falcon, size_t size, 1520ae797a8SArto Merilainen dma_addr_t iova, void *va) 1530ae797a8SArto Merilainen { 1540ae797a8SArto Merilainen struct tegra_drm *tegra = falcon->data; 1550ae797a8SArto Merilainen 1560ae797a8SArto Merilainen return tegra_drm_free(tegra, size, va, iova); 1570ae797a8SArto Merilainen } 1580ae797a8SArto Merilainen 1590ae797a8SArto Merilainen static const struct falcon_ops vic_falcon_ops = { 1600ae797a8SArto Merilainen .alloc = vic_falcon_alloc, 1610ae797a8SArto Merilainen .free = vic_falcon_free 1620ae797a8SArto Merilainen }; 1630ae797a8SArto Merilainen 1640ae797a8SArto Merilainen static int vic_init(struct host1x_client *client) 1650ae797a8SArto Merilainen { 1660ae797a8SArto Merilainen struct tegra_drm_client *drm = host1x_to_drm_client(client); 167bc8828bdSThierry Reding struct iommu_group *group = iommu_group_get(client->dev); 1680ae797a8SArto Merilainen struct drm_device *dev = dev_get_drvdata(client->parent); 1690ae797a8SArto Merilainen struct tegra_drm *tegra = dev->dev_private; 1700ae797a8SArto Merilainen struct vic *vic = to_vic(drm); 1710ae797a8SArto Merilainen int err; 1720ae797a8SArto Merilainen 173bc8828bdSThierry Reding if (group && tegra->domain) { 174bc8828bdSThierry Reding err = iommu_attach_group(tegra->domain, group); 1750ae797a8SArto Merilainen if (err < 0) { 1760ae797a8SArto Merilainen dev_err(vic->dev, "failed to attach to domain: %d\n", 1770ae797a8SArto Merilainen err); 1780ae797a8SArto Merilainen return err; 1790ae797a8SArto Merilainen } 1800ae797a8SArto Merilainen 1810ae797a8SArto Merilainen vic->domain = tegra->domain; 1820ae797a8SArto Merilainen } 1830ae797a8SArto Merilainen 1840ae797a8SArto Merilainen if (!vic->falcon.data) { 1850ae797a8SArto Merilainen vic->falcon.data = tegra; 1860ae797a8SArto Merilainen err = falcon_load_firmware(&vic->falcon); 1870ae797a8SArto Merilainen if (err < 0) 188bc8828bdSThierry Reding goto detach; 1890ae797a8SArto Merilainen } 1900ae797a8SArto Merilainen 1910ae797a8SArto Merilainen vic->channel = host1x_channel_request(client->dev); 1920ae797a8SArto Merilainen if (!vic->channel) { 1930ae797a8SArto Merilainen err = -ENOMEM; 194bc8828bdSThierry Reding goto detach; 1950ae797a8SArto Merilainen } 1960ae797a8SArto Merilainen 197617dd7ccSThierry Reding client->syncpts[0] = host1x_syncpt_request(client, 0); 1980ae797a8SArto Merilainen if (!client->syncpts[0]) { 1990ae797a8SArto Merilainen err = -ENOMEM; 2000ae797a8SArto Merilainen goto free_channel; 2010ae797a8SArto Merilainen } 2020ae797a8SArto Merilainen 2030ae797a8SArto Merilainen err = tegra_drm_register_client(tegra, drm); 2040ae797a8SArto Merilainen if (err < 0) 2050ae797a8SArto Merilainen goto free_syncpt; 2060ae797a8SArto Merilainen 2070ae797a8SArto Merilainen return 0; 2080ae797a8SArto Merilainen 2090ae797a8SArto Merilainen free_syncpt: 2100ae797a8SArto Merilainen host1x_syncpt_free(client->syncpts[0]); 2110ae797a8SArto Merilainen free_channel: 2128474b025SMikko Perttunen host1x_channel_put(vic->channel); 213bc8828bdSThierry Reding detach: 214bc8828bdSThierry Reding if (group && tegra->domain) 215bc8828bdSThierry Reding iommu_detach_group(tegra->domain, group); 2160ae797a8SArto Merilainen 2170ae797a8SArto Merilainen return err; 2180ae797a8SArto Merilainen } 2190ae797a8SArto Merilainen 2200ae797a8SArto Merilainen static int vic_exit(struct host1x_client *client) 2210ae797a8SArto Merilainen { 2220ae797a8SArto Merilainen struct tegra_drm_client *drm = host1x_to_drm_client(client); 223bc8828bdSThierry Reding struct iommu_group *group = iommu_group_get(client->dev); 2240ae797a8SArto Merilainen struct drm_device *dev = dev_get_drvdata(client->parent); 2250ae797a8SArto Merilainen struct tegra_drm *tegra = dev->dev_private; 2260ae797a8SArto Merilainen struct vic *vic = to_vic(drm); 2270ae797a8SArto Merilainen int err; 2280ae797a8SArto Merilainen 2290ae797a8SArto Merilainen err = tegra_drm_unregister_client(tegra, drm); 2300ae797a8SArto Merilainen if (err < 0) 2310ae797a8SArto Merilainen return err; 2320ae797a8SArto Merilainen 2330ae797a8SArto Merilainen host1x_syncpt_free(client->syncpts[0]); 2348474b025SMikko Perttunen host1x_channel_put(vic->channel); 2350ae797a8SArto Merilainen 2360ae797a8SArto Merilainen if (vic->domain) { 237bc8828bdSThierry Reding iommu_detach_group(vic->domain, group); 2380ae797a8SArto Merilainen vic->domain = NULL; 2390ae797a8SArto Merilainen } 2400ae797a8SArto Merilainen 2410ae797a8SArto Merilainen return 0; 2420ae797a8SArto Merilainen } 2430ae797a8SArto Merilainen 2440ae797a8SArto Merilainen static const struct host1x_client_ops vic_client_ops = { 2450ae797a8SArto Merilainen .init = vic_init, 2460ae797a8SArto Merilainen .exit = vic_exit, 2470ae797a8SArto Merilainen }; 2480ae797a8SArto Merilainen 2490ae797a8SArto Merilainen static int vic_open_channel(struct tegra_drm_client *client, 2500ae797a8SArto Merilainen struct tegra_drm_context *context) 2510ae797a8SArto Merilainen { 2520ae797a8SArto Merilainen struct vic *vic = to_vic(client); 2530ae797a8SArto Merilainen int err; 2540ae797a8SArto Merilainen 2550ae797a8SArto Merilainen err = pm_runtime_get_sync(vic->dev); 2560ae797a8SArto Merilainen if (err < 0) 2570ae797a8SArto Merilainen return err; 2580ae797a8SArto Merilainen 2590ae797a8SArto Merilainen err = vic_boot(vic); 2600ae797a8SArto Merilainen if (err < 0) { 2610ae797a8SArto Merilainen pm_runtime_put(vic->dev); 2620ae797a8SArto Merilainen return err; 2630ae797a8SArto Merilainen } 2640ae797a8SArto Merilainen 2650ae797a8SArto Merilainen context->channel = host1x_channel_get(vic->channel); 2660ae797a8SArto Merilainen if (!context->channel) { 2670ae797a8SArto Merilainen pm_runtime_put(vic->dev); 2680ae797a8SArto Merilainen return -ENOMEM; 2690ae797a8SArto Merilainen } 2700ae797a8SArto Merilainen 2710ae797a8SArto Merilainen return 0; 2720ae797a8SArto Merilainen } 2730ae797a8SArto Merilainen 2740ae797a8SArto Merilainen static void vic_close_channel(struct tegra_drm_context *context) 2750ae797a8SArto Merilainen { 2760ae797a8SArto Merilainen struct vic *vic = to_vic(context->client); 2770ae797a8SArto Merilainen 2780ae797a8SArto Merilainen host1x_channel_put(context->channel); 2790ae797a8SArto Merilainen 2800ae797a8SArto Merilainen pm_runtime_put(vic->dev); 2810ae797a8SArto Merilainen } 2820ae797a8SArto Merilainen 2830ae797a8SArto Merilainen static const struct tegra_drm_client_ops vic_ops = { 2840ae797a8SArto Merilainen .open_channel = vic_open_channel, 2850ae797a8SArto Merilainen .close_channel = vic_close_channel, 2860ae797a8SArto Merilainen .submit = tegra_drm_submit, 2870ae797a8SArto Merilainen }; 2880ae797a8SArto Merilainen 289788ff4b6SNicolas Chauvet #define NVIDIA_TEGRA_124_VIC_FIRMWARE "nvidia/tegra124/vic03_ucode.bin" 290788ff4b6SNicolas Chauvet 2910ae797a8SArto Merilainen static const struct vic_config vic_t124_config = { 292788ff4b6SNicolas Chauvet .firmware = NVIDIA_TEGRA_124_VIC_FIRMWARE, 293acae8a9dSThierry Reding .version = 0x40, 2940ae797a8SArto Merilainen }; 2950ae797a8SArto Merilainen 296788ff4b6SNicolas Chauvet #define NVIDIA_TEGRA_210_VIC_FIRMWARE "nvidia/tegra210/vic04_ucode.bin" 297788ff4b6SNicolas Chauvet 2980ae797a8SArto Merilainen static const struct vic_config vic_t210_config = { 299788ff4b6SNicolas Chauvet .firmware = NVIDIA_TEGRA_210_VIC_FIRMWARE, 300acae8a9dSThierry Reding .version = 0x21, 3010ae797a8SArto Merilainen }; 3020ae797a8SArto Merilainen 3036e44b9adSMikko Perttunen #define NVIDIA_TEGRA_186_VIC_FIRMWARE "nvidia/tegra186/vic04_ucode.bin" 3046e44b9adSMikko Perttunen 3056e44b9adSMikko Perttunen static const struct vic_config vic_t186_config = { 3066e44b9adSMikko Perttunen .firmware = NVIDIA_TEGRA_186_VIC_FIRMWARE, 307acae8a9dSThierry Reding .version = 0x18, 3086e44b9adSMikko Perttunen }; 3096e44b9adSMikko Perttunen 310*d6b9bc02SThierry Reding #define NVIDIA_TEGRA_194_VIC_FIRMWARE "nvidia/tegra194/vic.bin" 311*d6b9bc02SThierry Reding 312*d6b9bc02SThierry Reding static const struct vic_config vic_t194_config = { 313*d6b9bc02SThierry Reding .firmware = NVIDIA_TEGRA_194_VIC_FIRMWARE, 314*d6b9bc02SThierry Reding .version = 0x19, 315*d6b9bc02SThierry Reding }; 316*d6b9bc02SThierry Reding 3170ae797a8SArto Merilainen static const struct of_device_id vic_match[] = { 3180ae797a8SArto Merilainen { .compatible = "nvidia,tegra124-vic", .data = &vic_t124_config }, 3190ae797a8SArto Merilainen { .compatible = "nvidia,tegra210-vic", .data = &vic_t210_config }, 3206e44b9adSMikko Perttunen { .compatible = "nvidia,tegra186-vic", .data = &vic_t186_config }, 321*d6b9bc02SThierry Reding { .compatible = "nvidia,tegra194-vic", .data = &vic_t194_config }, 3220ae797a8SArto Merilainen { }, 3230ae797a8SArto Merilainen }; 3240ae797a8SArto Merilainen 3250ae797a8SArto Merilainen static int vic_probe(struct platform_device *pdev) 3260ae797a8SArto Merilainen { 3270ae797a8SArto Merilainen struct device *dev = &pdev->dev; 3280ae797a8SArto Merilainen struct host1x_syncpt **syncpts; 3290ae797a8SArto Merilainen struct resource *regs; 3300ae797a8SArto Merilainen struct vic *vic; 3310ae797a8SArto Merilainen int err; 3320ae797a8SArto Merilainen 3330ae797a8SArto Merilainen vic = devm_kzalloc(dev, sizeof(*vic), GFP_KERNEL); 3340ae797a8SArto Merilainen if (!vic) 3350ae797a8SArto Merilainen return -ENOMEM; 3360ae797a8SArto Merilainen 337829ce7a6SThierry Reding vic->config = of_device_get_match_data(dev); 338829ce7a6SThierry Reding 3390ae797a8SArto Merilainen syncpts = devm_kzalloc(dev, sizeof(*syncpts), GFP_KERNEL); 3400ae797a8SArto Merilainen if (!syncpts) 3410ae797a8SArto Merilainen return -ENOMEM; 3420ae797a8SArto Merilainen 3430ae797a8SArto Merilainen regs = platform_get_resource(pdev, IORESOURCE_MEM, 0); 3440ae797a8SArto Merilainen if (!regs) { 3450ae797a8SArto Merilainen dev_err(&pdev->dev, "failed to get registers\n"); 3460ae797a8SArto Merilainen return -ENXIO; 3470ae797a8SArto Merilainen } 3480ae797a8SArto Merilainen 3490ae797a8SArto Merilainen vic->regs = devm_ioremap_resource(dev, regs); 3500ae797a8SArto Merilainen if (IS_ERR(vic->regs)) 3510ae797a8SArto Merilainen return PTR_ERR(vic->regs); 3520ae797a8SArto Merilainen 3530ae797a8SArto Merilainen vic->clk = devm_clk_get(dev, NULL); 3540ae797a8SArto Merilainen if (IS_ERR(vic->clk)) { 3550ae797a8SArto Merilainen dev_err(&pdev->dev, "failed to get clock\n"); 3560ae797a8SArto Merilainen return PTR_ERR(vic->clk); 3570ae797a8SArto Merilainen } 3580ae797a8SArto Merilainen 3590dc34e19SThierry Reding if (!dev->pm_domain) { 3600dc34e19SThierry Reding vic->rst = devm_reset_control_get(dev, "vic"); 3610dc34e19SThierry Reding if (IS_ERR(vic->rst)) { 3620dc34e19SThierry Reding dev_err(&pdev->dev, "failed to get reset\n"); 3630dc34e19SThierry Reding return PTR_ERR(vic->rst); 3640dc34e19SThierry Reding } 3650dc34e19SThierry Reding } 3660dc34e19SThierry Reding 3670ae797a8SArto Merilainen vic->falcon.dev = dev; 3680ae797a8SArto Merilainen vic->falcon.regs = vic->regs; 3690ae797a8SArto Merilainen vic->falcon.ops = &vic_falcon_ops; 3700ae797a8SArto Merilainen 3710ae797a8SArto Merilainen err = falcon_init(&vic->falcon); 3720ae797a8SArto Merilainen if (err < 0) 3730ae797a8SArto Merilainen return err; 3740ae797a8SArto Merilainen 375829ce7a6SThierry Reding err = falcon_read_firmware(&vic->falcon, vic->config->firmware); 3760ae797a8SArto Merilainen if (err < 0) 3770ae797a8SArto Merilainen goto exit_falcon; 3780ae797a8SArto Merilainen 3790ae797a8SArto Merilainen platform_set_drvdata(pdev, vic); 3800ae797a8SArto Merilainen 3810ae797a8SArto Merilainen INIT_LIST_HEAD(&vic->client.base.list); 3820ae797a8SArto Merilainen vic->client.base.ops = &vic_client_ops; 3830ae797a8SArto Merilainen vic->client.base.dev = dev; 3840ae797a8SArto Merilainen vic->client.base.class = HOST1X_CLASS_VIC; 3850ae797a8SArto Merilainen vic->client.base.syncpts = syncpts; 3860ae797a8SArto Merilainen vic->client.base.num_syncpts = 1; 3870ae797a8SArto Merilainen vic->dev = dev; 3880ae797a8SArto Merilainen 3890ae797a8SArto Merilainen INIT_LIST_HEAD(&vic->client.list); 390acae8a9dSThierry Reding vic->client.version = vic->config->version; 3910ae797a8SArto Merilainen vic->client.ops = &vic_ops; 3920ae797a8SArto Merilainen 3930ae797a8SArto Merilainen err = host1x_client_register(&vic->client.base); 3940ae797a8SArto Merilainen if (err < 0) { 3950ae797a8SArto Merilainen dev_err(dev, "failed to register host1x client: %d\n", err); 3960ae797a8SArto Merilainen platform_set_drvdata(pdev, NULL); 3970ae797a8SArto Merilainen goto exit_falcon; 3980ae797a8SArto Merilainen } 3990ae797a8SArto Merilainen 4000ae797a8SArto Merilainen pm_runtime_enable(&pdev->dev); 4010ae797a8SArto Merilainen if (!pm_runtime_enabled(&pdev->dev)) { 4020ae797a8SArto Merilainen err = vic_runtime_resume(&pdev->dev); 4030ae797a8SArto Merilainen if (err < 0) 4040ae797a8SArto Merilainen goto unregister_client; 4050ae797a8SArto Merilainen } 4060ae797a8SArto Merilainen 4070ae797a8SArto Merilainen return 0; 4080ae797a8SArto Merilainen 4090ae797a8SArto Merilainen unregister_client: 4100ae797a8SArto Merilainen host1x_client_unregister(&vic->client.base); 4110ae797a8SArto Merilainen exit_falcon: 4120ae797a8SArto Merilainen falcon_exit(&vic->falcon); 4130ae797a8SArto Merilainen 4140ae797a8SArto Merilainen return err; 4150ae797a8SArto Merilainen } 4160ae797a8SArto Merilainen 4170ae797a8SArto Merilainen static int vic_remove(struct platform_device *pdev) 4180ae797a8SArto Merilainen { 4190ae797a8SArto Merilainen struct vic *vic = platform_get_drvdata(pdev); 4200ae797a8SArto Merilainen int err; 4210ae797a8SArto Merilainen 4220ae797a8SArto Merilainen err = host1x_client_unregister(&vic->client.base); 4230ae797a8SArto Merilainen if (err < 0) { 4240ae797a8SArto Merilainen dev_err(&pdev->dev, "failed to unregister host1x client: %d\n", 4250ae797a8SArto Merilainen err); 4260ae797a8SArto Merilainen return err; 4270ae797a8SArto Merilainen } 4280ae797a8SArto Merilainen 4290ae797a8SArto Merilainen if (pm_runtime_enabled(&pdev->dev)) 4300ae797a8SArto Merilainen pm_runtime_disable(&pdev->dev); 4310ae797a8SArto Merilainen else 4320ae797a8SArto Merilainen vic_runtime_suspend(&pdev->dev); 4330ae797a8SArto Merilainen 4340ae797a8SArto Merilainen falcon_exit(&vic->falcon); 4350ae797a8SArto Merilainen 4360ae797a8SArto Merilainen return 0; 4370ae797a8SArto Merilainen } 4380ae797a8SArto Merilainen 4390ae797a8SArto Merilainen static const struct dev_pm_ops vic_pm_ops = { 4400ae797a8SArto Merilainen SET_RUNTIME_PM_OPS(vic_runtime_suspend, vic_runtime_resume, NULL) 4410ae797a8SArto Merilainen }; 4420ae797a8SArto Merilainen 4430ae797a8SArto Merilainen struct platform_driver tegra_vic_driver = { 4440ae797a8SArto Merilainen .driver = { 4450ae797a8SArto Merilainen .name = "tegra-vic", 4460ae797a8SArto Merilainen .of_match_table = vic_match, 4470ae797a8SArto Merilainen .pm = &vic_pm_ops 4480ae797a8SArto Merilainen }, 4490ae797a8SArto Merilainen .probe = vic_probe, 4500ae797a8SArto Merilainen .remove = vic_remove, 4510ae797a8SArto Merilainen }; 452788ff4b6SNicolas Chauvet 453788ff4b6SNicolas Chauvet #if IS_ENABLED(CONFIG_ARCH_TEGRA_124_SOC) 454788ff4b6SNicolas Chauvet MODULE_FIRMWARE(NVIDIA_TEGRA_124_VIC_FIRMWARE); 455788ff4b6SNicolas Chauvet #endif 456788ff4b6SNicolas Chauvet #if IS_ENABLED(CONFIG_ARCH_TEGRA_210_SOC) 457788ff4b6SNicolas Chauvet MODULE_FIRMWARE(NVIDIA_TEGRA_210_VIC_FIRMWARE); 458788ff4b6SNicolas Chauvet #endif 4596e44b9adSMikko Perttunen #if IS_ENABLED(CONFIG_ARCH_TEGRA_186_SOC) 4606e44b9adSMikko Perttunen MODULE_FIRMWARE(NVIDIA_TEGRA_186_VIC_FIRMWARE); 4616e44b9adSMikko Perttunen #endif 462*d6b9bc02SThierry Reding #if IS_ENABLED(CONFIG_ARCH_TEGRA_194_SOC) 463*d6b9bc02SThierry Reding MODULE_FIRMWARE(NVIDIA_TEGRA_194_VIC_FIRMWARE); 464*d6b9bc02SThierry Reding #endif 465