1d2912cb1SThomas Gleixner // SPDX-License-Identifier: GPL-2.0-only 20ae797a8SArto Merilainen /* 30ae797a8SArto Merilainen * Copyright (c) 2015, NVIDIA Corporation. 40ae797a8SArto Merilainen */ 50ae797a8SArto Merilainen 60ae797a8SArto Merilainen #include <linux/clk.h> 7eb1df694SSam Ravnborg #include <linux/delay.h> 85566174cSRobin Murphy #include <linux/dma-mapping.h> 90ae797a8SArto Merilainen #include <linux/host1x.h> 100ae797a8SArto Merilainen #include <linux/iommu.h> 110ae797a8SArto Merilainen #include <linux/module.h> 120ae797a8SArto Merilainen #include <linux/of.h> 130ae797a8SArto Merilainen #include <linux/of_device.h> 140ae797a8SArto Merilainen #include <linux/of_platform.h> 150ae797a8SArto Merilainen #include <linux/platform_device.h> 160ae797a8SArto Merilainen #include <linux/pm_runtime.h> 170ae797a8SArto Merilainen #include <linux/reset.h> 180ae797a8SArto Merilainen 190ae797a8SArto Merilainen #include <soc/tegra/pmc.h> 200ae797a8SArto Merilainen 210ae797a8SArto Merilainen #include "drm.h" 220ae797a8SArto Merilainen #include "falcon.h" 230ae797a8SArto Merilainen #include "vic.h" 240ae797a8SArto Merilainen 250ae797a8SArto Merilainen struct vic_config { 260ae797a8SArto Merilainen const char *firmware; 27acae8a9dSThierry Reding unsigned int version; 28f3779cb1SThierry Reding bool supports_sid; 290ae797a8SArto Merilainen }; 300ae797a8SArto Merilainen 310ae797a8SArto Merilainen struct vic { 320ae797a8SArto Merilainen struct falcon falcon; 330ae797a8SArto Merilainen 340ae797a8SArto Merilainen void __iomem *regs; 350ae797a8SArto Merilainen struct tegra_drm_client client; 360ae797a8SArto Merilainen struct host1x_channel *channel; 370ae797a8SArto Merilainen struct device *dev; 380ae797a8SArto Merilainen struct clk *clk; 390dc34e19SThierry Reding struct reset_control *rst; 400ae797a8SArto Merilainen 410ae797a8SArto Merilainen /* Platform configuration */ 420ae797a8SArto Merilainen const struct vic_config *config; 430ae797a8SArto Merilainen }; 440ae797a8SArto Merilainen 450ae797a8SArto Merilainen static inline struct vic *to_vic(struct tegra_drm_client *client) 460ae797a8SArto Merilainen { 470ae797a8SArto Merilainen return container_of(client, struct vic, client); 480ae797a8SArto Merilainen } 490ae797a8SArto Merilainen 500ae797a8SArto Merilainen static void vic_writel(struct vic *vic, u32 value, unsigned int offset) 510ae797a8SArto Merilainen { 520ae797a8SArto Merilainen writel(value, vic->regs + offset); 530ae797a8SArto Merilainen } 540ae797a8SArto Merilainen 550ae797a8SArto Merilainen static int vic_boot(struct vic *vic) 560ae797a8SArto Merilainen { 57dd631e8aSThierry Reding #ifdef CONFIG_IOMMU_API 58dd631e8aSThierry Reding struct iommu_fwspec *spec = dev_iommu_fwspec_get(vic->dev); 59dd631e8aSThierry Reding #endif 600ae797a8SArto Merilainen u32 fce_ucode_size, fce_bin_data_offset; 610ae797a8SArto Merilainen void *hdr; 620ae797a8SArto Merilainen int err = 0; 630ae797a8SArto Merilainen 64509869a2SAnders Roxell #ifdef CONFIG_IOMMU_API 65dd631e8aSThierry Reding if (vic->config->supports_sid && spec) { 66f3779cb1SThierry Reding u32 value; 67f3779cb1SThierry Reding 68f3779cb1SThierry Reding value = TRANSCFG_ATT(1, TRANSCFG_SID_FALCON) | 69f3779cb1SThierry Reding TRANSCFG_ATT(0, TRANSCFG_SID_HW); 70f3779cb1SThierry Reding vic_writel(vic, value, VIC_TFBIF_TRANSCFG); 71f3779cb1SThierry Reding 72dd631e8aSThierry Reding if (spec->num_ids > 0) { 73f3779cb1SThierry Reding value = spec->ids[0] & 0xffff; 74f3779cb1SThierry Reding 7559e520a6SMikko Perttunen /* 7659e520a6SMikko Perttunen * STREAMID0 is used for input/output buffers. 7759e520a6SMikko Perttunen * Initialize it to SID_VIC in case context isolation 7859e520a6SMikko Perttunen * is not enabled, and SID_VIC is used for both firmware 7959e520a6SMikko Perttunen * and data buffers. 8059e520a6SMikko Perttunen * 8159e520a6SMikko Perttunen * If context isolation is enabled, it will be 8259e520a6SMikko Perttunen * overridden by the SETSTREAMID opcode as part of 8359e520a6SMikko Perttunen * each job. 8459e520a6SMikko Perttunen */ 85f3779cb1SThierry Reding vic_writel(vic, value, VIC_THI_STREAMID0); 8659e520a6SMikko Perttunen 8759e520a6SMikko Perttunen /* STREAMID1 is used for firmware loading. */ 88f3779cb1SThierry Reding vic_writel(vic, value, VIC_THI_STREAMID1); 89f3779cb1SThierry Reding } 90f3779cb1SThierry Reding } 91509869a2SAnders Roxell #endif 92f3779cb1SThierry Reding 930ae797a8SArto Merilainen /* setup clockgating registers */ 940ae797a8SArto Merilainen vic_writel(vic, CG_IDLE_CG_DLY_CNT(4) | 950ae797a8SArto Merilainen CG_IDLE_CG_EN | 960ae797a8SArto Merilainen CG_WAKEUP_DLY_CNT(4), 970ae797a8SArto Merilainen NV_PVIC_MISC_PRI_VIC_CG); 980ae797a8SArto Merilainen 990ae797a8SArto Merilainen err = falcon_boot(&vic->falcon); 1000ae797a8SArto Merilainen if (err < 0) 1010ae797a8SArto Merilainen return err; 1020ae797a8SArto Merilainen 103d972d624SThierry Reding hdr = vic->falcon.firmware.virt; 1040ae797a8SArto Merilainen fce_bin_data_offset = *(u32 *)(hdr + VIC_UCODE_FCE_DATA_OFFSET); 10558ef3aebSMikko Perttunen 10658ef3aebSMikko Perttunen /* Old VIC firmware needs kernel help with setting up FCE microcode. */ 10758ef3aebSMikko Perttunen if (fce_bin_data_offset != 0x0 && fce_bin_data_offset != 0xa5a5a5a5) { 108d972d624SThierry Reding hdr = vic->falcon.firmware.virt + 1090ae797a8SArto Merilainen *(u32 *)(hdr + VIC_UCODE_FCE_HEADER_OFFSET); 1100ae797a8SArto Merilainen fce_ucode_size = *(u32 *)(hdr + FCE_UCODE_SIZE_OFFSET); 1110ae797a8SArto Merilainen 1120ae797a8SArto Merilainen falcon_execute_method(&vic->falcon, VIC_SET_FCE_UCODE_SIZE, 1130ae797a8SArto Merilainen fce_ucode_size); 11458ef3aebSMikko Perttunen falcon_execute_method( 11558ef3aebSMikko Perttunen &vic->falcon, VIC_SET_FCE_UCODE_OFFSET, 11658ef3aebSMikko Perttunen (vic->falcon.firmware.iova + fce_bin_data_offset) >> 8); 11758ef3aebSMikko Perttunen } 1180ae797a8SArto Merilainen 1190ae797a8SArto Merilainen err = falcon_wait_idle(&vic->falcon); 1200ae797a8SArto Merilainen if (err < 0) { 1210ae797a8SArto Merilainen dev_err(vic->dev, 1220ae797a8SArto Merilainen "failed to set application ID and FCE base\n"); 1230ae797a8SArto Merilainen return err; 1240ae797a8SArto Merilainen } 1250ae797a8SArto Merilainen 1260ae797a8SArto Merilainen return 0; 1270ae797a8SArto Merilainen } 1280ae797a8SArto Merilainen 1290ae797a8SArto Merilainen static int vic_init(struct host1x_client *client) 1300ae797a8SArto Merilainen { 1310ae797a8SArto Merilainen struct tegra_drm_client *drm = host1x_to_drm_client(client); 132608f43adSThierry Reding struct drm_device *dev = dev_get_drvdata(client->host); 1330ae797a8SArto Merilainen struct tegra_drm *tegra = dev->dev_private; 1340ae797a8SArto Merilainen struct vic *vic = to_vic(drm); 1350ae797a8SArto Merilainen int err; 1360ae797a8SArto Merilainen 1377edd7961SThierry Reding err = host1x_client_iommu_attach(client); 138a8817489SThierry Reding if (err < 0 && err != -ENODEV) { 1397baa943eSThierry Reding dev_err(vic->dev, "failed to attach to domain: %d\n", err); 1400ae797a8SArto Merilainen return err; 1410ae797a8SArto Merilainen } 1420ae797a8SArto Merilainen 143caccddcfSThierry Reding vic->channel = host1x_channel_request(client); 1440ae797a8SArto Merilainen if (!vic->channel) { 1450ae797a8SArto Merilainen err = -ENOMEM; 146bc8828bdSThierry Reding goto detach; 1470ae797a8SArto Merilainen } 1480ae797a8SArto Merilainen 149617dd7ccSThierry Reding client->syncpts[0] = host1x_syncpt_request(client, 0); 1500ae797a8SArto Merilainen if (!client->syncpts[0]) { 1510ae797a8SArto Merilainen err = -ENOMEM; 1520ae797a8SArto Merilainen goto free_channel; 1530ae797a8SArto Merilainen } 1540ae797a8SArto Merilainen 1550ae797a8SArto Merilainen err = tegra_drm_register_client(tegra, drm); 1560ae797a8SArto Merilainen if (err < 0) 1570ae797a8SArto Merilainen goto free_syncpt; 1580ae797a8SArto Merilainen 15947b15779SThierry Reding /* 16047b15779SThierry Reding * Inherit the DMA parameters (such as maximum segment size) from the 161608f43adSThierry Reding * parent host1x device. 16247b15779SThierry Reding */ 163608f43adSThierry Reding client->dev->dma_parms = client->host->dma_parms; 16447b15779SThierry Reding 1650ae797a8SArto Merilainen return 0; 1660ae797a8SArto Merilainen 1670ae797a8SArto Merilainen free_syncpt: 1682aed4f5aSMikko Perttunen host1x_syncpt_put(client->syncpts[0]); 1690ae797a8SArto Merilainen free_channel: 1708474b025SMikko Perttunen host1x_channel_put(vic->channel); 171bc8828bdSThierry Reding detach: 172aacdf198SThierry Reding host1x_client_iommu_detach(client); 1730ae797a8SArto Merilainen 1740ae797a8SArto Merilainen return err; 1750ae797a8SArto Merilainen } 1760ae797a8SArto Merilainen 1770ae797a8SArto Merilainen static int vic_exit(struct host1x_client *client) 1780ae797a8SArto Merilainen { 1790ae797a8SArto Merilainen struct tegra_drm_client *drm = host1x_to_drm_client(client); 180608f43adSThierry Reding struct drm_device *dev = dev_get_drvdata(client->host); 1810ae797a8SArto Merilainen struct tegra_drm *tegra = dev->dev_private; 1820ae797a8SArto Merilainen struct vic *vic = to_vic(drm); 1830ae797a8SArto Merilainen int err; 1840ae797a8SArto Merilainen 18547b15779SThierry Reding /* avoid a dangling pointer just in case this disappears */ 18647b15779SThierry Reding client->dev->dma_parms = NULL; 18747b15779SThierry Reding 1880ae797a8SArto Merilainen err = tegra_drm_unregister_client(tegra, drm); 1890ae797a8SArto Merilainen if (err < 0) 1900ae797a8SArto Merilainen return err; 1910ae797a8SArto Merilainen 1922aed4f5aSMikko Perttunen host1x_syncpt_put(client->syncpts[0]); 1938474b025SMikko Perttunen host1x_channel_put(vic->channel); 194aacdf198SThierry Reding host1x_client_iommu_detach(client); 1950ae797a8SArto Merilainen 196d972d624SThierry Reding if (client->group) { 197d972d624SThierry Reding dma_unmap_single(vic->dev, vic->falcon.firmware.phys, 198d972d624SThierry Reding vic->falcon.firmware.size, DMA_TO_DEVICE); 19920e7dce2SThierry Reding tegra_drm_free(tegra, vic->falcon.firmware.size, 200d972d624SThierry Reding vic->falcon.firmware.virt, 201d972d624SThierry Reding vic->falcon.firmware.iova); 202d972d624SThierry Reding } else { 20320e7dce2SThierry Reding dma_free_coherent(vic->dev, vic->falcon.firmware.size, 204d972d624SThierry Reding vic->falcon.firmware.virt, 205d972d624SThierry Reding vic->falcon.firmware.iova); 206d972d624SThierry Reding } 20720e7dce2SThierry Reding 2080ae797a8SArto Merilainen return 0; 2090ae797a8SArto Merilainen } 2100ae797a8SArto Merilainen 2110ae797a8SArto Merilainen static const struct host1x_client_ops vic_client_ops = { 2120ae797a8SArto Merilainen .init = vic_init, 2130ae797a8SArto Merilainen .exit = vic_exit, 2140ae797a8SArto Merilainen }; 2150ae797a8SArto Merilainen 21677a0b09dSThierry Reding static int vic_load_firmware(struct vic *vic) 21777a0b09dSThierry Reding { 21820e7dce2SThierry Reding struct host1x_client *client = &vic->client.base; 21920e7dce2SThierry Reding struct tegra_drm *tegra = vic->client.drm; 220d972d624SThierry Reding dma_addr_t iova; 22120e7dce2SThierry Reding size_t size; 22220e7dce2SThierry Reding void *virt; 22377a0b09dSThierry Reding int err; 22477a0b09dSThierry Reding 225d972d624SThierry Reding if (vic->falcon.firmware.virt) 22677a0b09dSThierry Reding return 0; 22777a0b09dSThierry Reding 22877a0b09dSThierry Reding err = falcon_read_firmware(&vic->falcon, vic->config->firmware); 22977a0b09dSThierry Reding if (err < 0) 23020e7dce2SThierry Reding return err; 23120e7dce2SThierry Reding 23220e7dce2SThierry Reding size = vic->falcon.firmware.size; 23320e7dce2SThierry Reding 23420e7dce2SThierry Reding if (!client->group) { 235d972d624SThierry Reding virt = dma_alloc_coherent(vic->dev, size, &iova, GFP_KERNEL); 2365566174cSRobin Murphy if (!virt) 2375566174cSRobin Murphy return -ENOMEM; 23820e7dce2SThierry Reding } else { 239d972d624SThierry Reding virt = tegra_drm_alloc(tegra, size, &iova); 240*d53830eeSThierry Reding if (IS_ERR(virt)) 241*d53830eeSThierry Reding return PTR_ERR(virt); 24220e7dce2SThierry Reding } 24320e7dce2SThierry Reding 244d972d624SThierry Reding vic->falcon.firmware.virt = virt; 245d972d624SThierry Reding vic->falcon.firmware.iova = iova; 24677a0b09dSThierry Reding 24777a0b09dSThierry Reding err = falcon_load_firmware(&vic->falcon); 24877a0b09dSThierry Reding if (err < 0) 24977a0b09dSThierry Reding goto cleanup; 25077a0b09dSThierry Reding 25120e7dce2SThierry Reding /* 25220e7dce2SThierry Reding * In this case we have received an IOVA from the shared domain, so we 25320e7dce2SThierry Reding * need to make sure to get the physical address so that the DMA API 25420e7dce2SThierry Reding * knows what memory pages to flush the cache for. 25520e7dce2SThierry Reding */ 25620e7dce2SThierry Reding if (client->group) { 257d972d624SThierry Reding dma_addr_t phys; 258d972d624SThierry Reding 25920e7dce2SThierry Reding phys = dma_map_single(vic->dev, virt, size, DMA_TO_DEVICE); 26020e7dce2SThierry Reding 26120e7dce2SThierry Reding err = dma_mapping_error(vic->dev, phys); 26220e7dce2SThierry Reding if (err < 0) 26320e7dce2SThierry Reding goto cleanup; 26420e7dce2SThierry Reding 265d972d624SThierry Reding vic->falcon.firmware.phys = phys; 26620e7dce2SThierry Reding } 26720e7dce2SThierry Reding 26877a0b09dSThierry Reding return 0; 26977a0b09dSThierry Reding 27077a0b09dSThierry Reding cleanup: 27120e7dce2SThierry Reding if (!client->group) 272d972d624SThierry Reding dma_free_coherent(vic->dev, size, virt, iova); 27320e7dce2SThierry Reding else 274d972d624SThierry Reding tegra_drm_free(tegra, size, virt, iova); 27520e7dce2SThierry Reding 27677a0b09dSThierry Reding return err; 27777a0b09dSThierry Reding } 27877a0b09dSThierry Reding 27999166123SMikko Perttunen 28099166123SMikko Perttunen static int vic_runtime_resume(struct device *dev) 28199166123SMikko Perttunen { 28299166123SMikko Perttunen struct vic *vic = dev_get_drvdata(dev); 28399166123SMikko Perttunen int err; 28499166123SMikko Perttunen 28599166123SMikko Perttunen err = clk_prepare_enable(vic->clk); 28699166123SMikko Perttunen if (err < 0) 28799166123SMikko Perttunen return err; 28899166123SMikko Perttunen 28999166123SMikko Perttunen usleep_range(10, 20); 29099166123SMikko Perttunen 29199166123SMikko Perttunen err = reset_control_deassert(vic->rst); 29299166123SMikko Perttunen if (err < 0) 29399166123SMikko Perttunen goto disable; 29499166123SMikko Perttunen 29599166123SMikko Perttunen usleep_range(10, 20); 29699166123SMikko Perttunen 29799166123SMikko Perttunen err = vic_load_firmware(vic); 29899166123SMikko Perttunen if (err < 0) 29999166123SMikko Perttunen goto assert; 30099166123SMikko Perttunen 30199166123SMikko Perttunen err = vic_boot(vic); 30299166123SMikko Perttunen if (err < 0) 30399166123SMikko Perttunen goto assert; 30499166123SMikko Perttunen 30599166123SMikko Perttunen return 0; 30699166123SMikko Perttunen 30799166123SMikko Perttunen assert: 30899166123SMikko Perttunen reset_control_assert(vic->rst); 30999166123SMikko Perttunen disable: 31099166123SMikko Perttunen clk_disable_unprepare(vic->clk); 31199166123SMikko Perttunen return err; 31299166123SMikko Perttunen } 31399166123SMikko Perttunen 31499166123SMikko Perttunen static int vic_runtime_suspend(struct device *dev) 31599166123SMikko Perttunen { 31699166123SMikko Perttunen struct vic *vic = dev_get_drvdata(dev); 31799166123SMikko Perttunen int err; 31899166123SMikko Perttunen 31999166123SMikko Perttunen err = reset_control_assert(vic->rst); 32099166123SMikko Perttunen if (err < 0) 32199166123SMikko Perttunen return err; 32299166123SMikko Perttunen 32399166123SMikko Perttunen usleep_range(2000, 4000); 32499166123SMikko Perttunen 32599166123SMikko Perttunen clk_disable_unprepare(vic->clk); 32699166123SMikko Perttunen 32799166123SMikko Perttunen return 0; 32899166123SMikko Perttunen } 32999166123SMikko Perttunen 3300ae797a8SArto Merilainen static int vic_open_channel(struct tegra_drm_client *client, 3310ae797a8SArto Merilainen struct tegra_drm_context *context) 3320ae797a8SArto Merilainen { 3330ae797a8SArto Merilainen struct vic *vic = to_vic(client); 3340ae797a8SArto Merilainen int err; 3350ae797a8SArto Merilainen 336dcdfe271SQinglang Miao err = pm_runtime_resume_and_get(vic->dev); 3370ae797a8SArto Merilainen if (err < 0) 3380ae797a8SArto Merilainen return err; 3390ae797a8SArto Merilainen 3400ae797a8SArto Merilainen context->channel = host1x_channel_get(vic->channel); 3410ae797a8SArto Merilainen if (!context->channel) { 34299166123SMikko Perttunen pm_runtime_put(vic->dev); 34399166123SMikko Perttunen return -ENOMEM; 3440ae797a8SArto Merilainen } 3450ae797a8SArto Merilainen 3460ae797a8SArto Merilainen return 0; 3470ae797a8SArto Merilainen } 3480ae797a8SArto Merilainen 3490ae797a8SArto Merilainen static void vic_close_channel(struct tegra_drm_context *context) 3500ae797a8SArto Merilainen { 3510ae797a8SArto Merilainen struct vic *vic = to_vic(context->client); 3520ae797a8SArto Merilainen 3530ae797a8SArto Merilainen host1x_channel_put(context->channel); 3540ae797a8SArto Merilainen pm_runtime_put(vic->dev); 3550ae797a8SArto Merilainen } 3560ae797a8SArto Merilainen 3570ae797a8SArto Merilainen static const struct tegra_drm_client_ops vic_ops = { 3580ae797a8SArto Merilainen .open_channel = vic_open_channel, 3590ae797a8SArto Merilainen .close_channel = vic_close_channel, 3600ae797a8SArto Merilainen .submit = tegra_drm_submit, 3610ae797a8SArto Merilainen }; 3620ae797a8SArto Merilainen 363788ff4b6SNicolas Chauvet #define NVIDIA_TEGRA_124_VIC_FIRMWARE "nvidia/tegra124/vic03_ucode.bin" 364788ff4b6SNicolas Chauvet 3650ae797a8SArto Merilainen static const struct vic_config vic_t124_config = { 366788ff4b6SNicolas Chauvet .firmware = NVIDIA_TEGRA_124_VIC_FIRMWARE, 367acae8a9dSThierry Reding .version = 0x40, 368f3779cb1SThierry Reding .supports_sid = false, 3690ae797a8SArto Merilainen }; 3700ae797a8SArto Merilainen 371788ff4b6SNicolas Chauvet #define NVIDIA_TEGRA_210_VIC_FIRMWARE "nvidia/tegra210/vic04_ucode.bin" 372788ff4b6SNicolas Chauvet 3730ae797a8SArto Merilainen static const struct vic_config vic_t210_config = { 374788ff4b6SNicolas Chauvet .firmware = NVIDIA_TEGRA_210_VIC_FIRMWARE, 375acae8a9dSThierry Reding .version = 0x21, 376f3779cb1SThierry Reding .supports_sid = false, 3770ae797a8SArto Merilainen }; 3780ae797a8SArto Merilainen 3796e44b9adSMikko Perttunen #define NVIDIA_TEGRA_186_VIC_FIRMWARE "nvidia/tegra186/vic04_ucode.bin" 3806e44b9adSMikko Perttunen 3816e44b9adSMikko Perttunen static const struct vic_config vic_t186_config = { 3826e44b9adSMikko Perttunen .firmware = NVIDIA_TEGRA_186_VIC_FIRMWARE, 383acae8a9dSThierry Reding .version = 0x18, 384f3779cb1SThierry Reding .supports_sid = true, 3856e44b9adSMikko Perttunen }; 3866e44b9adSMikko Perttunen 387d6b9bc02SThierry Reding #define NVIDIA_TEGRA_194_VIC_FIRMWARE "nvidia/tegra194/vic.bin" 388d6b9bc02SThierry Reding 389d6b9bc02SThierry Reding static const struct vic_config vic_t194_config = { 390d6b9bc02SThierry Reding .firmware = NVIDIA_TEGRA_194_VIC_FIRMWARE, 391d6b9bc02SThierry Reding .version = 0x19, 392f3779cb1SThierry Reding .supports_sid = true, 393d6b9bc02SThierry Reding }; 394d6b9bc02SThierry Reding 39582d73874SThierry Reding static const struct of_device_id tegra_vic_of_match[] = { 3960ae797a8SArto Merilainen { .compatible = "nvidia,tegra124-vic", .data = &vic_t124_config }, 3970ae797a8SArto Merilainen { .compatible = "nvidia,tegra210-vic", .data = &vic_t210_config }, 3986e44b9adSMikko Perttunen { .compatible = "nvidia,tegra186-vic", .data = &vic_t186_config }, 399d6b9bc02SThierry Reding { .compatible = "nvidia,tegra194-vic", .data = &vic_t194_config }, 4000ae797a8SArto Merilainen { }, 4010ae797a8SArto Merilainen }; 40282d73874SThierry Reding MODULE_DEVICE_TABLE(of, tegra_vic_of_match); 4030ae797a8SArto Merilainen 4040ae797a8SArto Merilainen static int vic_probe(struct platform_device *pdev) 4050ae797a8SArto Merilainen { 4060ae797a8SArto Merilainen struct device *dev = &pdev->dev; 4070ae797a8SArto Merilainen struct host1x_syncpt **syncpts; 4080ae797a8SArto Merilainen struct resource *regs; 4090ae797a8SArto Merilainen struct vic *vic; 4100ae797a8SArto Merilainen int err; 4110ae797a8SArto Merilainen 412d5ad0e3dSThierry Reding /* inherit DMA mask from host1x parent */ 413d5ad0e3dSThierry Reding err = dma_coerce_mask_and_coherent(dev, *dev->parent->dma_mask); 414d5ad0e3dSThierry Reding if (err < 0) { 415d5ad0e3dSThierry Reding dev_err(&pdev->dev, "failed to set DMA mask: %d\n", err); 416d5ad0e3dSThierry Reding return err; 417d5ad0e3dSThierry Reding } 418d5ad0e3dSThierry Reding 4190ae797a8SArto Merilainen vic = devm_kzalloc(dev, sizeof(*vic), GFP_KERNEL); 4200ae797a8SArto Merilainen if (!vic) 4210ae797a8SArto Merilainen return -ENOMEM; 4220ae797a8SArto Merilainen 423829ce7a6SThierry Reding vic->config = of_device_get_match_data(dev); 424829ce7a6SThierry Reding 4250ae797a8SArto Merilainen syncpts = devm_kzalloc(dev, sizeof(*syncpts), GFP_KERNEL); 4260ae797a8SArto Merilainen if (!syncpts) 4270ae797a8SArto Merilainen return -ENOMEM; 4280ae797a8SArto Merilainen 4290ae797a8SArto Merilainen regs = platform_get_resource(pdev, IORESOURCE_MEM, 0); 4300ae797a8SArto Merilainen if (!regs) { 4310ae797a8SArto Merilainen dev_err(&pdev->dev, "failed to get registers\n"); 4320ae797a8SArto Merilainen return -ENXIO; 4330ae797a8SArto Merilainen } 4340ae797a8SArto Merilainen 4350ae797a8SArto Merilainen vic->regs = devm_ioremap_resource(dev, regs); 4360ae797a8SArto Merilainen if (IS_ERR(vic->regs)) 4370ae797a8SArto Merilainen return PTR_ERR(vic->regs); 4380ae797a8SArto Merilainen 4390ae797a8SArto Merilainen vic->clk = devm_clk_get(dev, NULL); 4400ae797a8SArto Merilainen if (IS_ERR(vic->clk)) { 4410ae797a8SArto Merilainen dev_err(&pdev->dev, "failed to get clock\n"); 4420ae797a8SArto Merilainen return PTR_ERR(vic->clk); 4430ae797a8SArto Merilainen } 4440ae797a8SArto Merilainen 445e97a951fSMikko Perttunen err = clk_set_rate(vic->clk, ULONG_MAX); 446e97a951fSMikko Perttunen if (err < 0) { 447e97a951fSMikko Perttunen dev_err(&pdev->dev, "failed to set clock rate\n"); 448e97a951fSMikko Perttunen return err; 449e97a951fSMikko Perttunen } 450e97a951fSMikko Perttunen 4510dc34e19SThierry Reding if (!dev->pm_domain) { 4520dc34e19SThierry Reding vic->rst = devm_reset_control_get(dev, "vic"); 4530dc34e19SThierry Reding if (IS_ERR(vic->rst)) { 4540dc34e19SThierry Reding dev_err(&pdev->dev, "failed to get reset\n"); 4550dc34e19SThierry Reding return PTR_ERR(vic->rst); 4560dc34e19SThierry Reding } 4570dc34e19SThierry Reding } 4580dc34e19SThierry Reding 4590ae797a8SArto Merilainen vic->falcon.dev = dev; 4600ae797a8SArto Merilainen vic->falcon.regs = vic->regs; 4610ae797a8SArto Merilainen 4620ae797a8SArto Merilainen err = falcon_init(&vic->falcon); 4630ae797a8SArto Merilainen if (err < 0) 4640ae797a8SArto Merilainen return err; 4650ae797a8SArto Merilainen 4660ae797a8SArto Merilainen platform_set_drvdata(pdev, vic); 4670ae797a8SArto Merilainen 4680ae797a8SArto Merilainen INIT_LIST_HEAD(&vic->client.base.list); 4690ae797a8SArto Merilainen vic->client.base.ops = &vic_client_ops; 4700ae797a8SArto Merilainen vic->client.base.dev = dev; 4710ae797a8SArto Merilainen vic->client.base.class = HOST1X_CLASS_VIC; 4720ae797a8SArto Merilainen vic->client.base.syncpts = syncpts; 4730ae797a8SArto Merilainen vic->client.base.num_syncpts = 1; 4740ae797a8SArto Merilainen vic->dev = dev; 4750ae797a8SArto Merilainen 4760ae797a8SArto Merilainen INIT_LIST_HEAD(&vic->client.list); 477acae8a9dSThierry Reding vic->client.version = vic->config->version; 4780ae797a8SArto Merilainen vic->client.ops = &vic_ops; 4790ae797a8SArto Merilainen 4800ae797a8SArto Merilainen err = host1x_client_register(&vic->client.base); 4810ae797a8SArto Merilainen if (err < 0) { 4820ae797a8SArto Merilainen dev_err(dev, "failed to register host1x client: %d\n", err); 4830ae797a8SArto Merilainen goto exit_falcon; 4840ae797a8SArto Merilainen } 4850ae797a8SArto Merilainen 4860ae797a8SArto Merilainen pm_runtime_enable(&pdev->dev); 4870ae797a8SArto Merilainen if (!pm_runtime_enabled(&pdev->dev)) { 4880ae797a8SArto Merilainen err = vic_runtime_resume(&pdev->dev); 4890ae797a8SArto Merilainen if (err < 0) 4900ae797a8SArto Merilainen goto unregister_client; 4910ae797a8SArto Merilainen } 492b03d6403SMikko Perttunen pm_runtime_set_autosuspend_delay(&pdev->dev, 500); 493b03d6403SMikko Perttunen pm_runtime_use_autosuspend(&pdev->dev); 4940ae797a8SArto Merilainen 4950ae797a8SArto Merilainen return 0; 4960ae797a8SArto Merilainen 4970ae797a8SArto Merilainen unregister_client: 4980ae797a8SArto Merilainen host1x_client_unregister(&vic->client.base); 4990ae797a8SArto Merilainen exit_falcon: 5000ae797a8SArto Merilainen falcon_exit(&vic->falcon); 5010ae797a8SArto Merilainen 5020ae797a8SArto Merilainen return err; 5030ae797a8SArto Merilainen } 5040ae797a8SArto Merilainen 5050ae797a8SArto Merilainen static int vic_remove(struct platform_device *pdev) 5060ae797a8SArto Merilainen { 5070ae797a8SArto Merilainen struct vic *vic = platform_get_drvdata(pdev); 5080ae797a8SArto Merilainen int err; 5090ae797a8SArto Merilainen 5100ae797a8SArto Merilainen err = host1x_client_unregister(&vic->client.base); 5110ae797a8SArto Merilainen if (err < 0) { 5120ae797a8SArto Merilainen dev_err(&pdev->dev, "failed to unregister host1x client: %d\n", 5130ae797a8SArto Merilainen err); 5140ae797a8SArto Merilainen return err; 5150ae797a8SArto Merilainen } 5160ae797a8SArto Merilainen 5170ae797a8SArto Merilainen if (pm_runtime_enabled(&pdev->dev)) 5180ae797a8SArto Merilainen pm_runtime_disable(&pdev->dev); 5190ae797a8SArto Merilainen else 5200ae797a8SArto Merilainen vic_runtime_suspend(&pdev->dev); 5210ae797a8SArto Merilainen 5220ae797a8SArto Merilainen falcon_exit(&vic->falcon); 5230ae797a8SArto Merilainen 5240ae797a8SArto Merilainen return 0; 5250ae797a8SArto Merilainen } 5260ae797a8SArto Merilainen 5270ae797a8SArto Merilainen static const struct dev_pm_ops vic_pm_ops = { 5280ae797a8SArto Merilainen SET_RUNTIME_PM_OPS(vic_runtime_suspend, vic_runtime_resume, NULL) 5290ae797a8SArto Merilainen }; 5300ae797a8SArto Merilainen 5310ae797a8SArto Merilainen struct platform_driver tegra_vic_driver = { 5320ae797a8SArto Merilainen .driver = { 5330ae797a8SArto Merilainen .name = "tegra-vic", 53482d73874SThierry Reding .of_match_table = tegra_vic_of_match, 5350ae797a8SArto Merilainen .pm = &vic_pm_ops 5360ae797a8SArto Merilainen }, 5370ae797a8SArto Merilainen .probe = vic_probe, 5380ae797a8SArto Merilainen .remove = vic_remove, 5390ae797a8SArto Merilainen }; 540788ff4b6SNicolas Chauvet 541788ff4b6SNicolas Chauvet #if IS_ENABLED(CONFIG_ARCH_TEGRA_124_SOC) 542788ff4b6SNicolas Chauvet MODULE_FIRMWARE(NVIDIA_TEGRA_124_VIC_FIRMWARE); 543788ff4b6SNicolas Chauvet #endif 544788ff4b6SNicolas Chauvet #if IS_ENABLED(CONFIG_ARCH_TEGRA_210_SOC) 545788ff4b6SNicolas Chauvet MODULE_FIRMWARE(NVIDIA_TEGRA_210_VIC_FIRMWARE); 546788ff4b6SNicolas Chauvet #endif 5476e44b9adSMikko Perttunen #if IS_ENABLED(CONFIG_ARCH_TEGRA_186_SOC) 5486e44b9adSMikko Perttunen MODULE_FIRMWARE(NVIDIA_TEGRA_186_VIC_FIRMWARE); 5496e44b9adSMikko Perttunen #endif 550d6b9bc02SThierry Reding #if IS_ENABLED(CONFIG_ARCH_TEGRA_194_SOC) 551d6b9bc02SThierry Reding MODULE_FIRMWARE(NVIDIA_TEGRA_194_VIC_FIRMWARE); 552d6b9bc02SThierry Reding #endif 553