xref: /linux/drivers/gpu/drm/tegra/dc.h (revision 9052e9c95d908d6c3d7570aadc8898e1d871c8bb)
1 /* SPDX-License-Identifier: GPL-2.0-only */
2 /*
3  * Copyright (C) 2012 Avionic Design GmbH
4  * Copyright (C) 2012 NVIDIA CORPORATION.  All rights reserved.
5  */
6 
7 #ifndef TEGRA_DC_H
8 #define TEGRA_DC_H 1
9 
10 #include <linux/host1x.h>
11 
12 #include <drm/drm_crtc.h>
13 
14 #include "drm.h"
15 
16 struct tegra_output;
17 
18 #define TEGRA_DC_LEGACY_PLANES_NUM	7
19 
20 struct tegra_dc_state {
21 	struct drm_crtc_state base;
22 
23 	struct clk *clk;
24 	unsigned long pclk;
25 	unsigned int div;
26 
27 	u32 planes;
28 };
29 
30 static inline struct tegra_dc_state *to_dc_state(struct drm_crtc_state *state)
31 {
32 	if (state)
33 		return container_of(state, struct tegra_dc_state, base);
34 
35 	return NULL;
36 }
37 
38 struct tegra_dc_stats {
39 	unsigned long frames;
40 	unsigned long vblank;
41 	unsigned long underflow;
42 	unsigned long overflow;
43 
44 	unsigned long frames_total;
45 	unsigned long vblank_total;
46 	unsigned long underflow_total;
47 	unsigned long overflow_total;
48 };
49 
50 struct tegra_windowgroup_soc {
51 	unsigned int index;
52 	unsigned int dc;
53 	const unsigned int *windows;
54 	unsigned int num_windows;
55 };
56 
57 struct tegra_dc_soc_info {
58 	bool supports_background_color;
59 	bool supports_interlacing;
60 	bool supports_cursor;
61 	bool supports_block_linear;
62 	bool supports_sector_layout;
63 	bool has_legacy_blending;
64 	unsigned int pitch_align;
65 	bool has_powergate;
66 	bool coupled_pm;
67 	bool has_nvdisplay;
68 	const struct tegra_windowgroup_soc *wgrps;
69 	unsigned int num_wgrps;
70 	const u32 *primary_formats;
71 	unsigned int num_primary_formats;
72 	const u32 *overlay_formats;
73 	unsigned int num_overlay_formats;
74 	const u64 *modifiers;
75 	bool has_win_a_without_filters;
76 	bool has_win_b_vfilter_mem_client;
77 	bool has_win_c_without_vert_filter;
78 	bool plane_tiled_memory_bandwidth_x2;
79 };
80 
81 struct tegra_dc {
82 	struct host1x_client client;
83 	struct host1x_syncpt *syncpt;
84 	struct device *dev;
85 
86 	struct drm_crtc base;
87 	unsigned int powergate;
88 	int pipe;
89 
90 	struct clk *clk;
91 	struct reset_control *rst;
92 	void __iomem *regs;
93 	int irq;
94 
95 	struct tegra_output *rgb;
96 
97 	struct tegra_dc_stats stats;
98 	struct list_head list;
99 
100 	struct drm_info_list *debugfs_files;
101 
102 	const struct tegra_dc_soc_info *soc;
103 };
104 
105 static inline struct tegra_dc *
106 host1x_client_to_dc(struct host1x_client *client)
107 {
108 	return container_of(client, struct tegra_dc, client);
109 }
110 
111 static inline struct tegra_dc *to_tegra_dc(struct drm_crtc *crtc)
112 {
113 	return crtc ? container_of(crtc, struct tegra_dc, base) : NULL;
114 }
115 
116 static inline void tegra_dc_writel(struct tegra_dc *dc, u32 value,
117 				   unsigned int offset)
118 {
119 	trace_dc_writel(dc->dev, offset, value);
120 	writel(value, dc->regs + (offset << 2));
121 }
122 
123 static inline u32 tegra_dc_readl(struct tegra_dc *dc, unsigned int offset)
124 {
125 	u32 value = readl(dc->regs + (offset << 2));
126 
127 	trace_dc_readl(dc->dev, offset, value);
128 
129 	return value;
130 }
131 
132 struct tegra_dc_window {
133 	struct {
134 		unsigned int x;
135 		unsigned int y;
136 		unsigned int w;
137 		unsigned int h;
138 	} src;
139 	struct {
140 		unsigned int x;
141 		unsigned int y;
142 		unsigned int w;
143 		unsigned int h;
144 	} dst;
145 	unsigned int bits_per_pixel;
146 	unsigned int stride[2];
147 	unsigned long base[3];
148 	unsigned int zpos;
149 	bool reflect_x;
150 	bool reflect_y;
151 
152 	struct tegra_bo_tiling tiling;
153 	u32 format;
154 	u32 swap;
155 };
156 
157 /* from dc.c */
158 bool tegra_dc_has_output(struct tegra_dc *dc, struct device *dev);
159 void tegra_dc_commit(struct tegra_dc *dc);
160 int tegra_dc_state_setup_clock(struct tegra_dc *dc,
161 			       struct drm_crtc_state *crtc_state,
162 			       struct clk *clk, unsigned long pclk,
163 			       unsigned int div);
164 void tegra_crtc_atomic_post_commit(struct drm_crtc *crtc,
165 				   struct drm_atomic_state *state);
166 
167 /* from rgb.c */
168 int tegra_dc_rgb_probe(struct tegra_dc *dc);
169 int tegra_dc_rgb_remove(struct tegra_dc *dc);
170 int tegra_dc_rgb_init(struct drm_device *drm, struct tegra_dc *dc);
171 int tegra_dc_rgb_exit(struct tegra_dc *dc);
172 
173 #define DC_CMD_GENERAL_INCR_SYNCPT		0x000
174 #define DC_CMD_GENERAL_INCR_SYNCPT_CNTRL	0x001
175 #define  SYNCPT_CNTRL_NO_STALL   (1 << 8)
176 #define  SYNCPT_CNTRL_SOFT_RESET (1 << 0)
177 #define DC_CMD_GENERAL_INCR_SYNCPT_ERROR	0x002
178 #define DC_CMD_WIN_A_INCR_SYNCPT		0x008
179 #define DC_CMD_WIN_A_INCR_SYNCPT_CNTRL		0x009
180 #define DC_CMD_WIN_A_INCR_SYNCPT_ERROR		0x00a
181 #define DC_CMD_WIN_B_INCR_SYNCPT		0x010
182 #define DC_CMD_WIN_B_INCR_SYNCPT_CNTRL		0x011
183 #define DC_CMD_WIN_B_INCR_SYNCPT_ERROR		0x012
184 #define DC_CMD_WIN_C_INCR_SYNCPT		0x018
185 #define DC_CMD_WIN_C_INCR_SYNCPT_CNTRL		0x019
186 #define DC_CMD_WIN_C_INCR_SYNCPT_ERROR		0x01a
187 #define DC_CMD_CONT_SYNCPT_VSYNC		0x028
188 #define  SYNCPT_VSYNC_ENABLE (1 << 8)
189 #define DC_CMD_DISPLAY_COMMAND_OPTION0		0x031
190 #define DC_CMD_DISPLAY_COMMAND			0x032
191 #define DISP_CTRL_MODE_STOP (0 << 5)
192 #define DISP_CTRL_MODE_C_DISPLAY (1 << 5)
193 #define DISP_CTRL_MODE_NC_DISPLAY (2 << 5)
194 #define DISP_CTRL_MODE_MASK (3 << 5)
195 #define DC_CMD_SIGNAL_RAISE			0x033
196 #define DC_CMD_DISPLAY_POWER_CONTROL		0x036
197 #define PW0_ENABLE (1 <<  0)
198 #define PW1_ENABLE (1 <<  2)
199 #define PW2_ENABLE (1 <<  4)
200 #define PW3_ENABLE (1 <<  6)
201 #define PW4_ENABLE (1 <<  8)
202 #define PM0_ENABLE (1 << 16)
203 #define PM1_ENABLE (1 << 18)
204 
205 #define DC_CMD_INT_STATUS			0x037
206 #define DC_CMD_INT_MASK				0x038
207 #define DC_CMD_INT_ENABLE			0x039
208 #define DC_CMD_INT_TYPE				0x03a
209 #define DC_CMD_INT_POLARITY			0x03b
210 #define CTXSW_INT                (1 << 0)
211 #define FRAME_END_INT            (1 << 1)
212 #define VBLANK_INT               (1 << 2)
213 #define V_PULSE3_INT             (1 << 4)
214 #define V_PULSE2_INT             (1 << 5)
215 #define REGION_CRC_INT           (1 << 6)
216 #define REG_TMOUT_INT            (1 << 7)
217 #define WIN_A_UF_INT             (1 << 8)
218 #define WIN_B_UF_INT             (1 << 9)
219 #define WIN_C_UF_INT             (1 << 10)
220 #define MSF_INT                  (1 << 12)
221 #define WIN_A_OF_INT             (1 << 14)
222 #define WIN_B_OF_INT             (1 << 15)
223 #define WIN_C_OF_INT             (1 << 16)
224 #define HEAD_UF_INT              (1 << 23)
225 #define SD3_BUCKET_WALK_DONE_INT (1 << 24)
226 #define DSC_OBUF_UF_INT          (1 << 26)
227 #define DSC_RBUF_UF_INT          (1 << 27)
228 #define DSC_BBUF_UF_INT          (1 << 28)
229 #define DSC_TO_UF_INT            (1 << 29)
230 
231 #define DC_CMD_SIGNAL_RAISE1			0x03c
232 #define DC_CMD_SIGNAL_RAISE2			0x03d
233 #define DC_CMD_SIGNAL_RAISE3			0x03e
234 
235 #define DC_CMD_STATE_ACCESS			0x040
236 #define READ_MUX  (1 << 0)
237 #define WRITE_MUX (1 << 2)
238 
239 #define DC_CMD_STATE_CONTROL			0x041
240 #define GENERAL_ACT_REQ (1 <<  0)
241 #define WIN_A_ACT_REQ   (1 <<  1)
242 #define WIN_B_ACT_REQ   (1 <<  2)
243 #define WIN_C_ACT_REQ   (1 <<  3)
244 #define CURSOR_ACT_REQ  (1 <<  7)
245 #define GENERAL_UPDATE  (1 <<  8)
246 #define WIN_A_UPDATE    (1 <<  9)
247 #define WIN_B_UPDATE    (1 << 10)
248 #define WIN_C_UPDATE    (1 << 11)
249 #define CURSOR_UPDATE   (1 << 15)
250 #define COMMON_ACTREQ   (1 << 16)
251 #define COMMON_UPDATE   (1 << 17)
252 #define NC_HOST_TRIG    (1 << 24)
253 
254 #define DC_CMD_DISPLAY_WINDOW_HEADER		0x042
255 #define WINDOW_A_SELECT (1 << 4)
256 #define WINDOW_B_SELECT (1 << 5)
257 #define WINDOW_C_SELECT (1 << 6)
258 
259 #define DC_CMD_REG_ACT_CONTROL			0x043
260 
261 #define DC_COM_CRC_CONTROL			0x300
262 #define  DC_COM_CRC_CONTROL_ALWAYS (1 << 3)
263 #define  DC_COM_CRC_CONTROL_FULL_FRAME  (0 << 2)
264 #define  DC_COM_CRC_CONTROL_ACTIVE_DATA (1 << 2)
265 #define  DC_COM_CRC_CONTROL_WAIT (1 << 1)
266 #define  DC_COM_CRC_CONTROL_ENABLE (1 << 0)
267 #define DC_COM_CRC_CHECKSUM			0x301
268 #define DC_COM_PIN_OUTPUT_ENABLE(x) (0x302 + (x))
269 #define DC_COM_PIN_OUTPUT_POLARITY(x) (0x306 + (x))
270 #define LVS_OUTPUT_POLARITY_LOW (1 << 28)
271 #define LHS_OUTPUT_POLARITY_LOW (1 << 30)
272 #define DC_COM_PIN_OUTPUT_DATA(x) (0x30a + (x))
273 #define DC_COM_PIN_INPUT_ENABLE(x) (0x30e + (x))
274 #define DC_COM_PIN_INPUT_DATA(x) (0x312 + (x))
275 #define DC_COM_PIN_OUTPUT_SELECT(x) (0x314 + (x))
276 
277 #define DC_COM_PIN_MISC_CONTROL			0x31b
278 #define DC_COM_PIN_PM0_CONTROL			0x31c
279 #define DC_COM_PIN_PM0_DUTY_CYCLE		0x31d
280 #define DC_COM_PIN_PM1_CONTROL			0x31e
281 #define DC_COM_PIN_PM1_DUTY_CYCLE		0x31f
282 
283 #define DC_COM_SPI_CONTROL			0x320
284 #define DC_COM_SPI_START_BYTE			0x321
285 #define DC_COM_HSPI_WRITE_DATA_AB		0x322
286 #define DC_COM_HSPI_WRITE_DATA_CD		0x323
287 #define DC_COM_HSPI_CS_DC			0x324
288 #define DC_COM_SCRATCH_REGISTER_A		0x325
289 #define DC_COM_SCRATCH_REGISTER_B		0x326
290 #define DC_COM_GPIO_CTRL			0x327
291 #define DC_COM_GPIO_DEBOUNCE_COUNTER		0x328
292 #define DC_COM_CRC_CHECKSUM_LATCHED		0x329
293 
294 #define DC_COM_RG_UNDERFLOW			0x365
295 #define  UNDERFLOW_MODE_RED      (1 << 8)
296 #define  UNDERFLOW_REPORT_ENABLE (1 << 0)
297 
298 #define DC_DISP_DISP_SIGNAL_OPTIONS0		0x400
299 #define H_PULSE0_ENABLE (1 <<  8)
300 #define H_PULSE1_ENABLE (1 << 10)
301 #define H_PULSE2_ENABLE (1 << 12)
302 
303 #define DC_DISP_DISP_SIGNAL_OPTIONS1		0x401
304 
305 #define DC_DISP_DISP_WIN_OPTIONS		0x402
306 #define HDMI_ENABLE	(1 << 30)
307 #define DSI_ENABLE	(1 << 29)
308 #define SOR1_TIMING_CYA	(1 << 27)
309 #define CURSOR_ENABLE	(1 << 16)
310 
311 #define SOR_ENABLE(x)	(1 << (25 + (((x) > 1) ? ((x) + 1) : (x))))
312 
313 #define DC_DISP_DISP_MEM_HIGH_PRIORITY		0x403
314 #define CURSOR_THRESHOLD(x)   (((x) & 0x03) << 24)
315 #define WINDOW_A_THRESHOLD(x) (((x) & 0x7f) << 16)
316 #define WINDOW_B_THRESHOLD(x) (((x) & 0x7f) <<  8)
317 #define WINDOW_C_THRESHOLD(x) (((x) & 0xff) <<  0)
318 
319 #define DC_DISP_DISP_MEM_HIGH_PRIORITY_TIMER	0x404
320 #define CURSOR_DELAY(x)   (((x) & 0x3f) << 24)
321 #define WINDOW_A_DELAY(x) (((x) & 0x3f) << 16)
322 #define WINDOW_B_DELAY(x) (((x) & 0x3f) <<  8)
323 #define WINDOW_C_DELAY(x) (((x) & 0x3f) <<  0)
324 
325 #define DC_DISP_DISP_TIMING_OPTIONS		0x405
326 #define VSYNC_H_POSITION(x) ((x) & 0xfff)
327 
328 #define DC_DISP_REF_TO_SYNC			0x406
329 #define DC_DISP_SYNC_WIDTH			0x407
330 #define DC_DISP_BACK_PORCH			0x408
331 #define DC_DISP_ACTIVE				0x409
332 #define DC_DISP_FRONT_PORCH			0x40a
333 #define DC_DISP_H_PULSE0_CONTROL		0x40b
334 #define DC_DISP_H_PULSE0_POSITION_A		0x40c
335 #define DC_DISP_H_PULSE0_POSITION_B		0x40d
336 #define DC_DISP_H_PULSE0_POSITION_C		0x40e
337 #define DC_DISP_H_PULSE0_POSITION_D		0x40f
338 #define DC_DISP_H_PULSE1_CONTROL		0x410
339 #define DC_DISP_H_PULSE1_POSITION_A		0x411
340 #define DC_DISP_H_PULSE1_POSITION_B		0x412
341 #define DC_DISP_H_PULSE1_POSITION_C		0x413
342 #define DC_DISP_H_PULSE1_POSITION_D		0x414
343 #define DC_DISP_H_PULSE2_CONTROL		0x415
344 #define DC_DISP_H_PULSE2_POSITION_A		0x416
345 #define DC_DISP_H_PULSE2_POSITION_B		0x417
346 #define DC_DISP_H_PULSE2_POSITION_C		0x418
347 #define DC_DISP_H_PULSE2_POSITION_D		0x419
348 #define DC_DISP_V_PULSE0_CONTROL		0x41a
349 #define DC_DISP_V_PULSE0_POSITION_A		0x41b
350 #define DC_DISP_V_PULSE0_POSITION_B		0x41c
351 #define DC_DISP_V_PULSE0_POSITION_C		0x41d
352 #define DC_DISP_V_PULSE1_CONTROL		0x41e
353 #define DC_DISP_V_PULSE1_POSITION_A		0x41f
354 #define DC_DISP_V_PULSE1_POSITION_B		0x420
355 #define DC_DISP_V_PULSE1_POSITION_C		0x421
356 #define DC_DISP_V_PULSE2_CONTROL		0x422
357 #define DC_DISP_V_PULSE2_POSITION_A		0x423
358 #define DC_DISP_V_PULSE3_CONTROL		0x424
359 #define DC_DISP_V_PULSE3_POSITION_A		0x425
360 #define DC_DISP_M0_CONTROL			0x426
361 #define DC_DISP_M1_CONTROL			0x427
362 #define DC_DISP_DI_CONTROL			0x428
363 #define DC_DISP_PP_CONTROL			0x429
364 #define DC_DISP_PP_SELECT_A			0x42a
365 #define DC_DISP_PP_SELECT_B			0x42b
366 #define DC_DISP_PP_SELECT_C			0x42c
367 #define DC_DISP_PP_SELECT_D			0x42d
368 
369 #define PULSE_MODE_NORMAL    (0 << 3)
370 #define PULSE_MODE_ONE_CLOCK (1 << 3)
371 #define PULSE_POLARITY_HIGH  (0 << 4)
372 #define PULSE_POLARITY_LOW   (1 << 4)
373 #define PULSE_QUAL_ALWAYS    (0 << 6)
374 #define PULSE_QUAL_VACTIVE   (2 << 6)
375 #define PULSE_QUAL_VACTIVE1  (3 << 6)
376 #define PULSE_LAST_START_A   (0 << 8)
377 #define PULSE_LAST_END_A     (1 << 8)
378 #define PULSE_LAST_START_B   (2 << 8)
379 #define PULSE_LAST_END_B     (3 << 8)
380 #define PULSE_LAST_START_C   (4 << 8)
381 #define PULSE_LAST_END_C     (5 << 8)
382 #define PULSE_LAST_START_D   (6 << 8)
383 #define PULSE_LAST_END_D     (7 << 8)
384 
385 #define PULSE_START(x) (((x) & 0xfff) <<  0)
386 #define PULSE_END(x)   (((x) & 0xfff) << 16)
387 
388 #define DC_DISP_DISP_CLOCK_CONTROL		0x42e
389 #define PIXEL_CLK_DIVIDER_PCD1  (0 << 8)
390 #define PIXEL_CLK_DIVIDER_PCD1H (1 << 8)
391 #define PIXEL_CLK_DIVIDER_PCD2  (2 << 8)
392 #define PIXEL_CLK_DIVIDER_PCD3  (3 << 8)
393 #define PIXEL_CLK_DIVIDER_PCD4  (4 << 8)
394 #define PIXEL_CLK_DIVIDER_PCD6  (5 << 8)
395 #define PIXEL_CLK_DIVIDER_PCD8  (6 << 8)
396 #define PIXEL_CLK_DIVIDER_PCD9  (7 << 8)
397 #define PIXEL_CLK_DIVIDER_PCD12 (8 << 8)
398 #define PIXEL_CLK_DIVIDER_PCD16 (9 << 8)
399 #define PIXEL_CLK_DIVIDER_PCD18 (10 << 8)
400 #define PIXEL_CLK_DIVIDER_PCD24 (11 << 8)
401 #define PIXEL_CLK_DIVIDER_PCD13 (12 << 8)
402 #define SHIFT_CLK_DIVIDER(x)    ((x) & 0xff)
403 
404 #define DC_DISP_DISP_INTERFACE_CONTROL		0x42f
405 #define DISP_DATA_FORMAT_DF1P1C    (0 << 0)
406 #define DISP_DATA_FORMAT_DF1P2C24B (1 << 0)
407 #define DISP_DATA_FORMAT_DF1P2C18B (2 << 0)
408 #define DISP_DATA_FORMAT_DF1P2C16B (3 << 0)
409 #define DISP_DATA_FORMAT_DF2S      (4 << 0)
410 #define DISP_DATA_FORMAT_DF3S      (5 << 0)
411 #define DISP_DATA_FORMAT_DFSPI     (6 << 0)
412 #define DISP_DATA_FORMAT_DF1P3C24B (7 << 0)
413 #define DISP_DATA_FORMAT_DF1P3C18B (8 << 0)
414 #define DISP_ALIGNMENT_MSB         (0 << 8)
415 #define DISP_ALIGNMENT_LSB         (1 << 8)
416 #define DISP_ORDER_RED_BLUE        (0 << 9)
417 #define DISP_ORDER_BLUE_RED        (1 << 9)
418 
419 #define DC_DISP_DISP_COLOR_CONTROL		0x430
420 #define BASE_COLOR_SIZE666     ( 0 << 0)
421 #define BASE_COLOR_SIZE111     ( 1 << 0)
422 #define BASE_COLOR_SIZE222     ( 2 << 0)
423 #define BASE_COLOR_SIZE333     ( 3 << 0)
424 #define BASE_COLOR_SIZE444     ( 4 << 0)
425 #define BASE_COLOR_SIZE555     ( 5 << 0)
426 #define BASE_COLOR_SIZE565     ( 6 << 0)
427 #define BASE_COLOR_SIZE332     ( 7 << 0)
428 #define BASE_COLOR_SIZE888     ( 8 << 0)
429 #define BASE_COLOR_SIZE101010  (10 << 0)
430 #define BASE_COLOR_SIZE121212  (12 << 0)
431 #define DITHER_CONTROL_MASK    (3 << 8)
432 #define DITHER_CONTROL_DISABLE (0 << 8)
433 #define DITHER_CONTROL_ORDERED (2 << 8)
434 #define DITHER_CONTROL_ERRDIFF (3 << 8)
435 #define BASE_COLOR_SIZE_MASK   (0xf << 0)
436 #define BASE_COLOR_SIZE_666    (  0 << 0)
437 #define BASE_COLOR_SIZE_111    (  1 << 0)
438 #define BASE_COLOR_SIZE_222    (  2 << 0)
439 #define BASE_COLOR_SIZE_333    (  3 << 0)
440 #define BASE_COLOR_SIZE_444    (  4 << 0)
441 #define BASE_COLOR_SIZE_555    (  5 << 0)
442 #define BASE_COLOR_SIZE_565    (  6 << 0)
443 #define BASE_COLOR_SIZE_332    (  7 << 0)
444 #define BASE_COLOR_SIZE_888    (  8 << 0)
445 #define BASE_COLOR_SIZE_101010 ( 10 << 0)
446 #define BASE_COLOR_SIZE_121212 ( 12 << 0)
447 
448 #define DC_DISP_SHIFT_CLOCK_OPTIONS		0x431
449 #define  SC1_H_QUALIFIER_NONE	(1 << 16)
450 #define  SC0_H_QUALIFIER_NONE	(1 <<  0)
451 
452 #define DC_DISP_DATA_ENABLE_OPTIONS		0x432
453 #define DE_SELECT_ACTIVE_BLANK  (0 << 0)
454 #define DE_SELECT_ACTIVE        (1 << 0)
455 #define DE_SELECT_ACTIVE_IS     (2 << 0)
456 #define DE_CONTROL_ONECLK       (0 << 2)
457 #define DE_CONTROL_NORMAL       (1 << 2)
458 #define DE_CONTROL_EARLY_EXT    (2 << 2)
459 #define DE_CONTROL_EARLY        (3 << 2)
460 #define DE_CONTROL_ACTIVE_BLANK (4 << 2)
461 
462 #define DC_DISP_SERIAL_INTERFACE_OPTIONS	0x433
463 #define DC_DISP_LCD_SPI_OPTIONS			0x434
464 #define DC_DISP_BORDER_COLOR			0x435
465 #define DC_DISP_COLOR_KEY0_LOWER		0x436
466 #define DC_DISP_COLOR_KEY0_UPPER		0x437
467 #define DC_DISP_COLOR_KEY1_LOWER		0x438
468 #define DC_DISP_COLOR_KEY1_UPPER		0x439
469 
470 #define DC_DISP_CURSOR_FOREGROUND		0x43c
471 #define DC_DISP_CURSOR_BACKGROUND		0x43d
472 
473 #define DC_DISP_CURSOR_START_ADDR		0x43e
474 #define CURSOR_CLIP_DISPLAY	(0 << 28)
475 #define CURSOR_CLIP_WIN_A	(1 << 28)
476 #define CURSOR_CLIP_WIN_B	(2 << 28)
477 #define CURSOR_CLIP_WIN_C	(3 << 28)
478 #define CURSOR_SIZE_32x32	(0 << 24)
479 #define CURSOR_SIZE_64x64	(1 << 24)
480 #define CURSOR_SIZE_128x128	(2 << 24)
481 #define CURSOR_SIZE_256x256	(3 << 24)
482 #define DC_DISP_CURSOR_START_ADDR_NS		0x43f
483 
484 #define DC_DISP_CURSOR_POSITION			0x440
485 #define DC_DISP_CURSOR_POSITION_NS		0x441
486 
487 #define DC_DISP_INIT_SEQ_CONTROL		0x442
488 #define DC_DISP_SPI_INIT_SEQ_DATA_A		0x443
489 #define DC_DISP_SPI_INIT_SEQ_DATA_B		0x444
490 #define DC_DISP_SPI_INIT_SEQ_DATA_C		0x445
491 #define DC_DISP_SPI_INIT_SEQ_DATA_D		0x446
492 
493 #define DC_DISP_DC_MCCIF_FIFOCTRL		0x480
494 #define DC_DISP_MCCIF_DISPLAY0A_HYST		0x481
495 #define DC_DISP_MCCIF_DISPLAY0B_HYST		0x482
496 #define DC_DISP_MCCIF_DISPLAY1A_HYST		0x483
497 #define DC_DISP_MCCIF_DISPLAY1B_HYST		0x484
498 
499 #define DC_DISP_DAC_CRT_CTRL			0x4c0
500 #define DC_DISP_DISP_MISC_CONTROL		0x4c1
501 #define DC_DISP_SD_CONTROL			0x4c2
502 #define DC_DISP_SD_CSC_COEFF			0x4c3
503 #define DC_DISP_SD_LUT(x)			(0x4c4 + (x))
504 #define DC_DISP_SD_FLICKER_CONTROL		0x4cd
505 #define DC_DISP_DC_PIXEL_COUNT			0x4ce
506 #define DC_DISP_SD_HISTOGRAM(x)			(0x4cf + (x))
507 #define DC_DISP_SD_BL_PARAMETERS		0x4d7
508 #define DC_DISP_SD_BL_TF(x)			(0x4d8 + (x))
509 #define DC_DISP_SD_BL_CONTROL			0x4dc
510 #define DC_DISP_SD_HW_K_VALUES			0x4dd
511 #define DC_DISP_SD_MAN_K_VALUES			0x4de
512 
513 #define DC_DISP_BLEND_BACKGROUND_COLOR		0x4e4
514 #define  BACKGROUND_COLOR_ALPHA(x) (((x) & 0xff) << 24)
515 #define  BACKGROUND_COLOR_BLUE(x)  (((x) & 0xff) << 16)
516 #define  BACKGROUND_COLOR_GREEN(x) (((x) & 0xff) << 8)
517 #define  BACKGROUND_COLOR_RED(x)   (((x) & 0xff) << 0)
518 
519 #define DC_DISP_INTERLACE_CONTROL		0x4e5
520 #define  INTERLACE_STATUS (1 << 2)
521 #define  INTERLACE_START  (1 << 1)
522 #define  INTERLACE_ENABLE (1 << 0)
523 
524 #define DC_DISP_CURSOR_START_ADDR_HI		0x4ec
525 #define DC_DISP_BLEND_CURSOR_CONTROL		0x4f1
526 #define CURSOR_COMPOSITION_MODE_BLEND		(0 << 25)
527 #define CURSOR_COMPOSITION_MODE_XOR		(1 << 25)
528 #define CURSOR_MODE_LEGACY			(0 << 24)
529 #define CURSOR_MODE_NORMAL			(1 << 24)
530 #define CURSOR_DST_BLEND_ZERO			(0 << 16)
531 #define CURSOR_DST_BLEND_K1			(1 << 16)
532 #define CURSOR_DST_BLEND_NEG_K1_TIMES_SRC	(2 << 16)
533 #define CURSOR_DST_BLEND_MASK			(3 << 16)
534 #define CURSOR_SRC_BLEND_K1			(0 << 8)
535 #define CURSOR_SRC_BLEND_K1_TIMES_SRC		(1 << 8)
536 #define CURSOR_SRC_BLEND_MASK			(3 << 8)
537 #define CURSOR_ALPHA				0xff
538 
539 #define DC_WIN_CORE_ACT_CONTROL 0x50e
540 #define  VCOUNTER (0 << 0)
541 #define  HCOUNTER (1 << 0)
542 
543 #define DC_WIN_CORE_IHUB_WGRP_LATENCY_CTLA 0x543
544 #define  LATENCY_CTL_MODE_ENABLE (1 << 2)
545 
546 #define DC_WIN_CORE_IHUB_WGRP_LATENCY_CTLB 0x544
547 #define  WATERMARK_MASK 0x1fffffff
548 
549 #define DC_WIN_CORE_PRECOMP_WGRP_PIPE_METER 0x560
550 #define  PIPE_METER_INT(x)  (((x) & 0xff) << 8)
551 #define  PIPE_METER_FRAC(x) (((x) & 0xff) << 0)
552 
553 #define DC_WIN_CORE_IHUB_WGRP_POOL_CONFIG 0x561
554 #define  MEMPOOL_ENTRIES(x) (((x) & 0xffff) << 0)
555 
556 #define DC_WIN_CORE_IHUB_WGRP_FETCH_METER 0x562
557 #define  SLOTS(x) (((x) & 0xff) << 0)
558 
559 #define DC_WIN_CORE_IHUB_LINEBUF_CONFIG 0x563
560 #define  MODE_TWO_LINES  (0 << 14)
561 #define  MODE_FOUR_LINES (1 << 14)
562 
563 #define DC_WIN_CORE_IHUB_THREAD_GROUP 0x568
564 #define  THREAD_NUM_MASK (0x1f << 1)
565 #define  THREAD_NUM(x) (((x) & 0x1f) << 1)
566 #define  THREAD_GROUP_ENABLE (1 << 0)
567 
568 #define DC_WIN_H_FILTER_P(p)			(0x601 + (p))
569 #define DC_WIN_V_FILTER_P(p)			(0x619 + (p))
570 
571 #define DC_WIN_CSC_YOF				0x611
572 #define DC_WIN_CSC_KYRGB			0x612
573 #define DC_WIN_CSC_KUR				0x613
574 #define DC_WIN_CSC_KVR				0x614
575 #define DC_WIN_CSC_KUG				0x615
576 #define DC_WIN_CSC_KVG				0x616
577 #define DC_WIN_CSC_KUB				0x617
578 #define DC_WIN_CSC_KVB				0x618
579 
580 #define DC_WIN_WIN_OPTIONS			0x700
581 #define H_DIRECTION  (1 <<  0)
582 #define V_DIRECTION  (1 <<  2)
583 #define COLOR_EXPAND (1 <<  6)
584 #define H_FILTER     (1 <<  8)
585 #define V_FILTER     (1 << 10)
586 #define CSC_ENABLE   (1 << 18)
587 #define WIN_ENABLE   (1 << 30)
588 
589 #define DC_WIN_BYTE_SWAP			0x701
590 #define BYTE_SWAP_NOSWAP  (0 << 0)
591 #define BYTE_SWAP_SWAP2   (1 << 0)
592 #define BYTE_SWAP_SWAP4   (2 << 0)
593 #define BYTE_SWAP_SWAP4HW (3 << 0)
594 
595 #define DC_WIN_BUFFER_CONTROL			0x702
596 #define BUFFER_CONTROL_HOST  (0 << 0)
597 #define BUFFER_CONTROL_VI    (1 << 0)
598 #define BUFFER_CONTROL_EPP   (2 << 0)
599 #define BUFFER_CONTROL_MPEGE (3 << 0)
600 #define BUFFER_CONTROL_SB2D  (4 << 0)
601 
602 #define DC_WIN_COLOR_DEPTH			0x703
603 #define WIN_COLOR_DEPTH_P1              0
604 #define WIN_COLOR_DEPTH_P2              1
605 #define WIN_COLOR_DEPTH_P4              2
606 #define WIN_COLOR_DEPTH_P8              3
607 #define WIN_COLOR_DEPTH_B4G4R4A4        4
608 #define WIN_COLOR_DEPTH_B5G5R5A1        5
609 #define WIN_COLOR_DEPTH_B5G6R5          6
610 #define WIN_COLOR_DEPTH_A1B5G5R5        7
611 #define WIN_COLOR_DEPTH_B8G8R8A8       12
612 #define WIN_COLOR_DEPTH_R8G8B8A8       13
613 #define WIN_COLOR_DEPTH_B6x2G6x2R6x2A8 14
614 #define WIN_COLOR_DEPTH_R6x2G6x2B6x2A8 15
615 #define WIN_COLOR_DEPTH_YCbCr422       16
616 #define WIN_COLOR_DEPTH_YUV422         17
617 #define WIN_COLOR_DEPTH_YCbCr420P      18
618 #define WIN_COLOR_DEPTH_YUV420P        19
619 #define WIN_COLOR_DEPTH_YCbCr422P      20
620 #define WIN_COLOR_DEPTH_YUV422P        21
621 #define WIN_COLOR_DEPTH_YCbCr422R      22
622 #define WIN_COLOR_DEPTH_YUV422R        23
623 #define WIN_COLOR_DEPTH_YCbCr422RA     24
624 #define WIN_COLOR_DEPTH_YUV422RA       25
625 #define WIN_COLOR_DEPTH_R4G4B4A4       27
626 #define WIN_COLOR_DEPTH_R5G5B5A        28
627 #define WIN_COLOR_DEPTH_AR5G5B5        29
628 #define WIN_COLOR_DEPTH_B5G5R5X1       30
629 #define WIN_COLOR_DEPTH_X1B5G5R5       31
630 #define WIN_COLOR_DEPTH_R5G5B5X1       32
631 #define WIN_COLOR_DEPTH_X1R5G5B5       33
632 #define WIN_COLOR_DEPTH_R5G6B5         34
633 #define WIN_COLOR_DEPTH_A8R8G8B8       35
634 #define WIN_COLOR_DEPTH_A8B8G8R8       36
635 #define WIN_COLOR_DEPTH_B8G8R8X8       37
636 #define WIN_COLOR_DEPTH_R8G8B8X8       38
637 #define WIN_COLOR_DEPTH_X8B8G8R8       65
638 #define WIN_COLOR_DEPTH_X8R8G8B8       66
639 
640 #define DC_WIN_POSITION				0x704
641 #define H_POSITION(x) (((x) & 0x1fff) <<  0) /* XXX 0x7fff on Tegra186 */
642 #define V_POSITION(x) (((x) & 0x1fff) << 16) /* XXX 0x7fff on Tegra186 */
643 
644 #define DC_WIN_SIZE				0x705
645 #define H_SIZE(x) (((x) & 0x1fff) <<  0) /* XXX 0x7fff on Tegra186 */
646 #define V_SIZE(x) (((x) & 0x1fff) << 16) /* XXX 0x7fff on Tegra186 */
647 
648 #define DC_WIN_PRESCALED_SIZE			0x706
649 #define H_PRESCALED_SIZE(x) (((x) & 0x7fff) <<  0)
650 #define V_PRESCALED_SIZE(x) (((x) & 0x1fff) << 16) /* XXX 0x7fff on Tegra186 */
651 
652 #define DC_WIN_H_INITIAL_DDA			0x707
653 #define DC_WIN_V_INITIAL_DDA			0x708
654 #define DC_WIN_DDA_INC				0x709
655 #define H_DDA_INC(x) (((x) & 0xffff) <<  0)
656 #define V_DDA_INC(x) (((x) & 0xffff) << 16)
657 
658 #define DC_WIN_LINE_STRIDE			0x70a
659 #define DC_WIN_BUF_STRIDE			0x70b
660 #define DC_WIN_UV_BUF_STRIDE			0x70c
661 #define DC_WIN_BUFFER_ADDR_MODE			0x70d
662 #define DC_WIN_BUFFER_ADDR_MODE_LINEAR		(0 <<  0)
663 #define DC_WIN_BUFFER_ADDR_MODE_TILE		(1 <<  0)
664 #define DC_WIN_BUFFER_ADDR_MODE_LINEAR_UV	(0 << 16)
665 #define DC_WIN_BUFFER_ADDR_MODE_TILE_UV		(1 << 16)
666 
667 #define DC_WIN_DV_CONTROL			0x70e
668 
669 #define DC_WIN_BLEND_NOKEY			0x70f
670 #define  BLEND_WEIGHT1(x) (((x) & 0xff) << 16)
671 #define  BLEND_WEIGHT0(x) (((x) & 0xff) <<  8)
672 
673 #define DC_WIN_BLEND_1WIN			0x710
674 #define  BLEND_CONTROL_FIX    (0 << 2)
675 #define  BLEND_CONTROL_ALPHA  (1 << 2)
676 #define  BLEND_COLOR_KEY_NONE (0 << 0)
677 #define  BLEND_COLOR_KEY_0    (1 << 0)
678 #define  BLEND_COLOR_KEY_1    (2 << 0)
679 #define  BLEND_COLOR_KEY_BOTH (3 << 0)
680 
681 #define DC_WIN_BLEND_2WIN_X			0x711
682 #define  BLEND_CONTROL_DEPENDENT (2 << 2)
683 
684 #define DC_WIN_BLEND_2WIN_Y			0x712
685 #define DC_WIN_BLEND_3WIN_XY			0x713
686 
687 #define DC_WIN_HP_FETCH_CONTROL			0x714
688 
689 #define DC_WINBUF_START_ADDR			0x800
690 #define DC_WINBUF_START_ADDR_NS			0x801
691 #define DC_WINBUF_START_ADDR_U			0x802
692 #define DC_WINBUF_START_ADDR_U_NS		0x803
693 #define DC_WINBUF_START_ADDR_V			0x804
694 #define DC_WINBUF_START_ADDR_V_NS		0x805
695 
696 #define DC_WINBUF_ADDR_H_OFFSET			0x806
697 #define DC_WINBUF_ADDR_H_OFFSET_NS		0x807
698 #define DC_WINBUF_ADDR_V_OFFSET			0x808
699 #define DC_WINBUF_ADDR_V_OFFSET_NS		0x809
700 
701 #define DC_WINBUF_UFLOW_STATUS			0x80a
702 #define DC_WINBUF_SURFACE_KIND			0x80b
703 #define DC_WINBUF_SURFACE_KIND_PITCH	(0 << 0)
704 #define DC_WINBUF_SURFACE_KIND_TILED	(1 << 0)
705 #define DC_WINBUF_SURFACE_KIND_BLOCK	(2 << 0)
706 #define DC_WINBUF_SURFACE_KIND_BLOCK_HEIGHT(x) (((x) & 0x7) << 4)
707 
708 #define DC_WINBUF_START_ADDR_HI			0x80d
709 
710 #define DC_WINBUF_START_ADDR_HI_U		0x80f
711 #define DC_WINBUF_START_ADDR_HI_V		0x811
712 
713 #define DC_WINBUF_CDE_CONTROL			0x82f
714 #define  ENABLE_SURFACE (1 << 0)
715 
716 #define DC_WINBUF_AD_UFLOW_STATUS		0xbca
717 #define DC_WINBUF_BD_UFLOW_STATUS		0xdca
718 #define DC_WINBUF_CD_UFLOW_STATUS		0xfca
719 
720 /* Tegra186 and later */
721 #define DC_DISP_CORE_SOR_SET_CONTROL(x)		(0x403 + (x))
722 #define PROTOCOL_MASK (0xf << 8)
723 #define PROTOCOL_SINGLE_TMDS_A (0x1 << 8)
724 
725 #define DC_DISP_PCALC_HEAD_SET_CROPPED_POINT_IN_CURSOR	0x442
726 #define DC_DISP_PCALC_HEAD_SET_CROPPED_SIZE_IN_CURSOR	0x446
727 
728 #define DC_WINC_PRECOMP_WGRP_PIPE_CAPA 0x500
729 #define DC_WINC_PRECOMP_WGRP_PIPE_CAPB 0x501
730 #define DC_WINC_PRECOMP_WGRP_PIPE_CAPC 0x502
731 #define  MAX_PIXELS_5TAP444(x) ((x) & 0xffff)
732 #define DC_WINC_PRECOMP_WGRP_PIPE_CAPD 0x503
733 #define DC_WINC_PRECOMP_WGRP_PIPE_CAPE 0x504
734 #define  MAX_PIXELS_2TAP444(x) ((x) & 0xffff)
735 #define DC_WINC_PRECOMP_WGRP_PIPE_CAPF 0x505
736 
737 #define DC_WIN_CORE_WINDOWGROUP_SET_CONTROL	0x702
738 #define OWNER_MASK (0xf << 0)
739 #define OWNER(x) (((x) & 0xf) << 0)
740 
741 #define DC_WIN_CROPPED_SIZE			0x706
742 
743 #define DC_WIN_SET_INPUT_SCALER_H_START_PHASE	0x707
744 #define DC_WIN_SET_INPUT_SCALER_V_START_PHASE	0x708
745 
746 #define DC_WIN_PLANAR_STORAGE			0x709
747 #define PITCH(x) (((x) >> 6) & 0x1fff)
748 
749 #define DC_WIN_PLANAR_STORAGE_UV		0x70a
750 #define  PITCH_U(x) ((((x) >> 6) & 0x1fff) <<  0)
751 #define  PITCH_V(x) ((((x) >> 6) & 0x1fff) << 16)
752 
753 #define DC_WIN_SET_INPUT_SCALER_HPHASE_INCR	0x70b
754 #define DC_WIN_SET_INPUT_SCALER_VPHASE_INCR	0x70c
755 
756 #define DC_WIN_SET_PARAMS			0x70d
757 #define  CLAMP_BEFORE_BLEND (1 << 15)
758 #define  DEGAMMA_NONE (0 << 13)
759 #define  DEGAMMA_SRGB (1 << 13)
760 #define  DEGAMMA_YUV8_10 (2 << 13)
761 #define  DEGAMMA_YUV12 (3 << 13)
762 #define  INPUT_RANGE_BYPASS (0 << 10)
763 #define  INPUT_RANGE_LIMITED (1 << 10)
764 #define  INPUT_RANGE_FULL (2 << 10)
765 #define  COLOR_SPACE_RGB (0 << 8)
766 #define  COLOR_SPACE_YUV_601 (1 << 8)
767 #define  COLOR_SPACE_YUV_709 (2 << 8)
768 #define  COLOR_SPACE_YUV_2020 (3 << 8)
769 
770 #define DC_WIN_WINDOWGROUP_SET_CONTROL_INPUT_SCALER	0x70e
771 #define  HORIZONTAL_TAPS_2 (1 << 3)
772 #define  HORIZONTAL_TAPS_5 (4 << 3)
773 #define  VERTICAL_TAPS_2 (1 << 0)
774 #define  VERTICAL_TAPS_5 (4 << 0)
775 
776 #define DC_WIN_WINDOWGROUP_SET_INPUT_SCALER_COEFF 0x70f
777 #define  COEFF_INDEX(x) (((x) & 0xff) << 15)
778 #define  COEFF_DATA(x) (((x) & 0x3ff) << 0)
779 
780 #define DC_WIN_WINDOWGROUP_SET_INPUT_SCALER_USAGE	0x711
781 #define  INPUT_SCALER_USE422  (1 << 2)
782 #define  INPUT_SCALER_VBYPASS (1 << 1)
783 #define  INPUT_SCALER_HBYPASS (1 << 0)
784 
785 #define DC_WIN_BLEND_LAYER_CONTROL		0x716
786 #define  COLOR_KEY_NONE (0 << 25)
787 #define  COLOR_KEY_SRC (1 << 25)
788 #define  COLOR_KEY_DST (2 << 25)
789 #define  BLEND_BYPASS (1 << 24)
790 #define  K2(x) (((x) & 0xff) << 16)
791 #define  K1(x) (((x) & 0xff) << 8)
792 #define  WINDOW_LAYER_DEPTH(x) (((x) & 0xff) << 0)
793 
794 #define DC_WIN_BLEND_MATCH_SELECT		0x717
795 #define  BLEND_FACTOR_DST_ALPHA_ZERO			(0 << 12)
796 #define  BLEND_FACTOR_DST_ALPHA_ONE			(1 << 12)
797 #define  BLEND_FACTOR_DST_ALPHA_NEG_K1_TIMES_SRC	(2 << 12)
798 #define  BLEND_FACTOR_DST_ALPHA_K2			(3 << 12)
799 #define  BLEND_FACTOR_SRC_ALPHA_ZERO			(0 << 8)
800 #define  BLEND_FACTOR_SRC_ALPHA_K1			(1 << 8)
801 #define  BLEND_FACTOR_SRC_ALPHA_K2			(2 << 8)
802 #define  BLEND_FACTOR_SRC_ALPHA_NEG_K1_TIMES_DST	(3 << 8)
803 #define  BLEND_FACTOR_DST_COLOR_ZERO			(0 << 4)
804 #define  BLEND_FACTOR_DST_COLOR_ONE			(1 << 4)
805 #define  BLEND_FACTOR_DST_COLOR_K1			(2 << 4)
806 #define  BLEND_FACTOR_DST_COLOR_K2			(3 << 4)
807 #define  BLEND_FACTOR_DST_COLOR_K1_TIMES_DST		(4 << 4)
808 #define  BLEND_FACTOR_DST_COLOR_NEG_K1_TIMES_DST	(5 << 4)
809 #define  BLEND_FACTOR_DST_COLOR_NEG_K1_TIMES_SRC	(6 << 4)
810 #define  BLEND_FACTOR_DST_COLOR_NEG_K1			(7 << 4)
811 #define  BLEND_FACTOR_SRC_COLOR_ZERO			(0 << 0)
812 #define  BLEND_FACTOR_SRC_COLOR_ONE			(1 << 0)
813 #define  BLEND_FACTOR_SRC_COLOR_K1			(2 << 0)
814 #define  BLEND_FACTOR_SRC_COLOR_K1_TIMES_DST		(3 << 0)
815 #define  BLEND_FACTOR_SRC_COLOR_NEG_K1_TIMES_DST	(4 << 0)
816 #define  BLEND_FACTOR_SRC_COLOR_K1_TIMES_SRC		(5 << 0)
817 
818 #define DC_WIN_BLEND_NOMATCH_SELECT		0x718
819 
820 #define DC_WIN_PRECOMP_WGRP_PARAMS		0x724
821 #define  SWAP_UV (1 << 0)
822 
823 #define DC_WIN_WINDOW_SET_CONTROL		0x730
824 #define  CONTROL_CSC_ENABLE (1 << 5)
825 
826 #define DC_WINBUF_CROPPED_POINT			0x806
827 #define OFFSET_Y(x) (((x) & 0xffff) << 16)
828 #define OFFSET_X(x) (((x) & 0xffff) << 0)
829 
830 #endif /* TEGRA_DC_H */
831