1 // SPDX-License-Identifier: GPL-2.0-only 2 /* 3 * DRM driver for Solomon SSD13xx OLED displays 4 * 5 * Copyright 2022 Red Hat Inc. 6 * Author: Javier Martinez Canillas <javierm@redhat.com> 7 * 8 * Based on drivers/video/fbdev/ssd1307fb.c 9 * Copyright 2012 Free Electrons 10 */ 11 12 #include <linux/backlight.h> 13 #include <linux/bitfield.h> 14 #include <linux/bits.h> 15 #include <linux/delay.h> 16 #include <linux/gpio/consumer.h> 17 #include <linux/property.h> 18 #include <linux/pwm.h> 19 #include <linux/regulator/consumer.h> 20 21 #include <drm/clients/drm_client_setup.h> 22 #include <drm/drm_atomic.h> 23 #include <drm/drm_atomic_helper.h> 24 #include <drm/drm_crtc_helper.h> 25 #include <drm/drm_damage_helper.h> 26 #include <drm/drm_edid.h> 27 #include <drm/drm_fbdev_shmem.h> 28 #include <drm/drm_format_helper.h> 29 #include <drm/drm_framebuffer.h> 30 #include <drm/drm_gem_atomic_helper.h> 31 #include <drm/drm_gem_framebuffer_helper.h> 32 #include <drm/drm_gem_shmem_helper.h> 33 #include <drm/drm_managed.h> 34 #include <drm/drm_modes.h> 35 #include <drm/drm_rect.h> 36 #include <drm/drm_probe_helper.h> 37 38 #include "ssd130x.h" 39 40 #define DRIVER_NAME "ssd130x" 41 #define DRIVER_DESC "DRM driver for Solomon SSD13xx OLED displays" 42 #define DRIVER_MAJOR 1 43 #define DRIVER_MINOR 0 44 45 #define SSD130X_PAGE_HEIGHT 8 46 47 #define SSD132X_SEGMENT_WIDTH 2 48 49 /* ssd13xx commands */ 50 #define SSD13XX_CONTRAST 0x81 51 #define SSD13XX_SET_SEG_REMAP 0xa0 52 #define SSD13XX_SET_MULTIPLEX_RATIO 0xa8 53 #define SSD13XX_DISPLAY_OFF 0xae 54 #define SSD13XX_DISPLAY_ON 0xaf 55 56 #define SSD13XX_SET_SEG_REMAP_MASK GENMASK(0, 0) 57 #define SSD13XX_SET_SEG_REMAP_SET(val) FIELD_PREP(SSD13XX_SET_SEG_REMAP_MASK, (val)) 58 59 /* ssd130x commands */ 60 #define SSD130X_PAGE_COL_START_LOW 0x00 61 #define SSD130X_PAGE_COL_START_HIGH 0x10 62 #define SSD130X_SET_ADDRESS_MODE 0x20 63 #define SSD130X_SET_COL_RANGE 0x21 64 #define SSD130X_SET_PAGE_RANGE 0x22 65 #define SSD130X_SET_LOOKUP_TABLE 0x91 66 #define SSD130X_CHARGE_PUMP 0x8d 67 #define SSD130X_START_PAGE_ADDRESS 0xb0 68 #define SSD130X_SET_COM_SCAN_DIR 0xc0 69 #define SSD130X_SET_DISPLAY_OFFSET 0xd3 70 #define SSD130X_SET_CLOCK_FREQ 0xd5 71 #define SSD130X_SET_AREA_COLOR_MODE 0xd8 72 #define SSD130X_SET_PRECHARGE_PERIOD 0xd9 73 #define SSD130X_SET_COM_PINS_CONFIG 0xda 74 #define SSD130X_SET_VCOMH 0xdb 75 76 /* ssd130x commands accessors */ 77 #define SSD130X_PAGE_COL_START_MASK GENMASK(3, 0) 78 #define SSD130X_PAGE_COL_START_HIGH_SET(val) FIELD_PREP(SSD130X_PAGE_COL_START_MASK, (val) >> 4) 79 #define SSD130X_PAGE_COL_START_LOW_SET(val) FIELD_PREP(SSD130X_PAGE_COL_START_MASK, (val)) 80 #define SSD130X_START_PAGE_ADDRESS_MASK GENMASK(2, 0) 81 #define SSD130X_START_PAGE_ADDRESS_SET(val) FIELD_PREP(SSD130X_START_PAGE_ADDRESS_MASK, (val)) 82 #define SSD130X_SET_COM_SCAN_DIR_MASK GENMASK(3, 3) 83 #define SSD130X_SET_COM_SCAN_DIR_SET(val) FIELD_PREP(SSD130X_SET_COM_SCAN_DIR_MASK, (val)) 84 #define SSD130X_SET_CLOCK_DIV_MASK GENMASK(3, 0) 85 #define SSD130X_SET_CLOCK_DIV_SET(val) FIELD_PREP(SSD130X_SET_CLOCK_DIV_MASK, (val)) 86 #define SSD130X_SET_CLOCK_FREQ_MASK GENMASK(7, 4) 87 #define SSD130X_SET_CLOCK_FREQ_SET(val) FIELD_PREP(SSD130X_SET_CLOCK_FREQ_MASK, (val)) 88 #define SSD130X_SET_PRECHARGE_PERIOD1_MASK GENMASK(3, 0) 89 #define SSD130X_SET_PRECHARGE_PERIOD1_SET(val) FIELD_PREP(SSD130X_SET_PRECHARGE_PERIOD1_MASK, (val)) 90 #define SSD130X_SET_PRECHARGE_PERIOD2_MASK GENMASK(7, 4) 91 #define SSD130X_SET_PRECHARGE_PERIOD2_SET(val) FIELD_PREP(SSD130X_SET_PRECHARGE_PERIOD2_MASK, (val)) 92 #define SSD130X_SET_COM_PINS_CONFIG1_MASK GENMASK(4, 4) 93 #define SSD130X_SET_COM_PINS_CONFIG1_SET(val) FIELD_PREP(SSD130X_SET_COM_PINS_CONFIG1_MASK, (val)) 94 #define SSD130X_SET_COM_PINS_CONFIG2_MASK GENMASK(5, 5) 95 #define SSD130X_SET_COM_PINS_CONFIG2_SET(val) FIELD_PREP(SSD130X_SET_COM_PINS_CONFIG2_MASK, (val)) 96 97 #define SSD130X_SET_ADDRESS_MODE_HORIZONTAL 0x00 98 #define SSD130X_SET_ADDRESS_MODE_VERTICAL 0x01 99 #define SSD130X_SET_ADDRESS_MODE_PAGE 0x02 100 101 #define SSD130X_SET_AREA_COLOR_MODE_ENABLE 0x1e 102 #define SSD130X_SET_AREA_COLOR_MODE_LOW_POWER 0x05 103 104 /* ssd132x commands */ 105 #define SSD132X_SET_COL_RANGE 0x15 106 #define SSD132X_SET_DEACTIVATE_SCROLL 0x2e 107 #define SSD132X_SET_ROW_RANGE 0x75 108 #define SSD132X_SET_DISPLAY_START 0xa1 109 #define SSD132X_SET_DISPLAY_OFFSET 0xa2 110 #define SSD132X_SET_DISPLAY_NORMAL 0xa4 111 #define SSD132X_SET_FUNCTION_SELECT_A 0xab 112 #define SSD132X_SET_PHASE_LENGTH 0xb1 113 #define SSD132X_SET_CLOCK_FREQ 0xb3 114 #define SSD132X_SET_GPIO 0xb5 115 #define SSD132X_SET_PRECHARGE_PERIOD 0xb6 116 #define SSD132X_SET_GRAY_SCALE_TABLE 0xb8 117 #define SSD132X_SELECT_DEFAULT_TABLE 0xb9 118 #define SSD132X_SET_PRECHARGE_VOLTAGE 0xbc 119 #define SSD130X_SET_VCOMH_VOLTAGE 0xbe 120 #define SSD132X_SET_FUNCTION_SELECT_B 0xd5 121 122 /* ssd133x commands */ 123 #define SSD133X_SET_COL_RANGE 0x15 124 #define SSD133X_SET_ROW_RANGE 0x75 125 #define SSD133X_CONTRAST_A 0x81 126 #define SSD133X_CONTRAST_B 0x82 127 #define SSD133X_CONTRAST_C 0x83 128 #define SSD133X_SET_MASTER_CURRENT 0x87 129 #define SSD132X_SET_PRECHARGE_A 0x8a 130 #define SSD132X_SET_PRECHARGE_B 0x8b 131 #define SSD132X_SET_PRECHARGE_C 0x8c 132 #define SSD133X_SET_DISPLAY_START 0xa1 133 #define SSD133X_SET_DISPLAY_OFFSET 0xa2 134 #define SSD133X_SET_DISPLAY_NORMAL 0xa4 135 #define SSD133X_SET_MASTER_CONFIG 0xad 136 #define SSD133X_POWER_SAVE_MODE 0xb0 137 #define SSD133X_PHASES_PERIOD 0xb1 138 #define SSD133X_SET_CLOCK_FREQ 0xb3 139 #define SSD133X_SET_PRECHARGE_VOLTAGE 0xbb 140 #define SSD133X_SET_VCOMH_VOLTAGE 0xbe 141 142 #define MAX_CONTRAST 255 143 144 const struct ssd130x_deviceinfo ssd130x_variants[] = { 145 [SH1106_ID] = { 146 .default_vcomh = 0x40, 147 .default_dclk_div = 1, 148 .default_dclk_frq = 5, 149 .default_width = 132, 150 .default_height = 64, 151 .page_mode_only = 1, 152 .family_id = SSD130X_FAMILY, 153 }, 154 [SSD1305_ID] = { 155 .default_vcomh = 0x34, 156 .default_dclk_div = 1, 157 .default_dclk_frq = 7, 158 .default_width = 132, 159 .default_height = 64, 160 .family_id = SSD130X_FAMILY, 161 }, 162 [SSD1306_ID] = { 163 .default_vcomh = 0x20, 164 .default_dclk_div = 1, 165 .default_dclk_frq = 8, 166 .need_chargepump = 1, 167 .default_width = 128, 168 .default_height = 64, 169 .family_id = SSD130X_FAMILY, 170 }, 171 [SSD1307_ID] = { 172 .default_vcomh = 0x20, 173 .default_dclk_div = 2, 174 .default_dclk_frq = 12, 175 .need_pwm = 1, 176 .default_width = 128, 177 .default_height = 39, 178 .family_id = SSD130X_FAMILY, 179 }, 180 [SSD1309_ID] = { 181 .default_vcomh = 0x34, 182 .default_dclk_div = 1, 183 .default_dclk_frq = 10, 184 .default_width = 128, 185 .default_height = 64, 186 .family_id = SSD130X_FAMILY, 187 }, 188 /* ssd132x family */ 189 [SSD1322_ID] = { 190 .default_width = 480, 191 .default_height = 128, 192 .family_id = SSD132X_FAMILY, 193 }, 194 [SSD1325_ID] = { 195 .default_width = 128, 196 .default_height = 80, 197 .family_id = SSD132X_FAMILY, 198 }, 199 [SSD1327_ID] = { 200 .default_width = 128, 201 .default_height = 128, 202 .family_id = SSD132X_FAMILY, 203 }, 204 /* ssd133x family */ 205 [SSD1331_ID] = { 206 .default_width = 96, 207 .default_height = 64, 208 .family_id = SSD133X_FAMILY, 209 } 210 }; 211 EXPORT_SYMBOL_NS_GPL(ssd130x_variants, "DRM_SSD130X"); 212 213 struct ssd130x_crtc_state { 214 struct drm_crtc_state base; 215 /* Buffer to store pixels in HW format and written to the panel */ 216 u8 *data_array; 217 }; 218 219 struct ssd130x_plane_state { 220 struct drm_shadow_plane_state base; 221 /* Intermediate buffer to convert pixels from XRGB8888 to HW format */ 222 u8 *buffer; 223 }; 224 225 static inline struct ssd130x_crtc_state *to_ssd130x_crtc_state(struct drm_crtc_state *state) 226 { 227 return container_of(state, struct ssd130x_crtc_state, base); 228 } 229 230 static inline struct ssd130x_plane_state *to_ssd130x_plane_state(struct drm_plane_state *state) 231 { 232 return container_of(state, struct ssd130x_plane_state, base.base); 233 } 234 235 static inline struct ssd130x_device *drm_to_ssd130x(struct drm_device *drm) 236 { 237 return container_of(drm, struct ssd130x_device, drm); 238 } 239 240 /* 241 * Helper to write data (SSD13XX_DATA) to the device. 242 */ 243 static int ssd130x_write_data(struct ssd130x_device *ssd130x, u8 *values, int count) 244 { 245 return regmap_bulk_write(ssd130x->regmap, SSD13XX_DATA, values, count); 246 } 247 248 /* 249 * Helper to write command (SSD13XX_COMMAND). The fist variadic argument 250 * is the command to write and the following are the command options. 251 * 252 * Note that the ssd13xx protocol requires each command and option to be 253 * written as a SSD13XX_COMMAND device register value. That is why a call 254 * to regmap_write(..., SSD13XX_COMMAND, ...) is done for each argument. 255 */ 256 static int ssd130x_write_cmd(struct ssd130x_device *ssd130x, int count, 257 /* u8 cmd, u8 option, ... */...) 258 { 259 va_list ap; 260 u8 value; 261 int ret; 262 263 va_start(ap, count); 264 265 do { 266 value = va_arg(ap, int); 267 ret = regmap_write(ssd130x->regmap, SSD13XX_COMMAND, value); 268 if (ret) 269 goto out_end; 270 } while (--count); 271 272 out_end: 273 va_end(ap); 274 275 return ret; 276 } 277 278 /* Set address range for horizontal/vertical addressing modes */ 279 static int ssd130x_set_col_range(struct ssd130x_device *ssd130x, 280 u8 col_start, u8 cols) 281 { 282 u8 col_end = col_start + cols - 1; 283 int ret; 284 285 if (col_start == ssd130x->col_start && col_end == ssd130x->col_end) 286 return 0; 287 288 ret = ssd130x_write_cmd(ssd130x, 3, SSD130X_SET_COL_RANGE, col_start, col_end); 289 if (ret < 0) 290 return ret; 291 292 ssd130x->col_start = col_start; 293 ssd130x->col_end = col_end; 294 return 0; 295 } 296 297 static int ssd130x_set_page_range(struct ssd130x_device *ssd130x, 298 u8 page_start, u8 pages) 299 { 300 u8 page_end = page_start + pages - 1; 301 int ret; 302 303 if (page_start == ssd130x->page_start && page_end == ssd130x->page_end) 304 return 0; 305 306 ret = ssd130x_write_cmd(ssd130x, 3, SSD130X_SET_PAGE_RANGE, page_start, page_end); 307 if (ret < 0) 308 return ret; 309 310 ssd130x->page_start = page_start; 311 ssd130x->page_end = page_end; 312 return 0; 313 } 314 315 /* Set page and column start address for page addressing mode */ 316 static int ssd130x_set_page_pos(struct ssd130x_device *ssd130x, 317 u8 page_start, u8 col_start) 318 { 319 int ret; 320 u32 page, col_low, col_high; 321 322 page = SSD130X_START_PAGE_ADDRESS | 323 SSD130X_START_PAGE_ADDRESS_SET(page_start); 324 col_low = SSD130X_PAGE_COL_START_LOW | 325 SSD130X_PAGE_COL_START_LOW_SET(col_start); 326 col_high = SSD130X_PAGE_COL_START_HIGH | 327 SSD130X_PAGE_COL_START_HIGH_SET(col_start); 328 ret = ssd130x_write_cmd(ssd130x, 3, page, col_low, col_high); 329 if (ret < 0) 330 return ret; 331 332 return 0; 333 } 334 335 static int ssd130x_pwm_enable(struct ssd130x_device *ssd130x) 336 { 337 struct device *dev = ssd130x->dev; 338 struct pwm_state pwmstate; 339 340 ssd130x->pwm = pwm_get(dev, NULL); 341 if (IS_ERR(ssd130x->pwm)) { 342 dev_err(dev, "Could not get PWM from firmware description!\n"); 343 return PTR_ERR(ssd130x->pwm); 344 } 345 346 pwm_init_state(ssd130x->pwm, &pwmstate); 347 pwm_set_relative_duty_cycle(&pwmstate, 50, 100); 348 pwm_apply_might_sleep(ssd130x->pwm, &pwmstate); 349 350 /* Enable the PWM */ 351 pwm_enable(ssd130x->pwm); 352 353 dev_dbg(dev, "Using PWM %s with a %lluns period.\n", 354 ssd130x->pwm->label, pwm_get_period(ssd130x->pwm)); 355 356 return 0; 357 } 358 359 static void ssd130x_reset(struct ssd130x_device *ssd130x) 360 { 361 if (!ssd130x->reset) 362 return; 363 364 /* Reset the screen */ 365 gpiod_set_value_cansleep(ssd130x->reset, 1); 366 udelay(4); 367 gpiod_set_value_cansleep(ssd130x->reset, 0); 368 udelay(4); 369 } 370 371 static int ssd130x_power_on(struct ssd130x_device *ssd130x) 372 { 373 struct device *dev = ssd130x->dev; 374 int ret; 375 376 ssd130x_reset(ssd130x); 377 378 ret = regulator_enable(ssd130x->vcc_reg); 379 if (ret) { 380 dev_err(dev, "Failed to enable VCC: %d\n", ret); 381 return ret; 382 } 383 384 if (ssd130x->device_info->need_pwm) { 385 ret = ssd130x_pwm_enable(ssd130x); 386 if (ret) { 387 dev_err(dev, "Failed to enable PWM: %d\n", ret); 388 regulator_disable(ssd130x->vcc_reg); 389 return ret; 390 } 391 } 392 393 return 0; 394 } 395 396 static void ssd130x_power_off(struct ssd130x_device *ssd130x) 397 { 398 pwm_disable(ssd130x->pwm); 399 pwm_put(ssd130x->pwm); 400 401 regulator_disable(ssd130x->vcc_reg); 402 } 403 404 static int ssd130x_init(struct ssd130x_device *ssd130x) 405 { 406 u32 precharge, dclk, com_invdir, compins, chargepump, seg_remap; 407 bool scan_mode; 408 int ret; 409 410 /* Set initial contrast */ 411 ret = ssd130x_write_cmd(ssd130x, 2, SSD13XX_CONTRAST, ssd130x->contrast); 412 if (ret < 0) 413 return ret; 414 415 /* Set segment re-map */ 416 seg_remap = (SSD13XX_SET_SEG_REMAP | 417 SSD13XX_SET_SEG_REMAP_SET(ssd130x->seg_remap)); 418 ret = ssd130x_write_cmd(ssd130x, 1, seg_remap); 419 if (ret < 0) 420 return ret; 421 422 /* Set COM direction */ 423 com_invdir = (SSD130X_SET_COM_SCAN_DIR | 424 SSD130X_SET_COM_SCAN_DIR_SET(ssd130x->com_invdir)); 425 ret = ssd130x_write_cmd(ssd130x, 1, com_invdir); 426 if (ret < 0) 427 return ret; 428 429 /* Set multiplex ratio value */ 430 ret = ssd130x_write_cmd(ssd130x, 2, SSD13XX_SET_MULTIPLEX_RATIO, ssd130x->height - 1); 431 if (ret < 0) 432 return ret; 433 434 /* set display offset value */ 435 ret = ssd130x_write_cmd(ssd130x, 2, SSD130X_SET_DISPLAY_OFFSET, ssd130x->com_offset); 436 if (ret < 0) 437 return ret; 438 439 /* Set clock frequency */ 440 dclk = (SSD130X_SET_CLOCK_DIV_SET(ssd130x->dclk_div - 1) | 441 SSD130X_SET_CLOCK_FREQ_SET(ssd130x->dclk_frq)); 442 ret = ssd130x_write_cmd(ssd130x, 2, SSD130X_SET_CLOCK_FREQ, dclk); 443 if (ret < 0) 444 return ret; 445 446 /* Set Area Color Mode ON/OFF & Low Power Display Mode */ 447 if (ssd130x->area_color_enable || ssd130x->low_power) { 448 u32 mode = 0; 449 450 if (ssd130x->area_color_enable) 451 mode |= SSD130X_SET_AREA_COLOR_MODE_ENABLE; 452 453 if (ssd130x->low_power) 454 mode |= SSD130X_SET_AREA_COLOR_MODE_LOW_POWER; 455 456 ret = ssd130x_write_cmd(ssd130x, 2, SSD130X_SET_AREA_COLOR_MODE, mode); 457 if (ret < 0) 458 return ret; 459 } 460 461 /* Set precharge period in number of ticks from the internal clock */ 462 precharge = (SSD130X_SET_PRECHARGE_PERIOD1_SET(ssd130x->prechargep1) | 463 SSD130X_SET_PRECHARGE_PERIOD2_SET(ssd130x->prechargep2)); 464 ret = ssd130x_write_cmd(ssd130x, 2, SSD130X_SET_PRECHARGE_PERIOD, precharge); 465 if (ret < 0) 466 return ret; 467 468 /* Set COM pins configuration */ 469 compins = BIT(1); 470 /* 471 * The COM scan mode field values are the inverse of the boolean DT 472 * property "solomon,com-seq". The value 0b means scan from COM0 to 473 * COM[N - 1] while 1b means scan from COM[N - 1] to COM0. 474 */ 475 scan_mode = !ssd130x->com_seq; 476 compins |= (SSD130X_SET_COM_PINS_CONFIG1_SET(scan_mode) | 477 SSD130X_SET_COM_PINS_CONFIG2_SET(ssd130x->com_lrremap)); 478 ret = ssd130x_write_cmd(ssd130x, 2, SSD130X_SET_COM_PINS_CONFIG, compins); 479 if (ret < 0) 480 return ret; 481 482 /* Set VCOMH */ 483 ret = ssd130x_write_cmd(ssd130x, 2, SSD130X_SET_VCOMH, ssd130x->vcomh); 484 if (ret < 0) 485 return ret; 486 487 /* Turn on the DC-DC Charge Pump */ 488 chargepump = BIT(4); 489 490 if (ssd130x->device_info->need_chargepump) 491 chargepump |= BIT(2); 492 493 ret = ssd130x_write_cmd(ssd130x, 2, SSD130X_CHARGE_PUMP, chargepump); 494 if (ret < 0) 495 return ret; 496 497 /* Set lookup table */ 498 if (ssd130x->lookup_table_set) { 499 int i; 500 501 ret = ssd130x_write_cmd(ssd130x, 1, SSD130X_SET_LOOKUP_TABLE); 502 if (ret < 0) 503 return ret; 504 505 for (i = 0; i < ARRAY_SIZE(ssd130x->lookup_table); i++) { 506 u8 val = ssd130x->lookup_table[i]; 507 508 if (val < 31 || val > 63) 509 dev_warn(ssd130x->dev, 510 "lookup table index %d value out of range 31 <= %d <= 63\n", 511 i, val); 512 ret = ssd130x_write_cmd(ssd130x, 1, val); 513 if (ret < 0) 514 return ret; 515 } 516 } 517 518 /* Switch to page addressing mode */ 519 if (ssd130x->page_address_mode) 520 return ssd130x_write_cmd(ssd130x, 2, SSD130X_SET_ADDRESS_MODE, 521 SSD130X_SET_ADDRESS_MODE_PAGE); 522 523 /* Switch to horizontal addressing mode */ 524 return ssd130x_write_cmd(ssd130x, 2, SSD130X_SET_ADDRESS_MODE, 525 SSD130X_SET_ADDRESS_MODE_HORIZONTAL); 526 } 527 528 static int ssd132x_init(struct ssd130x_device *ssd130x) 529 { 530 int ret; 531 532 /* Set initial contrast */ 533 ret = ssd130x_write_cmd(ssd130x, 2, SSD13XX_CONTRAST, 0x80); 534 if (ret < 0) 535 return ret; 536 537 /* Set column start and end */ 538 ret = ssd130x_write_cmd(ssd130x, 3, SSD132X_SET_COL_RANGE, 0x00, 539 ssd130x->width / SSD132X_SEGMENT_WIDTH - 1); 540 if (ret < 0) 541 return ret; 542 543 /* Set row start and end */ 544 ret = ssd130x_write_cmd(ssd130x, 3, SSD132X_SET_ROW_RANGE, 0x00, ssd130x->height - 1); 545 if (ret < 0) 546 return ret; 547 /* 548 * Horizontal Address Increment 549 * Re-map for Column Address, Nibble and COM 550 * COM Split Odd Even 551 */ 552 ret = ssd130x_write_cmd(ssd130x, 2, SSD13XX_SET_SEG_REMAP, 0x53); 553 if (ret < 0) 554 return ret; 555 556 /* Set display start and offset */ 557 ret = ssd130x_write_cmd(ssd130x, 2, SSD132X_SET_DISPLAY_START, 0x00); 558 if (ret < 0) 559 return ret; 560 561 ret = ssd130x_write_cmd(ssd130x, 2, SSD132X_SET_DISPLAY_OFFSET, 0x00); 562 if (ret < 0) 563 return ret; 564 565 /* Set display mode normal */ 566 ret = ssd130x_write_cmd(ssd130x, 1, SSD132X_SET_DISPLAY_NORMAL); 567 if (ret < 0) 568 return ret; 569 570 /* Set multiplex ratio value */ 571 ret = ssd130x_write_cmd(ssd130x, 2, SSD13XX_SET_MULTIPLEX_RATIO, ssd130x->height - 1); 572 if (ret < 0) 573 return ret; 574 575 /* Set phase length */ 576 ret = ssd130x_write_cmd(ssd130x, 2, SSD132X_SET_PHASE_LENGTH, 0x55); 577 if (ret < 0) 578 return ret; 579 580 /* Select default linear gray scale table */ 581 ret = ssd130x_write_cmd(ssd130x, 1, SSD132X_SELECT_DEFAULT_TABLE); 582 if (ret < 0) 583 return ret; 584 585 /* Set clock frequency */ 586 ret = ssd130x_write_cmd(ssd130x, 2, SSD132X_SET_CLOCK_FREQ, 0x01); 587 if (ret < 0) 588 return ret; 589 590 /* Enable internal VDD regulator */ 591 ret = ssd130x_write_cmd(ssd130x, 2, SSD132X_SET_FUNCTION_SELECT_A, 0x1); 592 if (ret < 0) 593 return ret; 594 595 /* Set pre-charge period */ 596 ret = ssd130x_write_cmd(ssd130x, 2, SSD132X_SET_PRECHARGE_PERIOD, 0x01); 597 if (ret < 0) 598 return ret; 599 600 /* Set pre-charge voltage */ 601 ret = ssd130x_write_cmd(ssd130x, 2, SSD132X_SET_PRECHARGE_VOLTAGE, 0x08); 602 if (ret < 0) 603 return ret; 604 605 /* Set VCOMH voltage */ 606 ret = ssd130x_write_cmd(ssd130x, 2, SSD130X_SET_VCOMH_VOLTAGE, 0x07); 607 if (ret < 0) 608 return ret; 609 610 /* Enable second pre-charge and internal VSL */ 611 ret = ssd130x_write_cmd(ssd130x, 2, SSD132X_SET_FUNCTION_SELECT_B, 0x62); 612 if (ret < 0) 613 return ret; 614 615 return 0; 616 } 617 618 static int ssd133x_init(struct ssd130x_device *ssd130x) 619 { 620 int ret; 621 622 /* Set color A contrast */ 623 ret = ssd130x_write_cmd(ssd130x, 2, SSD133X_CONTRAST_A, 0x91); 624 if (ret < 0) 625 return ret; 626 627 /* Set color B contrast */ 628 ret = ssd130x_write_cmd(ssd130x, 2, SSD133X_CONTRAST_B, 0x50); 629 if (ret < 0) 630 return ret; 631 632 /* Set color C contrast */ 633 ret = ssd130x_write_cmd(ssd130x, 2, SSD133X_CONTRAST_C, 0x7d); 634 if (ret < 0) 635 return ret; 636 637 /* Set master current */ 638 ret = ssd130x_write_cmd(ssd130x, 2, SSD133X_SET_MASTER_CURRENT, 0x06); 639 if (ret < 0) 640 return ret; 641 642 /* Set column start and end */ 643 ret = ssd130x_write_cmd(ssd130x, 3, SSD133X_SET_COL_RANGE, 0x00, ssd130x->width - 1); 644 if (ret < 0) 645 return ret; 646 647 /* Set row start and end */ 648 ret = ssd130x_write_cmd(ssd130x, 3, SSD133X_SET_ROW_RANGE, 0x00, ssd130x->height - 1); 649 if (ret < 0) 650 return ret; 651 652 /* 653 * Horizontal Address Increment 654 * Normal order SA,SB,SC (e.g. RGB) 655 * COM Split Odd Even 656 * 256 color format 657 */ 658 ret = ssd130x_write_cmd(ssd130x, 2, SSD13XX_SET_SEG_REMAP, 0x20); 659 if (ret < 0) 660 return ret; 661 662 /* Set display start and offset */ 663 ret = ssd130x_write_cmd(ssd130x, 2, SSD133X_SET_DISPLAY_START, 0x00); 664 if (ret < 0) 665 return ret; 666 667 ret = ssd130x_write_cmd(ssd130x, 2, SSD133X_SET_DISPLAY_OFFSET, 0x00); 668 if (ret < 0) 669 return ret; 670 671 /* Set display mode normal */ 672 ret = ssd130x_write_cmd(ssd130x, 1, SSD133X_SET_DISPLAY_NORMAL); 673 if (ret < 0) 674 return ret; 675 676 /* Set multiplex ratio value */ 677 ret = ssd130x_write_cmd(ssd130x, 2, SSD13XX_SET_MULTIPLEX_RATIO, ssd130x->height - 1); 678 if (ret < 0) 679 return ret; 680 681 /* Set master configuration */ 682 ret = ssd130x_write_cmd(ssd130x, 2, SSD133X_SET_MASTER_CONFIG, 0x8e); 683 if (ret < 0) 684 return ret; 685 686 /* Set power mode */ 687 ret = ssd130x_write_cmd(ssd130x, 2, SSD133X_POWER_SAVE_MODE, 0x0b); 688 if (ret < 0) 689 return ret; 690 691 /* Set Phase 1 and 2 period */ 692 ret = ssd130x_write_cmd(ssd130x, 2, SSD133X_PHASES_PERIOD, 0x31); 693 if (ret < 0) 694 return ret; 695 696 /* Set clock divider */ 697 ret = ssd130x_write_cmd(ssd130x, 2, SSD133X_SET_CLOCK_FREQ, 0xf0); 698 if (ret < 0) 699 return ret; 700 701 /* Set pre-charge A */ 702 ret = ssd130x_write_cmd(ssd130x, 2, SSD132X_SET_PRECHARGE_A, 0x64); 703 if (ret < 0) 704 return ret; 705 706 /* Set pre-charge B */ 707 ret = ssd130x_write_cmd(ssd130x, 2, SSD132X_SET_PRECHARGE_B, 0x78); 708 if (ret < 0) 709 return ret; 710 711 /* Set pre-charge C */ 712 ret = ssd130x_write_cmd(ssd130x, 2, SSD132X_SET_PRECHARGE_C, 0x64); 713 if (ret < 0) 714 return ret; 715 716 /* Set pre-charge level */ 717 ret = ssd130x_write_cmd(ssd130x, 2, SSD133X_SET_PRECHARGE_VOLTAGE, 0x3a); 718 if (ret < 0) 719 return ret; 720 721 /* Set VCOMH voltage */ 722 ret = ssd130x_write_cmd(ssd130x, 2, SSD133X_SET_VCOMH_VOLTAGE, 0x3e); 723 if (ret < 0) 724 return ret; 725 726 return 0; 727 } 728 729 static int ssd130x_update_rect(struct ssd130x_device *ssd130x, 730 struct drm_rect *rect, u8 *buf, 731 u8 *data_array) 732 { 733 unsigned int x = rect->x1; 734 unsigned int y = rect->y1; 735 unsigned int width = drm_rect_width(rect); 736 unsigned int height = drm_rect_height(rect); 737 unsigned int line_length = DIV_ROUND_UP(width, 8); 738 unsigned int page_height = SSD130X_PAGE_HEIGHT; 739 unsigned int pages = DIV_ROUND_UP(height, page_height); 740 struct drm_device *drm = &ssd130x->drm; 741 u32 array_idx = 0; 742 int ret, i, j, k; 743 744 drm_WARN_ONCE(drm, y % page_height != 0, "y must be aligned to screen page\n"); 745 746 /* 747 * The screen is divided in pages, each having a height of 8 748 * pixels, and the width of the screen. When sending a byte of 749 * data to the controller, it gives the 8 bits for the current 750 * column. I.e, the first byte are the 8 bits of the first 751 * column, then the 8 bits for the second column, etc. 752 * 753 * 754 * Representation of the screen, assuming it is 5 bits 755 * wide. Each letter-number combination is a bit that controls 756 * one pixel. 757 * 758 * A0 A1 A2 A3 A4 759 * B0 B1 B2 B3 B4 760 * C0 C1 C2 C3 C4 761 * D0 D1 D2 D3 D4 762 * E0 E1 E2 E3 E4 763 * F0 F1 F2 F3 F4 764 * G0 G1 G2 G3 G4 765 * H0 H1 H2 H3 H4 766 * 767 * If you want to update this screen, you need to send 5 bytes: 768 * (1) A0 B0 C0 D0 E0 F0 G0 H0 769 * (2) A1 B1 C1 D1 E1 F1 G1 H1 770 * (3) A2 B2 C2 D2 E2 F2 G2 H2 771 * (4) A3 B3 C3 D3 E3 F3 G3 H3 772 * (5) A4 B4 C4 D4 E4 F4 G4 H4 773 */ 774 775 if (!ssd130x->page_address_mode) { 776 u8 page_start; 777 778 /* Set address range for horizontal addressing mode */ 779 ret = ssd130x_set_col_range(ssd130x, ssd130x->col_offset + x, width); 780 if (ret < 0) 781 return ret; 782 783 page_start = ssd130x->page_offset + y / page_height; 784 ret = ssd130x_set_page_range(ssd130x, page_start, pages); 785 if (ret < 0) 786 return ret; 787 } 788 789 for (i = 0; i < pages; i++) { 790 int m = page_height; 791 792 /* Last page may be partial */ 793 if (page_height * (y / page_height + i + 1) > ssd130x->height) 794 m = ssd130x->height % page_height; 795 796 for (j = 0; j < width; j++) { 797 u8 data = 0; 798 799 for (k = 0; k < m; k++) { 800 u32 idx = (page_height * i + k) * line_length + j / 8; 801 u8 byte = buf[idx]; 802 u8 bit = (byte >> (j % 8)) & 1; 803 804 data |= bit << k; 805 } 806 data_array[array_idx++] = data; 807 } 808 809 /* 810 * In page addressing mode, the start address needs to be reset, 811 * and each page then needs to be written out separately. 812 */ 813 if (ssd130x->page_address_mode) { 814 ret = ssd130x_set_page_pos(ssd130x, 815 ssd130x->page_offset + i, 816 ssd130x->col_offset + x); 817 if (ret < 0) 818 return ret; 819 820 ret = ssd130x_write_data(ssd130x, data_array, width); 821 if (ret < 0) 822 return ret; 823 824 array_idx = 0; 825 } 826 } 827 828 /* Write out update in one go if we aren't using page addressing mode */ 829 if (!ssd130x->page_address_mode) 830 ret = ssd130x_write_data(ssd130x, data_array, width * pages); 831 832 return ret; 833 } 834 835 static int ssd132x_update_rect(struct ssd130x_device *ssd130x, 836 struct drm_rect *rect, u8 *buf, 837 u8 *data_array) 838 { 839 unsigned int x = rect->x1; 840 unsigned int y = rect->y1; 841 unsigned int segment_width = SSD132X_SEGMENT_WIDTH; 842 unsigned int width = drm_rect_width(rect); 843 unsigned int height = drm_rect_height(rect); 844 unsigned int columns = DIV_ROUND_UP(width, segment_width); 845 unsigned int rows = height; 846 struct drm_device *drm = &ssd130x->drm; 847 u32 array_idx = 0; 848 unsigned int i, j; 849 int ret; 850 851 drm_WARN_ONCE(drm, x % segment_width != 0, "x must be aligned to screen segment\n"); 852 853 /* 854 * The screen is divided in Segment and Common outputs, where 855 * COM0 to COM[N - 1] are the rows and SEG0 to SEG[M - 1] are 856 * the columns. 857 * 858 * Each Segment has a 4-bit pixel and each Common output has a 859 * row of pixels. When using the (default) horizontal address 860 * increment mode, each byte of data sent to the controller has 861 * two Segments (e.g: SEG0 and SEG1) that are stored in the lower 862 * and higher nibbles of a single byte representing one column. 863 * That is, the first byte are SEG0 (D0[3:0]) and SEG1 (D0[7:4]), 864 * the second byte are SEG2 (D1[3:0]) and SEG3 (D1[7:4]) and so on. 865 */ 866 867 /* Set column start and end */ 868 ret = ssd130x_write_cmd(ssd130x, 3, SSD132X_SET_COL_RANGE, x / segment_width, columns - 1); 869 if (ret < 0) 870 return ret; 871 872 /* Set row start and end */ 873 ret = ssd130x_write_cmd(ssd130x, 3, SSD132X_SET_ROW_RANGE, y, rows - 1); 874 if (ret < 0) 875 return ret; 876 877 for (i = 0; i < height; i++) { 878 /* Process pair of pixels and combine them into a single byte */ 879 for (j = 0; j < width; j += segment_width) { 880 u8 n1 = buf[i * width + j]; 881 u8 n2 = buf[i * width + j + 1]; 882 883 data_array[array_idx++] = (n2 & 0xf0) | (n1 >> 4); 884 } 885 } 886 887 /* Write out update in one go since horizontal addressing mode is used */ 888 ret = ssd130x_write_data(ssd130x, data_array, columns * rows); 889 890 return ret; 891 } 892 893 static int ssd133x_update_rect(struct ssd130x_device *ssd130x, 894 struct drm_rect *rect, u8 *data_array, 895 unsigned int pitch) 896 { 897 unsigned int x = rect->x1; 898 unsigned int y = rect->y1; 899 unsigned int columns = drm_rect_width(rect); 900 unsigned int rows = drm_rect_height(rect); 901 int ret; 902 903 /* 904 * The screen is divided in Segment and Common outputs, where 905 * COM0 to COM[N - 1] are the rows and SEG0 to SEG[M - 1] are 906 * the columns. 907 * 908 * Each Segment has a 8-bit pixel and each Common output has a 909 * row of pixels. When using the (default) horizontal address 910 * increment mode, each byte of data sent to the controller has 911 * a Segment (e.g: SEG0). 912 * 913 * When using the 256 color depth format, each pixel contains 3 914 * sub-pixels for color A, B and C. These have 3 bit, 3 bit and 915 * 2 bits respectively. 916 */ 917 918 /* Set column start and end */ 919 ret = ssd130x_write_cmd(ssd130x, 3, SSD133X_SET_COL_RANGE, x, columns - 1); 920 if (ret < 0) 921 return ret; 922 923 /* Set row start and end */ 924 ret = ssd130x_write_cmd(ssd130x, 3, SSD133X_SET_ROW_RANGE, y, rows - 1); 925 if (ret < 0) 926 return ret; 927 928 /* Write out update in one go since horizontal addressing mode is used */ 929 ret = ssd130x_write_data(ssd130x, data_array, pitch * rows); 930 931 return ret; 932 } 933 934 static void ssd130x_clear_screen(struct ssd130x_device *ssd130x, u8 *data_array) 935 { 936 unsigned int pages = DIV_ROUND_UP(ssd130x->height, SSD130X_PAGE_HEIGHT); 937 unsigned int width = ssd130x->width; 938 int ret, i; 939 940 if (!ssd130x->page_address_mode) { 941 memset(data_array, 0, width * pages); 942 943 /* Set address range for horizontal addressing mode */ 944 ret = ssd130x_set_col_range(ssd130x, ssd130x->col_offset, width); 945 if (ret < 0) 946 return; 947 948 ret = ssd130x_set_page_range(ssd130x, ssd130x->page_offset, pages); 949 if (ret < 0) 950 return; 951 952 /* Write out update in one go if we aren't using page addressing mode */ 953 ssd130x_write_data(ssd130x, data_array, width * pages); 954 } else { 955 /* 956 * In page addressing mode, the start address needs to be reset, 957 * and each page then needs to be written out separately. 958 */ 959 memset(data_array, 0, width); 960 961 for (i = 0; i < pages; i++) { 962 ret = ssd130x_set_page_pos(ssd130x, 963 ssd130x->page_offset + i, 964 ssd130x->col_offset); 965 if (ret < 0) 966 return; 967 968 ret = ssd130x_write_data(ssd130x, data_array, width); 969 if (ret < 0) 970 return; 971 } 972 } 973 } 974 975 static void ssd132x_clear_screen(struct ssd130x_device *ssd130x, u8 *data_array) 976 { 977 unsigned int columns = DIV_ROUND_UP(ssd130x->width, SSD132X_SEGMENT_WIDTH); 978 unsigned int height = ssd130x->height; 979 980 memset(data_array, 0, columns * height); 981 982 /* Write out update in one go since horizontal addressing mode is used */ 983 ssd130x_write_data(ssd130x, data_array, columns * height); 984 } 985 986 static void ssd133x_clear_screen(struct ssd130x_device *ssd130x, u8 *data_array) 987 { 988 const struct drm_format_info *fi = drm_format_info(DRM_FORMAT_RGB332); 989 unsigned int pitch; 990 991 if (!fi) 992 return; 993 994 pitch = drm_format_info_min_pitch(fi, 0, ssd130x->width); 995 996 memset(data_array, 0, pitch * ssd130x->height); 997 998 /* Write out update in one go since horizontal addressing mode is used */ 999 ssd130x_write_data(ssd130x, data_array, pitch * ssd130x->height); 1000 } 1001 1002 static int ssd130x_fb_blit_rect(struct drm_framebuffer *fb, 1003 const struct iosys_map *vmap, 1004 struct drm_rect *rect, 1005 u8 *buf, u8 *data_array, 1006 struct drm_format_conv_state *fmtcnv_state) 1007 { 1008 struct ssd130x_device *ssd130x = drm_to_ssd130x(fb->dev); 1009 struct iosys_map dst; 1010 unsigned int dst_pitch; 1011 int ret = 0; 1012 1013 /* Align y to display page boundaries */ 1014 rect->y1 = round_down(rect->y1, SSD130X_PAGE_HEIGHT); 1015 rect->y2 = min_t(unsigned int, round_up(rect->y2, SSD130X_PAGE_HEIGHT), ssd130x->height); 1016 1017 dst_pitch = DIV_ROUND_UP(drm_rect_width(rect), 8); 1018 1019 iosys_map_set_vaddr(&dst, buf); 1020 drm_fb_xrgb8888_to_mono(&dst, &dst_pitch, vmap, fb, rect, fmtcnv_state); 1021 1022 ssd130x_update_rect(ssd130x, rect, buf, data_array); 1023 1024 return ret; 1025 } 1026 1027 static int ssd132x_fb_blit_rect(struct drm_framebuffer *fb, 1028 const struct iosys_map *vmap, 1029 struct drm_rect *rect, u8 *buf, 1030 u8 *data_array, 1031 struct drm_format_conv_state *fmtcnv_state) 1032 { 1033 struct ssd130x_device *ssd130x = drm_to_ssd130x(fb->dev); 1034 unsigned int dst_pitch; 1035 struct iosys_map dst; 1036 int ret = 0; 1037 1038 /* Align x to display segment boundaries */ 1039 rect->x1 = round_down(rect->x1, SSD132X_SEGMENT_WIDTH); 1040 rect->x2 = min_t(unsigned int, round_up(rect->x2, SSD132X_SEGMENT_WIDTH), 1041 ssd130x->width); 1042 1043 dst_pitch = drm_rect_width(rect); 1044 1045 iosys_map_set_vaddr(&dst, buf); 1046 drm_fb_xrgb8888_to_gray8(&dst, &dst_pitch, vmap, fb, rect, fmtcnv_state); 1047 1048 ssd132x_update_rect(ssd130x, rect, buf, data_array); 1049 1050 return ret; 1051 } 1052 1053 static int ssd133x_fb_blit_rect(struct drm_framebuffer *fb, 1054 const struct iosys_map *vmap, 1055 struct drm_rect *rect, u8 *data_array, 1056 struct drm_format_conv_state *fmtcnv_state) 1057 { 1058 struct ssd130x_device *ssd130x = drm_to_ssd130x(fb->dev); 1059 const struct drm_format_info *fi = drm_format_info(DRM_FORMAT_RGB332); 1060 unsigned int dst_pitch; 1061 struct iosys_map dst; 1062 int ret = 0; 1063 1064 if (!fi) 1065 return -EINVAL; 1066 1067 dst_pitch = drm_format_info_min_pitch(fi, 0, drm_rect_width(rect)); 1068 1069 iosys_map_set_vaddr(&dst, data_array); 1070 drm_fb_xrgb8888_to_rgb332(&dst, &dst_pitch, vmap, fb, rect, fmtcnv_state); 1071 1072 ssd133x_update_rect(ssd130x, rect, data_array, dst_pitch); 1073 1074 return ret; 1075 } 1076 1077 static int ssd130x_primary_plane_atomic_check(struct drm_plane *plane, 1078 struct drm_atomic_state *state) 1079 { 1080 struct drm_device *drm = plane->dev; 1081 struct ssd130x_device *ssd130x = drm_to_ssd130x(drm); 1082 struct drm_plane_state *plane_state = drm_atomic_get_new_plane_state(state, plane); 1083 struct ssd130x_plane_state *ssd130x_state = to_ssd130x_plane_state(plane_state); 1084 struct drm_shadow_plane_state *shadow_plane_state = &ssd130x_state->base; 1085 struct drm_crtc *crtc = plane_state->crtc; 1086 struct drm_crtc_state *crtc_state = NULL; 1087 const struct drm_format_info *fi; 1088 unsigned int pitch; 1089 int ret; 1090 1091 if (crtc) 1092 crtc_state = drm_atomic_get_new_crtc_state(state, crtc); 1093 1094 ret = drm_atomic_helper_check_plane_state(plane_state, crtc_state, 1095 DRM_PLANE_NO_SCALING, 1096 DRM_PLANE_NO_SCALING, 1097 false, false); 1098 if (ret) 1099 return ret; 1100 else if (!plane_state->visible) 1101 return 0; 1102 1103 fi = drm_format_info(DRM_FORMAT_R1); 1104 if (!fi) 1105 return -EINVAL; 1106 1107 pitch = drm_format_info_min_pitch(fi, 0, ssd130x->width); 1108 1109 if (plane_state->fb->format != fi) { 1110 void *buf; 1111 1112 /* format conversion necessary; reserve buffer */ 1113 buf = drm_format_conv_state_reserve(&shadow_plane_state->fmtcnv_state, 1114 pitch, GFP_KERNEL); 1115 if (!buf) 1116 return -ENOMEM; 1117 } 1118 1119 ssd130x_state->buffer = kcalloc(pitch, ssd130x->height, GFP_KERNEL); 1120 if (!ssd130x_state->buffer) 1121 return -ENOMEM; 1122 1123 return 0; 1124 } 1125 1126 static int ssd132x_primary_plane_atomic_check(struct drm_plane *plane, 1127 struct drm_atomic_state *state) 1128 { 1129 struct drm_device *drm = plane->dev; 1130 struct ssd130x_device *ssd130x = drm_to_ssd130x(drm); 1131 struct drm_plane_state *plane_state = drm_atomic_get_new_plane_state(state, plane); 1132 struct ssd130x_plane_state *ssd130x_state = to_ssd130x_plane_state(plane_state); 1133 struct drm_shadow_plane_state *shadow_plane_state = &ssd130x_state->base; 1134 struct drm_crtc *crtc = plane_state->crtc; 1135 struct drm_crtc_state *crtc_state = NULL; 1136 const struct drm_format_info *fi; 1137 unsigned int pitch; 1138 int ret; 1139 1140 if (crtc) 1141 crtc_state = drm_atomic_get_new_crtc_state(state, crtc); 1142 1143 ret = drm_atomic_helper_check_plane_state(plane_state, crtc_state, 1144 DRM_PLANE_NO_SCALING, 1145 DRM_PLANE_NO_SCALING, 1146 false, false); 1147 if (ret) 1148 return ret; 1149 else if (!plane_state->visible) 1150 return 0; 1151 1152 fi = drm_format_info(DRM_FORMAT_R8); 1153 if (!fi) 1154 return -EINVAL; 1155 1156 pitch = drm_format_info_min_pitch(fi, 0, ssd130x->width); 1157 1158 if (plane_state->fb->format != fi) { 1159 void *buf; 1160 1161 /* format conversion necessary; reserve buffer */ 1162 buf = drm_format_conv_state_reserve(&shadow_plane_state->fmtcnv_state, 1163 pitch, GFP_KERNEL); 1164 if (!buf) 1165 return -ENOMEM; 1166 } 1167 1168 ssd130x_state->buffer = kcalloc(pitch, ssd130x->height, GFP_KERNEL); 1169 if (!ssd130x_state->buffer) 1170 return -ENOMEM; 1171 1172 return 0; 1173 } 1174 1175 static int ssd133x_primary_plane_atomic_check(struct drm_plane *plane, 1176 struct drm_atomic_state *state) 1177 { 1178 struct drm_plane_state *plane_state = drm_atomic_get_new_plane_state(state, plane); 1179 struct drm_crtc *crtc = plane_state->crtc; 1180 struct drm_crtc_state *crtc_state = NULL; 1181 int ret; 1182 1183 if (crtc) 1184 crtc_state = drm_atomic_get_new_crtc_state(state, crtc); 1185 1186 ret = drm_atomic_helper_check_plane_state(plane_state, crtc_state, 1187 DRM_PLANE_NO_SCALING, 1188 DRM_PLANE_NO_SCALING, 1189 false, false); 1190 if (ret) 1191 return ret; 1192 else if (!plane_state->visible) 1193 return 0; 1194 1195 return 0; 1196 } 1197 1198 static void ssd130x_primary_plane_atomic_update(struct drm_plane *plane, 1199 struct drm_atomic_state *state) 1200 { 1201 struct drm_plane_state *plane_state = drm_atomic_get_new_plane_state(state, plane); 1202 struct drm_plane_state *old_plane_state = drm_atomic_get_old_plane_state(state, plane); 1203 struct drm_shadow_plane_state *shadow_plane_state = to_drm_shadow_plane_state(plane_state); 1204 struct drm_crtc_state *crtc_state = drm_atomic_get_new_crtc_state(state, plane_state->crtc); 1205 struct ssd130x_crtc_state *ssd130x_crtc_state = to_ssd130x_crtc_state(crtc_state); 1206 struct ssd130x_plane_state *ssd130x_plane_state = to_ssd130x_plane_state(plane_state); 1207 struct drm_framebuffer *fb = plane_state->fb; 1208 struct drm_atomic_helper_damage_iter iter; 1209 struct drm_device *drm = plane->dev; 1210 struct drm_rect dst_clip; 1211 struct drm_rect damage; 1212 int idx; 1213 1214 if (!drm_dev_enter(drm, &idx)) 1215 return; 1216 1217 if (drm_gem_fb_begin_cpu_access(fb, DMA_FROM_DEVICE)) 1218 goto out_drm_dev_exit; 1219 1220 drm_atomic_helper_damage_iter_init(&iter, old_plane_state, plane_state); 1221 drm_atomic_for_each_plane_damage(&iter, &damage) { 1222 dst_clip = plane_state->dst; 1223 1224 if (!drm_rect_intersect(&dst_clip, &damage)) 1225 continue; 1226 1227 ssd130x_fb_blit_rect(fb, &shadow_plane_state->data[0], &dst_clip, 1228 ssd130x_plane_state->buffer, 1229 ssd130x_crtc_state->data_array, 1230 &shadow_plane_state->fmtcnv_state); 1231 } 1232 1233 drm_gem_fb_end_cpu_access(fb, DMA_FROM_DEVICE); 1234 1235 out_drm_dev_exit: 1236 drm_dev_exit(idx); 1237 } 1238 1239 static void ssd132x_primary_plane_atomic_update(struct drm_plane *plane, 1240 struct drm_atomic_state *state) 1241 { 1242 struct drm_plane_state *plane_state = drm_atomic_get_new_plane_state(state, plane); 1243 struct drm_plane_state *old_plane_state = drm_atomic_get_old_plane_state(state, plane); 1244 struct drm_shadow_plane_state *shadow_plane_state = to_drm_shadow_plane_state(plane_state); 1245 struct drm_crtc_state *crtc_state = drm_atomic_get_new_crtc_state(state, plane_state->crtc); 1246 struct ssd130x_crtc_state *ssd130x_crtc_state = to_ssd130x_crtc_state(crtc_state); 1247 struct ssd130x_plane_state *ssd130x_plane_state = to_ssd130x_plane_state(plane_state); 1248 struct drm_framebuffer *fb = plane_state->fb; 1249 struct drm_atomic_helper_damage_iter iter; 1250 struct drm_device *drm = plane->dev; 1251 struct drm_rect dst_clip; 1252 struct drm_rect damage; 1253 int idx; 1254 1255 if (!drm_dev_enter(drm, &idx)) 1256 return; 1257 1258 if (drm_gem_fb_begin_cpu_access(fb, DMA_FROM_DEVICE)) 1259 goto out_drm_dev_exit; 1260 1261 drm_atomic_helper_damage_iter_init(&iter, old_plane_state, plane_state); 1262 drm_atomic_for_each_plane_damage(&iter, &damage) { 1263 dst_clip = plane_state->dst; 1264 1265 if (!drm_rect_intersect(&dst_clip, &damage)) 1266 continue; 1267 1268 ssd132x_fb_blit_rect(fb, &shadow_plane_state->data[0], &dst_clip, 1269 ssd130x_plane_state->buffer, 1270 ssd130x_crtc_state->data_array, 1271 &shadow_plane_state->fmtcnv_state); 1272 } 1273 1274 drm_gem_fb_end_cpu_access(fb, DMA_FROM_DEVICE); 1275 1276 out_drm_dev_exit: 1277 drm_dev_exit(idx); 1278 } 1279 1280 static void ssd133x_primary_plane_atomic_update(struct drm_plane *plane, 1281 struct drm_atomic_state *state) 1282 { 1283 struct drm_plane_state *plane_state = drm_atomic_get_new_plane_state(state, plane); 1284 struct drm_plane_state *old_plane_state = drm_atomic_get_old_plane_state(state, plane); 1285 struct drm_shadow_plane_state *shadow_plane_state = to_drm_shadow_plane_state(plane_state); 1286 struct drm_crtc_state *crtc_state = drm_atomic_get_new_crtc_state(state, plane_state->crtc); 1287 struct ssd130x_crtc_state *ssd130x_crtc_state = to_ssd130x_crtc_state(crtc_state); 1288 struct drm_framebuffer *fb = plane_state->fb; 1289 struct drm_atomic_helper_damage_iter iter; 1290 struct drm_device *drm = plane->dev; 1291 struct drm_rect dst_clip; 1292 struct drm_rect damage; 1293 int idx; 1294 1295 if (!drm_dev_enter(drm, &idx)) 1296 return; 1297 1298 if (drm_gem_fb_begin_cpu_access(fb, DMA_FROM_DEVICE)) 1299 goto out_drm_dev_exit; 1300 1301 drm_atomic_helper_damage_iter_init(&iter, old_plane_state, plane_state); 1302 drm_atomic_for_each_plane_damage(&iter, &damage) { 1303 dst_clip = plane_state->dst; 1304 1305 if (!drm_rect_intersect(&dst_clip, &damage)) 1306 continue; 1307 1308 ssd133x_fb_blit_rect(fb, &shadow_plane_state->data[0], &dst_clip, 1309 ssd130x_crtc_state->data_array, 1310 &shadow_plane_state->fmtcnv_state); 1311 } 1312 1313 drm_gem_fb_end_cpu_access(fb, DMA_FROM_DEVICE); 1314 1315 out_drm_dev_exit: 1316 drm_dev_exit(idx); 1317 } 1318 1319 static void ssd130x_primary_plane_atomic_disable(struct drm_plane *plane, 1320 struct drm_atomic_state *state) 1321 { 1322 struct drm_device *drm = plane->dev; 1323 struct ssd130x_device *ssd130x = drm_to_ssd130x(drm); 1324 struct drm_plane_state *plane_state = drm_atomic_get_new_plane_state(state, plane); 1325 struct drm_crtc_state *crtc_state; 1326 struct ssd130x_crtc_state *ssd130x_crtc_state; 1327 int idx; 1328 1329 if (!plane_state->crtc) 1330 return; 1331 1332 crtc_state = drm_atomic_get_new_crtc_state(state, plane_state->crtc); 1333 ssd130x_crtc_state = to_ssd130x_crtc_state(crtc_state); 1334 1335 if (!drm_dev_enter(drm, &idx)) 1336 return; 1337 1338 ssd130x_clear_screen(ssd130x, ssd130x_crtc_state->data_array); 1339 1340 drm_dev_exit(idx); 1341 } 1342 1343 static void ssd132x_primary_plane_atomic_disable(struct drm_plane *plane, 1344 struct drm_atomic_state *state) 1345 { 1346 struct drm_device *drm = plane->dev; 1347 struct ssd130x_device *ssd130x = drm_to_ssd130x(drm); 1348 struct drm_plane_state *plane_state = drm_atomic_get_new_plane_state(state, plane); 1349 struct drm_crtc_state *crtc_state; 1350 struct ssd130x_crtc_state *ssd130x_crtc_state; 1351 int idx; 1352 1353 if (!plane_state->crtc) 1354 return; 1355 1356 crtc_state = drm_atomic_get_new_crtc_state(state, plane_state->crtc); 1357 ssd130x_crtc_state = to_ssd130x_crtc_state(crtc_state); 1358 1359 if (!drm_dev_enter(drm, &idx)) 1360 return; 1361 1362 ssd132x_clear_screen(ssd130x, ssd130x_crtc_state->data_array); 1363 1364 drm_dev_exit(idx); 1365 } 1366 1367 static void ssd133x_primary_plane_atomic_disable(struct drm_plane *plane, 1368 struct drm_atomic_state *state) 1369 { 1370 struct drm_device *drm = plane->dev; 1371 struct ssd130x_device *ssd130x = drm_to_ssd130x(drm); 1372 struct drm_plane_state *plane_state = drm_atomic_get_new_plane_state(state, plane); 1373 struct drm_crtc_state *crtc_state; 1374 struct ssd130x_crtc_state *ssd130x_crtc_state; 1375 int idx; 1376 1377 if (!plane_state->crtc) 1378 return; 1379 1380 crtc_state = drm_atomic_get_new_crtc_state(state, plane_state->crtc); 1381 ssd130x_crtc_state = to_ssd130x_crtc_state(crtc_state); 1382 1383 if (!drm_dev_enter(drm, &idx)) 1384 return; 1385 1386 ssd133x_clear_screen(ssd130x, ssd130x_crtc_state->data_array); 1387 1388 drm_dev_exit(idx); 1389 } 1390 1391 /* Called during init to allocate the plane's atomic state. */ 1392 static void ssd130x_primary_plane_reset(struct drm_plane *plane) 1393 { 1394 struct ssd130x_plane_state *ssd130x_state; 1395 1396 drm_WARN_ON_ONCE(plane->dev, plane->state); 1397 1398 ssd130x_state = kzalloc(sizeof(*ssd130x_state), GFP_KERNEL); 1399 if (!ssd130x_state) 1400 return; 1401 1402 __drm_gem_reset_shadow_plane(plane, &ssd130x_state->base); 1403 } 1404 1405 static struct drm_plane_state *ssd130x_primary_plane_duplicate_state(struct drm_plane *plane) 1406 { 1407 struct drm_shadow_plane_state *new_shadow_plane_state; 1408 struct ssd130x_plane_state *old_ssd130x_state; 1409 struct ssd130x_plane_state *ssd130x_state; 1410 1411 if (drm_WARN_ON_ONCE(plane->dev, !plane->state)) 1412 return NULL; 1413 1414 old_ssd130x_state = to_ssd130x_plane_state(plane->state); 1415 ssd130x_state = kmemdup(old_ssd130x_state, sizeof(*ssd130x_state), GFP_KERNEL); 1416 if (!ssd130x_state) 1417 return NULL; 1418 1419 /* The buffer is not duplicated and is allocated in .atomic_check */ 1420 ssd130x_state->buffer = NULL; 1421 1422 new_shadow_plane_state = &ssd130x_state->base; 1423 1424 __drm_gem_duplicate_shadow_plane_state(plane, new_shadow_plane_state); 1425 1426 return &new_shadow_plane_state->base; 1427 } 1428 1429 static void ssd130x_primary_plane_destroy_state(struct drm_plane *plane, 1430 struct drm_plane_state *state) 1431 { 1432 struct ssd130x_plane_state *ssd130x_state = to_ssd130x_plane_state(state); 1433 1434 kfree(ssd130x_state->buffer); 1435 1436 __drm_gem_destroy_shadow_plane_state(&ssd130x_state->base); 1437 1438 kfree(ssd130x_state); 1439 } 1440 1441 static const struct drm_plane_helper_funcs ssd130x_primary_plane_helper_funcs[] = { 1442 [SSD130X_FAMILY] = { 1443 DRM_GEM_SHADOW_PLANE_HELPER_FUNCS, 1444 .atomic_check = ssd130x_primary_plane_atomic_check, 1445 .atomic_update = ssd130x_primary_plane_atomic_update, 1446 .atomic_disable = ssd130x_primary_plane_atomic_disable, 1447 }, 1448 [SSD132X_FAMILY] = { 1449 DRM_GEM_SHADOW_PLANE_HELPER_FUNCS, 1450 .atomic_check = ssd132x_primary_plane_atomic_check, 1451 .atomic_update = ssd132x_primary_plane_atomic_update, 1452 .atomic_disable = ssd132x_primary_plane_atomic_disable, 1453 }, 1454 [SSD133X_FAMILY] = { 1455 DRM_GEM_SHADOW_PLANE_HELPER_FUNCS, 1456 .atomic_check = ssd133x_primary_plane_atomic_check, 1457 .atomic_update = ssd133x_primary_plane_atomic_update, 1458 .atomic_disable = ssd133x_primary_plane_atomic_disable, 1459 } 1460 }; 1461 1462 static const struct drm_plane_funcs ssd130x_primary_plane_funcs = { 1463 .update_plane = drm_atomic_helper_update_plane, 1464 .disable_plane = drm_atomic_helper_disable_plane, 1465 .reset = ssd130x_primary_plane_reset, 1466 .atomic_duplicate_state = ssd130x_primary_plane_duplicate_state, 1467 .atomic_destroy_state = ssd130x_primary_plane_destroy_state, 1468 .destroy = drm_plane_cleanup, 1469 }; 1470 1471 static enum drm_mode_status ssd130x_crtc_mode_valid(struct drm_crtc *crtc, 1472 const struct drm_display_mode *mode) 1473 { 1474 struct ssd130x_device *ssd130x = drm_to_ssd130x(crtc->dev); 1475 1476 return drm_crtc_helper_mode_valid_fixed(crtc, mode, &ssd130x->mode); 1477 } 1478 1479 static int ssd130x_crtc_atomic_check(struct drm_crtc *crtc, 1480 struct drm_atomic_state *state) 1481 { 1482 struct drm_device *drm = crtc->dev; 1483 struct ssd130x_device *ssd130x = drm_to_ssd130x(drm); 1484 struct drm_crtc_state *crtc_state = drm_atomic_get_new_crtc_state(state, crtc); 1485 struct ssd130x_crtc_state *ssd130x_state = to_ssd130x_crtc_state(crtc_state); 1486 unsigned int pages = DIV_ROUND_UP(ssd130x->height, SSD130X_PAGE_HEIGHT); 1487 int ret; 1488 1489 ret = drm_crtc_helper_atomic_check(crtc, state); 1490 if (ret) 1491 return ret; 1492 1493 ssd130x_state->data_array = kmalloc_array(ssd130x->width, pages, GFP_KERNEL); 1494 if (!ssd130x_state->data_array) 1495 return -ENOMEM; 1496 1497 return 0; 1498 } 1499 1500 static int ssd132x_crtc_atomic_check(struct drm_crtc *crtc, 1501 struct drm_atomic_state *state) 1502 { 1503 struct drm_device *drm = crtc->dev; 1504 struct ssd130x_device *ssd130x = drm_to_ssd130x(drm); 1505 struct drm_crtc_state *crtc_state = drm_atomic_get_new_crtc_state(state, crtc); 1506 struct ssd130x_crtc_state *ssd130x_state = to_ssd130x_crtc_state(crtc_state); 1507 unsigned int columns = DIV_ROUND_UP(ssd130x->width, SSD132X_SEGMENT_WIDTH); 1508 int ret; 1509 1510 ret = drm_crtc_helper_atomic_check(crtc, state); 1511 if (ret) 1512 return ret; 1513 1514 ssd130x_state->data_array = kmalloc_array(columns, ssd130x->height, GFP_KERNEL); 1515 if (!ssd130x_state->data_array) 1516 return -ENOMEM; 1517 1518 return 0; 1519 } 1520 1521 static int ssd133x_crtc_atomic_check(struct drm_crtc *crtc, 1522 struct drm_atomic_state *state) 1523 { 1524 struct drm_device *drm = crtc->dev; 1525 struct ssd130x_device *ssd130x = drm_to_ssd130x(drm); 1526 struct drm_crtc_state *crtc_state = drm_atomic_get_new_crtc_state(state, crtc); 1527 struct ssd130x_crtc_state *ssd130x_state = to_ssd130x_crtc_state(crtc_state); 1528 const struct drm_format_info *fi = drm_format_info(DRM_FORMAT_RGB332); 1529 unsigned int pitch; 1530 int ret; 1531 1532 if (!fi) 1533 return -EINVAL; 1534 1535 ret = drm_crtc_helper_atomic_check(crtc, state); 1536 if (ret) 1537 return ret; 1538 1539 pitch = drm_format_info_min_pitch(fi, 0, ssd130x->width); 1540 1541 ssd130x_state->data_array = kmalloc_array(pitch, ssd130x->height, GFP_KERNEL); 1542 if (!ssd130x_state->data_array) 1543 return -ENOMEM; 1544 1545 return 0; 1546 } 1547 1548 /* Called during init to allocate the CRTC's atomic state. */ 1549 static void ssd130x_crtc_reset(struct drm_crtc *crtc) 1550 { 1551 struct ssd130x_crtc_state *ssd130x_state; 1552 1553 drm_WARN_ON_ONCE(crtc->dev, crtc->state); 1554 1555 ssd130x_state = kzalloc(sizeof(*ssd130x_state), GFP_KERNEL); 1556 if (!ssd130x_state) 1557 return; 1558 1559 __drm_atomic_helper_crtc_reset(crtc, &ssd130x_state->base); 1560 } 1561 1562 static struct drm_crtc_state *ssd130x_crtc_duplicate_state(struct drm_crtc *crtc) 1563 { 1564 struct ssd130x_crtc_state *old_ssd130x_state; 1565 struct ssd130x_crtc_state *ssd130x_state; 1566 1567 if (drm_WARN_ON_ONCE(crtc->dev, !crtc->state)) 1568 return NULL; 1569 1570 old_ssd130x_state = to_ssd130x_crtc_state(crtc->state); 1571 ssd130x_state = kmemdup(old_ssd130x_state, sizeof(*ssd130x_state), GFP_KERNEL); 1572 if (!ssd130x_state) 1573 return NULL; 1574 1575 /* The buffer is not duplicated and is allocated in .atomic_check */ 1576 ssd130x_state->data_array = NULL; 1577 1578 __drm_atomic_helper_crtc_duplicate_state(crtc, &ssd130x_state->base); 1579 1580 return &ssd130x_state->base; 1581 } 1582 1583 static void ssd130x_crtc_destroy_state(struct drm_crtc *crtc, 1584 struct drm_crtc_state *state) 1585 { 1586 struct ssd130x_crtc_state *ssd130x_state = to_ssd130x_crtc_state(state); 1587 1588 kfree(ssd130x_state->data_array); 1589 1590 __drm_atomic_helper_crtc_destroy_state(state); 1591 1592 kfree(ssd130x_state); 1593 } 1594 1595 /* 1596 * The CRTC is always enabled. Screen updates are performed by 1597 * the primary plane's atomic_update function. Disabling clears 1598 * the screen in the primary plane's atomic_disable function. 1599 */ 1600 static const struct drm_crtc_helper_funcs ssd130x_crtc_helper_funcs[] = { 1601 [SSD130X_FAMILY] = { 1602 .mode_valid = ssd130x_crtc_mode_valid, 1603 .atomic_check = ssd130x_crtc_atomic_check, 1604 }, 1605 [SSD132X_FAMILY] = { 1606 .mode_valid = ssd130x_crtc_mode_valid, 1607 .atomic_check = ssd132x_crtc_atomic_check, 1608 }, 1609 [SSD133X_FAMILY] = { 1610 .mode_valid = ssd130x_crtc_mode_valid, 1611 .atomic_check = ssd133x_crtc_atomic_check, 1612 }, 1613 }; 1614 1615 static const struct drm_crtc_funcs ssd130x_crtc_funcs = { 1616 .reset = ssd130x_crtc_reset, 1617 .destroy = drm_crtc_cleanup, 1618 .set_config = drm_atomic_helper_set_config, 1619 .page_flip = drm_atomic_helper_page_flip, 1620 .atomic_duplicate_state = ssd130x_crtc_duplicate_state, 1621 .atomic_destroy_state = ssd130x_crtc_destroy_state, 1622 }; 1623 1624 static void ssd130x_encoder_atomic_enable(struct drm_encoder *encoder, 1625 struct drm_atomic_state *state) 1626 { 1627 struct drm_device *drm = encoder->dev; 1628 struct ssd130x_device *ssd130x = drm_to_ssd130x(drm); 1629 int ret; 1630 1631 ret = ssd130x_power_on(ssd130x); 1632 if (ret) 1633 return; 1634 1635 ret = ssd130x_init(ssd130x); 1636 if (ret) 1637 goto power_off; 1638 1639 ssd130x_write_cmd(ssd130x, 1, SSD13XX_DISPLAY_ON); 1640 1641 backlight_enable(ssd130x->bl_dev); 1642 1643 return; 1644 1645 power_off: 1646 ssd130x_power_off(ssd130x); 1647 return; 1648 } 1649 1650 static void ssd132x_encoder_atomic_enable(struct drm_encoder *encoder, 1651 struct drm_atomic_state *state) 1652 { 1653 struct drm_device *drm = encoder->dev; 1654 struct ssd130x_device *ssd130x = drm_to_ssd130x(drm); 1655 int ret; 1656 1657 ret = ssd130x_power_on(ssd130x); 1658 if (ret) 1659 return; 1660 1661 ret = ssd132x_init(ssd130x); 1662 if (ret) 1663 goto power_off; 1664 1665 ssd130x_write_cmd(ssd130x, 1, SSD13XX_DISPLAY_ON); 1666 1667 backlight_enable(ssd130x->bl_dev); 1668 1669 return; 1670 1671 power_off: 1672 ssd130x_power_off(ssd130x); 1673 } 1674 1675 static void ssd133x_encoder_atomic_enable(struct drm_encoder *encoder, 1676 struct drm_atomic_state *state) 1677 { 1678 struct drm_device *drm = encoder->dev; 1679 struct ssd130x_device *ssd130x = drm_to_ssd130x(drm); 1680 int ret; 1681 1682 ret = ssd130x_power_on(ssd130x); 1683 if (ret) 1684 return; 1685 1686 ret = ssd133x_init(ssd130x); 1687 if (ret) 1688 goto power_off; 1689 1690 ssd130x_write_cmd(ssd130x, 1, SSD13XX_DISPLAY_ON); 1691 1692 backlight_enable(ssd130x->bl_dev); 1693 1694 return; 1695 1696 power_off: 1697 ssd130x_power_off(ssd130x); 1698 } 1699 1700 static void ssd130x_encoder_atomic_disable(struct drm_encoder *encoder, 1701 struct drm_atomic_state *state) 1702 { 1703 struct drm_device *drm = encoder->dev; 1704 struct ssd130x_device *ssd130x = drm_to_ssd130x(drm); 1705 1706 backlight_disable(ssd130x->bl_dev); 1707 1708 ssd130x_write_cmd(ssd130x, 1, SSD13XX_DISPLAY_OFF); 1709 1710 ssd130x_power_off(ssd130x); 1711 } 1712 1713 static const struct drm_encoder_helper_funcs ssd130x_encoder_helper_funcs[] = { 1714 [SSD130X_FAMILY] = { 1715 .atomic_enable = ssd130x_encoder_atomic_enable, 1716 .atomic_disable = ssd130x_encoder_atomic_disable, 1717 }, 1718 [SSD132X_FAMILY] = { 1719 .atomic_enable = ssd132x_encoder_atomic_enable, 1720 .atomic_disable = ssd130x_encoder_atomic_disable, 1721 }, 1722 [SSD133X_FAMILY] = { 1723 .atomic_enable = ssd133x_encoder_atomic_enable, 1724 .atomic_disable = ssd130x_encoder_atomic_disable, 1725 } 1726 }; 1727 1728 static const struct drm_encoder_funcs ssd130x_encoder_funcs = { 1729 .destroy = drm_encoder_cleanup, 1730 }; 1731 1732 static int ssd130x_connector_get_modes(struct drm_connector *connector) 1733 { 1734 struct ssd130x_device *ssd130x = drm_to_ssd130x(connector->dev); 1735 1736 return drm_connector_helper_get_modes_fixed(connector, &ssd130x->mode); 1737 } 1738 1739 static const struct drm_connector_helper_funcs ssd130x_connector_helper_funcs = { 1740 .get_modes = ssd130x_connector_get_modes, 1741 }; 1742 1743 static const struct drm_connector_funcs ssd130x_connector_funcs = { 1744 .reset = drm_atomic_helper_connector_reset, 1745 .fill_modes = drm_helper_probe_single_connector_modes, 1746 .destroy = drm_connector_cleanup, 1747 .atomic_duplicate_state = drm_atomic_helper_connector_duplicate_state, 1748 .atomic_destroy_state = drm_atomic_helper_connector_destroy_state, 1749 }; 1750 1751 static const struct drm_mode_config_funcs ssd130x_mode_config_funcs = { 1752 .fb_create = drm_gem_fb_create_with_dirty, 1753 .atomic_check = drm_atomic_helper_check, 1754 .atomic_commit = drm_atomic_helper_commit, 1755 }; 1756 1757 static const uint32_t ssd130x_formats[] = { 1758 DRM_FORMAT_XRGB8888, 1759 }; 1760 1761 DEFINE_DRM_GEM_FOPS(ssd130x_fops); 1762 1763 static const struct drm_driver ssd130x_drm_driver = { 1764 DRM_GEM_SHMEM_DRIVER_OPS, 1765 DRM_FBDEV_SHMEM_DRIVER_OPS, 1766 .name = DRIVER_NAME, 1767 .desc = DRIVER_DESC, 1768 .major = DRIVER_MAJOR, 1769 .minor = DRIVER_MINOR, 1770 .driver_features = DRIVER_ATOMIC | DRIVER_GEM | DRIVER_MODESET, 1771 .fops = &ssd130x_fops, 1772 }; 1773 1774 static int ssd130x_update_bl(struct backlight_device *bdev) 1775 { 1776 struct ssd130x_device *ssd130x = bl_get_data(bdev); 1777 int brightness = backlight_get_brightness(bdev); 1778 int ret; 1779 1780 ssd130x->contrast = brightness; 1781 1782 ret = ssd130x_write_cmd(ssd130x, 1, SSD13XX_CONTRAST); 1783 if (ret < 0) 1784 return ret; 1785 1786 ret = ssd130x_write_cmd(ssd130x, 1, ssd130x->contrast); 1787 if (ret < 0) 1788 return ret; 1789 1790 return 0; 1791 } 1792 1793 static const struct backlight_ops ssd130xfb_bl_ops = { 1794 .update_status = ssd130x_update_bl, 1795 }; 1796 1797 static void ssd130x_parse_properties(struct ssd130x_device *ssd130x) 1798 { 1799 struct device *dev = ssd130x->dev; 1800 1801 if (device_property_read_u32(dev, "solomon,width", &ssd130x->width)) 1802 ssd130x->width = ssd130x->device_info->default_width; 1803 1804 if (device_property_read_u32(dev, "solomon,height", &ssd130x->height)) 1805 ssd130x->height = ssd130x->device_info->default_height; 1806 1807 if (device_property_read_u32(dev, "solomon,page-offset", &ssd130x->page_offset)) 1808 ssd130x->page_offset = 1; 1809 1810 if (device_property_read_u32(dev, "solomon,col-offset", &ssd130x->col_offset)) 1811 ssd130x->col_offset = 0; 1812 1813 if (device_property_read_u32(dev, "solomon,com-offset", &ssd130x->com_offset)) 1814 ssd130x->com_offset = 0; 1815 1816 if (device_property_read_u32(dev, "solomon,prechargep1", &ssd130x->prechargep1)) 1817 ssd130x->prechargep1 = 2; 1818 1819 if (device_property_read_u32(dev, "solomon,prechargep2", &ssd130x->prechargep2)) 1820 ssd130x->prechargep2 = 2; 1821 1822 if (!device_property_read_u8_array(dev, "solomon,lookup-table", 1823 ssd130x->lookup_table, 1824 ARRAY_SIZE(ssd130x->lookup_table))) 1825 ssd130x->lookup_table_set = 1; 1826 1827 ssd130x->seg_remap = !device_property_read_bool(dev, "solomon,segment-no-remap"); 1828 ssd130x->com_seq = device_property_read_bool(dev, "solomon,com-seq"); 1829 ssd130x->com_lrremap = device_property_read_bool(dev, "solomon,com-lrremap"); 1830 ssd130x->com_invdir = device_property_read_bool(dev, "solomon,com-invdir"); 1831 ssd130x->area_color_enable = 1832 device_property_read_bool(dev, "solomon,area-color-enable"); 1833 ssd130x->low_power = device_property_read_bool(dev, "solomon,low-power"); 1834 1835 ssd130x->contrast = 127; 1836 ssd130x->vcomh = ssd130x->device_info->default_vcomh; 1837 1838 /* Setup display timing */ 1839 if (device_property_read_u32(dev, "solomon,dclk-div", &ssd130x->dclk_div)) 1840 ssd130x->dclk_div = ssd130x->device_info->default_dclk_div; 1841 if (device_property_read_u32(dev, "solomon,dclk-frq", &ssd130x->dclk_frq)) 1842 ssd130x->dclk_frq = ssd130x->device_info->default_dclk_frq; 1843 } 1844 1845 static int ssd130x_init_modeset(struct ssd130x_device *ssd130x) 1846 { 1847 enum ssd130x_family_ids family_id = ssd130x->device_info->family_id; 1848 struct drm_display_mode *mode = &ssd130x->mode; 1849 struct device *dev = ssd130x->dev; 1850 struct drm_device *drm = &ssd130x->drm; 1851 unsigned long max_width, max_height; 1852 struct drm_plane *primary_plane; 1853 struct drm_crtc *crtc; 1854 struct drm_encoder *encoder; 1855 struct drm_connector *connector; 1856 int ret; 1857 1858 /* 1859 * Modesetting 1860 */ 1861 1862 ret = drmm_mode_config_init(drm); 1863 if (ret) { 1864 dev_err(dev, "DRM mode config init failed: %d\n", ret); 1865 return ret; 1866 } 1867 1868 mode->type = DRM_MODE_TYPE_DRIVER; 1869 mode->clock = 1; 1870 mode->hdisplay = ssd130x->width; 1871 mode->htotal = ssd130x->width; 1872 mode->hsync_start = ssd130x->width; 1873 mode->hsync_end = ssd130x->width; 1874 mode->vdisplay = ssd130x->height; 1875 mode->vtotal = ssd130x->height; 1876 mode->vsync_start = ssd130x->height; 1877 mode->vsync_end = ssd130x->height; 1878 mode->width_mm = 27; 1879 mode->height_mm = 27; 1880 1881 max_width = max_t(unsigned long, mode->hdisplay, DRM_SHADOW_PLANE_MAX_WIDTH); 1882 max_height = max_t(unsigned long, mode->vdisplay, DRM_SHADOW_PLANE_MAX_HEIGHT); 1883 1884 drm->mode_config.min_width = mode->hdisplay; 1885 drm->mode_config.max_width = max_width; 1886 drm->mode_config.min_height = mode->vdisplay; 1887 drm->mode_config.max_height = max_height; 1888 drm->mode_config.preferred_depth = 24; 1889 drm->mode_config.funcs = &ssd130x_mode_config_funcs; 1890 1891 /* Primary plane */ 1892 1893 primary_plane = &ssd130x->primary_plane; 1894 ret = drm_universal_plane_init(drm, primary_plane, 0, &ssd130x_primary_plane_funcs, 1895 ssd130x_formats, ARRAY_SIZE(ssd130x_formats), 1896 NULL, DRM_PLANE_TYPE_PRIMARY, NULL); 1897 if (ret) { 1898 dev_err(dev, "DRM primary plane init failed: %d\n", ret); 1899 return ret; 1900 } 1901 1902 drm_plane_helper_add(primary_plane, &ssd130x_primary_plane_helper_funcs[family_id]); 1903 1904 drm_plane_enable_fb_damage_clips(primary_plane); 1905 1906 /* CRTC */ 1907 1908 crtc = &ssd130x->crtc; 1909 ret = drm_crtc_init_with_planes(drm, crtc, primary_plane, NULL, 1910 &ssd130x_crtc_funcs, NULL); 1911 if (ret) { 1912 dev_err(dev, "DRM crtc init failed: %d\n", ret); 1913 return ret; 1914 } 1915 1916 drm_crtc_helper_add(crtc, &ssd130x_crtc_helper_funcs[family_id]); 1917 1918 /* Encoder */ 1919 1920 encoder = &ssd130x->encoder; 1921 ret = drm_encoder_init(drm, encoder, &ssd130x_encoder_funcs, 1922 DRM_MODE_ENCODER_NONE, NULL); 1923 if (ret) { 1924 dev_err(dev, "DRM encoder init failed: %d\n", ret); 1925 return ret; 1926 } 1927 1928 drm_encoder_helper_add(encoder, &ssd130x_encoder_helper_funcs[family_id]); 1929 1930 encoder->possible_crtcs = drm_crtc_mask(crtc); 1931 1932 /* Connector */ 1933 1934 connector = &ssd130x->connector; 1935 ret = drm_connector_init(drm, connector, &ssd130x_connector_funcs, 1936 DRM_MODE_CONNECTOR_Unknown); 1937 if (ret) { 1938 dev_err(dev, "DRM connector init failed: %d\n", ret); 1939 return ret; 1940 } 1941 1942 drm_connector_helper_add(connector, &ssd130x_connector_helper_funcs); 1943 1944 ret = drm_connector_attach_encoder(connector, encoder); 1945 if (ret) { 1946 dev_err(dev, "DRM attach connector to encoder failed: %d\n", ret); 1947 return ret; 1948 } 1949 1950 drm_mode_config_reset(drm); 1951 1952 return 0; 1953 } 1954 1955 static int ssd130x_get_resources(struct ssd130x_device *ssd130x) 1956 { 1957 struct device *dev = ssd130x->dev; 1958 1959 ssd130x->reset = devm_gpiod_get_optional(dev, "reset", GPIOD_OUT_LOW); 1960 if (IS_ERR(ssd130x->reset)) 1961 return dev_err_probe(dev, PTR_ERR(ssd130x->reset), 1962 "Failed to get reset gpio\n"); 1963 1964 ssd130x->vcc_reg = devm_regulator_get(dev, "vcc"); 1965 if (IS_ERR(ssd130x->vcc_reg)) 1966 return dev_err_probe(dev, PTR_ERR(ssd130x->vcc_reg), 1967 "Failed to get VCC regulator\n"); 1968 1969 return 0; 1970 } 1971 1972 struct ssd130x_device *ssd130x_probe(struct device *dev, struct regmap *regmap) 1973 { 1974 struct ssd130x_device *ssd130x; 1975 struct backlight_device *bl; 1976 struct drm_device *drm; 1977 int ret; 1978 1979 ssd130x = devm_drm_dev_alloc(dev, &ssd130x_drm_driver, 1980 struct ssd130x_device, drm); 1981 if (IS_ERR(ssd130x)) 1982 return ERR_PTR(dev_err_probe(dev, PTR_ERR(ssd130x), 1983 "Failed to allocate DRM device\n")); 1984 1985 drm = &ssd130x->drm; 1986 1987 ssd130x->dev = dev; 1988 ssd130x->regmap = regmap; 1989 ssd130x->device_info = device_get_match_data(dev); 1990 1991 if (ssd130x->device_info->page_mode_only) 1992 ssd130x->page_address_mode = 1; 1993 1994 ssd130x_parse_properties(ssd130x); 1995 1996 ret = ssd130x_get_resources(ssd130x); 1997 if (ret) 1998 return ERR_PTR(ret); 1999 2000 bl = devm_backlight_device_register(dev, dev_name(dev), dev, ssd130x, 2001 &ssd130xfb_bl_ops, NULL); 2002 if (IS_ERR(bl)) 2003 return ERR_PTR(dev_err_probe(dev, PTR_ERR(bl), 2004 "Unable to register backlight device\n")); 2005 2006 bl->props.brightness = ssd130x->contrast; 2007 bl->props.max_brightness = MAX_CONTRAST; 2008 ssd130x->bl_dev = bl; 2009 2010 ret = ssd130x_init_modeset(ssd130x); 2011 if (ret) 2012 return ERR_PTR(ret); 2013 2014 ret = drm_dev_register(drm, 0); 2015 if (ret) 2016 return ERR_PTR(dev_err_probe(dev, ret, "DRM device register failed\n")); 2017 2018 drm_client_setup(drm, NULL); 2019 2020 return ssd130x; 2021 } 2022 EXPORT_SYMBOL_GPL(ssd130x_probe); 2023 2024 void ssd130x_remove(struct ssd130x_device *ssd130x) 2025 { 2026 drm_dev_unplug(&ssd130x->drm); 2027 drm_atomic_helper_shutdown(&ssd130x->drm); 2028 } 2029 EXPORT_SYMBOL_GPL(ssd130x_remove); 2030 2031 void ssd130x_shutdown(struct ssd130x_device *ssd130x) 2032 { 2033 drm_atomic_helper_shutdown(&ssd130x->drm); 2034 } 2035 EXPORT_SYMBOL_GPL(ssd130x_shutdown); 2036 2037 MODULE_DESCRIPTION(DRIVER_DESC); 2038 MODULE_AUTHOR("Javier Martinez Canillas <javierm@redhat.com>"); 2039 MODULE_LICENSE("GPL v2"); 2040