1 // SPDX-License-Identifier: (GPL-2.0+ OR MIT) 2 /* 3 * Copyright (c) 2020 Rockchip Electronics Co., Ltd. 4 * Author: Andy Yan <andy.yan@rock-chips.com> 5 */ 6 #include <linux/bitfield.h> 7 #include <linux/clk.h> 8 #include <linux/component.h> 9 #include <linux/delay.h> 10 #include <linux/iopoll.h> 11 #include <linux/kernel.h> 12 #include <linux/media-bus-format.h> 13 #include <linux/mfd/syscon.h> 14 #include <linux/module.h> 15 #include <linux/of.h> 16 #include <linux/of_graph.h> 17 #include <linux/platform_device.h> 18 #include <linux/pm_runtime.h> 19 #include <linux/regmap.h> 20 #include <linux/swab.h> 21 22 #include <drm/drm.h> 23 #include <drm/drm_atomic.h> 24 #include <drm/drm_atomic_uapi.h> 25 #include <drm/drm_blend.h> 26 #include <drm/drm_crtc.h> 27 #include <linux/debugfs.h> 28 #include <drm/drm_debugfs.h> 29 #include <drm/drm_flip_work.h> 30 #include <drm/drm_framebuffer.h> 31 #include <drm/drm_gem_framebuffer_helper.h> 32 #include <drm/drm_probe_helper.h> 33 #include <drm/drm_vblank.h> 34 35 #include <uapi/linux/videodev2.h> 36 #include <dt-bindings/soc/rockchip,vop2.h> 37 38 #include "rockchip_drm_gem.h" 39 #include "rockchip_drm_vop2.h" 40 #include "rockchip_rgb.h" 41 42 /* 43 * VOP2 architecture 44 * 45 +----------+ +-------------+ +-----------+ 46 | Cluster | | Sel 1 from 6| | 1 from 3 | 47 | window0 | | Layer0 | | RGB | 48 +----------+ +-------------+ +---------------+ +-------------+ +-----------+ 49 +----------+ +-------------+ |N from 6 layers| | | 50 | Cluster | | Sel 1 from 6| | Overlay0 +--->| Video Port0 | +-----------+ 51 | window1 | | Layer1 | | | | | | 1 from 3 | 52 +----------+ +-------------+ +---------------+ +-------------+ | LVDS | 53 +----------+ +-------------+ +-----------+ 54 | Esmart | | Sel 1 from 6| 55 | window0 | | Layer2 | +---------------+ +-------------+ +-----------+ 56 +----------+ +-------------+ |N from 6 Layers| | | +--> | 1 from 3 | 57 +----------+ +-------------+ --------> | Overlay1 +--->| Video Port1 | | MIPI | 58 | Esmart | | Sel 1 from 6| --------> | | | | +-----------+ 59 | Window1 | | Layer3 | +---------------+ +-------------+ 60 +----------+ +-------------+ +-----------+ 61 +----------+ +-------------+ | 1 from 3 | 62 | Smart | | Sel 1 from 6| +---------------+ +-------------+ | HDMI | 63 | Window0 | | Layer4 | |N from 6 Layers| | | +-----------+ 64 +----------+ +-------------+ | Overlay2 +--->| Video Port2 | 65 +----------+ +-------------+ | | | | +-----------+ 66 | Smart | | Sel 1 from 6| +---------------+ +-------------+ | 1 from 3 | 67 | Window1 | | Layer5 | | eDP | 68 +----------+ +-------------+ +-----------+ 69 * 70 */ 71 72 enum vop2_data_format { 73 VOP2_FMT_ARGB8888 = 0, 74 VOP2_FMT_RGB888, 75 VOP2_FMT_RGB565, 76 VOP2_FMT_XRGB101010, 77 VOP2_FMT_YUV420SP, 78 VOP2_FMT_YUV422SP, 79 VOP2_FMT_YUV444SP, 80 VOP2_FMT_YUYV422 = 8, 81 VOP2_FMT_YUYV420, 82 VOP2_FMT_VYUY422, 83 VOP2_FMT_VYUY420, 84 VOP2_FMT_YUV420SP_TILE_8x4 = 0x10, 85 VOP2_FMT_YUV420SP_TILE_16x2, 86 VOP2_FMT_YUV422SP_TILE_8x4, 87 VOP2_FMT_YUV422SP_TILE_16x2, 88 VOP2_FMT_YUV420SP_10, 89 VOP2_FMT_YUV422SP_10, 90 VOP2_FMT_YUV444SP_10, 91 }; 92 93 enum vop2_afbc_format { 94 VOP2_AFBC_FMT_RGB565, 95 VOP2_AFBC_FMT_ARGB2101010 = 2, 96 VOP2_AFBC_FMT_YUV420_10BIT, 97 VOP2_AFBC_FMT_RGB888, 98 VOP2_AFBC_FMT_ARGB8888, 99 VOP2_AFBC_FMT_YUV420 = 9, 100 VOP2_AFBC_FMT_YUV422 = 0xb, 101 VOP2_AFBC_FMT_YUV422_10BIT = 0xe, 102 VOP2_AFBC_FMT_INVALID = -1, 103 }; 104 105 union vop2_alpha_ctrl { 106 u32 val; 107 struct { 108 /* [0:1] */ 109 u32 color_mode:1; 110 u32 alpha_mode:1; 111 /* [2:3] */ 112 u32 blend_mode:2; 113 u32 alpha_cal_mode:1; 114 /* [5:7] */ 115 u32 factor_mode:3; 116 /* [8:9] */ 117 u32 alpha_en:1; 118 u32 src_dst_swap:1; 119 u32 reserved:6; 120 /* [16:23] */ 121 u32 glb_alpha:8; 122 } bits; 123 }; 124 125 struct vop2_alpha { 126 union vop2_alpha_ctrl src_color_ctrl; 127 union vop2_alpha_ctrl dst_color_ctrl; 128 union vop2_alpha_ctrl src_alpha_ctrl; 129 union vop2_alpha_ctrl dst_alpha_ctrl; 130 }; 131 132 struct vop2_alpha_config { 133 bool src_premulti_en; 134 bool dst_premulti_en; 135 bool src_pixel_alpha_en; 136 bool dst_pixel_alpha_en; 137 u16 src_glb_alpha_value; 138 u16 dst_glb_alpha_value; 139 }; 140 141 struct vop2_win { 142 struct vop2 *vop2; 143 struct drm_plane base; 144 const struct vop2_win_data *data; 145 struct regmap_field *reg[VOP2_WIN_MAX_REG]; 146 147 /** 148 * @win_id: graphic window id, a cluster may be split into two 149 * graphics windows. 150 */ 151 u8 win_id; 152 u8 delay; 153 u32 offset; 154 155 enum drm_plane_type type; 156 }; 157 158 struct vop2_video_port { 159 struct drm_crtc crtc; 160 struct vop2 *vop2; 161 struct clk *dclk; 162 struct clk *dclk_src; 163 unsigned int id; 164 const struct vop2_video_port_data *data; 165 166 struct completion dsp_hold_completion; 167 168 /** 169 * @win_mask: Bitmask of windows attached to the video port; 170 */ 171 u32 win_mask; 172 173 struct vop2_win *primary_plane; 174 struct drm_pending_vblank_event *event; 175 176 unsigned int nlayers; 177 }; 178 179 struct vop2 { 180 struct device *dev; 181 struct drm_device *drm; 182 struct vop2_video_port vps[ROCKCHIP_MAX_CRTC]; 183 184 const struct vop2_data *data; 185 /* 186 * Number of windows that are registered as plane, may be less than the 187 * total number of hardware windows. 188 */ 189 u32 registered_num_wins; 190 191 struct resource *res; 192 void __iomem *regs; 193 struct regmap *map; 194 195 struct regmap *sys_grf; 196 struct regmap *vop_grf; 197 struct regmap *vo1_grf; 198 struct regmap *sys_pmu; 199 200 /* physical map length of vop2 register */ 201 u32 len; 202 203 void __iomem *lut_regs; 204 205 /* protects crtc enable/disable */ 206 struct mutex vop2_lock; 207 208 int irq; 209 210 /* 211 * Some global resources are shared between all video ports(crtcs), so 212 * we need a ref counter here. 213 */ 214 unsigned int enable_count; 215 struct clk *hclk; 216 struct clk *aclk; 217 struct clk *pclk; 218 struct clk *pll_hdmiphy0; 219 220 /* optional internal rgb encoder */ 221 struct rockchip_rgb *rgb; 222 223 /* must be put at the end of the struct */ 224 struct vop2_win win[]; 225 }; 226 227 #define VOP2_MAX_DCLK_RATE 600000000 228 229 #define vop2_output_if_is_hdmi(x) ((x) == ROCKCHIP_VOP2_EP_HDMI0 || \ 230 (x) == ROCKCHIP_VOP2_EP_HDMI1) 231 232 #define vop2_output_if_is_dp(x) ((x) == ROCKCHIP_VOP2_EP_DP0 || \ 233 (x) == ROCKCHIP_VOP2_EP_DP1) 234 235 #define vop2_output_if_is_edp(x) ((x) == ROCKCHIP_VOP2_EP_EDP0 || \ 236 (x) == ROCKCHIP_VOP2_EP_EDP1) 237 238 #define vop2_output_if_is_mipi(x) ((x) == ROCKCHIP_VOP2_EP_MIPI0 || \ 239 (x) == ROCKCHIP_VOP2_EP_MIPI1) 240 241 #define vop2_output_if_is_lvds(x) ((x) == ROCKCHIP_VOP2_EP_LVDS0 || \ 242 (x) == ROCKCHIP_VOP2_EP_LVDS1) 243 244 #define vop2_output_if_is_dpi(x) ((x) == ROCKCHIP_VOP2_EP_RGB0) 245 246 /* 247 * bus-format types. 248 */ 249 struct drm_bus_format_enum_list { 250 int type; 251 const char *name; 252 }; 253 254 static const struct drm_bus_format_enum_list drm_bus_format_enum_list[] = { 255 { DRM_MODE_CONNECTOR_Unknown, "Unknown" }, 256 { MEDIA_BUS_FMT_RGB565_1X16, "RGB565_1X16" }, 257 { MEDIA_BUS_FMT_RGB666_1X18, "RGB666_1X18" }, 258 { MEDIA_BUS_FMT_RGB666_1X24_CPADHI, "RGB666_1X24_CPADHI" }, 259 { MEDIA_BUS_FMT_RGB666_1X7X3_SPWG, "RGB666_1X7X3_SPWG" }, 260 { MEDIA_BUS_FMT_YUV8_1X24, "YUV8_1X24" }, 261 { MEDIA_BUS_FMT_UYYVYY8_0_5X24, "UYYVYY8_0_5X24" }, 262 { MEDIA_BUS_FMT_YUV10_1X30, "YUV10_1X30" }, 263 { MEDIA_BUS_FMT_UYYVYY10_0_5X30, "UYYVYY10_0_5X30" }, 264 { MEDIA_BUS_FMT_RGB888_3X8, "RGB888_3X8" }, 265 { MEDIA_BUS_FMT_RGB888_1X24, "RGB888_1X24" }, 266 { MEDIA_BUS_FMT_RGB888_1X7X4_SPWG, "RGB888_1X7X4_SPWG" }, 267 { MEDIA_BUS_FMT_RGB888_1X7X4_JEIDA, "RGB888_1X7X4_JEIDA" }, 268 { MEDIA_BUS_FMT_UYVY8_2X8, "UYVY8_2X8" }, 269 { MEDIA_BUS_FMT_YUYV8_1X16, "YUYV8_1X16" }, 270 { MEDIA_BUS_FMT_UYVY8_1X16, "UYVY8_1X16" }, 271 { MEDIA_BUS_FMT_RGB101010_1X30, "RGB101010_1X30" }, 272 { MEDIA_BUS_FMT_YUYV10_1X20, "YUYV10_1X20" }, 273 }; 274 275 static DRM_ENUM_NAME_FN(drm_get_bus_format_name, drm_bus_format_enum_list) 276 277 static const struct regmap_config vop2_regmap_config; 278 279 static struct vop2_video_port *to_vop2_video_port(struct drm_crtc *crtc) 280 { 281 return container_of(crtc, struct vop2_video_port, crtc); 282 } 283 284 static struct vop2_win *to_vop2_win(struct drm_plane *p) 285 { 286 return container_of(p, struct vop2_win, base); 287 } 288 289 static void vop2_lock(struct vop2 *vop2) 290 { 291 mutex_lock(&vop2->vop2_lock); 292 } 293 294 static void vop2_unlock(struct vop2 *vop2) 295 { 296 mutex_unlock(&vop2->vop2_lock); 297 } 298 299 static void vop2_writel(struct vop2 *vop2, u32 offset, u32 v) 300 { 301 regmap_write(vop2->map, offset, v); 302 } 303 304 static void vop2_vp_write(struct vop2_video_port *vp, u32 offset, u32 v) 305 { 306 regmap_write(vp->vop2->map, vp->data->offset + offset, v); 307 } 308 309 static u32 vop2_readl(struct vop2 *vop2, u32 offset) 310 { 311 u32 val; 312 313 regmap_read(vop2->map, offset, &val); 314 315 return val; 316 } 317 318 static u32 vop2_vp_read(struct vop2_video_port *vp, u32 offset) 319 { 320 u32 val; 321 322 regmap_read(vp->vop2->map, vp->data->offset + offset, &val); 323 324 return val; 325 } 326 327 static void vop2_win_write(const struct vop2_win *win, unsigned int reg, u32 v) 328 { 329 regmap_field_write(win->reg[reg], v); 330 } 331 332 static bool vop2_cluster_window(const struct vop2_win *win) 333 { 334 return win->data->feature & WIN_FEATURE_CLUSTER; 335 } 336 337 /* 338 * Note: 339 * The write mask function is documented but missing on rk3566/8, writes 340 * to these bits have no effect. For newer soc(rk3588 and following) the 341 * write mask is needed for register writes. 342 * 343 * GLB_CFG_DONE_EN has no write mask bit. 344 * 345 */ 346 static void vop2_cfg_done(struct vop2_video_port *vp) 347 { 348 struct vop2 *vop2 = vp->vop2; 349 u32 val = RK3568_REG_CFG_DONE__GLB_CFG_DONE_EN; 350 351 val |= BIT(vp->id) | (BIT(vp->id) << 16); 352 353 regmap_set_bits(vop2->map, RK3568_REG_CFG_DONE, val); 354 } 355 356 static void vop2_win_disable(struct vop2_win *win) 357 { 358 vop2_win_write(win, VOP2_WIN_ENABLE, 0); 359 360 if (vop2_cluster_window(win)) 361 vop2_win_write(win, VOP2_WIN_CLUSTER_ENABLE, 0); 362 } 363 364 static u32 vop2_get_bpp(const struct drm_format_info *format) 365 { 366 switch (format->format) { 367 case DRM_FORMAT_YUV420_8BIT: 368 return 12; 369 case DRM_FORMAT_YUV420_10BIT: 370 return 15; 371 case DRM_FORMAT_VUY101010: 372 return 30; 373 default: 374 return drm_format_info_bpp(format, 0); 375 } 376 } 377 378 static enum vop2_data_format vop2_convert_format(u32 format) 379 { 380 switch (format) { 381 case DRM_FORMAT_XRGB2101010: 382 case DRM_FORMAT_ARGB2101010: 383 case DRM_FORMAT_XBGR2101010: 384 case DRM_FORMAT_ABGR2101010: 385 return VOP2_FMT_XRGB101010; 386 case DRM_FORMAT_XRGB8888: 387 case DRM_FORMAT_ARGB8888: 388 case DRM_FORMAT_XBGR8888: 389 case DRM_FORMAT_ABGR8888: 390 return VOP2_FMT_ARGB8888; 391 case DRM_FORMAT_RGB888: 392 case DRM_FORMAT_BGR888: 393 return VOP2_FMT_RGB888; 394 case DRM_FORMAT_RGB565: 395 case DRM_FORMAT_BGR565: 396 return VOP2_FMT_RGB565; 397 case DRM_FORMAT_NV12: 398 case DRM_FORMAT_NV21: 399 case DRM_FORMAT_YUV420_8BIT: 400 return VOP2_FMT_YUV420SP; 401 case DRM_FORMAT_NV15: 402 case DRM_FORMAT_YUV420_10BIT: 403 return VOP2_FMT_YUV420SP_10; 404 case DRM_FORMAT_NV16: 405 case DRM_FORMAT_NV61: 406 return VOP2_FMT_YUV422SP; 407 case DRM_FORMAT_NV20: 408 case DRM_FORMAT_Y210: 409 return VOP2_FMT_YUV422SP_10; 410 case DRM_FORMAT_NV24: 411 case DRM_FORMAT_NV42: 412 return VOP2_FMT_YUV444SP; 413 case DRM_FORMAT_NV30: 414 return VOP2_FMT_YUV444SP_10; 415 case DRM_FORMAT_YUYV: 416 case DRM_FORMAT_YVYU: 417 return VOP2_FMT_VYUY422; 418 case DRM_FORMAT_VYUY: 419 case DRM_FORMAT_UYVY: 420 return VOP2_FMT_YUYV422; 421 default: 422 DRM_ERROR("unsupported format[%08x]\n", format); 423 return -EINVAL; 424 } 425 } 426 427 static enum vop2_afbc_format vop2_convert_afbc_format(u32 format) 428 { 429 switch (format) { 430 case DRM_FORMAT_XRGB2101010: 431 case DRM_FORMAT_ARGB2101010: 432 case DRM_FORMAT_XBGR2101010: 433 case DRM_FORMAT_ABGR2101010: 434 return VOP2_AFBC_FMT_ARGB2101010; 435 case DRM_FORMAT_XRGB8888: 436 case DRM_FORMAT_ARGB8888: 437 case DRM_FORMAT_XBGR8888: 438 case DRM_FORMAT_ABGR8888: 439 return VOP2_AFBC_FMT_ARGB8888; 440 case DRM_FORMAT_RGB888: 441 case DRM_FORMAT_BGR888: 442 return VOP2_AFBC_FMT_RGB888; 443 case DRM_FORMAT_RGB565: 444 case DRM_FORMAT_BGR565: 445 return VOP2_AFBC_FMT_RGB565; 446 case DRM_FORMAT_YUV420_8BIT: 447 return VOP2_AFBC_FMT_YUV420; 448 case DRM_FORMAT_YUV420_10BIT: 449 return VOP2_AFBC_FMT_YUV420_10BIT; 450 case DRM_FORMAT_YVYU: 451 case DRM_FORMAT_YUYV: 452 case DRM_FORMAT_VYUY: 453 case DRM_FORMAT_UYVY: 454 return VOP2_AFBC_FMT_YUV422; 455 case DRM_FORMAT_Y210: 456 return VOP2_AFBC_FMT_YUV422_10BIT; 457 default: 458 return VOP2_AFBC_FMT_INVALID; 459 } 460 461 return VOP2_AFBC_FMT_INVALID; 462 } 463 464 static bool vop2_win_rb_swap(u32 format) 465 { 466 switch (format) { 467 case DRM_FORMAT_XBGR2101010: 468 case DRM_FORMAT_ABGR2101010: 469 case DRM_FORMAT_XBGR8888: 470 case DRM_FORMAT_ABGR8888: 471 case DRM_FORMAT_BGR888: 472 case DRM_FORMAT_BGR565: 473 return true; 474 default: 475 return false; 476 } 477 } 478 479 static bool vop2_afbc_uv_swap(u32 format) 480 { 481 switch (format) { 482 case DRM_FORMAT_YUYV: 483 case DRM_FORMAT_Y210: 484 case DRM_FORMAT_YUV420_8BIT: 485 case DRM_FORMAT_YUV420_10BIT: 486 return true; 487 default: 488 return false; 489 } 490 } 491 492 static bool vop2_win_uv_swap(u32 format) 493 { 494 switch (format) { 495 case DRM_FORMAT_NV12: 496 case DRM_FORMAT_NV16: 497 case DRM_FORMAT_NV24: 498 case DRM_FORMAT_NV15: 499 case DRM_FORMAT_NV20: 500 case DRM_FORMAT_NV30: 501 case DRM_FORMAT_YUYV: 502 case DRM_FORMAT_UYVY: 503 return true; 504 default: 505 return false; 506 } 507 } 508 509 static bool vop2_win_dither_up(u32 format) 510 { 511 switch (format) { 512 case DRM_FORMAT_BGR565: 513 case DRM_FORMAT_RGB565: 514 return true; 515 default: 516 return false; 517 } 518 } 519 520 static bool vop2_output_uv_swap(u32 bus_format, u32 output_mode) 521 { 522 /* 523 * FIXME: 524 * 525 * There is no media type for YUV444 output, 526 * so when out_mode is AAAA or P888, assume output is YUV444 on 527 * yuv format. 528 * 529 * From H/W testing, YUV444 mode need a rb swap. 530 */ 531 if (bus_format == MEDIA_BUS_FMT_YVYU8_1X16 || 532 bus_format == MEDIA_BUS_FMT_VYUY8_1X16 || 533 bus_format == MEDIA_BUS_FMT_YVYU8_2X8 || 534 bus_format == MEDIA_BUS_FMT_VYUY8_2X8 || 535 ((bus_format == MEDIA_BUS_FMT_YUV8_1X24 || 536 bus_format == MEDIA_BUS_FMT_YUV10_1X30) && 537 (output_mode == ROCKCHIP_OUT_MODE_AAAA || 538 output_mode == ROCKCHIP_OUT_MODE_P888))) 539 return true; 540 else 541 return false; 542 } 543 544 static bool vop2_output_rg_swap(struct vop2 *vop2, u32 bus_format) 545 { 546 if (vop2->data->soc_id == 3588) { 547 if (bus_format == MEDIA_BUS_FMT_YUV8_1X24 || 548 bus_format == MEDIA_BUS_FMT_YUV10_1X30) 549 return true; 550 } 551 552 return false; 553 } 554 555 static bool is_yuv_output(u32 bus_format) 556 { 557 switch (bus_format) { 558 case MEDIA_BUS_FMT_YUV8_1X24: 559 case MEDIA_BUS_FMT_YUV10_1X30: 560 case MEDIA_BUS_FMT_UYYVYY8_0_5X24: 561 case MEDIA_BUS_FMT_UYYVYY10_0_5X30: 562 case MEDIA_BUS_FMT_YUYV8_2X8: 563 case MEDIA_BUS_FMT_YVYU8_2X8: 564 case MEDIA_BUS_FMT_UYVY8_2X8: 565 case MEDIA_BUS_FMT_VYUY8_2X8: 566 case MEDIA_BUS_FMT_YUYV8_1X16: 567 case MEDIA_BUS_FMT_YVYU8_1X16: 568 case MEDIA_BUS_FMT_UYVY8_1X16: 569 case MEDIA_BUS_FMT_VYUY8_1X16: 570 return true; 571 default: 572 return false; 573 } 574 } 575 576 static bool rockchip_afbc(struct drm_plane *plane, u64 modifier) 577 { 578 int i; 579 580 if (modifier == DRM_FORMAT_MOD_LINEAR) 581 return false; 582 583 for (i = 0 ; i < plane->modifier_count; i++) 584 if (plane->modifiers[i] == modifier) 585 return true; 586 587 return false; 588 } 589 590 static bool rockchip_vop2_mod_supported(struct drm_plane *plane, u32 format, 591 u64 modifier) 592 { 593 struct vop2_win *win = to_vop2_win(plane); 594 struct vop2 *vop2 = win->vop2; 595 596 if (modifier == DRM_FORMAT_MOD_INVALID) 597 return false; 598 599 if (vop2->data->soc_id == 3568 || vop2->data->soc_id == 3566) { 600 if (vop2_cluster_window(win)) { 601 if (modifier == DRM_FORMAT_MOD_LINEAR) { 602 drm_dbg_kms(vop2->drm, 603 "Cluster window only supports format with afbc\n"); 604 return false; 605 } 606 } 607 } 608 609 if (format == DRM_FORMAT_XRGB2101010 || format == DRM_FORMAT_XBGR2101010) { 610 if (vop2->data->soc_id == 3588) { 611 if (!rockchip_afbc(plane, modifier)) { 612 drm_dbg_kms(vop2->drm, "Only support 32 bpp format with afbc\n"); 613 return false; 614 } 615 } 616 } 617 618 if (modifier == DRM_FORMAT_MOD_LINEAR) 619 return true; 620 621 if (!rockchip_afbc(plane, modifier)) { 622 drm_dbg_kms(vop2->drm, "Unsupported format modifier 0x%llx\n", 623 modifier); 624 625 return false; 626 } 627 628 return vop2_convert_afbc_format(format) >= 0; 629 } 630 631 /* 632 * 0: Full mode, 16 lines for one tail 633 * 1: half block mode, 8 lines one tail 634 */ 635 static bool vop2_half_block_enable(struct drm_plane_state *pstate) 636 { 637 if (pstate->rotation & (DRM_MODE_ROTATE_270 | DRM_MODE_ROTATE_90)) 638 return false; 639 else 640 return true; 641 } 642 643 static u32 vop2_afbc_transform_offset(struct drm_plane_state *pstate, 644 bool afbc_half_block_en) 645 { 646 struct drm_rect *src = &pstate->src; 647 struct drm_framebuffer *fb = pstate->fb; 648 u32 bpp = vop2_get_bpp(fb->format); 649 u32 vir_width = (fb->pitches[0] << 3) / bpp; 650 u32 width = drm_rect_width(src) >> 16; 651 u32 height = drm_rect_height(src) >> 16; 652 u32 act_xoffset = src->x1 >> 16; 653 u32 act_yoffset = src->y1 >> 16; 654 u32 align16_crop = 0; 655 u32 align64_crop = 0; 656 u32 height_tmp; 657 u8 tx, ty; 658 u8 bottom_crop_line_num = 0; 659 660 /* 16 pixel align */ 661 if (height & 0xf) 662 align16_crop = 16 - (height & 0xf); 663 664 height_tmp = height + align16_crop; 665 666 /* 64 pixel align */ 667 if (height_tmp & 0x3f) 668 align64_crop = 64 - (height_tmp & 0x3f); 669 670 bottom_crop_line_num = align16_crop + align64_crop; 671 672 switch (pstate->rotation & 673 (DRM_MODE_REFLECT_X | DRM_MODE_REFLECT_Y | 674 DRM_MODE_ROTATE_90 | DRM_MODE_ROTATE_270)) { 675 case DRM_MODE_REFLECT_X | DRM_MODE_REFLECT_Y: 676 tx = 16 - ((act_xoffset + width) & 0xf); 677 ty = bottom_crop_line_num - act_yoffset; 678 break; 679 case DRM_MODE_REFLECT_X | DRM_MODE_ROTATE_90: 680 tx = bottom_crop_line_num - act_yoffset; 681 ty = vir_width - width - act_xoffset; 682 break; 683 case DRM_MODE_REFLECT_X | DRM_MODE_ROTATE_270: 684 tx = act_yoffset; 685 ty = act_xoffset; 686 break; 687 case DRM_MODE_REFLECT_X: 688 tx = 16 - ((act_xoffset + width) & 0xf); 689 ty = act_yoffset; 690 break; 691 case DRM_MODE_REFLECT_Y: 692 tx = act_xoffset; 693 ty = bottom_crop_line_num - act_yoffset; 694 break; 695 case DRM_MODE_ROTATE_90: 696 tx = bottom_crop_line_num - act_yoffset; 697 ty = act_xoffset; 698 break; 699 case DRM_MODE_ROTATE_270: 700 tx = act_yoffset; 701 ty = vir_width - width - act_xoffset; 702 break; 703 case 0: 704 tx = act_xoffset; 705 ty = act_yoffset; 706 break; 707 } 708 709 if (afbc_half_block_en) 710 ty &= 0x7f; 711 712 #define TRANSFORM_XOFFSET GENMASK(7, 0) 713 #define TRANSFORM_YOFFSET GENMASK(23, 16) 714 return FIELD_PREP(TRANSFORM_XOFFSET, tx) | 715 FIELD_PREP(TRANSFORM_YOFFSET, ty); 716 } 717 718 /* 719 * A Cluster window has 2048 x 16 line buffer, which can 720 * works at 2048 x 16(Full) or 4096 x 8 (Half) mode. 721 * for Cluster_lb_mode register: 722 * 0: half mode, for plane input width range 2048 ~ 4096 723 * 1: half mode, for cluster work at 2 * 2048 plane mode 724 * 2: half mode, for rotate_90/270 mode 725 * 726 */ 727 static int vop2_get_cluster_lb_mode(struct vop2_win *win, 728 struct drm_plane_state *pstate) 729 { 730 if ((pstate->rotation & DRM_MODE_ROTATE_270) || 731 (pstate->rotation & DRM_MODE_ROTATE_90)) 732 return 2; 733 else 734 return 0; 735 } 736 737 static u16 vop2_scale_factor(u32 src, u32 dst) 738 { 739 u32 fac; 740 int shift; 741 742 if (src == dst) 743 return 0; 744 745 if (dst < 2) 746 return U16_MAX; 747 748 if (src < 2) 749 return 0; 750 751 if (src > dst) 752 shift = 12; 753 else 754 shift = 16; 755 756 src--; 757 dst--; 758 759 fac = DIV_ROUND_UP(src << shift, dst) - 1; 760 761 if (fac > U16_MAX) 762 return U16_MAX; 763 764 return fac; 765 } 766 767 static void vop2_setup_scale(struct vop2 *vop2, const struct vop2_win *win, 768 u32 src_w, u32 src_h, u32 dst_w, 769 u32 dst_h, u32 pixel_format) 770 { 771 const struct drm_format_info *info; 772 u16 hor_scl_mode, ver_scl_mode; 773 u16 hscl_filter_mode, vscl_filter_mode; 774 uint16_t cbcr_src_w = src_w; 775 uint16_t cbcr_src_h = src_h; 776 u8 gt2 = 0; 777 u8 gt4 = 0; 778 u32 val; 779 780 info = drm_format_info(pixel_format); 781 782 if (src_h >= (4 * dst_h)) { 783 gt4 = 1; 784 src_h >>= 2; 785 } else if (src_h >= (2 * dst_h)) { 786 gt2 = 1; 787 src_h >>= 1; 788 } 789 790 hor_scl_mode = scl_get_scl_mode(src_w, dst_w); 791 ver_scl_mode = scl_get_scl_mode(src_h, dst_h); 792 793 if (hor_scl_mode == SCALE_UP) 794 hscl_filter_mode = VOP2_SCALE_UP_BIC; 795 else 796 hscl_filter_mode = VOP2_SCALE_DOWN_BIL; 797 798 if (ver_scl_mode == SCALE_UP) 799 vscl_filter_mode = VOP2_SCALE_UP_BIL; 800 else 801 vscl_filter_mode = VOP2_SCALE_DOWN_BIL; 802 803 /* 804 * RK3568 VOP Esmart/Smart dsp_w should be even pixel 805 * at scale down mode 806 */ 807 if (!(win->data->feature & WIN_FEATURE_AFBDC)) { 808 if ((hor_scl_mode == SCALE_DOWN) && (dst_w & 0x1)) { 809 drm_dbg(vop2->drm, "%s dst_w[%d] should align as 2 pixel\n", 810 win->data->name, dst_w); 811 dst_w++; 812 } 813 } 814 815 val = vop2_scale_factor(src_w, dst_w); 816 vop2_win_write(win, VOP2_WIN_SCALE_YRGB_X, val); 817 val = vop2_scale_factor(src_h, dst_h); 818 vop2_win_write(win, VOP2_WIN_SCALE_YRGB_Y, val); 819 820 vop2_win_write(win, VOP2_WIN_VSD_YRGB_GT4, gt4); 821 vop2_win_write(win, VOP2_WIN_VSD_YRGB_GT2, gt2); 822 823 vop2_win_write(win, VOP2_WIN_YRGB_HOR_SCL_MODE, hor_scl_mode); 824 vop2_win_write(win, VOP2_WIN_YRGB_VER_SCL_MODE, ver_scl_mode); 825 826 if (vop2_cluster_window(win)) 827 return; 828 829 vop2_win_write(win, VOP2_WIN_YRGB_HSCL_FILTER_MODE, hscl_filter_mode); 830 vop2_win_write(win, VOP2_WIN_YRGB_VSCL_FILTER_MODE, vscl_filter_mode); 831 832 if (info->is_yuv) { 833 cbcr_src_w /= info->hsub; 834 cbcr_src_h /= info->vsub; 835 836 gt4 = 0; 837 gt2 = 0; 838 839 if (cbcr_src_h >= (4 * dst_h)) { 840 gt4 = 1; 841 cbcr_src_h >>= 2; 842 } else if (cbcr_src_h >= (2 * dst_h)) { 843 gt2 = 1; 844 cbcr_src_h >>= 1; 845 } 846 847 hor_scl_mode = scl_get_scl_mode(cbcr_src_w, dst_w); 848 ver_scl_mode = scl_get_scl_mode(cbcr_src_h, dst_h); 849 850 val = vop2_scale_factor(cbcr_src_w, dst_w); 851 vop2_win_write(win, VOP2_WIN_SCALE_CBCR_X, val); 852 853 val = vop2_scale_factor(cbcr_src_h, dst_h); 854 vop2_win_write(win, VOP2_WIN_SCALE_CBCR_Y, val); 855 856 vop2_win_write(win, VOP2_WIN_VSD_CBCR_GT4, gt4); 857 vop2_win_write(win, VOP2_WIN_VSD_CBCR_GT2, gt2); 858 vop2_win_write(win, VOP2_WIN_CBCR_HOR_SCL_MODE, hor_scl_mode); 859 vop2_win_write(win, VOP2_WIN_CBCR_VER_SCL_MODE, ver_scl_mode); 860 vop2_win_write(win, VOP2_WIN_CBCR_HSCL_FILTER_MODE, hscl_filter_mode); 861 vop2_win_write(win, VOP2_WIN_CBCR_VSCL_FILTER_MODE, vscl_filter_mode); 862 } 863 } 864 865 static int vop2_convert_csc_mode(int csc_mode) 866 { 867 switch (csc_mode) { 868 case V4L2_COLORSPACE_SMPTE170M: 869 case V4L2_COLORSPACE_470_SYSTEM_M: 870 case V4L2_COLORSPACE_470_SYSTEM_BG: 871 return CSC_BT601L; 872 case V4L2_COLORSPACE_REC709: 873 case V4L2_COLORSPACE_SMPTE240M: 874 case V4L2_COLORSPACE_DEFAULT: 875 return CSC_BT709L; 876 case V4L2_COLORSPACE_JPEG: 877 return CSC_BT601F; 878 case V4L2_COLORSPACE_BT2020: 879 return CSC_BT2020; 880 default: 881 return CSC_BT709L; 882 } 883 } 884 885 /* 886 * colorspace path: 887 * Input Win csc Output 888 * 1. YUV(2020) --> Y2R->2020To709->R2Y --> YUV_OUTPUT(601/709) 889 * RGB --> R2Y __/ 890 * 891 * 2. YUV(2020) --> bypasss --> YUV_OUTPUT(2020) 892 * RGB --> 709To2020->R2Y __/ 893 * 894 * 3. YUV(2020) --> Y2R->2020To709 --> RGB_OUTPUT(709) 895 * RGB --> R2Y __/ 896 * 897 * 4. YUV(601/709)-> Y2R->709To2020->R2Y --> YUV_OUTPUT(2020) 898 * RGB --> 709To2020->R2Y __/ 899 * 900 * 5. YUV(601/709)-> bypass --> YUV_OUTPUT(709) 901 * RGB --> R2Y __/ 902 * 903 * 6. YUV(601/709)-> bypass --> YUV_OUTPUT(601) 904 * RGB --> R2Y(601) __/ 905 * 906 * 7. YUV --> Y2R(709) --> RGB_OUTPUT(709) 907 * RGB --> bypass __/ 908 * 909 * 8. RGB --> 709To2020->R2Y --> YUV_OUTPUT(2020) 910 * 911 * 9. RGB --> R2Y(709) --> YUV_OUTPUT(709) 912 * 913 * 10. RGB --> R2Y(601) --> YUV_OUTPUT(601) 914 * 915 * 11. RGB --> bypass --> RGB_OUTPUT(709) 916 */ 917 918 static void vop2_setup_csc_mode(struct vop2_video_port *vp, 919 struct vop2_win *win, 920 struct drm_plane_state *pstate) 921 { 922 struct rockchip_crtc_state *vcstate = to_rockchip_crtc_state(vp->crtc.state); 923 int is_input_yuv = pstate->fb->format->is_yuv; 924 int is_output_yuv = is_yuv_output(vcstate->bus_format); 925 int input_csc = V4L2_COLORSPACE_DEFAULT; 926 int output_csc = vcstate->color_space; 927 bool r2y_en, y2r_en; 928 int csc_mode; 929 930 if (is_input_yuv && !is_output_yuv) { 931 y2r_en = true; 932 r2y_en = false; 933 csc_mode = vop2_convert_csc_mode(input_csc); 934 } else if (!is_input_yuv && is_output_yuv) { 935 y2r_en = false; 936 r2y_en = true; 937 csc_mode = vop2_convert_csc_mode(output_csc); 938 } else { 939 y2r_en = false; 940 r2y_en = false; 941 csc_mode = false; 942 } 943 944 vop2_win_write(win, VOP2_WIN_Y2R_EN, y2r_en); 945 vop2_win_write(win, VOP2_WIN_R2Y_EN, r2y_en); 946 vop2_win_write(win, VOP2_WIN_CSC_MODE, csc_mode); 947 } 948 949 static void vop2_crtc_enable_irq(struct vop2_video_port *vp, u32 irq) 950 { 951 struct vop2 *vop2 = vp->vop2; 952 953 vop2_writel(vop2, RK3568_VP_INT_CLR(vp->id), irq << 16 | irq); 954 vop2_writel(vop2, RK3568_VP_INT_EN(vp->id), irq << 16 | irq); 955 } 956 957 static void vop2_crtc_disable_irq(struct vop2_video_port *vp, u32 irq) 958 { 959 struct vop2 *vop2 = vp->vop2; 960 961 vop2_writel(vop2, RK3568_VP_INT_EN(vp->id), irq << 16); 962 } 963 964 static int vop2_core_clks_prepare_enable(struct vop2 *vop2) 965 { 966 int ret; 967 968 ret = clk_prepare_enable(vop2->hclk); 969 if (ret < 0) { 970 drm_err(vop2->drm, "failed to enable hclk - %d\n", ret); 971 return ret; 972 } 973 974 ret = clk_prepare_enable(vop2->aclk); 975 if (ret < 0) { 976 drm_err(vop2->drm, "failed to enable aclk - %d\n", ret); 977 goto err; 978 } 979 980 ret = clk_prepare_enable(vop2->pclk); 981 if (ret < 0) { 982 drm_err(vop2->drm, "failed to enable pclk - %d\n", ret); 983 goto err1; 984 } 985 986 return 0; 987 err1: 988 clk_disable_unprepare(vop2->aclk); 989 err: 990 clk_disable_unprepare(vop2->hclk); 991 992 return ret; 993 } 994 995 static void rk3588_vop2_power_domain_enable_all(struct vop2 *vop2) 996 { 997 u32 pd; 998 999 pd = vop2_readl(vop2, RK3588_SYS_PD_CTRL); 1000 pd &= ~(VOP2_PD_CLUSTER0 | VOP2_PD_CLUSTER1 | VOP2_PD_CLUSTER2 | 1001 VOP2_PD_CLUSTER3 | VOP2_PD_ESMART); 1002 1003 vop2_writel(vop2, RK3588_SYS_PD_CTRL, pd); 1004 } 1005 1006 static void vop2_enable(struct vop2 *vop2) 1007 { 1008 int ret; 1009 1010 ret = pm_runtime_resume_and_get(vop2->dev); 1011 if (ret < 0) { 1012 drm_err(vop2->drm, "failed to get pm runtime: %d\n", ret); 1013 return; 1014 } 1015 1016 ret = vop2_core_clks_prepare_enable(vop2); 1017 if (ret) { 1018 pm_runtime_put_sync(vop2->dev); 1019 return; 1020 } 1021 1022 ret = rockchip_drm_dma_attach_device(vop2->drm, vop2->dev); 1023 if (ret) { 1024 drm_err(vop2->drm, "failed to attach dma mapping, %d\n", ret); 1025 return; 1026 } 1027 1028 if (vop2->data->soc_id == 3566) 1029 vop2_writel(vop2, RK3568_OTP_WIN_EN, 1); 1030 1031 if (vop2->data->soc_id == 3588) 1032 rk3588_vop2_power_domain_enable_all(vop2); 1033 1034 vop2_writel(vop2, RK3568_REG_CFG_DONE, RK3568_REG_CFG_DONE__GLB_CFG_DONE_EN); 1035 1036 /* 1037 * Disable auto gating, this is a workaround to 1038 * avoid display image shift when a window enabled. 1039 */ 1040 regmap_clear_bits(vop2->map, RK3568_SYS_AUTO_GATING_CTRL, 1041 RK3568_SYS_AUTO_GATING_CTRL__AUTO_GATING_EN); 1042 1043 vop2_writel(vop2, RK3568_SYS0_INT_CLR, 1044 VOP2_INT_BUS_ERRPR << 16 | VOP2_INT_BUS_ERRPR); 1045 vop2_writel(vop2, RK3568_SYS0_INT_EN, 1046 VOP2_INT_BUS_ERRPR << 16 | VOP2_INT_BUS_ERRPR); 1047 vop2_writel(vop2, RK3568_SYS1_INT_CLR, 1048 VOP2_INT_BUS_ERRPR << 16 | VOP2_INT_BUS_ERRPR); 1049 vop2_writel(vop2, RK3568_SYS1_INT_EN, 1050 VOP2_INT_BUS_ERRPR << 16 | VOP2_INT_BUS_ERRPR); 1051 } 1052 1053 static void vop2_disable(struct vop2 *vop2) 1054 { 1055 rockchip_drm_dma_detach_device(vop2->drm, vop2->dev); 1056 1057 pm_runtime_put_sync(vop2->dev); 1058 1059 regcache_drop_region(vop2->map, 0, vop2_regmap_config.max_register); 1060 1061 clk_disable_unprepare(vop2->pclk); 1062 clk_disable_unprepare(vop2->aclk); 1063 clk_disable_unprepare(vop2->hclk); 1064 } 1065 1066 static bool vop2_vp_dsp_lut_is_enabled(struct vop2_video_port *vp) 1067 { 1068 u32 dsp_ctrl = vop2_vp_read(vp, RK3568_VP_DSP_CTRL); 1069 1070 return dsp_ctrl & RK3568_VP_DSP_CTRL__DSP_LUT_EN; 1071 } 1072 1073 static void vop2_vp_dsp_lut_disable(struct vop2_video_port *vp) 1074 { 1075 u32 dsp_ctrl = vop2_vp_read(vp, RK3568_VP_DSP_CTRL); 1076 1077 dsp_ctrl &= ~RK3568_VP_DSP_CTRL__DSP_LUT_EN; 1078 vop2_vp_write(vp, RK3568_VP_DSP_CTRL, dsp_ctrl); 1079 } 1080 1081 static bool vop2_vp_dsp_lut_poll_disabled(struct vop2_video_port *vp) 1082 { 1083 u32 dsp_ctrl; 1084 int ret = readx_poll_timeout(vop2_vp_dsp_lut_is_enabled, vp, dsp_ctrl, 1085 !dsp_ctrl, 5, 30 * 1000); 1086 if (ret) { 1087 drm_err(vp->vop2->drm, "display LUT RAM enable timeout!\n"); 1088 return false; 1089 } 1090 1091 return true; 1092 } 1093 1094 static void vop2_vp_dsp_lut_enable(struct vop2_video_port *vp) 1095 { 1096 u32 dsp_ctrl = vop2_vp_read(vp, RK3568_VP_DSP_CTRL); 1097 1098 dsp_ctrl |= RK3568_VP_DSP_CTRL__DSP_LUT_EN; 1099 vop2_vp_write(vp, RK3568_VP_DSP_CTRL, dsp_ctrl); 1100 } 1101 1102 static void vop2_vp_dsp_lut_update_enable(struct vop2_video_port *vp) 1103 { 1104 u32 dsp_ctrl = vop2_vp_read(vp, RK3568_VP_DSP_CTRL); 1105 1106 dsp_ctrl |= RK3588_VP_DSP_CTRL__GAMMA_UPDATE_EN; 1107 vop2_vp_write(vp, RK3568_VP_DSP_CTRL, dsp_ctrl); 1108 } 1109 1110 static inline bool vop2_supports_seamless_gamma_lut_update(struct vop2 *vop2) 1111 { 1112 return (vop2->data->soc_id != 3566 && vop2->data->soc_id != 3568); 1113 } 1114 1115 static bool vop2_gamma_lut_in_use(struct vop2 *vop2, struct vop2_video_port *vp) 1116 { 1117 const int nr_vps = vop2->data->nr_vps; 1118 int gamma_en_vp_id; 1119 1120 for (gamma_en_vp_id = 0; gamma_en_vp_id < nr_vps; gamma_en_vp_id++) 1121 if (vop2_vp_dsp_lut_is_enabled(&vop2->vps[gamma_en_vp_id])) 1122 break; 1123 1124 return gamma_en_vp_id != nr_vps && gamma_en_vp_id != vp->id; 1125 } 1126 1127 static void vop2_crtc_atomic_disable(struct drm_crtc *crtc, 1128 struct drm_atomic_state *state) 1129 { 1130 struct vop2_video_port *vp = to_vop2_video_port(crtc); 1131 struct vop2 *vop2 = vp->vop2; 1132 struct drm_crtc_state *old_crtc_state; 1133 int ret; 1134 1135 vop2_lock(vop2); 1136 1137 old_crtc_state = drm_atomic_get_old_crtc_state(state, crtc); 1138 drm_atomic_helper_disable_planes_on_crtc(old_crtc_state, false); 1139 1140 drm_crtc_vblank_off(crtc); 1141 1142 /* 1143 * Vop standby will take effect at end of current frame, 1144 * if dsp hold valid irq happen, it means standby complete. 1145 * 1146 * we must wait standby complete when we want to disable aclk, 1147 * if not, memory bus maybe dead. 1148 */ 1149 reinit_completion(&vp->dsp_hold_completion); 1150 1151 vop2_crtc_enable_irq(vp, VP_INT_DSP_HOLD_VALID); 1152 1153 vop2_vp_write(vp, RK3568_VP_DSP_CTRL, RK3568_VP_DSP_CTRL__STANDBY); 1154 1155 ret = wait_for_completion_timeout(&vp->dsp_hold_completion, 1156 msecs_to_jiffies(50)); 1157 if (!ret) 1158 drm_info(vop2->drm, "wait for vp%d dsp_hold timeout\n", vp->id); 1159 1160 vop2_crtc_disable_irq(vp, VP_INT_DSP_HOLD_VALID); 1161 1162 if (vp->dclk_src) 1163 clk_set_parent(vp->dclk, vp->dclk_src); 1164 1165 clk_disable_unprepare(vp->dclk); 1166 1167 vop2->enable_count--; 1168 1169 if (!vop2->enable_count) 1170 vop2_disable(vop2); 1171 1172 vop2_unlock(vop2); 1173 1174 if (crtc->state->event && !crtc->state->active) { 1175 spin_lock_irq(&crtc->dev->event_lock); 1176 drm_crtc_send_vblank_event(crtc, crtc->state->event); 1177 spin_unlock_irq(&crtc->dev->event_lock); 1178 1179 crtc->state->event = NULL; 1180 } 1181 } 1182 1183 static int vop2_plane_atomic_check(struct drm_plane *plane, 1184 struct drm_atomic_state *astate) 1185 { 1186 struct drm_plane_state *pstate = drm_atomic_get_new_plane_state(astate, plane); 1187 struct drm_framebuffer *fb = pstate->fb; 1188 struct drm_crtc *crtc = pstate->crtc; 1189 struct drm_crtc_state *cstate; 1190 struct vop2_video_port *vp; 1191 struct vop2 *vop2; 1192 const struct vop2_data *vop2_data; 1193 struct drm_rect *dest = &pstate->dst; 1194 struct drm_rect *src = &pstate->src; 1195 int min_scale = FRAC_16_16(1, 8); 1196 int max_scale = FRAC_16_16(8, 1); 1197 int format; 1198 int ret; 1199 1200 if (!crtc) 1201 return 0; 1202 1203 vp = to_vop2_video_port(crtc); 1204 vop2 = vp->vop2; 1205 vop2_data = vop2->data; 1206 1207 cstate = drm_atomic_get_existing_crtc_state(pstate->state, crtc); 1208 if (WARN_ON(!cstate)) 1209 return -EINVAL; 1210 1211 ret = drm_atomic_helper_check_plane_state(pstate, cstate, 1212 min_scale, max_scale, 1213 true, true); 1214 if (ret) 1215 return ret; 1216 1217 if (!pstate->visible) 1218 return 0; 1219 1220 format = vop2_convert_format(fb->format->format); 1221 if (format < 0) 1222 return format; 1223 1224 if (drm_rect_width(src) >> 16 < 4 || drm_rect_height(src) >> 16 < 4 || 1225 drm_rect_width(dest) < 4 || drm_rect_width(dest) < 4) { 1226 drm_err(vop2->drm, "Invalid size: %dx%d->%dx%d, min size is 4x4\n", 1227 drm_rect_width(src) >> 16, drm_rect_height(src) >> 16, 1228 drm_rect_width(dest), drm_rect_height(dest)); 1229 pstate->visible = false; 1230 return 0; 1231 } 1232 1233 if (drm_rect_width(src) >> 16 > vop2_data->max_input.width || 1234 drm_rect_height(src) >> 16 > vop2_data->max_input.height) { 1235 drm_err(vop2->drm, "Invalid source: %dx%d. max input: %dx%d\n", 1236 drm_rect_width(src) >> 16, 1237 drm_rect_height(src) >> 16, 1238 vop2_data->max_input.width, 1239 vop2_data->max_input.height); 1240 return -EINVAL; 1241 } 1242 1243 /* 1244 * Src.x1 can be odd when do clip, but yuv plane start point 1245 * need align with 2 pixel. 1246 */ 1247 if (fb->format->is_yuv && ((pstate->src.x1 >> 16) % 2)) { 1248 drm_err(vop2->drm, "Invalid Source: Yuv format not support odd xpos\n"); 1249 return -EINVAL; 1250 } 1251 1252 return 0; 1253 } 1254 1255 static void vop2_plane_atomic_disable(struct drm_plane *plane, 1256 struct drm_atomic_state *state) 1257 { 1258 struct drm_plane_state *old_pstate = NULL; 1259 struct vop2_win *win = to_vop2_win(plane); 1260 struct vop2 *vop2 = win->vop2; 1261 1262 drm_dbg(vop2->drm, "%s disable\n", win->data->name); 1263 1264 if (state) 1265 old_pstate = drm_atomic_get_old_plane_state(state, plane); 1266 if (old_pstate && !old_pstate->crtc) 1267 return; 1268 1269 vop2_win_disable(win); 1270 vop2_win_write(win, VOP2_WIN_YUV_CLIP, 0); 1271 } 1272 1273 /* 1274 * The color key is 10 bit, so all format should 1275 * convert to 10 bit here. 1276 */ 1277 static void vop2_plane_setup_color_key(struct drm_plane *plane, u32 color_key) 1278 { 1279 struct drm_plane_state *pstate = plane->state; 1280 struct drm_framebuffer *fb = pstate->fb; 1281 struct vop2_win *win = to_vop2_win(plane); 1282 u32 color_key_en = 0; 1283 u32 r = 0; 1284 u32 g = 0; 1285 u32 b = 0; 1286 1287 if (!(color_key & VOP2_COLOR_KEY_MASK) || fb->format->is_yuv) { 1288 vop2_win_write(win, VOP2_WIN_COLOR_KEY_EN, 0); 1289 return; 1290 } 1291 1292 switch (fb->format->format) { 1293 case DRM_FORMAT_RGB565: 1294 case DRM_FORMAT_BGR565: 1295 r = (color_key & 0xf800) >> 11; 1296 g = (color_key & 0x7e0) >> 5; 1297 b = (color_key & 0x1f); 1298 r <<= 5; 1299 g <<= 4; 1300 b <<= 5; 1301 color_key_en = 1; 1302 break; 1303 case DRM_FORMAT_XRGB8888: 1304 case DRM_FORMAT_ARGB8888: 1305 case DRM_FORMAT_XBGR8888: 1306 case DRM_FORMAT_ABGR8888: 1307 case DRM_FORMAT_RGB888: 1308 case DRM_FORMAT_BGR888: 1309 r = (color_key & 0xff0000) >> 16; 1310 g = (color_key & 0xff00) >> 8; 1311 b = (color_key & 0xff); 1312 r <<= 2; 1313 g <<= 2; 1314 b <<= 2; 1315 color_key_en = 1; 1316 break; 1317 } 1318 1319 vop2_win_write(win, VOP2_WIN_COLOR_KEY_EN, color_key_en); 1320 vop2_win_write(win, VOP2_WIN_COLOR_KEY, (r << 20) | (g << 10) | b); 1321 } 1322 1323 static void vop2_plane_atomic_update(struct drm_plane *plane, 1324 struct drm_atomic_state *state) 1325 { 1326 struct drm_plane_state *pstate = plane->state; 1327 struct drm_crtc *crtc = pstate->crtc; 1328 struct vop2_win *win = to_vop2_win(plane); 1329 struct vop2_video_port *vp = to_vop2_video_port(crtc); 1330 struct drm_display_mode *adjusted_mode = &crtc->state->adjusted_mode; 1331 struct vop2 *vop2 = win->vop2; 1332 struct drm_framebuffer *fb = pstate->fb; 1333 u32 bpp = vop2_get_bpp(fb->format); 1334 u32 actual_w, actual_h, dsp_w, dsp_h; 1335 u32 act_info, dsp_info; 1336 u32 format; 1337 u32 afbc_format; 1338 u32 rb_swap; 1339 u32 uv_swap; 1340 struct drm_rect *src = &pstate->src; 1341 struct drm_rect *dest = &pstate->dst; 1342 u32 afbc_tile_num; 1343 u32 transform_offset; 1344 bool dither_up; 1345 bool xmirror = pstate->rotation & DRM_MODE_REFLECT_X ? true : false; 1346 bool ymirror = pstate->rotation & DRM_MODE_REFLECT_Y ? true : false; 1347 bool rotate_270 = pstate->rotation & DRM_MODE_ROTATE_270; 1348 bool rotate_90 = pstate->rotation & DRM_MODE_ROTATE_90; 1349 struct rockchip_gem_object *rk_obj; 1350 unsigned long offset; 1351 bool half_block_en; 1352 bool afbc_en; 1353 dma_addr_t yrgb_mst; 1354 dma_addr_t uv_mst; 1355 1356 /* 1357 * can't update plane when vop2 is disabled. 1358 */ 1359 if (WARN_ON(!crtc)) 1360 return; 1361 1362 if (!pstate->visible) { 1363 vop2_plane_atomic_disable(plane, state); 1364 return; 1365 } 1366 1367 afbc_en = rockchip_afbc(plane, fb->modifier); 1368 1369 offset = (src->x1 >> 16) * fb->format->cpp[0]; 1370 1371 /* 1372 * AFBC HDR_PTR must set to the zero offset of the framebuffer. 1373 */ 1374 if (afbc_en) 1375 offset = 0; 1376 else if (pstate->rotation & DRM_MODE_REFLECT_Y) 1377 offset += ((src->y2 >> 16) - 1) * fb->pitches[0]; 1378 else 1379 offset += (src->y1 >> 16) * fb->pitches[0]; 1380 1381 rk_obj = to_rockchip_obj(fb->obj[0]); 1382 1383 yrgb_mst = rk_obj->dma_addr + offset + fb->offsets[0]; 1384 if (fb->format->is_yuv) { 1385 int hsub = fb->format->hsub; 1386 int vsub = fb->format->vsub; 1387 1388 offset = (src->x1 >> 16) * fb->format->cpp[1] / hsub; 1389 offset += (src->y1 >> 16) * fb->pitches[1] / vsub; 1390 1391 if ((pstate->rotation & DRM_MODE_REFLECT_Y) && !afbc_en) 1392 offset += fb->pitches[1] * ((pstate->src_h >> 16) - 2) / vsub; 1393 1394 rk_obj = to_rockchip_obj(fb->obj[0]); 1395 uv_mst = rk_obj->dma_addr + offset + fb->offsets[1]; 1396 } 1397 1398 actual_w = drm_rect_width(src) >> 16; 1399 actual_h = drm_rect_height(src) >> 16; 1400 dsp_w = drm_rect_width(dest); 1401 1402 if (dest->x1 + dsp_w > adjusted_mode->hdisplay) { 1403 drm_dbg_kms(vop2->drm, 1404 "vp%d %s dest->x1[%d] + dsp_w[%d] exceed mode hdisplay[%d]\n", 1405 vp->id, win->data->name, dest->x1, dsp_w, adjusted_mode->hdisplay); 1406 dsp_w = adjusted_mode->hdisplay - dest->x1; 1407 if (dsp_w < 4) 1408 dsp_w = 4; 1409 actual_w = dsp_w * actual_w / drm_rect_width(dest); 1410 } 1411 1412 dsp_h = drm_rect_height(dest); 1413 1414 if (dest->y1 + dsp_h > adjusted_mode->vdisplay) { 1415 drm_dbg_kms(vop2->drm, 1416 "vp%d %s dest->y1[%d] + dsp_h[%d] exceed mode vdisplay[%d]\n", 1417 vp->id, win->data->name, dest->y1, dsp_h, adjusted_mode->vdisplay); 1418 dsp_h = adjusted_mode->vdisplay - dest->y1; 1419 if (dsp_h < 4) 1420 dsp_h = 4; 1421 actual_h = dsp_h * actual_h / drm_rect_height(dest); 1422 } 1423 1424 /* 1425 * This is workaround solution for IC design: 1426 * esmart can't support scale down when actual_w % 16 == 1. 1427 */ 1428 if (!(win->data->feature & WIN_FEATURE_AFBDC)) { 1429 if (actual_w > dsp_w && (actual_w & 0xf) == 1) { 1430 drm_dbg_kms(vop2->drm, "vp%d %s act_w[%d] MODE 16 == 1\n", 1431 vp->id, win->data->name, actual_w); 1432 actual_w -= 1; 1433 } 1434 } 1435 1436 if (afbc_en && actual_w % 4) { 1437 drm_dbg_kms(vop2->drm, "vp%d %s actual_w[%d] not 4 pixel aligned\n", 1438 vp->id, win->data->name, actual_w); 1439 actual_w = ALIGN_DOWN(actual_w, 4); 1440 } 1441 1442 act_info = (actual_h - 1) << 16 | ((actual_w - 1) & 0xffff); 1443 dsp_info = (dsp_h - 1) << 16 | ((dsp_w - 1) & 0xffff); 1444 1445 format = vop2_convert_format(fb->format->format); 1446 half_block_en = vop2_half_block_enable(pstate); 1447 1448 drm_dbg(vop2->drm, "vp%d update %s[%dx%d->%dx%d@%dx%d] fmt[%p4cc_%s] addr[%pad]\n", 1449 vp->id, win->data->name, actual_w, actual_h, dsp_w, dsp_h, 1450 dest->x1, dest->y1, 1451 &fb->format->format, 1452 afbc_en ? "AFBC" : "", &yrgb_mst); 1453 1454 if (vop2->data->soc_id > 3568) { 1455 vop2_win_write(win, VOP2_WIN_AXI_BUS_ID, win->data->axi_bus_id); 1456 vop2_win_write(win, VOP2_WIN_AXI_YRGB_R_ID, win->data->axi_yrgb_r_id); 1457 vop2_win_write(win, VOP2_WIN_AXI_UV_R_ID, win->data->axi_uv_r_id); 1458 } 1459 1460 if (vop2_cluster_window(win)) 1461 vop2_win_write(win, VOP2_WIN_AFBC_HALF_BLOCK_EN, half_block_en); 1462 1463 if (afbc_en) { 1464 u32 stride, block_w; 1465 1466 /* the afbc superblock is 16 x 16 or 32 x 8 */ 1467 block_w = fb->modifier & AFBC_FORMAT_MOD_BLOCK_SIZE_32x8 ? 32 : 16; 1468 1469 afbc_format = vop2_convert_afbc_format(fb->format->format); 1470 1471 /* Enable color transform for YTR */ 1472 if (fb->modifier & AFBC_FORMAT_MOD_YTR) 1473 afbc_format |= (1 << 4); 1474 1475 afbc_tile_num = ALIGN(actual_w, block_w) / block_w; 1476 1477 /* 1478 * AFBC pic_vir_width is count by pixel, this is different 1479 * with WIN_VIR_STRIDE. 1480 */ 1481 stride = (fb->pitches[0] << 3) / bpp; 1482 if ((stride & 0x3f) && (xmirror || rotate_90 || rotate_270)) 1483 drm_dbg_kms(vop2->drm, "vp%d %s stride[%d] not 64 pixel aligned\n", 1484 vp->id, win->data->name, stride); 1485 1486 /* It's for head stride, each head size is 16 byte */ 1487 stride = ALIGN(stride, block_w) / block_w * 16; 1488 1489 uv_swap = vop2_afbc_uv_swap(fb->format->format); 1490 /* 1491 * This is a workaround for crazy IC design, Cluster 1492 * and Esmart/Smart use different format configuration map: 1493 * YUV420_10BIT: 0x10 for Cluster, 0x14 for Esmart/Smart. 1494 * 1495 * This is one thing we can make the convert simple: 1496 * AFBCD decode all the YUV data to YUV444. So we just 1497 * set all the yuv 10 bit to YUV444_10. 1498 */ 1499 if (fb->format->is_yuv && bpp == 10) 1500 format = VOP2_CLUSTER_YUV444_10; 1501 1502 if (vop2_cluster_window(win)) 1503 vop2_win_write(win, VOP2_WIN_AFBC_ENABLE, 1); 1504 vop2_win_write(win, VOP2_WIN_AFBC_FORMAT, afbc_format); 1505 vop2_win_write(win, VOP2_WIN_AFBC_UV_SWAP, uv_swap); 1506 /* 1507 * On rk3566/8, this bit is auto gating enable, 1508 * but this function is not work well so we need 1509 * to disable it for these two platform. 1510 * On rk3588, and the following new soc(rk3528/rk3576), 1511 * this bit is gating disable, we should write 1 to 1512 * disable gating when enable afbc. 1513 */ 1514 if (vop2->data->soc_id == 3566 || vop2->data->soc_id == 3568) 1515 vop2_win_write(win, VOP2_WIN_AFBC_AUTO_GATING_EN, 0); 1516 else 1517 vop2_win_write(win, VOP2_WIN_AFBC_AUTO_GATING_EN, 1); 1518 1519 if (fb->modifier & AFBC_FORMAT_MOD_SPLIT) 1520 vop2_win_write(win, VOP2_WIN_AFBC_BLOCK_SPLIT_EN, 1); 1521 else 1522 vop2_win_write(win, VOP2_WIN_AFBC_BLOCK_SPLIT_EN, 0); 1523 1524 transform_offset = vop2_afbc_transform_offset(pstate, half_block_en); 1525 vop2_win_write(win, VOP2_WIN_AFBC_HDR_PTR, yrgb_mst); 1526 vop2_win_write(win, VOP2_WIN_AFBC_PIC_SIZE, act_info); 1527 vop2_win_write(win, VOP2_WIN_AFBC_TRANSFORM_OFFSET, transform_offset); 1528 vop2_win_write(win, VOP2_WIN_AFBC_PIC_OFFSET, ((src->x1 >> 16) | src->y1)); 1529 vop2_win_write(win, VOP2_WIN_AFBC_DSP_OFFSET, (dest->x1 | (dest->y1 << 16))); 1530 vop2_win_write(win, VOP2_WIN_AFBC_PIC_VIR_WIDTH, stride); 1531 vop2_win_write(win, VOP2_WIN_AFBC_TILE_NUM, afbc_tile_num); 1532 vop2_win_write(win, VOP2_WIN_XMIRROR, xmirror); 1533 vop2_win_write(win, VOP2_WIN_AFBC_ROTATE_270, rotate_270); 1534 vop2_win_write(win, VOP2_WIN_AFBC_ROTATE_90, rotate_90); 1535 } else { 1536 if (vop2_cluster_window(win)) { 1537 vop2_win_write(win, VOP2_WIN_AFBC_ENABLE, 0); 1538 vop2_win_write(win, VOP2_WIN_AFBC_TRANSFORM_OFFSET, 0); 1539 } 1540 1541 vop2_win_write(win, VOP2_WIN_YRGB_VIR, DIV_ROUND_UP(fb->pitches[0], 4)); 1542 } 1543 1544 vop2_win_write(win, VOP2_WIN_YMIRROR, ymirror); 1545 1546 if (rotate_90 || rotate_270) { 1547 act_info = swahw32(act_info); 1548 actual_w = drm_rect_height(src) >> 16; 1549 actual_h = drm_rect_width(src) >> 16; 1550 } 1551 1552 vop2_win_write(win, VOP2_WIN_FORMAT, format); 1553 vop2_win_write(win, VOP2_WIN_YRGB_MST, yrgb_mst); 1554 1555 rb_swap = vop2_win_rb_swap(fb->format->format); 1556 vop2_win_write(win, VOP2_WIN_RB_SWAP, rb_swap); 1557 if (!vop2_cluster_window(win)) { 1558 uv_swap = vop2_win_uv_swap(fb->format->format); 1559 vop2_win_write(win, VOP2_WIN_UV_SWAP, uv_swap); 1560 } 1561 1562 if (fb->format->is_yuv) { 1563 vop2_win_write(win, VOP2_WIN_UV_VIR, DIV_ROUND_UP(fb->pitches[1], 4)); 1564 vop2_win_write(win, VOP2_WIN_UV_MST, uv_mst); 1565 } 1566 1567 vop2_setup_scale(vop2, win, actual_w, actual_h, dsp_w, dsp_h, fb->format->format); 1568 if (!vop2_cluster_window(win)) 1569 vop2_plane_setup_color_key(plane, 0); 1570 vop2_win_write(win, VOP2_WIN_ACT_INFO, act_info); 1571 vop2_win_write(win, VOP2_WIN_DSP_INFO, dsp_info); 1572 vop2_win_write(win, VOP2_WIN_DSP_ST, dest->y1 << 16 | (dest->x1 & 0xffff)); 1573 1574 vop2_setup_csc_mode(vp, win, pstate); 1575 1576 dither_up = vop2_win_dither_up(fb->format->format); 1577 vop2_win_write(win, VOP2_WIN_DITHER_UP, dither_up); 1578 1579 vop2_win_write(win, VOP2_WIN_ENABLE, 1); 1580 1581 if (vop2_cluster_window(win)) { 1582 int lb_mode = vop2_get_cluster_lb_mode(win, pstate); 1583 1584 vop2_win_write(win, VOP2_WIN_CLUSTER_LB_MODE, lb_mode); 1585 vop2_win_write(win, VOP2_WIN_CLUSTER_ENABLE, 1); 1586 } 1587 } 1588 1589 static const struct drm_plane_helper_funcs vop2_plane_helper_funcs = { 1590 .atomic_check = vop2_plane_atomic_check, 1591 .atomic_update = vop2_plane_atomic_update, 1592 .atomic_disable = vop2_plane_atomic_disable, 1593 }; 1594 1595 static const struct drm_plane_funcs vop2_plane_funcs = { 1596 .update_plane = drm_atomic_helper_update_plane, 1597 .disable_plane = drm_atomic_helper_disable_plane, 1598 .destroy = drm_plane_cleanup, 1599 .reset = drm_atomic_helper_plane_reset, 1600 .atomic_duplicate_state = drm_atomic_helper_plane_duplicate_state, 1601 .atomic_destroy_state = drm_atomic_helper_plane_destroy_state, 1602 .format_mod_supported = rockchip_vop2_mod_supported, 1603 }; 1604 1605 static int vop2_crtc_enable_vblank(struct drm_crtc *crtc) 1606 { 1607 struct vop2_video_port *vp = to_vop2_video_port(crtc); 1608 1609 vop2_crtc_enable_irq(vp, VP_INT_FS_FIELD); 1610 1611 return 0; 1612 } 1613 1614 static void vop2_crtc_disable_vblank(struct drm_crtc *crtc) 1615 { 1616 struct vop2_video_port *vp = to_vop2_video_port(crtc); 1617 1618 vop2_crtc_disable_irq(vp, VP_INT_FS_FIELD); 1619 } 1620 1621 static bool vop2_crtc_mode_fixup(struct drm_crtc *crtc, 1622 const struct drm_display_mode *mode, 1623 struct drm_display_mode *adj_mode) 1624 { 1625 drm_mode_set_crtcinfo(adj_mode, CRTC_INTERLACE_HALVE_V | 1626 CRTC_STEREO_DOUBLE); 1627 1628 return true; 1629 } 1630 1631 static void vop2_crtc_write_gamma_lut(struct vop2 *vop2, struct drm_crtc *crtc) 1632 { 1633 const struct vop2_video_port *vp = to_vop2_video_port(crtc); 1634 const struct vop2_video_port_data *vp_data = &vop2->data->vp[vp->id]; 1635 struct drm_color_lut *lut = crtc->state->gamma_lut->data; 1636 unsigned int i, bpc = ilog2(vp_data->gamma_lut_len); 1637 u32 word; 1638 1639 for (i = 0; i < crtc->gamma_size; i++) { 1640 word = (drm_color_lut_extract(lut[i].blue, bpc) << (2 * bpc)) | 1641 (drm_color_lut_extract(lut[i].green, bpc) << bpc) | 1642 drm_color_lut_extract(lut[i].red, bpc); 1643 1644 writel(word, vop2->lut_regs + i * 4); 1645 } 1646 } 1647 1648 static void vop2_crtc_atomic_set_gamma_seamless(struct vop2 *vop2, 1649 struct vop2_video_port *vp, 1650 struct drm_crtc *crtc) 1651 { 1652 vop2_writel(vop2, RK3568_LUT_PORT_SEL, 1653 FIELD_PREP(RK3588_LUT_PORT_SEL__GAMMA_AHB_WRITE_SEL, vp->id)); 1654 vop2_vp_dsp_lut_enable(vp); 1655 vop2_crtc_write_gamma_lut(vop2, crtc); 1656 vop2_vp_dsp_lut_update_enable(vp); 1657 } 1658 1659 static void vop2_crtc_atomic_set_gamma_rk356x(struct vop2 *vop2, 1660 struct vop2_video_port *vp, 1661 struct drm_crtc *crtc) 1662 { 1663 vop2_vp_dsp_lut_disable(vp); 1664 vop2_cfg_done(vp); 1665 if (!vop2_vp_dsp_lut_poll_disabled(vp)) 1666 return; 1667 1668 vop2_writel(vop2, RK3568_LUT_PORT_SEL, vp->id); 1669 vop2_crtc_write_gamma_lut(vop2, crtc); 1670 vop2_vp_dsp_lut_enable(vp); 1671 } 1672 1673 static void vop2_crtc_atomic_try_set_gamma(struct vop2 *vop2, 1674 struct vop2_video_port *vp, 1675 struct drm_crtc *crtc, 1676 struct drm_crtc_state *crtc_state) 1677 { 1678 if (!vop2->lut_regs) 1679 return; 1680 1681 if (!crtc_state->gamma_lut) { 1682 vop2_vp_dsp_lut_disable(vp); 1683 return; 1684 } 1685 1686 if (vop2_supports_seamless_gamma_lut_update(vop2)) 1687 vop2_crtc_atomic_set_gamma_seamless(vop2, vp, crtc); 1688 else 1689 vop2_crtc_atomic_set_gamma_rk356x(vop2, vp, crtc); 1690 } 1691 1692 static inline void vop2_crtc_atomic_try_set_gamma_locked(struct vop2 *vop2, 1693 struct vop2_video_port *vp, 1694 struct drm_crtc *crtc, 1695 struct drm_crtc_state *crtc_state) 1696 { 1697 vop2_lock(vop2); 1698 vop2_crtc_atomic_try_set_gamma(vop2, vp, crtc, crtc_state); 1699 vop2_unlock(vop2); 1700 } 1701 1702 static void vop2_dither_setup(struct drm_crtc *crtc, u32 *dsp_ctrl) 1703 { 1704 struct rockchip_crtc_state *vcstate = to_rockchip_crtc_state(crtc->state); 1705 1706 switch (vcstate->bus_format) { 1707 case MEDIA_BUS_FMT_RGB565_1X16: 1708 *dsp_ctrl |= RK3568_VP_DSP_CTRL__DITHER_DOWN_EN; 1709 break; 1710 case MEDIA_BUS_FMT_RGB666_1X18: 1711 case MEDIA_BUS_FMT_RGB666_1X24_CPADHI: 1712 case MEDIA_BUS_FMT_RGB666_1X7X3_SPWG: 1713 *dsp_ctrl |= RK3568_VP_DSP_CTRL__DITHER_DOWN_EN; 1714 *dsp_ctrl |= RGB888_TO_RGB666; 1715 break; 1716 case MEDIA_BUS_FMT_YUV8_1X24: 1717 case MEDIA_BUS_FMT_UYYVYY8_0_5X24: 1718 *dsp_ctrl |= RK3568_VP_DSP_CTRL__PRE_DITHER_DOWN_EN; 1719 break; 1720 default: 1721 break; 1722 } 1723 1724 if (vcstate->output_mode != ROCKCHIP_OUT_MODE_AAAA) 1725 *dsp_ctrl |= RK3568_VP_DSP_CTRL__PRE_DITHER_DOWN_EN; 1726 1727 *dsp_ctrl |= FIELD_PREP(RK3568_VP_DSP_CTRL__DITHER_DOWN_SEL, 1728 DITHER_DOWN_ALLEGRO); 1729 } 1730 1731 static void vop2_post_config(struct drm_crtc *crtc) 1732 { 1733 struct vop2_video_port *vp = to_vop2_video_port(crtc); 1734 struct drm_display_mode *mode = &crtc->state->adjusted_mode; 1735 u16 vtotal = mode->crtc_vtotal; 1736 u16 hdisplay = mode->crtc_hdisplay; 1737 u16 hact_st = mode->crtc_htotal - mode->crtc_hsync_start; 1738 u16 vdisplay = mode->crtc_vdisplay; 1739 u16 vact_st = mode->crtc_vtotal - mode->crtc_vsync_start; 1740 u32 left_margin = 100, right_margin = 100; 1741 u32 top_margin = 100, bottom_margin = 100; 1742 u16 hsize = hdisplay * (left_margin + right_margin) / 200; 1743 u16 vsize = vdisplay * (top_margin + bottom_margin) / 200; 1744 u16 hsync_len = mode->crtc_hsync_end - mode->crtc_hsync_start; 1745 u16 hact_end, vact_end; 1746 u32 val; 1747 u32 bg_dly; 1748 u32 pre_scan_dly; 1749 1750 bg_dly = vp->data->pre_scan_max_dly[3]; 1751 vop2_writel(vp->vop2, RK3568_VP_BG_MIX_CTRL(vp->id), 1752 FIELD_PREP(RK3568_VP_BG_MIX_CTRL__BG_DLY, bg_dly)); 1753 1754 pre_scan_dly = ((bg_dly + (hdisplay >> 1) - 1) << 16) | hsync_len; 1755 vop2_vp_write(vp, RK3568_VP_PRE_SCAN_HTIMING, pre_scan_dly); 1756 1757 vsize = rounddown(vsize, 2); 1758 hsize = rounddown(hsize, 2); 1759 hact_st += hdisplay * (100 - left_margin) / 200; 1760 hact_end = hact_st + hsize; 1761 val = hact_st << 16; 1762 val |= hact_end; 1763 vop2_vp_write(vp, RK3568_VP_POST_DSP_HACT_INFO, val); 1764 vact_st += vdisplay * (100 - top_margin) / 200; 1765 vact_end = vact_st + vsize; 1766 val = vact_st << 16; 1767 val |= vact_end; 1768 vop2_vp_write(vp, RK3568_VP_POST_DSP_VACT_INFO, val); 1769 val = scl_cal_scale2(vdisplay, vsize) << 16; 1770 val |= scl_cal_scale2(hdisplay, hsize); 1771 vop2_vp_write(vp, RK3568_VP_POST_SCL_FACTOR_YRGB, val); 1772 1773 val = 0; 1774 if (hdisplay != hsize) 1775 val |= RK3568_VP_POST_SCL_CTRL__HSCALEDOWN; 1776 if (vdisplay != vsize) 1777 val |= RK3568_VP_POST_SCL_CTRL__VSCALEDOWN; 1778 vop2_vp_write(vp, RK3568_VP_POST_SCL_CTRL, val); 1779 1780 if (mode->flags & DRM_MODE_FLAG_INTERLACE) { 1781 u16 vact_st_f1 = vtotal + vact_st + 1; 1782 u16 vact_end_f1 = vact_st_f1 + vsize; 1783 1784 val = vact_st_f1 << 16 | vact_end_f1; 1785 vop2_vp_write(vp, RK3568_VP_POST_DSP_VACT_INFO_F1, val); 1786 } 1787 1788 vop2_vp_write(vp, RK3568_VP_DSP_BG, 0); 1789 } 1790 1791 static unsigned long rk3568_set_intf_mux(struct vop2_video_port *vp, int id, u32 polflags) 1792 { 1793 struct vop2 *vop2 = vp->vop2; 1794 struct drm_crtc *crtc = &vp->crtc; 1795 u32 die, dip; 1796 1797 die = vop2_readl(vop2, RK3568_DSP_IF_EN); 1798 dip = vop2_readl(vop2, RK3568_DSP_IF_POL); 1799 1800 switch (id) { 1801 case ROCKCHIP_VOP2_EP_RGB0: 1802 die &= ~RK3568_SYS_DSP_INFACE_EN_RGB_MUX; 1803 die |= RK3568_SYS_DSP_INFACE_EN_RGB | 1804 FIELD_PREP(RK3568_SYS_DSP_INFACE_EN_RGB_MUX, vp->id); 1805 dip &= ~RK3568_DSP_IF_POL__RGB_LVDS_PIN_POL; 1806 dip |= FIELD_PREP(RK3568_DSP_IF_POL__RGB_LVDS_PIN_POL, polflags); 1807 if (polflags & POLFLAG_DCLK_INV) 1808 regmap_write(vop2->sys_grf, RK3568_GRF_VO_CON1, BIT(3 + 16) | BIT(3)); 1809 else 1810 regmap_write(vop2->sys_grf, RK3568_GRF_VO_CON1, BIT(3 + 16)); 1811 break; 1812 case ROCKCHIP_VOP2_EP_HDMI0: 1813 die &= ~RK3568_SYS_DSP_INFACE_EN_HDMI_MUX; 1814 die |= RK3568_SYS_DSP_INFACE_EN_HDMI | 1815 FIELD_PREP(RK3568_SYS_DSP_INFACE_EN_HDMI_MUX, vp->id); 1816 dip &= ~RK3568_DSP_IF_POL__HDMI_PIN_POL; 1817 dip |= FIELD_PREP(RK3568_DSP_IF_POL__HDMI_PIN_POL, polflags); 1818 break; 1819 case ROCKCHIP_VOP2_EP_EDP0: 1820 die &= ~RK3568_SYS_DSP_INFACE_EN_EDP_MUX; 1821 die |= RK3568_SYS_DSP_INFACE_EN_EDP | 1822 FIELD_PREP(RK3568_SYS_DSP_INFACE_EN_EDP_MUX, vp->id); 1823 dip &= ~RK3568_DSP_IF_POL__EDP_PIN_POL; 1824 dip |= FIELD_PREP(RK3568_DSP_IF_POL__EDP_PIN_POL, polflags); 1825 break; 1826 case ROCKCHIP_VOP2_EP_MIPI0: 1827 die &= ~RK3568_SYS_DSP_INFACE_EN_MIPI0_MUX; 1828 die |= RK3568_SYS_DSP_INFACE_EN_MIPI0 | 1829 FIELD_PREP(RK3568_SYS_DSP_INFACE_EN_MIPI0_MUX, vp->id); 1830 dip &= ~RK3568_DSP_IF_POL__MIPI_PIN_POL; 1831 dip |= FIELD_PREP(RK3568_DSP_IF_POL__MIPI_PIN_POL, polflags); 1832 break; 1833 case ROCKCHIP_VOP2_EP_MIPI1: 1834 die &= ~RK3568_SYS_DSP_INFACE_EN_MIPI1_MUX; 1835 die |= RK3568_SYS_DSP_INFACE_EN_MIPI1 | 1836 FIELD_PREP(RK3568_SYS_DSP_INFACE_EN_MIPI1_MUX, vp->id); 1837 dip &= ~RK3568_DSP_IF_POL__MIPI_PIN_POL; 1838 dip |= FIELD_PREP(RK3568_DSP_IF_POL__MIPI_PIN_POL, polflags); 1839 break; 1840 case ROCKCHIP_VOP2_EP_LVDS0: 1841 die &= ~RK3568_SYS_DSP_INFACE_EN_LVDS0_MUX; 1842 die |= RK3568_SYS_DSP_INFACE_EN_LVDS0 | 1843 FIELD_PREP(RK3568_SYS_DSP_INFACE_EN_LVDS0_MUX, vp->id); 1844 dip &= ~RK3568_DSP_IF_POL__RGB_LVDS_PIN_POL; 1845 dip |= FIELD_PREP(RK3568_DSP_IF_POL__RGB_LVDS_PIN_POL, polflags); 1846 break; 1847 case ROCKCHIP_VOP2_EP_LVDS1: 1848 die &= ~RK3568_SYS_DSP_INFACE_EN_LVDS1_MUX; 1849 die |= RK3568_SYS_DSP_INFACE_EN_LVDS1 | 1850 FIELD_PREP(RK3568_SYS_DSP_INFACE_EN_LVDS1_MUX, vp->id); 1851 dip &= ~RK3568_DSP_IF_POL__RGB_LVDS_PIN_POL; 1852 dip |= FIELD_PREP(RK3568_DSP_IF_POL__RGB_LVDS_PIN_POL, polflags); 1853 break; 1854 default: 1855 drm_err(vop2->drm, "Invalid interface id %d on vp%d\n", id, vp->id); 1856 return 0; 1857 } 1858 1859 dip |= RK3568_DSP_IF_POL__CFG_DONE_IMD; 1860 1861 vop2_writel(vop2, RK3568_DSP_IF_EN, die); 1862 vop2_writel(vop2, RK3568_DSP_IF_POL, dip); 1863 1864 return crtc->state->adjusted_mode.crtc_clock * 1000LL; 1865 } 1866 1867 /* 1868 * calc the dclk on rk3588 1869 * the available div of dclk is 1, 2, 4 1870 */ 1871 static unsigned long rk3588_calc_dclk(unsigned long child_clk, unsigned long max_dclk) 1872 { 1873 if (child_clk * 4 <= max_dclk) 1874 return child_clk * 4; 1875 else if (child_clk * 2 <= max_dclk) 1876 return child_clk * 2; 1877 else if (child_clk <= max_dclk) 1878 return child_clk; 1879 else 1880 return 0; 1881 } 1882 1883 /* 1884 * 4 pixclk/cycle on rk3588 1885 * RGB/eDP/HDMI: if_pixclk >= dclk_core 1886 * DP: dp_pixclk = dclk_out <= dclk_core 1887 * DSI: mipi_pixclk <= dclk_out <= dclk_core 1888 */ 1889 static unsigned long rk3588_calc_cru_cfg(struct vop2_video_port *vp, int id, 1890 int *dclk_core_div, int *dclk_out_div, 1891 int *if_pixclk_div, int *if_dclk_div) 1892 { 1893 struct vop2 *vop2 = vp->vop2; 1894 struct drm_crtc *crtc = &vp->crtc; 1895 struct drm_display_mode *adjusted_mode = &crtc->state->adjusted_mode; 1896 struct rockchip_crtc_state *vcstate = to_rockchip_crtc_state(crtc->state); 1897 int output_mode = vcstate->output_mode; 1898 unsigned long v_pixclk = adjusted_mode->crtc_clock * 1000LL; /* video timing pixclk */ 1899 unsigned long dclk_core_rate = v_pixclk >> 2; 1900 unsigned long dclk_rate = v_pixclk; 1901 unsigned long dclk_out_rate; 1902 unsigned long if_pixclk_rate; 1903 int K = 1; 1904 1905 if (vop2_output_if_is_hdmi(id)) { 1906 /* 1907 * K = 2: dclk_core = if_pixclk_rate > if_dclk_rate 1908 * K = 1: dclk_core = hdmie_edp_dclk > if_pixclk_rate 1909 */ 1910 if (output_mode == ROCKCHIP_OUT_MODE_YUV420) { 1911 dclk_rate = dclk_rate >> 1; 1912 K = 2; 1913 } 1914 1915 /* 1916 * if_pixclk_rate = (dclk_core_rate << 1) / K; 1917 * if_dclk_rate = dclk_core_rate / K; 1918 * *if_pixclk_div = dclk_rate / if_pixclk_rate; 1919 * *if_dclk_div = dclk_rate / if_dclk_rate; 1920 */ 1921 *if_pixclk_div = 2; 1922 *if_dclk_div = 4; 1923 } else if (vop2_output_if_is_edp(id)) { 1924 /* 1925 * edp_pixclk = edp_dclk > dclk_core 1926 */ 1927 if_pixclk_rate = v_pixclk / K; 1928 dclk_rate = if_pixclk_rate * K; 1929 /* 1930 * *if_pixclk_div = dclk_rate / if_pixclk_rate; 1931 * *if_dclk_div = *if_pixclk_div; 1932 */ 1933 *if_pixclk_div = K; 1934 *if_dclk_div = K; 1935 } else if (vop2_output_if_is_dp(id)) { 1936 if (output_mode == ROCKCHIP_OUT_MODE_YUV420) 1937 dclk_out_rate = v_pixclk >> 3; 1938 else 1939 dclk_out_rate = v_pixclk >> 2; 1940 1941 dclk_rate = rk3588_calc_dclk(dclk_out_rate, 600000000); 1942 if (!dclk_rate) { 1943 drm_err(vop2->drm, "DP dclk_out_rate out of range, dclk_out_rate: %ld Hz\n", 1944 dclk_out_rate); 1945 return 0; 1946 } 1947 *dclk_out_div = dclk_rate / dclk_out_rate; 1948 } else if (vop2_output_if_is_mipi(id)) { 1949 if_pixclk_rate = dclk_core_rate / K; 1950 /* 1951 * dclk_core = dclk_out * K = if_pixclk * K = v_pixclk / 4 1952 */ 1953 dclk_out_rate = if_pixclk_rate; 1954 /* 1955 * dclk_rate = N * dclk_core_rate N = (1,2,4 ), 1956 * we get a little factor here 1957 */ 1958 dclk_rate = rk3588_calc_dclk(dclk_out_rate, 600000000); 1959 if (!dclk_rate) { 1960 drm_err(vop2->drm, "MIPI dclk out of range, dclk_out_rate: %ld Hz\n", 1961 dclk_out_rate); 1962 return 0; 1963 } 1964 *dclk_out_div = dclk_rate / dclk_out_rate; 1965 /* 1966 * mipi pixclk == dclk_out 1967 */ 1968 *if_pixclk_div = 1; 1969 } else if (vop2_output_if_is_dpi(id)) { 1970 dclk_rate = v_pixclk; 1971 } 1972 1973 *dclk_core_div = dclk_rate / dclk_core_rate; 1974 *if_pixclk_div = ilog2(*if_pixclk_div); 1975 *if_dclk_div = ilog2(*if_dclk_div); 1976 *dclk_core_div = ilog2(*dclk_core_div); 1977 *dclk_out_div = ilog2(*dclk_out_div); 1978 1979 drm_dbg(vop2->drm, "dclk: %ld, pixclk_div: %d, dclk_div: %d\n", 1980 dclk_rate, *if_pixclk_div, *if_dclk_div); 1981 1982 return dclk_rate; 1983 } 1984 1985 /* 1986 * MIPI port mux on rk3588: 1987 * 0: Video Port2 1988 * 1: Video Port3 1989 * 3: Video Port 1(MIPI1 only) 1990 */ 1991 static u32 rk3588_get_mipi_port_mux(int vp_id) 1992 { 1993 if (vp_id == 1) 1994 return 3; 1995 else if (vp_id == 3) 1996 return 1; 1997 else 1998 return 0; 1999 } 2000 2001 static u32 rk3588_get_hdmi_pol(u32 flags) 2002 { 2003 u32 val; 2004 2005 val = (flags & DRM_MODE_FLAG_NHSYNC) ? BIT(HSYNC_POSITIVE) : 0; 2006 val |= (flags & DRM_MODE_FLAG_NVSYNC) ? BIT(VSYNC_POSITIVE) : 0; 2007 2008 return val; 2009 } 2010 2011 static unsigned long rk3588_set_intf_mux(struct vop2_video_port *vp, int id, u32 polflags) 2012 { 2013 struct vop2 *vop2 = vp->vop2; 2014 int dclk_core_div, dclk_out_div, if_pixclk_div, if_dclk_div; 2015 unsigned long clock; 2016 u32 die, dip, div, vp_clk_div, val; 2017 2018 clock = rk3588_calc_cru_cfg(vp, id, &dclk_core_div, &dclk_out_div, 2019 &if_pixclk_div, &if_dclk_div); 2020 if (!clock) 2021 return 0; 2022 2023 vp_clk_div = FIELD_PREP(RK3588_VP_CLK_CTRL__DCLK_CORE_DIV, dclk_core_div); 2024 vp_clk_div |= FIELD_PREP(RK3588_VP_CLK_CTRL__DCLK_OUT_DIV, dclk_out_div); 2025 2026 die = vop2_readl(vop2, RK3568_DSP_IF_EN); 2027 dip = vop2_readl(vop2, RK3568_DSP_IF_POL); 2028 div = vop2_readl(vop2, RK3568_DSP_IF_CTRL); 2029 2030 switch (id) { 2031 case ROCKCHIP_VOP2_EP_HDMI0: 2032 div &= ~RK3588_DSP_IF_EDP_HDMI0_DCLK_DIV; 2033 div &= ~RK3588_DSP_IF_EDP_HDMI0_PCLK_DIV; 2034 div |= FIELD_PREP(RK3588_DSP_IF_EDP_HDMI0_DCLK_DIV, if_dclk_div); 2035 div |= FIELD_PREP(RK3588_DSP_IF_EDP_HDMI0_PCLK_DIV, if_pixclk_div); 2036 die &= ~RK3588_SYS_DSP_INFACE_EN_EDP_HDMI0_MUX; 2037 die |= RK3588_SYS_DSP_INFACE_EN_HDMI0 | 2038 FIELD_PREP(RK3588_SYS_DSP_INFACE_EN_EDP_HDMI0_MUX, vp->id); 2039 val = rk3588_get_hdmi_pol(polflags); 2040 regmap_write(vop2->vop_grf, RK3588_GRF_VOP_CON2, HIWORD_UPDATE(1, 1, 1)); 2041 regmap_write(vop2->vo1_grf, RK3588_GRF_VO1_CON0, HIWORD_UPDATE(val, 6, 5)); 2042 break; 2043 case ROCKCHIP_VOP2_EP_HDMI1: 2044 div &= ~RK3588_DSP_IF_EDP_HDMI1_DCLK_DIV; 2045 div &= ~RK3588_DSP_IF_EDP_HDMI1_PCLK_DIV; 2046 div |= FIELD_PREP(RK3588_DSP_IF_EDP_HDMI1_DCLK_DIV, if_dclk_div); 2047 div |= FIELD_PREP(RK3588_DSP_IF_EDP_HDMI1_PCLK_DIV, if_pixclk_div); 2048 die &= ~RK3588_SYS_DSP_INFACE_EN_EDP_HDMI1_MUX; 2049 die |= RK3588_SYS_DSP_INFACE_EN_HDMI1 | 2050 FIELD_PREP(RK3588_SYS_DSP_INFACE_EN_EDP_HDMI1_MUX, vp->id); 2051 val = rk3588_get_hdmi_pol(polflags); 2052 regmap_write(vop2->vop_grf, RK3588_GRF_VOP_CON2, HIWORD_UPDATE(1, 4, 4)); 2053 regmap_write(vop2->vo1_grf, RK3588_GRF_VO1_CON0, HIWORD_UPDATE(val, 8, 7)); 2054 break; 2055 case ROCKCHIP_VOP2_EP_EDP0: 2056 div &= ~RK3588_DSP_IF_EDP_HDMI0_DCLK_DIV; 2057 div &= ~RK3588_DSP_IF_EDP_HDMI0_PCLK_DIV; 2058 div |= FIELD_PREP(RK3588_DSP_IF_EDP_HDMI0_DCLK_DIV, if_dclk_div); 2059 div |= FIELD_PREP(RK3588_DSP_IF_EDP_HDMI0_PCLK_DIV, if_pixclk_div); 2060 die &= ~RK3588_SYS_DSP_INFACE_EN_EDP_HDMI0_MUX; 2061 die |= RK3588_SYS_DSP_INFACE_EN_EDP0 | 2062 FIELD_PREP(RK3588_SYS_DSP_INFACE_EN_EDP_HDMI0_MUX, vp->id); 2063 regmap_write(vop2->vop_grf, RK3588_GRF_VOP_CON2, HIWORD_UPDATE(1, 0, 0)); 2064 break; 2065 case ROCKCHIP_VOP2_EP_EDP1: 2066 div &= ~RK3588_DSP_IF_EDP_HDMI1_DCLK_DIV; 2067 div &= ~RK3588_DSP_IF_EDP_HDMI1_PCLK_DIV; 2068 div |= FIELD_PREP(RK3588_DSP_IF_EDP_HDMI0_DCLK_DIV, if_dclk_div); 2069 div |= FIELD_PREP(RK3588_DSP_IF_EDP_HDMI0_PCLK_DIV, if_pixclk_div); 2070 die &= ~RK3588_SYS_DSP_INFACE_EN_EDP_HDMI1_MUX; 2071 die |= RK3588_SYS_DSP_INFACE_EN_EDP1 | 2072 FIELD_PREP(RK3588_SYS_DSP_INFACE_EN_EDP_HDMI1_MUX, vp->id); 2073 regmap_write(vop2->vop_grf, RK3588_GRF_VOP_CON2, HIWORD_UPDATE(1, 3, 3)); 2074 break; 2075 case ROCKCHIP_VOP2_EP_MIPI0: 2076 div &= ~RK3588_DSP_IF_MIPI0_PCLK_DIV; 2077 div |= FIELD_PREP(RK3588_DSP_IF_MIPI0_PCLK_DIV, if_pixclk_div); 2078 die &= ~RK3588_SYS_DSP_INFACE_EN_MIPI0_MUX; 2079 val = rk3588_get_mipi_port_mux(vp->id); 2080 die |= RK3588_SYS_DSP_INFACE_EN_MIPI0 | 2081 FIELD_PREP(RK3588_SYS_DSP_INFACE_EN_MIPI0_MUX, !!val); 2082 break; 2083 case ROCKCHIP_VOP2_EP_MIPI1: 2084 div &= ~RK3588_DSP_IF_MIPI1_PCLK_DIV; 2085 div |= FIELD_PREP(RK3588_DSP_IF_MIPI1_PCLK_DIV, if_pixclk_div); 2086 die &= ~RK3588_SYS_DSP_INFACE_EN_MIPI1_MUX; 2087 val = rk3588_get_mipi_port_mux(vp->id); 2088 die |= RK3588_SYS_DSP_INFACE_EN_MIPI1 | 2089 FIELD_PREP(RK3588_SYS_DSP_INFACE_EN_MIPI1_MUX, val); 2090 break; 2091 case ROCKCHIP_VOP2_EP_DP0: 2092 die &= ~RK3588_SYS_DSP_INFACE_EN_DP0_MUX; 2093 die |= RK3588_SYS_DSP_INFACE_EN_DP0 | 2094 FIELD_PREP(RK3588_SYS_DSP_INFACE_EN_DP0_MUX, vp->id); 2095 dip &= ~RK3588_DSP_IF_POL__DP0_PIN_POL; 2096 dip |= FIELD_PREP(RK3588_DSP_IF_POL__DP0_PIN_POL, polflags); 2097 break; 2098 case ROCKCHIP_VOP2_EP_DP1: 2099 die &= ~RK3588_SYS_DSP_INFACE_EN_MIPI1_MUX; 2100 die |= RK3588_SYS_DSP_INFACE_EN_MIPI1 | 2101 FIELD_PREP(RK3588_SYS_DSP_INFACE_EN_MIPI1_MUX, vp->id); 2102 dip &= ~RK3588_DSP_IF_POL__DP1_PIN_POL; 2103 dip |= FIELD_PREP(RK3588_DSP_IF_POL__DP1_PIN_POL, polflags); 2104 break; 2105 default: 2106 drm_err(vop2->drm, "Invalid interface id %d on vp%d\n", id, vp->id); 2107 return 0; 2108 } 2109 2110 dip |= RK3568_DSP_IF_POL__CFG_DONE_IMD; 2111 2112 vop2_vp_write(vp, RK3588_VP_CLK_CTRL, vp_clk_div); 2113 vop2_writel(vop2, RK3568_DSP_IF_EN, die); 2114 vop2_writel(vop2, RK3568_DSP_IF_CTRL, div); 2115 vop2_writel(vop2, RK3568_DSP_IF_POL, dip); 2116 2117 return clock; 2118 } 2119 2120 static unsigned long vop2_set_intf_mux(struct vop2_video_port *vp, int ep_id, u32 polflags) 2121 { 2122 struct vop2 *vop2 = vp->vop2; 2123 2124 if (vop2->data->soc_id == 3566 || vop2->data->soc_id == 3568) 2125 return rk3568_set_intf_mux(vp, ep_id, polflags); 2126 else if (vop2->data->soc_id == 3588) 2127 return rk3588_set_intf_mux(vp, ep_id, polflags); 2128 else 2129 return 0; 2130 } 2131 2132 static int us_to_vertical_line(struct drm_display_mode *mode, int us) 2133 { 2134 return us * mode->clock / mode->htotal / 1000; 2135 } 2136 2137 static void vop2_crtc_atomic_enable(struct drm_crtc *crtc, 2138 struct drm_atomic_state *state) 2139 { 2140 struct vop2_video_port *vp = to_vop2_video_port(crtc); 2141 struct vop2 *vop2 = vp->vop2; 2142 const struct vop2_data *vop2_data = vop2->data; 2143 const struct vop2_video_port_data *vp_data = &vop2_data->vp[vp->id]; 2144 struct drm_crtc_state *crtc_state = drm_atomic_get_new_crtc_state(state, crtc); 2145 struct rockchip_crtc_state *vcstate = to_rockchip_crtc_state(crtc->state); 2146 struct drm_display_mode *mode = &crtc->state->adjusted_mode; 2147 unsigned long clock = mode->crtc_clock * 1000; 2148 u16 hsync_len = mode->crtc_hsync_end - mode->crtc_hsync_start; 2149 u16 hdisplay = mode->crtc_hdisplay; 2150 u16 htotal = mode->crtc_htotal; 2151 u16 hact_st = mode->crtc_htotal - mode->crtc_hsync_start; 2152 u16 hact_end = hact_st + hdisplay; 2153 u16 vdisplay = mode->crtc_vdisplay; 2154 u16 vtotal = mode->crtc_vtotal; 2155 u16 vsync_len = mode->crtc_vsync_end - mode->crtc_vsync_start; 2156 u16 vact_st = mode->crtc_vtotal - mode->crtc_vsync_start; 2157 u16 vact_end = vact_st + vdisplay; 2158 u8 out_mode; 2159 u32 dsp_ctrl = 0; 2160 int act_end; 2161 u32 val, polflags; 2162 int ret; 2163 struct drm_encoder *encoder; 2164 2165 drm_dbg(vop2->drm, "Update mode to %dx%d%s%d, type: %d for vp%d\n", 2166 hdisplay, vdisplay, mode->flags & DRM_MODE_FLAG_INTERLACE ? "i" : "p", 2167 drm_mode_vrefresh(mode), vcstate->output_type, vp->id); 2168 2169 vop2_lock(vop2); 2170 2171 ret = clk_prepare_enable(vp->dclk); 2172 if (ret < 0) { 2173 drm_err(vop2->drm, "failed to enable dclk for video port%d - %d\n", 2174 vp->id, ret); 2175 vop2_unlock(vop2); 2176 return; 2177 } 2178 2179 if (!vop2->enable_count) 2180 vop2_enable(vop2); 2181 2182 vop2->enable_count++; 2183 2184 vcstate->yuv_overlay = is_yuv_output(vcstate->bus_format); 2185 2186 vop2_crtc_enable_irq(vp, VP_INT_POST_BUF_EMPTY); 2187 2188 polflags = 0; 2189 if (vcstate->bus_flags & DRM_BUS_FLAG_PIXDATA_DRIVE_NEGEDGE) 2190 polflags |= POLFLAG_DCLK_INV; 2191 if (mode->flags & DRM_MODE_FLAG_PHSYNC) 2192 polflags |= BIT(HSYNC_POSITIVE); 2193 if (mode->flags & DRM_MODE_FLAG_PVSYNC) 2194 polflags |= BIT(VSYNC_POSITIVE); 2195 2196 drm_for_each_encoder_mask(encoder, crtc->dev, crtc_state->encoder_mask) { 2197 struct rockchip_encoder *rkencoder = to_rockchip_encoder(encoder); 2198 2199 /* 2200 * for drive a high resolution(4KP120, 8K), vop on rk3588/rk3576 need 2201 * process multi(1/2/4/8) pixels per cycle, so the dclk feed by the 2202 * system cru may be the 1/2 or 1/4 of mode->clock. 2203 */ 2204 clock = vop2_set_intf_mux(vp, rkencoder->crtc_endpoint_id, polflags); 2205 } 2206 2207 if (!clock) { 2208 vop2_unlock(vop2); 2209 return; 2210 } 2211 2212 if (vcstate->output_mode == ROCKCHIP_OUT_MODE_AAAA && 2213 !(vp_data->feature & VOP2_VP_FEATURE_OUTPUT_10BIT)) 2214 out_mode = ROCKCHIP_OUT_MODE_P888; 2215 else 2216 out_mode = vcstate->output_mode; 2217 2218 dsp_ctrl |= FIELD_PREP(RK3568_VP_DSP_CTRL__OUT_MODE, out_mode); 2219 2220 if (vop2_output_uv_swap(vcstate->bus_format, vcstate->output_mode)) 2221 dsp_ctrl |= RK3568_VP_DSP_CTRL__DSP_RB_SWAP; 2222 if (vop2_output_rg_swap(vop2, vcstate->bus_format)) 2223 dsp_ctrl |= RK3568_VP_DSP_CTRL__DSP_RG_SWAP; 2224 2225 if (vcstate->yuv_overlay) 2226 dsp_ctrl |= RK3568_VP_DSP_CTRL__POST_DSP_OUT_R2Y; 2227 2228 vop2_dither_setup(crtc, &dsp_ctrl); 2229 2230 vop2_vp_write(vp, RK3568_VP_DSP_HTOTAL_HS_END, (htotal << 16) | hsync_len); 2231 val = hact_st << 16; 2232 val |= hact_end; 2233 vop2_vp_write(vp, RK3568_VP_DSP_HACT_ST_END, val); 2234 2235 val = vact_st << 16; 2236 val |= vact_end; 2237 vop2_vp_write(vp, RK3568_VP_DSP_VACT_ST_END, val); 2238 2239 if (mode->flags & DRM_MODE_FLAG_INTERLACE) { 2240 u16 vact_st_f1 = vtotal + vact_st + 1; 2241 u16 vact_end_f1 = vact_st_f1 + vdisplay; 2242 2243 val = vact_st_f1 << 16 | vact_end_f1; 2244 vop2_vp_write(vp, RK3568_VP_DSP_VACT_ST_END_F1, val); 2245 2246 val = vtotal << 16 | (vtotal + vsync_len); 2247 vop2_vp_write(vp, RK3568_VP_DSP_VS_ST_END_F1, val); 2248 dsp_ctrl |= RK3568_VP_DSP_CTRL__DSP_INTERLACE; 2249 dsp_ctrl |= RK3568_VP_DSP_CTRL__DSP_FILED_POL; 2250 dsp_ctrl |= RK3568_VP_DSP_CTRL__P2I_EN; 2251 vtotal += vtotal + 1; 2252 act_end = vact_end_f1; 2253 } else { 2254 act_end = vact_end; 2255 } 2256 2257 vop2_writel(vop2, RK3568_VP_LINE_FLAG(vp->id), 2258 (act_end - us_to_vertical_line(mode, 0)) << 16 | act_end); 2259 2260 vop2_vp_write(vp, RK3568_VP_DSP_VTOTAL_VS_END, vtotal << 16 | vsync_len); 2261 2262 if (mode->flags & DRM_MODE_FLAG_DBLCLK) { 2263 dsp_ctrl |= RK3568_VP_DSP_CTRL__CORE_DCLK_DIV; 2264 clock *= 2; 2265 } 2266 2267 vop2_vp_write(vp, RK3568_VP_MIPI_CTRL, 0); 2268 2269 /* 2270 * Switch to HDMI PHY PLL as DCLK source for display modes up 2271 * to 4K@60Hz, if available, otherwise keep using the system CRU. 2272 */ 2273 if (vop2->pll_hdmiphy0 && clock <= VOP2_MAX_DCLK_RATE) { 2274 drm_for_each_encoder_mask(encoder, crtc->dev, crtc_state->encoder_mask) { 2275 struct rockchip_encoder *rkencoder = to_rockchip_encoder(encoder); 2276 2277 if (rkencoder->crtc_endpoint_id == ROCKCHIP_VOP2_EP_HDMI0) { 2278 if (!vp->dclk_src) 2279 vp->dclk_src = clk_get_parent(vp->dclk); 2280 2281 ret = clk_set_parent(vp->dclk, vop2->pll_hdmiphy0); 2282 if (ret < 0) 2283 drm_warn(vop2->drm, 2284 "Could not switch to HDMI0 PHY PLL: %d\n", ret); 2285 break; 2286 } 2287 } 2288 } 2289 2290 clk_set_rate(vp->dclk, clock); 2291 2292 vop2_post_config(crtc); 2293 2294 vop2_cfg_done(vp); 2295 2296 vop2_vp_write(vp, RK3568_VP_DSP_CTRL, dsp_ctrl); 2297 2298 vop2_crtc_atomic_try_set_gamma(vop2, vp, crtc, crtc_state); 2299 2300 drm_crtc_vblank_on(crtc); 2301 2302 vop2_unlock(vop2); 2303 } 2304 2305 static int vop2_crtc_atomic_check_gamma(struct vop2_video_port *vp, 2306 struct drm_crtc *crtc, 2307 struct drm_atomic_state *state, 2308 struct drm_crtc_state *crtc_state) 2309 { 2310 struct vop2 *vop2 = vp->vop2; 2311 unsigned int len; 2312 2313 if (!vp->vop2->lut_regs || !crtc_state->color_mgmt_changed || 2314 !crtc_state->gamma_lut) 2315 return 0; 2316 2317 len = drm_color_lut_size(crtc_state->gamma_lut); 2318 if (len != crtc->gamma_size) { 2319 drm_dbg(vop2->drm, "Invalid LUT size; got %d, expected %d\n", 2320 len, crtc->gamma_size); 2321 return -EINVAL; 2322 } 2323 2324 if (!vop2_supports_seamless_gamma_lut_update(vop2) && vop2_gamma_lut_in_use(vop2, vp)) { 2325 drm_info(vop2->drm, "Gamma LUT can be enabled for only one CRTC at a time\n"); 2326 return -EINVAL; 2327 } 2328 2329 return 0; 2330 } 2331 2332 static int vop2_crtc_atomic_check(struct drm_crtc *crtc, 2333 struct drm_atomic_state *state) 2334 { 2335 struct vop2_video_port *vp = to_vop2_video_port(crtc); 2336 struct drm_plane *plane; 2337 int nplanes = 0; 2338 struct drm_crtc_state *crtc_state = drm_atomic_get_new_crtc_state(state, crtc); 2339 int ret; 2340 2341 ret = vop2_crtc_atomic_check_gamma(vp, crtc, state, crtc_state); 2342 if (ret) 2343 return ret; 2344 2345 drm_atomic_crtc_state_for_each_plane(plane, crtc_state) 2346 nplanes++; 2347 2348 if (nplanes > vp->nlayers) 2349 return -EINVAL; 2350 2351 return 0; 2352 } 2353 2354 static bool is_opaque(u16 alpha) 2355 { 2356 return (alpha >> 8) == 0xff; 2357 } 2358 2359 static void vop2_parse_alpha(struct vop2_alpha_config *alpha_config, 2360 struct vop2_alpha *alpha) 2361 { 2362 int src_glb_alpha_en = is_opaque(alpha_config->src_glb_alpha_value) ? 0 : 1; 2363 int dst_glb_alpha_en = is_opaque(alpha_config->dst_glb_alpha_value) ? 0 : 1; 2364 int src_color_mode = alpha_config->src_premulti_en ? 2365 ALPHA_SRC_PRE_MUL : ALPHA_SRC_NO_PRE_MUL; 2366 int dst_color_mode = alpha_config->dst_premulti_en ? 2367 ALPHA_SRC_PRE_MUL : ALPHA_SRC_NO_PRE_MUL; 2368 2369 alpha->src_color_ctrl.val = 0; 2370 alpha->dst_color_ctrl.val = 0; 2371 alpha->src_alpha_ctrl.val = 0; 2372 alpha->dst_alpha_ctrl.val = 0; 2373 2374 if (!alpha_config->src_pixel_alpha_en) 2375 alpha->src_color_ctrl.bits.blend_mode = ALPHA_GLOBAL; 2376 else if (alpha_config->src_pixel_alpha_en && !src_glb_alpha_en) 2377 alpha->src_color_ctrl.bits.blend_mode = ALPHA_PER_PIX; 2378 else 2379 alpha->src_color_ctrl.bits.blend_mode = ALPHA_PER_PIX_GLOBAL; 2380 2381 alpha->src_color_ctrl.bits.alpha_en = 1; 2382 2383 if (alpha->src_color_ctrl.bits.blend_mode == ALPHA_GLOBAL) { 2384 alpha->src_color_ctrl.bits.color_mode = src_color_mode; 2385 alpha->src_color_ctrl.bits.factor_mode = SRC_FAC_ALPHA_SRC_GLOBAL; 2386 } else if (alpha->src_color_ctrl.bits.blend_mode == ALPHA_PER_PIX) { 2387 alpha->src_color_ctrl.bits.color_mode = src_color_mode; 2388 alpha->src_color_ctrl.bits.factor_mode = SRC_FAC_ALPHA_ONE; 2389 } else { 2390 alpha->src_color_ctrl.bits.color_mode = ALPHA_SRC_PRE_MUL; 2391 alpha->src_color_ctrl.bits.factor_mode = SRC_FAC_ALPHA_SRC_GLOBAL; 2392 } 2393 alpha->src_color_ctrl.bits.glb_alpha = alpha_config->src_glb_alpha_value >> 8; 2394 alpha->src_color_ctrl.bits.alpha_mode = ALPHA_STRAIGHT; 2395 alpha->src_color_ctrl.bits.alpha_cal_mode = ALPHA_SATURATION; 2396 2397 alpha->dst_color_ctrl.bits.alpha_mode = ALPHA_STRAIGHT; 2398 alpha->dst_color_ctrl.bits.alpha_cal_mode = ALPHA_SATURATION; 2399 alpha->dst_color_ctrl.bits.blend_mode = ALPHA_GLOBAL; 2400 alpha->dst_color_ctrl.bits.glb_alpha = alpha_config->dst_glb_alpha_value >> 8; 2401 alpha->dst_color_ctrl.bits.color_mode = dst_color_mode; 2402 alpha->dst_color_ctrl.bits.factor_mode = ALPHA_SRC_INVERSE; 2403 2404 alpha->src_alpha_ctrl.bits.alpha_mode = ALPHA_STRAIGHT; 2405 alpha->src_alpha_ctrl.bits.blend_mode = alpha->src_color_ctrl.bits.blend_mode; 2406 alpha->src_alpha_ctrl.bits.alpha_cal_mode = ALPHA_SATURATION; 2407 alpha->src_alpha_ctrl.bits.factor_mode = ALPHA_ONE; 2408 2409 alpha->dst_alpha_ctrl.bits.alpha_mode = ALPHA_STRAIGHT; 2410 if (alpha_config->dst_pixel_alpha_en && !dst_glb_alpha_en) 2411 alpha->dst_alpha_ctrl.bits.blend_mode = ALPHA_PER_PIX; 2412 else 2413 alpha->dst_alpha_ctrl.bits.blend_mode = ALPHA_PER_PIX_GLOBAL; 2414 alpha->dst_alpha_ctrl.bits.alpha_cal_mode = ALPHA_NO_SATURATION; 2415 alpha->dst_alpha_ctrl.bits.factor_mode = ALPHA_SRC_INVERSE; 2416 } 2417 2418 static int vop2_find_start_mixer_id_for_vp(struct vop2 *vop2, u8 port_id) 2419 { 2420 struct vop2_video_port *vp; 2421 int used_layer = 0; 2422 int i; 2423 2424 for (i = 0; i < port_id; i++) { 2425 vp = &vop2->vps[i]; 2426 used_layer += hweight32(vp->win_mask); 2427 } 2428 2429 return used_layer; 2430 } 2431 2432 static void vop2_setup_cluster_alpha(struct vop2 *vop2, struct vop2_win *main_win) 2433 { 2434 struct vop2_alpha_config alpha_config; 2435 struct vop2_alpha alpha; 2436 struct drm_plane_state *bottom_win_pstate; 2437 bool src_pixel_alpha_en = false; 2438 u16 src_glb_alpha_val, dst_glb_alpha_val; 2439 bool premulti_en = false; 2440 bool swap = false; 2441 u32 offset = 0; 2442 2443 /* At one win mode, win0 is dst/bottom win, and win1 is a all zero src/top win */ 2444 bottom_win_pstate = main_win->base.state; 2445 src_glb_alpha_val = 0; 2446 dst_glb_alpha_val = main_win->base.state->alpha; 2447 2448 if (!bottom_win_pstate->fb) 2449 return; 2450 2451 alpha_config.src_premulti_en = premulti_en; 2452 alpha_config.dst_premulti_en = false; 2453 alpha_config.src_pixel_alpha_en = src_pixel_alpha_en; 2454 alpha_config.dst_pixel_alpha_en = true; /* alpha value need transfer to next mix */ 2455 alpha_config.src_glb_alpha_value = src_glb_alpha_val; 2456 alpha_config.dst_glb_alpha_value = dst_glb_alpha_val; 2457 vop2_parse_alpha(&alpha_config, &alpha); 2458 2459 alpha.src_color_ctrl.bits.src_dst_swap = swap; 2460 2461 switch (main_win->data->phys_id) { 2462 case ROCKCHIP_VOP2_CLUSTER0: 2463 offset = 0x0; 2464 break; 2465 case ROCKCHIP_VOP2_CLUSTER1: 2466 offset = 0x10; 2467 break; 2468 case ROCKCHIP_VOP2_CLUSTER2: 2469 offset = 0x20; 2470 break; 2471 case ROCKCHIP_VOP2_CLUSTER3: 2472 offset = 0x30; 2473 break; 2474 } 2475 2476 vop2_writel(vop2, RK3568_CLUSTER0_MIX_SRC_COLOR_CTRL + offset, 2477 alpha.src_color_ctrl.val); 2478 vop2_writel(vop2, RK3568_CLUSTER0_MIX_DST_COLOR_CTRL + offset, 2479 alpha.dst_color_ctrl.val); 2480 vop2_writel(vop2, RK3568_CLUSTER0_MIX_SRC_ALPHA_CTRL + offset, 2481 alpha.src_alpha_ctrl.val); 2482 vop2_writel(vop2, RK3568_CLUSTER0_MIX_DST_ALPHA_CTRL + offset, 2483 alpha.dst_alpha_ctrl.val); 2484 } 2485 2486 static void vop2_setup_alpha(struct vop2_video_port *vp) 2487 { 2488 struct vop2 *vop2 = vp->vop2; 2489 struct drm_framebuffer *fb; 2490 struct vop2_alpha_config alpha_config; 2491 struct vop2_alpha alpha; 2492 struct drm_plane *plane; 2493 int pixel_alpha_en; 2494 int premulti_en, gpremulti_en = 0; 2495 int mixer_id; 2496 u32 offset; 2497 bool bottom_layer_alpha_en = false; 2498 u32 dst_global_alpha = DRM_BLEND_ALPHA_OPAQUE; 2499 2500 mixer_id = vop2_find_start_mixer_id_for_vp(vop2, vp->id); 2501 alpha_config.dst_pixel_alpha_en = true; /* alpha value need transfer to next mix */ 2502 2503 drm_atomic_crtc_for_each_plane(plane, &vp->crtc) { 2504 struct vop2_win *win = to_vop2_win(plane); 2505 2506 if (plane->state->normalized_zpos == 0 && 2507 !is_opaque(plane->state->alpha) && 2508 !vop2_cluster_window(win)) { 2509 /* 2510 * If bottom layer have global alpha effect [except cluster layer, 2511 * because cluster have deal with bottom layer global alpha value 2512 * at cluster mix], bottom layer mix need deal with global alpha. 2513 */ 2514 bottom_layer_alpha_en = true; 2515 dst_global_alpha = plane->state->alpha; 2516 } 2517 } 2518 2519 drm_atomic_crtc_for_each_plane(plane, &vp->crtc) { 2520 struct vop2_win *win = to_vop2_win(plane); 2521 int zpos = plane->state->normalized_zpos; 2522 2523 /* 2524 * Need to configure alpha from second layer. 2525 */ 2526 if (zpos == 0) 2527 continue; 2528 2529 if (plane->state->pixel_blend_mode == DRM_MODE_BLEND_PREMULTI) 2530 premulti_en = 1; 2531 else 2532 premulti_en = 0; 2533 2534 plane = &win->base; 2535 fb = plane->state->fb; 2536 2537 pixel_alpha_en = fb->format->has_alpha; 2538 2539 alpha_config.src_premulti_en = premulti_en; 2540 2541 if (bottom_layer_alpha_en && zpos == 1) { 2542 gpremulti_en = premulti_en; 2543 /* Cd = Cs + (1 - As) * Cd * Agd */ 2544 alpha_config.dst_premulti_en = false; 2545 alpha_config.src_pixel_alpha_en = pixel_alpha_en; 2546 alpha_config.src_glb_alpha_value = plane->state->alpha; 2547 alpha_config.dst_glb_alpha_value = dst_global_alpha; 2548 } else if (vop2_cluster_window(win)) { 2549 /* Mix output data only have pixel alpha */ 2550 alpha_config.dst_premulti_en = true; 2551 alpha_config.src_pixel_alpha_en = true; 2552 alpha_config.src_glb_alpha_value = DRM_BLEND_ALPHA_OPAQUE; 2553 alpha_config.dst_glb_alpha_value = DRM_BLEND_ALPHA_OPAQUE; 2554 } else { 2555 /* Cd = Cs + (1 - As) * Cd */ 2556 alpha_config.dst_premulti_en = true; 2557 alpha_config.src_pixel_alpha_en = pixel_alpha_en; 2558 alpha_config.src_glb_alpha_value = plane->state->alpha; 2559 alpha_config.dst_glb_alpha_value = DRM_BLEND_ALPHA_OPAQUE; 2560 } 2561 2562 vop2_parse_alpha(&alpha_config, &alpha); 2563 2564 offset = (mixer_id + zpos - 1) * 0x10; 2565 vop2_writel(vop2, RK3568_MIX0_SRC_COLOR_CTRL + offset, 2566 alpha.src_color_ctrl.val); 2567 vop2_writel(vop2, RK3568_MIX0_DST_COLOR_CTRL + offset, 2568 alpha.dst_color_ctrl.val); 2569 vop2_writel(vop2, RK3568_MIX0_SRC_ALPHA_CTRL + offset, 2570 alpha.src_alpha_ctrl.val); 2571 vop2_writel(vop2, RK3568_MIX0_DST_ALPHA_CTRL + offset, 2572 alpha.dst_alpha_ctrl.val); 2573 } 2574 2575 if (vp->id == 0) { 2576 if (bottom_layer_alpha_en) { 2577 /* Transfer pixel alpha to hdr mix */ 2578 alpha_config.src_premulti_en = gpremulti_en; 2579 alpha_config.dst_premulti_en = true; 2580 alpha_config.src_pixel_alpha_en = true; 2581 alpha_config.src_glb_alpha_value = DRM_BLEND_ALPHA_OPAQUE; 2582 alpha_config.dst_glb_alpha_value = DRM_BLEND_ALPHA_OPAQUE; 2583 vop2_parse_alpha(&alpha_config, &alpha); 2584 2585 vop2_writel(vop2, RK3568_HDR0_SRC_COLOR_CTRL, 2586 alpha.src_color_ctrl.val); 2587 vop2_writel(vop2, RK3568_HDR0_DST_COLOR_CTRL, 2588 alpha.dst_color_ctrl.val); 2589 vop2_writel(vop2, RK3568_HDR0_SRC_ALPHA_CTRL, 2590 alpha.src_alpha_ctrl.val); 2591 vop2_writel(vop2, RK3568_HDR0_DST_ALPHA_CTRL, 2592 alpha.dst_alpha_ctrl.val); 2593 } else { 2594 vop2_writel(vop2, RK3568_HDR0_SRC_COLOR_CTRL, 0); 2595 } 2596 } 2597 } 2598 2599 static void vop2_setup_layer_mixer(struct vop2_video_port *vp) 2600 { 2601 struct vop2 *vop2 = vp->vop2; 2602 struct drm_plane *plane; 2603 u32 layer_sel = 0; 2604 u32 port_sel; 2605 u8 layer_id; 2606 u8 old_layer_id; 2607 u8 layer_sel_id; 2608 unsigned int ofs; 2609 u32 ovl_ctrl; 2610 int i; 2611 struct vop2_video_port *vp0 = &vop2->vps[0]; 2612 struct vop2_video_port *vp1 = &vop2->vps[1]; 2613 struct vop2_video_port *vp2 = &vop2->vps[2]; 2614 struct rockchip_crtc_state *vcstate = to_rockchip_crtc_state(vp->crtc.state); 2615 2616 ovl_ctrl = vop2_readl(vop2, RK3568_OVL_CTRL); 2617 ovl_ctrl |= RK3568_OVL_CTRL__LAYERSEL_REGDONE_IMD; 2618 if (vcstate->yuv_overlay) 2619 ovl_ctrl |= RK3568_OVL_CTRL__YUV_MODE(vp->id); 2620 else 2621 ovl_ctrl &= ~RK3568_OVL_CTRL__YUV_MODE(vp->id); 2622 2623 vop2_writel(vop2, RK3568_OVL_CTRL, ovl_ctrl); 2624 2625 port_sel = vop2_readl(vop2, RK3568_OVL_PORT_SEL); 2626 port_sel &= RK3568_OVL_PORT_SEL__SEL_PORT; 2627 2628 if (vp0->nlayers) 2629 port_sel |= FIELD_PREP(RK3568_OVL_PORT_SET__PORT0_MUX, 2630 vp0->nlayers - 1); 2631 else 2632 port_sel |= FIELD_PREP(RK3568_OVL_PORT_SET__PORT0_MUX, 8); 2633 2634 if (vp1->nlayers) 2635 port_sel |= FIELD_PREP(RK3568_OVL_PORT_SET__PORT1_MUX, 2636 (vp0->nlayers + vp1->nlayers - 1)); 2637 else 2638 port_sel |= FIELD_PREP(RK3568_OVL_PORT_SET__PORT1_MUX, 8); 2639 2640 if (vp2->nlayers) 2641 port_sel |= FIELD_PREP(RK3568_OVL_PORT_SET__PORT2_MUX, 2642 (vp2->nlayers + vp1->nlayers + vp0->nlayers - 1)); 2643 else 2644 port_sel |= FIELD_PREP(RK3568_OVL_PORT_SET__PORT2_MUX, 8); 2645 2646 layer_sel = vop2_readl(vop2, RK3568_OVL_LAYER_SEL); 2647 2648 ofs = 0; 2649 for (i = 0; i < vp->id; i++) 2650 ofs += vop2->vps[i].nlayers; 2651 2652 drm_atomic_crtc_for_each_plane(plane, &vp->crtc) { 2653 struct vop2_win *win = to_vop2_win(plane); 2654 struct vop2_win *old_win; 2655 2656 layer_id = (u8)(plane->state->normalized_zpos + ofs); 2657 2658 /* 2659 * Find the layer this win bind in old state. 2660 */ 2661 for (old_layer_id = 0; old_layer_id < vop2->data->win_size; old_layer_id++) { 2662 layer_sel_id = (layer_sel >> (4 * old_layer_id)) & 0xf; 2663 if (layer_sel_id == win->data->layer_sel_id) 2664 break; 2665 } 2666 2667 /* 2668 * Find the win bind to this layer in old state 2669 */ 2670 for (i = 0; i < vop2->data->win_size; i++) { 2671 old_win = &vop2->win[i]; 2672 layer_sel_id = (layer_sel >> (4 * layer_id)) & 0xf; 2673 if (layer_sel_id == old_win->data->layer_sel_id) 2674 break; 2675 } 2676 2677 switch (win->data->phys_id) { 2678 case ROCKCHIP_VOP2_CLUSTER0: 2679 port_sel &= ~RK3568_OVL_PORT_SEL__CLUSTER0; 2680 port_sel |= FIELD_PREP(RK3568_OVL_PORT_SEL__CLUSTER0, vp->id); 2681 break; 2682 case ROCKCHIP_VOP2_CLUSTER1: 2683 port_sel &= ~RK3568_OVL_PORT_SEL__CLUSTER1; 2684 port_sel |= FIELD_PREP(RK3568_OVL_PORT_SEL__CLUSTER1, vp->id); 2685 break; 2686 case ROCKCHIP_VOP2_CLUSTER2: 2687 port_sel &= ~RK3588_OVL_PORT_SEL__CLUSTER2; 2688 port_sel |= FIELD_PREP(RK3588_OVL_PORT_SEL__CLUSTER2, vp->id); 2689 break; 2690 case ROCKCHIP_VOP2_CLUSTER3: 2691 port_sel &= ~RK3588_OVL_PORT_SEL__CLUSTER3; 2692 port_sel |= FIELD_PREP(RK3588_OVL_PORT_SEL__CLUSTER3, vp->id); 2693 break; 2694 case ROCKCHIP_VOP2_ESMART0: 2695 port_sel &= ~RK3568_OVL_PORT_SEL__ESMART0; 2696 port_sel |= FIELD_PREP(RK3568_OVL_PORT_SEL__ESMART0, vp->id); 2697 break; 2698 case ROCKCHIP_VOP2_ESMART1: 2699 port_sel &= ~RK3568_OVL_PORT_SEL__ESMART1; 2700 port_sel |= FIELD_PREP(RK3568_OVL_PORT_SEL__ESMART1, vp->id); 2701 break; 2702 case ROCKCHIP_VOP2_ESMART2: 2703 port_sel &= ~RK3588_OVL_PORT_SEL__ESMART2; 2704 port_sel |= FIELD_PREP(RK3588_OVL_PORT_SEL__ESMART2, vp->id); 2705 break; 2706 case ROCKCHIP_VOP2_ESMART3: 2707 port_sel &= ~RK3588_OVL_PORT_SEL__ESMART3; 2708 port_sel |= FIELD_PREP(RK3588_OVL_PORT_SEL__ESMART3, vp->id); 2709 break; 2710 case ROCKCHIP_VOP2_SMART0: 2711 port_sel &= ~RK3568_OVL_PORT_SEL__SMART0; 2712 port_sel |= FIELD_PREP(RK3568_OVL_PORT_SEL__SMART0, vp->id); 2713 break; 2714 case ROCKCHIP_VOP2_SMART1: 2715 port_sel &= ~RK3568_OVL_PORT_SEL__SMART1; 2716 port_sel |= FIELD_PREP(RK3568_OVL_PORT_SEL__SMART1, vp->id); 2717 break; 2718 } 2719 2720 layer_sel &= ~RK3568_OVL_LAYER_SEL__LAYER(layer_id, 0x7); 2721 layer_sel |= RK3568_OVL_LAYER_SEL__LAYER(layer_id, win->data->layer_sel_id); 2722 /* 2723 * When we bind a window from layerM to layerN, we also need to move the old 2724 * window on layerN to layerM to avoid one window selected by two or more layers. 2725 */ 2726 layer_sel &= ~RK3568_OVL_LAYER_SEL__LAYER(old_layer_id, 0x7); 2727 layer_sel |= RK3568_OVL_LAYER_SEL__LAYER(old_layer_id, old_win->data->layer_sel_id); 2728 } 2729 2730 vop2_writel(vop2, RK3568_OVL_LAYER_SEL, layer_sel); 2731 vop2_writel(vop2, RK3568_OVL_PORT_SEL, port_sel); 2732 } 2733 2734 static void vop2_setup_dly_for_windows(struct vop2 *vop2) 2735 { 2736 struct vop2_win *win; 2737 int i = 0; 2738 u32 cdly = 0, sdly = 0; 2739 2740 for (i = 0; i < vop2->data->win_size; i++) { 2741 u32 dly; 2742 2743 win = &vop2->win[i]; 2744 dly = win->delay; 2745 2746 switch (win->data->phys_id) { 2747 case ROCKCHIP_VOP2_CLUSTER0: 2748 cdly |= FIELD_PREP(RK3568_CLUSTER_DLY_NUM__CLUSTER0_0, dly); 2749 cdly |= FIELD_PREP(RK3568_CLUSTER_DLY_NUM__CLUSTER0_1, dly); 2750 break; 2751 case ROCKCHIP_VOP2_CLUSTER1: 2752 cdly |= FIELD_PREP(RK3568_CLUSTER_DLY_NUM__CLUSTER1_0, dly); 2753 cdly |= FIELD_PREP(RK3568_CLUSTER_DLY_NUM__CLUSTER1_1, dly); 2754 break; 2755 case ROCKCHIP_VOP2_ESMART0: 2756 sdly |= FIELD_PREP(RK3568_SMART_DLY_NUM__ESMART0, dly); 2757 break; 2758 case ROCKCHIP_VOP2_ESMART1: 2759 sdly |= FIELD_PREP(RK3568_SMART_DLY_NUM__ESMART1, dly); 2760 break; 2761 case ROCKCHIP_VOP2_SMART0: 2762 case ROCKCHIP_VOP2_ESMART2: 2763 sdly |= FIELD_PREP(RK3568_SMART_DLY_NUM__SMART0, dly); 2764 break; 2765 case ROCKCHIP_VOP2_SMART1: 2766 case ROCKCHIP_VOP2_ESMART3: 2767 sdly |= FIELD_PREP(RK3568_SMART_DLY_NUM__SMART1, dly); 2768 break; 2769 } 2770 } 2771 2772 vop2_writel(vop2, RK3568_CLUSTER_DLY_NUM, cdly); 2773 vop2_writel(vop2, RK3568_SMART_DLY_NUM, sdly); 2774 } 2775 2776 static void vop2_crtc_atomic_begin(struct drm_crtc *crtc, 2777 struct drm_atomic_state *state) 2778 { 2779 struct vop2_video_port *vp = to_vop2_video_port(crtc); 2780 struct vop2 *vop2 = vp->vop2; 2781 struct drm_plane *plane; 2782 2783 vp->win_mask = 0; 2784 2785 drm_atomic_crtc_for_each_plane(plane, crtc) { 2786 struct vop2_win *win = to_vop2_win(plane); 2787 2788 win->delay = win->data->dly[VOP2_DLY_MODE_DEFAULT]; 2789 2790 vp->win_mask |= BIT(win->data->phys_id); 2791 2792 if (vop2_cluster_window(win)) 2793 vop2_setup_cluster_alpha(vop2, win); 2794 } 2795 2796 if (!vp->win_mask) 2797 return; 2798 2799 vop2_setup_layer_mixer(vp); 2800 vop2_setup_alpha(vp); 2801 vop2_setup_dly_for_windows(vop2); 2802 } 2803 2804 static void vop2_crtc_atomic_flush(struct drm_crtc *crtc, 2805 struct drm_atomic_state *state) 2806 { 2807 struct drm_crtc_state *crtc_state = drm_atomic_get_new_crtc_state(state, crtc); 2808 struct vop2_video_port *vp = to_vop2_video_port(crtc); 2809 struct vop2 *vop2 = vp->vop2; 2810 2811 /* In case of modeset, gamma lut update already happened in atomic enable */ 2812 if (!drm_atomic_crtc_needs_modeset(crtc_state) && crtc_state->color_mgmt_changed) 2813 vop2_crtc_atomic_try_set_gamma_locked(vop2, vp, crtc, crtc_state); 2814 2815 vop2_post_config(crtc); 2816 2817 vop2_cfg_done(vp); 2818 2819 spin_lock_irq(&crtc->dev->event_lock); 2820 2821 if (crtc->state->event) { 2822 WARN_ON(drm_crtc_vblank_get(crtc)); 2823 vp->event = crtc->state->event; 2824 crtc->state->event = NULL; 2825 } 2826 2827 spin_unlock_irq(&crtc->dev->event_lock); 2828 } 2829 2830 static const struct drm_crtc_helper_funcs vop2_crtc_helper_funcs = { 2831 .mode_fixup = vop2_crtc_mode_fixup, 2832 .atomic_check = vop2_crtc_atomic_check, 2833 .atomic_begin = vop2_crtc_atomic_begin, 2834 .atomic_flush = vop2_crtc_atomic_flush, 2835 .atomic_enable = vop2_crtc_atomic_enable, 2836 .atomic_disable = vop2_crtc_atomic_disable, 2837 }; 2838 2839 static void vop2_dump_connector_on_crtc(struct drm_crtc *crtc, struct seq_file *s) 2840 { 2841 struct drm_connector_list_iter conn_iter; 2842 struct drm_connector *connector; 2843 2844 drm_connector_list_iter_begin(crtc->dev, &conn_iter); 2845 drm_for_each_connector_iter(connector, &conn_iter) { 2846 if (crtc->state->connector_mask & drm_connector_mask(connector)) 2847 seq_printf(s, " Connector: %s\n", connector->name); 2848 } 2849 drm_connector_list_iter_end(&conn_iter); 2850 } 2851 2852 static int vop2_plane_state_dump(struct seq_file *s, struct drm_plane *plane) 2853 { 2854 struct vop2_win *win = to_vop2_win(plane); 2855 struct drm_plane_state *pstate = plane->state; 2856 struct drm_rect *src, *dst; 2857 struct drm_framebuffer *fb; 2858 struct drm_gem_object *obj; 2859 struct rockchip_gem_object *rk_obj; 2860 bool xmirror; 2861 bool ymirror; 2862 bool rotate_270; 2863 bool rotate_90; 2864 dma_addr_t fb_addr; 2865 int i; 2866 2867 seq_printf(s, " %s: %s\n", win->data->name, !pstate ? 2868 "DISABLED" : pstate->crtc ? "ACTIVE" : "DISABLED"); 2869 2870 if (!pstate || !pstate->fb) 2871 return 0; 2872 2873 fb = pstate->fb; 2874 src = &pstate->src; 2875 dst = &pstate->dst; 2876 xmirror = pstate->rotation & DRM_MODE_REFLECT_X ? true : false; 2877 ymirror = pstate->rotation & DRM_MODE_REFLECT_Y ? true : false; 2878 rotate_270 = pstate->rotation & DRM_MODE_ROTATE_270; 2879 rotate_90 = pstate->rotation & DRM_MODE_ROTATE_90; 2880 2881 seq_printf(s, "\twin_id: %d\n", win->win_id); 2882 2883 seq_printf(s, "\tformat: %p4cc%s glb_alpha[0x%x]\n", 2884 &fb->format->format, 2885 drm_is_afbc(fb->modifier) ? "[AFBC]" : "", 2886 pstate->alpha >> 8); 2887 seq_printf(s, "\trotate: xmirror: %d ymirror: %d rotate_90: %d rotate_270: %d\n", 2888 xmirror, ymirror, rotate_90, rotate_270); 2889 seq_printf(s, "\tzpos: %d\n", pstate->normalized_zpos); 2890 seq_printf(s, "\tsrc: pos[%d, %d] rect[%d x %d]\n", src->x1 >> 16, 2891 src->y1 >> 16, drm_rect_width(src) >> 16, 2892 drm_rect_height(src) >> 16); 2893 seq_printf(s, "\tdst: pos[%d, %d] rect[%d x %d]\n", dst->x1, dst->y1, 2894 drm_rect_width(dst), drm_rect_height(dst)); 2895 2896 for (i = 0; i < fb->format->num_planes; i++) { 2897 obj = fb->obj[i]; 2898 rk_obj = to_rockchip_obj(obj); 2899 fb_addr = rk_obj->dma_addr + fb->offsets[i]; 2900 2901 seq_printf(s, "\tbuf[%d]: addr: %pad pitch: %d offset: %d\n", 2902 i, &fb_addr, fb->pitches[i], fb->offsets[i]); 2903 } 2904 2905 return 0; 2906 } 2907 2908 static int vop2_crtc_state_dump(struct drm_crtc *crtc, struct seq_file *s) 2909 { 2910 struct vop2_video_port *vp = to_vop2_video_port(crtc); 2911 struct drm_crtc_state *cstate = crtc->state; 2912 struct rockchip_crtc_state *vcstate; 2913 struct drm_display_mode *mode; 2914 struct drm_plane *plane; 2915 bool interlaced; 2916 2917 seq_printf(s, "Video Port%d: %s\n", vp->id, !cstate ? 2918 "DISABLED" : cstate->active ? "ACTIVE" : "DISABLED"); 2919 2920 if (!cstate || !cstate->active) 2921 return 0; 2922 2923 mode = &crtc->state->adjusted_mode; 2924 vcstate = to_rockchip_crtc_state(cstate); 2925 interlaced = !!(mode->flags & DRM_MODE_FLAG_INTERLACE); 2926 2927 vop2_dump_connector_on_crtc(crtc, s); 2928 seq_printf(s, "\tbus_format[%x]: %s\n", vcstate->bus_format, 2929 drm_get_bus_format_name(vcstate->bus_format)); 2930 seq_printf(s, "\toutput_mode[%x]", vcstate->output_mode); 2931 seq_printf(s, " color_space[%d]\n", vcstate->color_space); 2932 seq_printf(s, " Display mode: %dx%d%s%d\n", 2933 mode->hdisplay, mode->vdisplay, interlaced ? "i" : "p", 2934 drm_mode_vrefresh(mode)); 2935 seq_printf(s, "\tclk[%d] real_clk[%d] type[%x] flag[%x]\n", 2936 mode->clock, mode->crtc_clock, mode->type, mode->flags); 2937 seq_printf(s, "\tH: %d %d %d %d\n", mode->hdisplay, mode->hsync_start, 2938 mode->hsync_end, mode->htotal); 2939 seq_printf(s, "\tV: %d %d %d %d\n", mode->vdisplay, mode->vsync_start, 2940 mode->vsync_end, mode->vtotal); 2941 2942 drm_atomic_crtc_for_each_plane(plane, crtc) { 2943 vop2_plane_state_dump(s, plane); 2944 } 2945 2946 return 0; 2947 } 2948 2949 static int vop2_summary_show(struct seq_file *s, void *data) 2950 { 2951 struct drm_info_node *node = s->private; 2952 struct drm_minor *minor = node->minor; 2953 struct drm_device *drm_dev = minor->dev; 2954 struct drm_crtc *crtc; 2955 2956 drm_modeset_lock_all(drm_dev); 2957 drm_for_each_crtc(crtc, drm_dev) { 2958 vop2_crtc_state_dump(crtc, s); 2959 } 2960 drm_modeset_unlock_all(drm_dev); 2961 2962 return 0; 2963 } 2964 2965 static void vop2_regs_print(struct vop2 *vop2, struct seq_file *s, 2966 const struct vop2_regs_dump *dump, bool active_only) 2967 { 2968 resource_size_t start; 2969 u32 val; 2970 int i; 2971 2972 if (dump->en_mask && active_only) { 2973 val = vop2_readl(vop2, dump->base + dump->en_reg); 2974 if ((val & dump->en_mask) != dump->en_val) 2975 return; 2976 } 2977 2978 seq_printf(s, "\n%s:\n", dump->name); 2979 2980 start = vop2->res->start + dump->base; 2981 for (i = 0; i < dump->size >> 2; i += 4) { 2982 seq_printf(s, "%08x: %08x %08x %08x %08x\n", (u32)start + i * 4, 2983 vop2_readl(vop2, dump->base + (4 * i)), 2984 vop2_readl(vop2, dump->base + (4 * (i + 1))), 2985 vop2_readl(vop2, dump->base + (4 * (i + 2))), 2986 vop2_readl(vop2, dump->base + (4 * (i + 3)))); 2987 } 2988 } 2989 2990 static void __vop2_regs_dump(struct seq_file *s, bool active_only) 2991 { 2992 struct drm_info_node *node = s->private; 2993 struct vop2 *vop2 = node->info_ent->data; 2994 struct drm_minor *minor = node->minor; 2995 struct drm_device *drm_dev = minor->dev; 2996 const struct vop2_regs_dump *dump; 2997 unsigned int i; 2998 2999 drm_modeset_lock_all(drm_dev); 3000 3001 regcache_drop_region(vop2->map, 0, vop2_regmap_config.max_register); 3002 3003 if (vop2->enable_count) { 3004 for (i = 0; i < vop2->data->regs_dump_size; i++) { 3005 dump = &vop2->data->regs_dump[i]; 3006 vop2_regs_print(vop2, s, dump, active_only); 3007 } 3008 } else { 3009 seq_puts(s, "VOP disabled\n"); 3010 } 3011 drm_modeset_unlock_all(drm_dev); 3012 } 3013 3014 static int vop2_regs_show(struct seq_file *s, void *arg) 3015 { 3016 __vop2_regs_dump(s, false); 3017 3018 return 0; 3019 } 3020 3021 static int vop2_active_regs_show(struct seq_file *s, void *data) 3022 { 3023 __vop2_regs_dump(s, true); 3024 3025 return 0; 3026 } 3027 3028 static struct drm_info_list vop2_debugfs_list[] = { 3029 { "summary", vop2_summary_show, 0, NULL }, 3030 { "active_regs", vop2_active_regs_show, 0, NULL }, 3031 { "regs", vop2_regs_show, 0, NULL }, 3032 }; 3033 3034 static void vop2_debugfs_init(struct vop2 *vop2, struct drm_minor *minor) 3035 { 3036 struct dentry *root; 3037 unsigned int i; 3038 3039 root = debugfs_create_dir("vop2", minor->debugfs_root); 3040 if (!IS_ERR(root)) { 3041 for (i = 0; i < ARRAY_SIZE(vop2_debugfs_list); i++) 3042 vop2_debugfs_list[i].data = vop2; 3043 3044 drm_debugfs_create_files(vop2_debugfs_list, 3045 ARRAY_SIZE(vop2_debugfs_list), 3046 root, minor); 3047 } 3048 } 3049 3050 static int vop2_crtc_late_register(struct drm_crtc *crtc) 3051 { 3052 struct vop2_video_port *vp = to_vop2_video_port(crtc); 3053 struct vop2 *vop2 = vp->vop2; 3054 3055 if (drm_crtc_index(crtc) == 0) 3056 vop2_debugfs_init(vop2, crtc->dev->primary); 3057 3058 return 0; 3059 } 3060 3061 static struct drm_crtc_state *vop2_crtc_duplicate_state(struct drm_crtc *crtc) 3062 { 3063 struct rockchip_crtc_state *vcstate; 3064 3065 if (WARN_ON(!crtc->state)) 3066 return NULL; 3067 3068 vcstate = kmemdup(to_rockchip_crtc_state(crtc->state), 3069 sizeof(*vcstate), GFP_KERNEL); 3070 if (!vcstate) 3071 return NULL; 3072 3073 __drm_atomic_helper_crtc_duplicate_state(crtc, &vcstate->base); 3074 3075 return &vcstate->base; 3076 } 3077 3078 static void vop2_crtc_destroy_state(struct drm_crtc *crtc, 3079 struct drm_crtc_state *state) 3080 { 3081 struct rockchip_crtc_state *vcstate = to_rockchip_crtc_state(state); 3082 3083 __drm_atomic_helper_crtc_destroy_state(&vcstate->base); 3084 kfree(vcstate); 3085 } 3086 3087 static void vop2_crtc_reset(struct drm_crtc *crtc) 3088 { 3089 struct rockchip_crtc_state *vcstate = 3090 kzalloc(sizeof(*vcstate), GFP_KERNEL); 3091 3092 if (crtc->state) 3093 vop2_crtc_destroy_state(crtc, crtc->state); 3094 3095 if (vcstate) 3096 __drm_atomic_helper_crtc_reset(crtc, &vcstate->base); 3097 else 3098 __drm_atomic_helper_crtc_reset(crtc, NULL); 3099 } 3100 3101 static const struct drm_crtc_funcs vop2_crtc_funcs = { 3102 .set_config = drm_atomic_helper_set_config, 3103 .page_flip = drm_atomic_helper_page_flip, 3104 .destroy = drm_crtc_cleanup, 3105 .reset = vop2_crtc_reset, 3106 .atomic_duplicate_state = vop2_crtc_duplicate_state, 3107 .atomic_destroy_state = vop2_crtc_destroy_state, 3108 .enable_vblank = vop2_crtc_enable_vblank, 3109 .disable_vblank = vop2_crtc_disable_vblank, 3110 .late_register = vop2_crtc_late_register, 3111 }; 3112 3113 static irqreturn_t vop2_isr(int irq, void *data) 3114 { 3115 struct vop2 *vop2 = data; 3116 const struct vop2_data *vop2_data = vop2->data; 3117 u32 axi_irqs[VOP2_SYS_AXI_BUS_NUM]; 3118 int ret = IRQ_NONE; 3119 int i; 3120 3121 /* 3122 * The irq is shared with the iommu. If the runtime-pm state of the 3123 * vop2-device is disabled the irq has to be targeted at the iommu. 3124 */ 3125 if (!pm_runtime_get_if_in_use(vop2->dev)) 3126 return IRQ_NONE; 3127 3128 for (i = 0; i < vop2_data->nr_vps; i++) { 3129 struct vop2_video_port *vp = &vop2->vps[i]; 3130 struct drm_crtc *crtc = &vp->crtc; 3131 u32 irqs; 3132 3133 irqs = vop2_readl(vop2, RK3568_VP_INT_STATUS(vp->id)); 3134 vop2_writel(vop2, RK3568_VP_INT_CLR(vp->id), irqs << 16 | irqs); 3135 3136 if (irqs & VP_INT_DSP_HOLD_VALID) { 3137 complete(&vp->dsp_hold_completion); 3138 ret = IRQ_HANDLED; 3139 } 3140 3141 if (irqs & VP_INT_FS_FIELD) { 3142 drm_crtc_handle_vblank(crtc); 3143 spin_lock(&crtc->dev->event_lock); 3144 if (vp->event) { 3145 u32 val = vop2_readl(vop2, RK3568_REG_CFG_DONE); 3146 3147 if (!(val & BIT(vp->id))) { 3148 drm_crtc_send_vblank_event(crtc, vp->event); 3149 vp->event = NULL; 3150 drm_crtc_vblank_put(crtc); 3151 } 3152 } 3153 spin_unlock(&crtc->dev->event_lock); 3154 3155 ret = IRQ_HANDLED; 3156 } 3157 3158 if (irqs & VP_INT_POST_BUF_EMPTY) { 3159 drm_err_ratelimited(vop2->drm, 3160 "POST_BUF_EMPTY irq err at vp%d\n", 3161 vp->id); 3162 ret = IRQ_HANDLED; 3163 } 3164 } 3165 3166 axi_irqs[0] = vop2_readl(vop2, RK3568_SYS0_INT_STATUS); 3167 vop2_writel(vop2, RK3568_SYS0_INT_CLR, axi_irqs[0] << 16 | axi_irqs[0]); 3168 axi_irqs[1] = vop2_readl(vop2, RK3568_SYS1_INT_STATUS); 3169 vop2_writel(vop2, RK3568_SYS1_INT_CLR, axi_irqs[1] << 16 | axi_irqs[1]); 3170 3171 for (i = 0; i < ARRAY_SIZE(axi_irqs); i++) { 3172 if (axi_irqs[i] & VOP2_INT_BUS_ERRPR) { 3173 drm_err_ratelimited(vop2->drm, "BUS_ERROR irq err\n"); 3174 ret = IRQ_HANDLED; 3175 } 3176 } 3177 3178 pm_runtime_put(vop2->dev); 3179 3180 return ret; 3181 } 3182 3183 static int vop2_plane_init(struct vop2 *vop2, struct vop2_win *win, 3184 unsigned long possible_crtcs) 3185 { 3186 const struct vop2_win_data *win_data = win->data; 3187 unsigned int blend_caps = BIT(DRM_MODE_BLEND_PIXEL_NONE) | 3188 BIT(DRM_MODE_BLEND_PREMULTI) | 3189 BIT(DRM_MODE_BLEND_COVERAGE); 3190 int ret; 3191 3192 ret = drm_universal_plane_init(vop2->drm, &win->base, possible_crtcs, 3193 &vop2_plane_funcs, win_data->formats, 3194 win_data->nformats, 3195 win_data->format_modifiers, 3196 win->type, win_data->name); 3197 if (ret) { 3198 drm_err(vop2->drm, "failed to initialize plane %d\n", ret); 3199 return ret; 3200 } 3201 3202 drm_plane_helper_add(&win->base, &vop2_plane_helper_funcs); 3203 3204 if (win->data->supported_rotations) 3205 drm_plane_create_rotation_property(&win->base, DRM_MODE_ROTATE_0, 3206 DRM_MODE_ROTATE_0 | 3207 win->data->supported_rotations); 3208 drm_plane_create_alpha_property(&win->base); 3209 drm_plane_create_blend_mode_property(&win->base, blend_caps); 3210 drm_plane_create_zpos_property(&win->base, win->win_id, 0, 3211 vop2->registered_num_wins - 1); 3212 3213 return 0; 3214 } 3215 3216 static struct vop2_video_port *find_vp_without_primary(struct vop2 *vop2) 3217 { 3218 int i; 3219 3220 for (i = 0; i < vop2->data->nr_vps; i++) { 3221 struct vop2_video_port *vp = &vop2->vps[i]; 3222 3223 if (!vp->crtc.port) 3224 continue; 3225 if (vp->primary_plane) 3226 continue; 3227 3228 return vp; 3229 } 3230 3231 return NULL; 3232 } 3233 3234 static int vop2_create_crtcs(struct vop2 *vop2) 3235 { 3236 const struct vop2_data *vop2_data = vop2->data; 3237 struct drm_device *drm = vop2->drm; 3238 struct device *dev = vop2->dev; 3239 struct drm_plane *plane; 3240 struct device_node *port; 3241 struct vop2_video_port *vp; 3242 int i, nvp, nvps = 0; 3243 int ret; 3244 3245 for (i = 0; i < vop2_data->nr_vps; i++) { 3246 const struct vop2_video_port_data *vp_data; 3247 struct device_node *np; 3248 char dclk_name[9]; 3249 3250 vp_data = &vop2_data->vp[i]; 3251 vp = &vop2->vps[i]; 3252 vp->vop2 = vop2; 3253 vp->id = vp_data->id; 3254 vp->data = vp_data; 3255 3256 snprintf(dclk_name, sizeof(dclk_name), "dclk_vp%d", vp->id); 3257 vp->dclk = devm_clk_get(vop2->dev, dclk_name); 3258 if (IS_ERR(vp->dclk)) { 3259 drm_err(vop2->drm, "failed to get %s\n", dclk_name); 3260 return PTR_ERR(vp->dclk); 3261 } 3262 3263 np = of_graph_get_remote_node(dev->of_node, i, -1); 3264 if (!np) { 3265 drm_dbg(vop2->drm, "%s: No remote for vp%d\n", __func__, i); 3266 continue; 3267 } 3268 of_node_put(np); 3269 3270 port = of_graph_get_port_by_id(dev->of_node, i); 3271 if (!port) { 3272 drm_err(vop2->drm, "no port node found for video_port%d\n", i); 3273 return -ENOENT; 3274 } 3275 3276 vp->crtc.port = port; 3277 nvps++; 3278 } 3279 3280 nvp = 0; 3281 for (i = 0; i < vop2->registered_num_wins; i++) { 3282 struct vop2_win *win = &vop2->win[i]; 3283 u32 possible_crtcs = 0; 3284 3285 if (vop2->data->soc_id == 3566) { 3286 /* 3287 * On RK3566 these windows don't have an independent 3288 * framebuffer. They share the framebuffer with smart0, 3289 * esmart0 and cluster0 respectively. 3290 */ 3291 switch (win->data->phys_id) { 3292 case ROCKCHIP_VOP2_SMART1: 3293 case ROCKCHIP_VOP2_ESMART1: 3294 case ROCKCHIP_VOP2_CLUSTER1: 3295 continue; 3296 } 3297 } 3298 3299 if (win->type == DRM_PLANE_TYPE_PRIMARY) { 3300 vp = find_vp_without_primary(vop2); 3301 if (vp) { 3302 possible_crtcs = BIT(nvp); 3303 vp->primary_plane = win; 3304 nvp++; 3305 } else { 3306 /* change the unused primary window to overlay window */ 3307 win->type = DRM_PLANE_TYPE_OVERLAY; 3308 } 3309 } 3310 3311 if (win->type == DRM_PLANE_TYPE_OVERLAY) 3312 possible_crtcs = (1 << nvps) - 1; 3313 3314 ret = vop2_plane_init(vop2, win, possible_crtcs); 3315 if (ret) { 3316 drm_err(vop2->drm, "failed to init plane %s: %d\n", 3317 win->data->name, ret); 3318 return ret; 3319 } 3320 } 3321 3322 for (i = 0; i < vop2_data->nr_vps; i++) { 3323 vp = &vop2->vps[i]; 3324 3325 if (!vp->crtc.port) 3326 continue; 3327 3328 plane = &vp->primary_plane->base; 3329 3330 ret = drm_crtc_init_with_planes(drm, &vp->crtc, plane, NULL, 3331 &vop2_crtc_funcs, 3332 "video_port%d", vp->id); 3333 if (ret) { 3334 drm_err(vop2->drm, "crtc init for video_port%d failed\n", i); 3335 return ret; 3336 } 3337 3338 drm_crtc_helper_add(&vp->crtc, &vop2_crtc_helper_funcs); 3339 if (vop2->lut_regs) { 3340 const struct vop2_video_port_data *vp_data = &vop2_data->vp[vp->id]; 3341 3342 drm_mode_crtc_set_gamma_size(&vp->crtc, vp_data->gamma_lut_len); 3343 drm_crtc_enable_color_mgmt(&vp->crtc, 0, false, vp_data->gamma_lut_len); 3344 } 3345 init_completion(&vp->dsp_hold_completion); 3346 } 3347 3348 /* 3349 * On the VOP2 it's very hard to change the number of layers on a VP 3350 * during runtime, so we distribute the layers equally over the used 3351 * VPs 3352 */ 3353 for (i = 0; i < vop2->data->nr_vps; i++) { 3354 struct vop2_video_port *vp = &vop2->vps[i]; 3355 3356 if (vp->crtc.port) 3357 vp->nlayers = vop2_data->win_size / nvps; 3358 } 3359 3360 return 0; 3361 } 3362 3363 static void vop2_destroy_crtcs(struct vop2 *vop2) 3364 { 3365 struct drm_device *drm = vop2->drm; 3366 struct list_head *crtc_list = &drm->mode_config.crtc_list; 3367 struct list_head *plane_list = &drm->mode_config.plane_list; 3368 struct drm_crtc *crtc, *tmpc; 3369 struct drm_plane *plane, *tmpp; 3370 3371 list_for_each_entry_safe(plane, tmpp, plane_list, head) 3372 drm_plane_cleanup(plane); 3373 3374 /* 3375 * Destroy CRTC after vop2_plane_destroy() since vop2_disable_plane() 3376 * references the CRTC. 3377 */ 3378 list_for_each_entry_safe(crtc, tmpc, crtc_list, head) { 3379 of_node_put(crtc->port); 3380 drm_crtc_cleanup(crtc); 3381 } 3382 } 3383 3384 static int vop2_find_rgb_encoder(struct vop2 *vop2) 3385 { 3386 struct device_node *node = vop2->dev->of_node; 3387 struct device_node *endpoint; 3388 int i; 3389 3390 for (i = 0; i < vop2->data->nr_vps; i++) { 3391 endpoint = of_graph_get_endpoint_by_regs(node, i, 3392 ROCKCHIP_VOP2_EP_RGB0); 3393 if (!endpoint) 3394 continue; 3395 3396 of_node_put(endpoint); 3397 return i; 3398 } 3399 3400 return -ENOENT; 3401 } 3402 3403 static struct reg_field vop2_cluster_regs[VOP2_WIN_MAX_REG] = { 3404 [VOP2_WIN_ENABLE] = REG_FIELD(RK3568_CLUSTER_WIN_CTRL0, 0, 0), 3405 [VOP2_WIN_FORMAT] = REG_FIELD(RK3568_CLUSTER_WIN_CTRL0, 1, 5), 3406 [VOP2_WIN_RB_SWAP] = REG_FIELD(RK3568_CLUSTER_WIN_CTRL0, 14, 14), 3407 [VOP2_WIN_DITHER_UP] = REG_FIELD(RK3568_CLUSTER_WIN_CTRL0, 18, 18), 3408 [VOP2_WIN_ACT_INFO] = REG_FIELD(RK3568_CLUSTER_WIN_ACT_INFO, 0, 31), 3409 [VOP2_WIN_DSP_INFO] = REG_FIELD(RK3568_CLUSTER_WIN_DSP_INFO, 0, 31), 3410 [VOP2_WIN_DSP_ST] = REG_FIELD(RK3568_CLUSTER_WIN_DSP_ST, 0, 31), 3411 [VOP2_WIN_YRGB_MST] = REG_FIELD(RK3568_CLUSTER_WIN_YRGB_MST, 0, 31), 3412 [VOP2_WIN_UV_MST] = REG_FIELD(RK3568_CLUSTER_WIN_CBR_MST, 0, 31), 3413 [VOP2_WIN_YUV_CLIP] = REG_FIELD(RK3568_CLUSTER_WIN_CTRL0, 19, 19), 3414 [VOP2_WIN_YRGB_VIR] = REG_FIELD(RK3568_CLUSTER_WIN_VIR, 0, 15), 3415 [VOP2_WIN_UV_VIR] = REG_FIELD(RK3568_CLUSTER_WIN_VIR, 16, 31), 3416 [VOP2_WIN_Y2R_EN] = REG_FIELD(RK3568_CLUSTER_WIN_CTRL0, 8, 8), 3417 [VOP2_WIN_R2Y_EN] = REG_FIELD(RK3568_CLUSTER_WIN_CTRL0, 9, 9), 3418 [VOP2_WIN_CSC_MODE] = REG_FIELD(RK3568_CLUSTER_WIN_CTRL0, 10, 11), 3419 [VOP2_WIN_AXI_YRGB_R_ID] = REG_FIELD(RK3568_CLUSTER_WIN_CTRL2, 0, 3), 3420 [VOP2_WIN_AXI_UV_R_ID] = REG_FIELD(RK3568_CLUSTER_WIN_CTRL2, 5, 8), 3421 /* RK3588 only, reserved bit on rk3568*/ 3422 [VOP2_WIN_AXI_BUS_ID] = REG_FIELD(RK3568_CLUSTER_CTRL, 13, 13), 3423 3424 /* Scale */ 3425 [VOP2_WIN_SCALE_YRGB_X] = REG_FIELD(RK3568_CLUSTER_WIN_SCL_FACTOR_YRGB, 0, 15), 3426 [VOP2_WIN_SCALE_YRGB_Y] = REG_FIELD(RK3568_CLUSTER_WIN_SCL_FACTOR_YRGB, 16, 31), 3427 [VOP2_WIN_YRGB_VER_SCL_MODE] = REG_FIELD(RK3568_CLUSTER_WIN_CTRL1, 14, 15), 3428 [VOP2_WIN_YRGB_HOR_SCL_MODE] = REG_FIELD(RK3568_CLUSTER_WIN_CTRL1, 12, 13), 3429 [VOP2_WIN_BIC_COE_SEL] = REG_FIELD(RK3568_CLUSTER_WIN_CTRL1, 2, 3), 3430 [VOP2_WIN_VSD_YRGB_GT2] = REG_FIELD(RK3568_CLUSTER_WIN_CTRL1, 28, 28), 3431 [VOP2_WIN_VSD_YRGB_GT4] = REG_FIELD(RK3568_CLUSTER_WIN_CTRL1, 29, 29), 3432 3433 /* cluster regs */ 3434 [VOP2_WIN_AFBC_ENABLE] = REG_FIELD(RK3568_CLUSTER_CTRL, 1, 1), 3435 [VOP2_WIN_CLUSTER_ENABLE] = REG_FIELD(RK3568_CLUSTER_CTRL, 0, 0), 3436 [VOP2_WIN_CLUSTER_LB_MODE] = REG_FIELD(RK3568_CLUSTER_CTRL, 4, 7), 3437 3438 /* afbc regs */ 3439 [VOP2_WIN_AFBC_FORMAT] = REG_FIELD(RK3568_CLUSTER_WIN_AFBCD_CTRL, 2, 6), 3440 [VOP2_WIN_AFBC_RB_SWAP] = REG_FIELD(RK3568_CLUSTER_WIN_AFBCD_CTRL, 9, 9), 3441 [VOP2_WIN_AFBC_UV_SWAP] = REG_FIELD(RK3568_CLUSTER_WIN_AFBCD_CTRL, 10, 10), 3442 [VOP2_WIN_AFBC_AUTO_GATING_EN] = REG_FIELD(RK3568_CLUSTER_WIN_AFBCD_OUTPUT_CTRL, 4, 4), 3443 [VOP2_WIN_AFBC_HALF_BLOCK_EN] = REG_FIELD(RK3568_CLUSTER_WIN_AFBCD_CTRL, 7, 7), 3444 [VOP2_WIN_AFBC_BLOCK_SPLIT_EN] = REG_FIELD(RK3568_CLUSTER_WIN_AFBCD_CTRL, 8, 8), 3445 [VOP2_WIN_AFBC_HDR_PTR] = REG_FIELD(RK3568_CLUSTER_WIN_AFBCD_HDR_PTR, 0, 31), 3446 [VOP2_WIN_AFBC_PIC_SIZE] = REG_FIELD(RK3568_CLUSTER_WIN_AFBCD_PIC_SIZE, 0, 31), 3447 [VOP2_WIN_AFBC_PIC_VIR_WIDTH] = REG_FIELD(RK3568_CLUSTER_WIN_AFBCD_VIR_WIDTH, 0, 15), 3448 [VOP2_WIN_AFBC_TILE_NUM] = REG_FIELD(RK3568_CLUSTER_WIN_AFBCD_VIR_WIDTH, 16, 31), 3449 [VOP2_WIN_AFBC_PIC_OFFSET] = REG_FIELD(RK3568_CLUSTER_WIN_AFBCD_PIC_OFFSET, 0, 31), 3450 [VOP2_WIN_AFBC_DSP_OFFSET] = REG_FIELD(RK3568_CLUSTER_WIN_AFBCD_DSP_OFFSET, 0, 31), 3451 [VOP2_WIN_AFBC_TRANSFORM_OFFSET] = REG_FIELD(RK3568_CLUSTER_WIN_AFBCD_TRANSFORM_OFFSET, 0, 31), 3452 [VOP2_WIN_AFBC_ROTATE_90] = REG_FIELD(RK3568_CLUSTER_WIN_AFBCD_ROTATE_MODE, 0, 0), 3453 [VOP2_WIN_AFBC_ROTATE_270] = REG_FIELD(RK3568_CLUSTER_WIN_AFBCD_ROTATE_MODE, 1, 1), 3454 [VOP2_WIN_XMIRROR] = REG_FIELD(RK3568_CLUSTER_WIN_AFBCD_ROTATE_MODE, 2, 2), 3455 [VOP2_WIN_YMIRROR] = REG_FIELD(RK3568_CLUSTER_WIN_AFBCD_ROTATE_MODE, 3, 3), 3456 [VOP2_WIN_UV_SWAP] = { .reg = 0xffffffff }, 3457 [VOP2_WIN_COLOR_KEY] = { .reg = 0xffffffff }, 3458 [VOP2_WIN_COLOR_KEY_EN] = { .reg = 0xffffffff }, 3459 [VOP2_WIN_SCALE_CBCR_X] = { .reg = 0xffffffff }, 3460 [VOP2_WIN_SCALE_CBCR_Y] = { .reg = 0xffffffff }, 3461 [VOP2_WIN_YRGB_HSCL_FILTER_MODE] = { .reg = 0xffffffff }, 3462 [VOP2_WIN_YRGB_VSCL_FILTER_MODE] = { .reg = 0xffffffff }, 3463 [VOP2_WIN_CBCR_VER_SCL_MODE] = { .reg = 0xffffffff }, 3464 [VOP2_WIN_CBCR_HSCL_FILTER_MODE] = { .reg = 0xffffffff }, 3465 [VOP2_WIN_CBCR_HOR_SCL_MODE] = { .reg = 0xffffffff }, 3466 [VOP2_WIN_CBCR_VSCL_FILTER_MODE] = { .reg = 0xffffffff }, 3467 [VOP2_WIN_VSD_CBCR_GT2] = { .reg = 0xffffffff }, 3468 [VOP2_WIN_VSD_CBCR_GT4] = { .reg = 0xffffffff }, 3469 }; 3470 3471 static int vop2_cluster_init(struct vop2_win *win) 3472 { 3473 struct vop2 *vop2 = win->vop2; 3474 struct reg_field *cluster_regs; 3475 int ret, i; 3476 3477 cluster_regs = kmemdup(vop2_cluster_regs, sizeof(vop2_cluster_regs), 3478 GFP_KERNEL); 3479 if (!cluster_regs) 3480 return -ENOMEM; 3481 3482 for (i = 0; i < ARRAY_SIZE(vop2_cluster_regs); i++) 3483 if (cluster_regs[i].reg != 0xffffffff) 3484 cluster_regs[i].reg += win->offset; 3485 3486 ret = devm_regmap_field_bulk_alloc(vop2->dev, vop2->map, win->reg, 3487 cluster_regs, 3488 ARRAY_SIZE(vop2_cluster_regs)); 3489 3490 kfree(cluster_regs); 3491 3492 return ret; 3493 }; 3494 3495 static struct reg_field vop2_esmart_regs[VOP2_WIN_MAX_REG] = { 3496 [VOP2_WIN_ENABLE] = REG_FIELD(RK3568_SMART_REGION0_CTRL, 0, 0), 3497 [VOP2_WIN_FORMAT] = REG_FIELD(RK3568_SMART_REGION0_CTRL, 1, 5), 3498 [VOP2_WIN_DITHER_UP] = REG_FIELD(RK3568_SMART_REGION0_CTRL, 12, 12), 3499 [VOP2_WIN_RB_SWAP] = REG_FIELD(RK3568_SMART_REGION0_CTRL, 14, 14), 3500 [VOP2_WIN_UV_SWAP] = REG_FIELD(RK3568_SMART_REGION0_CTRL, 16, 16), 3501 [VOP2_WIN_ACT_INFO] = REG_FIELD(RK3568_SMART_REGION0_ACT_INFO, 0, 31), 3502 [VOP2_WIN_DSP_INFO] = REG_FIELD(RK3568_SMART_REGION0_DSP_INFO, 0, 31), 3503 [VOP2_WIN_DSP_ST] = REG_FIELD(RK3568_SMART_REGION0_DSP_ST, 0, 28), 3504 [VOP2_WIN_YRGB_MST] = REG_FIELD(RK3568_SMART_REGION0_YRGB_MST, 0, 31), 3505 [VOP2_WIN_UV_MST] = REG_FIELD(RK3568_SMART_REGION0_CBR_MST, 0, 31), 3506 [VOP2_WIN_YUV_CLIP] = REG_FIELD(RK3568_SMART_REGION0_CTRL, 17, 17), 3507 [VOP2_WIN_YRGB_VIR] = REG_FIELD(RK3568_SMART_REGION0_VIR, 0, 15), 3508 [VOP2_WIN_UV_VIR] = REG_FIELD(RK3568_SMART_REGION0_VIR, 16, 31), 3509 [VOP2_WIN_Y2R_EN] = REG_FIELD(RK3568_SMART_CTRL0, 0, 0), 3510 [VOP2_WIN_R2Y_EN] = REG_FIELD(RK3568_SMART_CTRL0, 1, 1), 3511 [VOP2_WIN_CSC_MODE] = REG_FIELD(RK3568_SMART_CTRL0, 2, 3), 3512 [VOP2_WIN_YMIRROR] = REG_FIELD(RK3568_SMART_CTRL1, 31, 31), 3513 [VOP2_WIN_COLOR_KEY] = REG_FIELD(RK3568_SMART_COLOR_KEY_CTRL, 0, 29), 3514 [VOP2_WIN_COLOR_KEY_EN] = REG_FIELD(RK3568_SMART_COLOR_KEY_CTRL, 31, 31), 3515 [VOP2_WIN_AXI_YRGB_R_ID] = REG_FIELD(RK3568_SMART_CTRL1, 4, 8), 3516 [VOP2_WIN_AXI_UV_R_ID] = REG_FIELD(RK3568_SMART_CTRL1, 12, 16), 3517 /* RK3588 only, reserved register on rk3568 */ 3518 [VOP2_WIN_AXI_BUS_ID] = REG_FIELD(RK3588_SMART_AXI_CTRL, 1, 1), 3519 3520 /* Scale */ 3521 [VOP2_WIN_SCALE_YRGB_X] = REG_FIELD(RK3568_SMART_REGION0_SCL_FACTOR_YRGB, 0, 15), 3522 [VOP2_WIN_SCALE_YRGB_Y] = REG_FIELD(RK3568_SMART_REGION0_SCL_FACTOR_YRGB, 16, 31), 3523 [VOP2_WIN_SCALE_CBCR_X] = REG_FIELD(RK3568_SMART_REGION0_SCL_FACTOR_CBR, 0, 15), 3524 [VOP2_WIN_SCALE_CBCR_Y] = REG_FIELD(RK3568_SMART_REGION0_SCL_FACTOR_CBR, 16, 31), 3525 [VOP2_WIN_YRGB_HOR_SCL_MODE] = REG_FIELD(RK3568_SMART_REGION0_SCL_CTRL, 0, 1), 3526 [VOP2_WIN_YRGB_HSCL_FILTER_MODE] = REG_FIELD(RK3568_SMART_REGION0_SCL_CTRL, 2, 3), 3527 [VOP2_WIN_YRGB_VER_SCL_MODE] = REG_FIELD(RK3568_SMART_REGION0_SCL_CTRL, 4, 5), 3528 [VOP2_WIN_YRGB_VSCL_FILTER_MODE] = REG_FIELD(RK3568_SMART_REGION0_SCL_CTRL, 6, 7), 3529 [VOP2_WIN_CBCR_HOR_SCL_MODE] = REG_FIELD(RK3568_SMART_REGION0_SCL_CTRL, 8, 9), 3530 [VOP2_WIN_CBCR_HSCL_FILTER_MODE] = REG_FIELD(RK3568_SMART_REGION0_SCL_CTRL, 10, 11), 3531 [VOP2_WIN_CBCR_VER_SCL_MODE] = REG_FIELD(RK3568_SMART_REGION0_SCL_CTRL, 12, 13), 3532 [VOP2_WIN_CBCR_VSCL_FILTER_MODE] = REG_FIELD(RK3568_SMART_REGION0_SCL_CTRL, 14, 15), 3533 [VOP2_WIN_BIC_COE_SEL] = REG_FIELD(RK3568_SMART_REGION0_SCL_CTRL, 16, 17), 3534 [VOP2_WIN_VSD_YRGB_GT2] = REG_FIELD(RK3568_SMART_REGION0_CTRL, 8, 8), 3535 [VOP2_WIN_VSD_YRGB_GT4] = REG_FIELD(RK3568_SMART_REGION0_CTRL, 9, 9), 3536 [VOP2_WIN_VSD_CBCR_GT2] = REG_FIELD(RK3568_SMART_REGION0_CTRL, 10, 10), 3537 [VOP2_WIN_VSD_CBCR_GT4] = REG_FIELD(RK3568_SMART_REGION0_CTRL, 11, 11), 3538 [VOP2_WIN_XMIRROR] = { .reg = 0xffffffff }, 3539 [VOP2_WIN_CLUSTER_ENABLE] = { .reg = 0xffffffff }, 3540 [VOP2_WIN_AFBC_ENABLE] = { .reg = 0xffffffff }, 3541 [VOP2_WIN_CLUSTER_LB_MODE] = { .reg = 0xffffffff }, 3542 [VOP2_WIN_AFBC_FORMAT] = { .reg = 0xffffffff }, 3543 [VOP2_WIN_AFBC_RB_SWAP] = { .reg = 0xffffffff }, 3544 [VOP2_WIN_AFBC_UV_SWAP] = { .reg = 0xffffffff }, 3545 [VOP2_WIN_AFBC_AUTO_GATING_EN] = { .reg = 0xffffffff }, 3546 [VOP2_WIN_AFBC_BLOCK_SPLIT_EN] = { .reg = 0xffffffff }, 3547 [VOP2_WIN_AFBC_PIC_VIR_WIDTH] = { .reg = 0xffffffff }, 3548 [VOP2_WIN_AFBC_TILE_NUM] = { .reg = 0xffffffff }, 3549 [VOP2_WIN_AFBC_PIC_OFFSET] = { .reg = 0xffffffff }, 3550 [VOP2_WIN_AFBC_PIC_SIZE] = { .reg = 0xffffffff }, 3551 [VOP2_WIN_AFBC_DSP_OFFSET] = { .reg = 0xffffffff }, 3552 [VOP2_WIN_AFBC_TRANSFORM_OFFSET] = { .reg = 0xffffffff }, 3553 [VOP2_WIN_AFBC_HDR_PTR] = { .reg = 0xffffffff }, 3554 [VOP2_WIN_AFBC_HALF_BLOCK_EN] = { .reg = 0xffffffff }, 3555 [VOP2_WIN_AFBC_ROTATE_270] = { .reg = 0xffffffff }, 3556 [VOP2_WIN_AFBC_ROTATE_90] = { .reg = 0xffffffff }, 3557 }; 3558 3559 static int vop2_esmart_init(struct vop2_win *win) 3560 { 3561 struct vop2 *vop2 = win->vop2; 3562 struct reg_field *esmart_regs; 3563 int ret, i; 3564 3565 esmart_regs = kmemdup(vop2_esmart_regs, sizeof(vop2_esmart_regs), 3566 GFP_KERNEL); 3567 if (!esmart_regs) 3568 return -ENOMEM; 3569 3570 for (i = 0; i < ARRAY_SIZE(vop2_esmart_regs); i++) 3571 if (esmart_regs[i].reg != 0xffffffff) 3572 esmart_regs[i].reg += win->offset; 3573 3574 ret = devm_regmap_field_bulk_alloc(vop2->dev, vop2->map, win->reg, 3575 esmart_regs, 3576 ARRAY_SIZE(vop2_esmart_regs)); 3577 3578 kfree(esmart_regs); 3579 3580 return ret; 3581 }; 3582 3583 static int vop2_win_init(struct vop2 *vop2) 3584 { 3585 const struct vop2_data *vop2_data = vop2->data; 3586 struct vop2_win *win; 3587 int i, ret; 3588 3589 for (i = 0; i < vop2_data->win_size; i++) { 3590 const struct vop2_win_data *win_data = &vop2_data->win[i]; 3591 3592 win = &vop2->win[i]; 3593 win->data = win_data; 3594 win->type = win_data->type; 3595 win->offset = win_data->base; 3596 win->win_id = i; 3597 win->vop2 = vop2; 3598 if (vop2_cluster_window(win)) 3599 ret = vop2_cluster_init(win); 3600 else 3601 ret = vop2_esmart_init(win); 3602 if (ret) 3603 return ret; 3604 } 3605 3606 vop2->registered_num_wins = vop2_data->win_size; 3607 3608 return 0; 3609 } 3610 3611 /* 3612 * The window registers are only updated when config done is written. 3613 * Until that they read back the old value. As we read-modify-write 3614 * these registers mark them as non-volatile. This makes sure we read 3615 * the new values from the regmap register cache. 3616 */ 3617 static const struct regmap_range vop2_nonvolatile_range[] = { 3618 regmap_reg_range(0x1000, 0x23ff), 3619 }; 3620 3621 static const struct regmap_access_table vop2_volatile_table = { 3622 .no_ranges = vop2_nonvolatile_range, 3623 .n_no_ranges = ARRAY_SIZE(vop2_nonvolatile_range), 3624 }; 3625 3626 static const struct regmap_config vop2_regmap_config = { 3627 .reg_bits = 32, 3628 .val_bits = 32, 3629 .reg_stride = 4, 3630 .max_register = 0x3000, 3631 .name = "vop2", 3632 .volatile_table = &vop2_volatile_table, 3633 .cache_type = REGCACHE_MAPLE, 3634 }; 3635 3636 static int vop2_bind(struct device *dev, struct device *master, void *data) 3637 { 3638 struct platform_device *pdev = to_platform_device(dev); 3639 const struct vop2_data *vop2_data; 3640 struct drm_device *drm = data; 3641 struct vop2 *vop2; 3642 struct resource *res; 3643 size_t alloc_size; 3644 int ret; 3645 3646 vop2_data = of_device_get_match_data(dev); 3647 if (!vop2_data) 3648 return -ENODEV; 3649 3650 /* Allocate vop2 struct and its vop2_win array */ 3651 alloc_size = struct_size(vop2, win, vop2_data->win_size); 3652 vop2 = devm_kzalloc(dev, alloc_size, GFP_KERNEL); 3653 if (!vop2) 3654 return -ENOMEM; 3655 3656 vop2->dev = dev; 3657 vop2->data = vop2_data; 3658 vop2->drm = drm; 3659 3660 dev_set_drvdata(dev, vop2); 3661 3662 res = platform_get_resource_byname(pdev, IORESOURCE_MEM, "vop"); 3663 if (!res) { 3664 drm_err(vop2->drm, "failed to get vop2 register byname\n"); 3665 return -EINVAL; 3666 } 3667 3668 vop2->res = res; 3669 vop2->regs = devm_ioremap_resource(dev, res); 3670 if (IS_ERR(vop2->regs)) 3671 return PTR_ERR(vop2->regs); 3672 vop2->len = resource_size(res); 3673 3674 vop2->map = devm_regmap_init_mmio(dev, vop2->regs, &vop2_regmap_config); 3675 if (IS_ERR(vop2->map)) 3676 return PTR_ERR(vop2->map); 3677 3678 ret = vop2_win_init(vop2); 3679 if (ret) 3680 return ret; 3681 3682 res = platform_get_resource_byname(pdev, IORESOURCE_MEM, "gamma-lut"); 3683 if (res) { 3684 vop2->lut_regs = devm_ioremap_resource(dev, res); 3685 if (IS_ERR(vop2->lut_regs)) 3686 return PTR_ERR(vop2->lut_regs); 3687 } 3688 if (vop2_data->feature & VOP2_FEATURE_HAS_SYS_GRF) { 3689 vop2->sys_grf = syscon_regmap_lookup_by_phandle(dev->of_node, "rockchip,grf"); 3690 if (IS_ERR(vop2->sys_grf)) 3691 return dev_err_probe(dev, PTR_ERR(vop2->sys_grf), "cannot get sys_grf"); 3692 } 3693 3694 if (vop2_data->feature & VOP2_FEATURE_HAS_VOP_GRF) { 3695 vop2->vop_grf = syscon_regmap_lookup_by_phandle(dev->of_node, "rockchip,vop-grf"); 3696 if (IS_ERR(vop2->vop_grf)) 3697 return dev_err_probe(dev, PTR_ERR(vop2->vop_grf), "cannot get vop_grf"); 3698 } 3699 3700 if (vop2_data->feature & VOP2_FEATURE_HAS_VO1_GRF) { 3701 vop2->vo1_grf = syscon_regmap_lookup_by_phandle(dev->of_node, "rockchip,vo1-grf"); 3702 if (IS_ERR(vop2->vo1_grf)) 3703 return dev_err_probe(dev, PTR_ERR(vop2->vo1_grf), "cannot get vo1_grf"); 3704 } 3705 3706 if (vop2_data->feature & VOP2_FEATURE_HAS_SYS_PMU) { 3707 vop2->sys_pmu = syscon_regmap_lookup_by_phandle(dev->of_node, "rockchip,pmu"); 3708 if (IS_ERR(vop2->sys_pmu)) 3709 return dev_err_probe(dev, PTR_ERR(vop2->sys_pmu), "cannot get sys_pmu"); 3710 } 3711 3712 vop2->hclk = devm_clk_get(vop2->dev, "hclk"); 3713 if (IS_ERR(vop2->hclk)) { 3714 drm_err(vop2->drm, "failed to get hclk source\n"); 3715 return PTR_ERR(vop2->hclk); 3716 } 3717 3718 vop2->aclk = devm_clk_get(vop2->dev, "aclk"); 3719 if (IS_ERR(vop2->aclk)) { 3720 drm_err(vop2->drm, "failed to get aclk source\n"); 3721 return PTR_ERR(vop2->aclk); 3722 } 3723 3724 vop2->pclk = devm_clk_get_optional(vop2->dev, "pclk_vop"); 3725 if (IS_ERR(vop2->pclk)) { 3726 drm_err(vop2->drm, "failed to get pclk source\n"); 3727 return PTR_ERR(vop2->pclk); 3728 } 3729 3730 vop2->pll_hdmiphy0 = devm_clk_get_optional(vop2->dev, "pll_hdmiphy0"); 3731 if (IS_ERR(vop2->pll_hdmiphy0)) { 3732 drm_err(vop2->drm, "failed to get pll_hdmiphy0\n"); 3733 return PTR_ERR(vop2->pll_hdmiphy0); 3734 } 3735 3736 vop2->irq = platform_get_irq(pdev, 0); 3737 if (vop2->irq < 0) { 3738 drm_err(vop2->drm, "cannot find irq for vop2\n"); 3739 return vop2->irq; 3740 } 3741 3742 mutex_init(&vop2->vop2_lock); 3743 3744 ret = devm_request_irq(dev, vop2->irq, vop2_isr, IRQF_SHARED, dev_name(dev), vop2); 3745 if (ret) 3746 return ret; 3747 3748 ret = vop2_create_crtcs(vop2); 3749 if (ret) 3750 return ret; 3751 3752 ret = vop2_find_rgb_encoder(vop2); 3753 if (ret >= 0) { 3754 vop2->rgb = rockchip_rgb_init(dev, &vop2->vps[ret].crtc, 3755 vop2->drm, ret); 3756 if (IS_ERR(vop2->rgb)) { 3757 if (PTR_ERR(vop2->rgb) == -EPROBE_DEFER) { 3758 ret = PTR_ERR(vop2->rgb); 3759 goto err_crtcs; 3760 } 3761 vop2->rgb = NULL; 3762 } 3763 } 3764 3765 rockchip_drm_dma_init_device(vop2->drm, vop2->dev); 3766 3767 pm_runtime_enable(&pdev->dev); 3768 3769 return 0; 3770 3771 err_crtcs: 3772 vop2_destroy_crtcs(vop2); 3773 3774 return ret; 3775 } 3776 3777 static void vop2_unbind(struct device *dev, struct device *master, void *data) 3778 { 3779 struct vop2 *vop2 = dev_get_drvdata(dev); 3780 3781 pm_runtime_disable(dev); 3782 3783 if (vop2->rgb) 3784 rockchip_rgb_fini(vop2->rgb); 3785 3786 vop2_destroy_crtcs(vop2); 3787 } 3788 3789 const struct component_ops vop2_component_ops = { 3790 .bind = vop2_bind, 3791 .unbind = vop2_unbind, 3792 }; 3793 EXPORT_SYMBOL_GPL(vop2_component_ops); 3794