1 /* 2 * Copyright 2008 Advanced Micro Devices, Inc. 3 * Copyright 2008 Red Hat Inc. 4 * Copyright 2009 Jerome Glisse. 5 * 6 * Permission is hereby granted, free of charge, to any person obtaining a 7 * copy of this software and associated documentation files (the "Software"), 8 * to deal in the Software without restriction, including without limitation 9 * the rights to use, copy, modify, merge, publish, distribute, sublicense, 10 * and/or sell copies of the Software, and to permit persons to whom the 11 * Software is furnished to do so, subject to the following conditions: 12 * 13 * The above copyright notice and this permission notice shall be included in 14 * all copies or substantial portions of the Software. 15 * 16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR 17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, 18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL 19 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR 20 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, 21 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR 22 * OTHER DEALINGS IN THE SOFTWARE. 23 * 24 * Authors: Dave Airlie 25 * Alex Deucher 26 * Jerome Glisse 27 */ 28 #include <linux/console.h> 29 #include <linux/slab.h> 30 #include <drm/drmP.h> 31 #include <drm/drm_crtc_helper.h> 32 #include <drm/radeon_drm.h> 33 #include <linux/vgaarb.h> 34 #include <linux/vga_switcheroo.h> 35 #include "radeon_reg.h" 36 #include "radeon.h" 37 #include "atom.h" 38 39 static const char radeon_family_name[][16] = { 40 "R100", 41 "RV100", 42 "RS100", 43 "RV200", 44 "RS200", 45 "R200", 46 "RV250", 47 "RS300", 48 "RV280", 49 "R300", 50 "R350", 51 "RV350", 52 "RV380", 53 "R420", 54 "R423", 55 "RV410", 56 "RS400", 57 "RS480", 58 "RS600", 59 "RS690", 60 "RS740", 61 "RV515", 62 "R520", 63 "RV530", 64 "RV560", 65 "RV570", 66 "R580", 67 "R600", 68 "RV610", 69 "RV630", 70 "RV670", 71 "RV620", 72 "RV635", 73 "RS780", 74 "RS880", 75 "RV770", 76 "RV730", 77 "RV710", 78 "RV740", 79 "CEDAR", 80 "REDWOOD", 81 "JUNIPER", 82 "CYPRESS", 83 "HEMLOCK", 84 "LAST", 85 }; 86 87 /* 88 * Clear GPU surface registers. 89 */ 90 void radeon_surface_init(struct radeon_device *rdev) 91 { 92 /* FIXME: check this out */ 93 if (rdev->family < CHIP_R600) { 94 int i; 95 96 for (i = 0; i < RADEON_GEM_MAX_SURFACES; i++) { 97 if (rdev->surface_regs[i].bo) 98 radeon_bo_get_surface_reg(rdev->surface_regs[i].bo); 99 else 100 radeon_clear_surface_reg(rdev, i); 101 } 102 /* enable surfaces */ 103 WREG32(RADEON_SURFACE_CNTL, 0); 104 } 105 } 106 107 /* 108 * GPU scratch registers helpers function. 109 */ 110 void radeon_scratch_init(struct radeon_device *rdev) 111 { 112 int i; 113 114 /* FIXME: check this out */ 115 if (rdev->family < CHIP_R300) { 116 rdev->scratch.num_reg = 5; 117 } else { 118 rdev->scratch.num_reg = 7; 119 } 120 for (i = 0; i < rdev->scratch.num_reg; i++) { 121 rdev->scratch.free[i] = true; 122 rdev->scratch.reg[i] = RADEON_SCRATCH_REG0 + (i * 4); 123 } 124 } 125 126 int radeon_scratch_get(struct radeon_device *rdev, uint32_t *reg) 127 { 128 int i; 129 130 for (i = 0; i < rdev->scratch.num_reg; i++) { 131 if (rdev->scratch.free[i]) { 132 rdev->scratch.free[i] = false; 133 *reg = rdev->scratch.reg[i]; 134 return 0; 135 } 136 } 137 return -EINVAL; 138 } 139 140 void radeon_scratch_free(struct radeon_device *rdev, uint32_t reg) 141 { 142 int i; 143 144 for (i = 0; i < rdev->scratch.num_reg; i++) { 145 if (rdev->scratch.reg[i] == reg) { 146 rdev->scratch.free[i] = true; 147 return; 148 } 149 } 150 } 151 152 /** 153 * radeon_vram_location - try to find VRAM location 154 * @rdev: radeon device structure holding all necessary informations 155 * @mc: memory controller structure holding memory informations 156 * @base: base address at which to put VRAM 157 * 158 * Function will place try to place VRAM at base address provided 159 * as parameter (which is so far either PCI aperture address or 160 * for IGP TOM base address). 161 * 162 * If there is not enough space to fit the unvisible VRAM in the 32bits 163 * address space then we limit the VRAM size to the aperture. 164 * 165 * If we are using AGP and if the AGP aperture doesn't allow us to have 166 * room for all the VRAM than we restrict the VRAM to the PCI aperture 167 * size and print a warning. 168 * 169 * This function will never fails, worst case are limiting VRAM. 170 * 171 * Note: GTT start, end, size should be initialized before calling this 172 * function on AGP platform. 173 * 174 * Note: We don't explictly enforce VRAM start to be aligned on VRAM size, 175 * this shouldn't be a problem as we are using the PCI aperture as a reference. 176 * Otherwise this would be needed for rv280, all r3xx, and all r4xx, but 177 * not IGP. 178 * 179 * Note: we use mc_vram_size as on some board we need to program the mc to 180 * cover the whole aperture even if VRAM size is inferior to aperture size 181 * Novell bug 204882 + along with lots of ubuntu ones 182 * 183 * Note: when limiting vram it's safe to overwritte real_vram_size because 184 * we are not in case where real_vram_size is inferior to mc_vram_size (ie 185 * note afected by bogus hw of Novell bug 204882 + along with lots of ubuntu 186 * ones) 187 * 188 * Note: IGP TOM addr should be the same as the aperture addr, we don't 189 * explicitly check for that thought. 190 * 191 * FIXME: when reducing VRAM size align new size on power of 2. 192 */ 193 void radeon_vram_location(struct radeon_device *rdev, struct radeon_mc *mc, u64 base) 194 { 195 mc->vram_start = base; 196 if (mc->mc_vram_size > (0xFFFFFFFF - base + 1)) { 197 dev_warn(rdev->dev, "limiting VRAM to PCI aperture size\n"); 198 mc->real_vram_size = mc->aper_size; 199 mc->mc_vram_size = mc->aper_size; 200 } 201 mc->vram_end = mc->vram_start + mc->mc_vram_size - 1; 202 if (rdev->flags & RADEON_IS_AGP && mc->vram_end > mc->gtt_start && mc->vram_end <= mc->gtt_end) { 203 dev_warn(rdev->dev, "limiting VRAM to PCI aperture size\n"); 204 mc->real_vram_size = mc->aper_size; 205 mc->mc_vram_size = mc->aper_size; 206 } 207 mc->vram_end = mc->vram_start + mc->mc_vram_size - 1; 208 dev_info(rdev->dev, "VRAM: %lluM 0x%08llX - 0x%08llX (%lluM used)\n", 209 mc->mc_vram_size >> 20, mc->vram_start, 210 mc->vram_end, mc->real_vram_size >> 20); 211 } 212 213 /** 214 * radeon_gtt_location - try to find GTT location 215 * @rdev: radeon device structure holding all necessary informations 216 * @mc: memory controller structure holding memory informations 217 * 218 * Function will place try to place GTT before or after VRAM. 219 * 220 * If GTT size is bigger than space left then we ajust GTT size. 221 * Thus function will never fails. 222 * 223 * FIXME: when reducing GTT size align new size on power of 2. 224 */ 225 void radeon_gtt_location(struct radeon_device *rdev, struct radeon_mc *mc) 226 { 227 u64 size_af, size_bf; 228 229 size_af = 0xFFFFFFFF - mc->vram_end; 230 size_bf = mc->vram_start; 231 if (size_bf > size_af) { 232 if (mc->gtt_size > size_bf) { 233 dev_warn(rdev->dev, "limiting GTT\n"); 234 mc->gtt_size = size_bf; 235 } 236 mc->gtt_start = mc->vram_start - mc->gtt_size; 237 } else { 238 if (mc->gtt_size > size_af) { 239 dev_warn(rdev->dev, "limiting GTT\n"); 240 mc->gtt_size = size_af; 241 } 242 mc->gtt_start = mc->vram_end + 1; 243 } 244 mc->gtt_end = mc->gtt_start + mc->gtt_size - 1; 245 dev_info(rdev->dev, "GTT: %lluM 0x%08llX - 0x%08llX\n", 246 mc->gtt_size >> 20, mc->gtt_start, mc->gtt_end); 247 } 248 249 /* 250 * GPU helpers function. 251 */ 252 bool radeon_card_posted(struct radeon_device *rdev) 253 { 254 uint32_t reg; 255 256 /* first check CRTCs */ 257 if (ASIC_IS_DCE4(rdev)) { 258 reg = RREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC0_REGISTER_OFFSET) | 259 RREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC1_REGISTER_OFFSET) | 260 RREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC2_REGISTER_OFFSET) | 261 RREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC3_REGISTER_OFFSET) | 262 RREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC4_REGISTER_OFFSET) | 263 RREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC5_REGISTER_OFFSET); 264 if (reg & EVERGREEN_CRTC_MASTER_EN) 265 return true; 266 } else if (ASIC_IS_AVIVO(rdev)) { 267 reg = RREG32(AVIVO_D1CRTC_CONTROL) | 268 RREG32(AVIVO_D2CRTC_CONTROL); 269 if (reg & AVIVO_CRTC_EN) { 270 return true; 271 } 272 } else { 273 reg = RREG32(RADEON_CRTC_GEN_CNTL) | 274 RREG32(RADEON_CRTC2_GEN_CNTL); 275 if (reg & RADEON_CRTC_EN) { 276 return true; 277 } 278 } 279 280 /* then check MEM_SIZE, in case the crtcs are off */ 281 if (rdev->family >= CHIP_R600) 282 reg = RREG32(R600_CONFIG_MEMSIZE); 283 else 284 reg = RREG32(RADEON_CONFIG_MEMSIZE); 285 286 if (reg) 287 return true; 288 289 return false; 290 291 } 292 293 void radeon_update_bandwidth_info(struct radeon_device *rdev) 294 { 295 fixed20_12 a; 296 u32 sclk, mclk; 297 298 if (rdev->flags & RADEON_IS_IGP) { 299 sclk = radeon_get_engine_clock(rdev); 300 mclk = rdev->clock.default_mclk; 301 302 a.full = dfixed_const(100); 303 rdev->pm.sclk.full = dfixed_const(sclk); 304 rdev->pm.sclk.full = dfixed_div(rdev->pm.sclk, a); 305 rdev->pm.mclk.full = dfixed_const(mclk); 306 rdev->pm.mclk.full = dfixed_div(rdev->pm.mclk, a); 307 308 a.full = dfixed_const(16); 309 /* core_bandwidth = sclk(Mhz) * 16 */ 310 rdev->pm.core_bandwidth.full = dfixed_div(rdev->pm.sclk, a); 311 } else { 312 sclk = radeon_get_engine_clock(rdev); 313 mclk = radeon_get_memory_clock(rdev); 314 315 a.full = dfixed_const(100); 316 rdev->pm.sclk.full = dfixed_const(sclk); 317 rdev->pm.sclk.full = dfixed_div(rdev->pm.sclk, a); 318 rdev->pm.mclk.full = dfixed_const(mclk); 319 rdev->pm.mclk.full = dfixed_div(rdev->pm.mclk, a); 320 } 321 } 322 323 bool radeon_boot_test_post_card(struct radeon_device *rdev) 324 { 325 if (radeon_card_posted(rdev)) 326 return true; 327 328 if (rdev->bios) { 329 DRM_INFO("GPU not posted. posting now...\n"); 330 if (rdev->is_atom_bios) 331 atom_asic_init(rdev->mode_info.atom_context); 332 else 333 radeon_combios_asic_init(rdev->ddev); 334 return true; 335 } else { 336 dev_err(rdev->dev, "Card not posted and no BIOS - ignoring\n"); 337 return false; 338 } 339 } 340 341 int radeon_dummy_page_init(struct radeon_device *rdev) 342 { 343 if (rdev->dummy_page.page) 344 return 0; 345 rdev->dummy_page.page = alloc_page(GFP_DMA32 | GFP_KERNEL | __GFP_ZERO); 346 if (rdev->dummy_page.page == NULL) 347 return -ENOMEM; 348 rdev->dummy_page.addr = pci_map_page(rdev->pdev, rdev->dummy_page.page, 349 0, PAGE_SIZE, PCI_DMA_BIDIRECTIONAL); 350 if (!rdev->dummy_page.addr) { 351 __free_page(rdev->dummy_page.page); 352 rdev->dummy_page.page = NULL; 353 return -ENOMEM; 354 } 355 return 0; 356 } 357 358 void radeon_dummy_page_fini(struct radeon_device *rdev) 359 { 360 if (rdev->dummy_page.page == NULL) 361 return; 362 pci_unmap_page(rdev->pdev, rdev->dummy_page.addr, 363 PAGE_SIZE, PCI_DMA_BIDIRECTIONAL); 364 __free_page(rdev->dummy_page.page); 365 rdev->dummy_page.page = NULL; 366 } 367 368 369 /* ATOM accessor methods */ 370 static uint32_t cail_pll_read(struct card_info *info, uint32_t reg) 371 { 372 struct radeon_device *rdev = info->dev->dev_private; 373 uint32_t r; 374 375 r = rdev->pll_rreg(rdev, reg); 376 return r; 377 } 378 379 static void cail_pll_write(struct card_info *info, uint32_t reg, uint32_t val) 380 { 381 struct radeon_device *rdev = info->dev->dev_private; 382 383 rdev->pll_wreg(rdev, reg, val); 384 } 385 386 static uint32_t cail_mc_read(struct card_info *info, uint32_t reg) 387 { 388 struct radeon_device *rdev = info->dev->dev_private; 389 uint32_t r; 390 391 r = rdev->mc_rreg(rdev, reg); 392 return r; 393 } 394 395 static void cail_mc_write(struct card_info *info, uint32_t reg, uint32_t val) 396 { 397 struct radeon_device *rdev = info->dev->dev_private; 398 399 rdev->mc_wreg(rdev, reg, val); 400 } 401 402 static void cail_reg_write(struct card_info *info, uint32_t reg, uint32_t val) 403 { 404 struct radeon_device *rdev = info->dev->dev_private; 405 406 WREG32(reg*4, val); 407 } 408 409 static uint32_t cail_reg_read(struct card_info *info, uint32_t reg) 410 { 411 struct radeon_device *rdev = info->dev->dev_private; 412 uint32_t r; 413 414 r = RREG32(reg*4); 415 return r; 416 } 417 418 int radeon_atombios_init(struct radeon_device *rdev) 419 { 420 struct card_info *atom_card_info = 421 kzalloc(sizeof(struct card_info), GFP_KERNEL); 422 423 if (!atom_card_info) 424 return -ENOMEM; 425 426 rdev->mode_info.atom_card_info = atom_card_info; 427 atom_card_info->dev = rdev->ddev; 428 atom_card_info->reg_read = cail_reg_read; 429 atom_card_info->reg_write = cail_reg_write; 430 atom_card_info->mc_read = cail_mc_read; 431 atom_card_info->mc_write = cail_mc_write; 432 atom_card_info->pll_read = cail_pll_read; 433 atom_card_info->pll_write = cail_pll_write; 434 435 rdev->mode_info.atom_context = atom_parse(atom_card_info, rdev->bios); 436 mutex_init(&rdev->mode_info.atom_context->mutex); 437 radeon_atom_initialize_bios_scratch_regs(rdev->ddev); 438 atom_allocate_fb_scratch(rdev->mode_info.atom_context); 439 return 0; 440 } 441 442 void radeon_atombios_fini(struct radeon_device *rdev) 443 { 444 if (rdev->mode_info.atom_context) { 445 kfree(rdev->mode_info.atom_context->scratch); 446 kfree(rdev->mode_info.atom_context); 447 } 448 kfree(rdev->mode_info.atom_card_info); 449 } 450 451 int radeon_combios_init(struct radeon_device *rdev) 452 { 453 radeon_combios_initialize_bios_scratch_regs(rdev->ddev); 454 return 0; 455 } 456 457 void radeon_combios_fini(struct radeon_device *rdev) 458 { 459 } 460 461 /* if we get transitioned to only one device, tak VGA back */ 462 static unsigned int radeon_vga_set_decode(void *cookie, bool state) 463 { 464 struct radeon_device *rdev = cookie; 465 radeon_vga_set_state(rdev, state); 466 if (state) 467 return VGA_RSRC_LEGACY_IO | VGA_RSRC_LEGACY_MEM | 468 VGA_RSRC_NORMAL_IO | VGA_RSRC_NORMAL_MEM; 469 else 470 return VGA_RSRC_NORMAL_IO | VGA_RSRC_NORMAL_MEM; 471 } 472 473 void radeon_check_arguments(struct radeon_device *rdev) 474 { 475 /* vramlimit must be a power of two */ 476 switch (radeon_vram_limit) { 477 case 0: 478 case 4: 479 case 8: 480 case 16: 481 case 32: 482 case 64: 483 case 128: 484 case 256: 485 case 512: 486 case 1024: 487 case 2048: 488 case 4096: 489 break; 490 default: 491 dev_warn(rdev->dev, "vram limit (%d) must be a power of 2\n", 492 radeon_vram_limit); 493 radeon_vram_limit = 0; 494 break; 495 } 496 radeon_vram_limit = radeon_vram_limit << 20; 497 /* gtt size must be power of two and greater or equal to 32M */ 498 switch (radeon_gart_size) { 499 case 4: 500 case 8: 501 case 16: 502 dev_warn(rdev->dev, "gart size (%d) too small forcing to 512M\n", 503 radeon_gart_size); 504 radeon_gart_size = 512; 505 break; 506 case 32: 507 case 64: 508 case 128: 509 case 256: 510 case 512: 511 case 1024: 512 case 2048: 513 case 4096: 514 break; 515 default: 516 dev_warn(rdev->dev, "gart size (%d) must be a power of 2\n", 517 radeon_gart_size); 518 radeon_gart_size = 512; 519 break; 520 } 521 rdev->mc.gtt_size = radeon_gart_size * 1024 * 1024; 522 /* AGP mode can only be -1, 1, 2, 4, 8 */ 523 switch (radeon_agpmode) { 524 case -1: 525 case 0: 526 case 1: 527 case 2: 528 case 4: 529 case 8: 530 break; 531 default: 532 dev_warn(rdev->dev, "invalid AGP mode %d (valid mode: " 533 "-1, 0, 1, 2, 4, 8)\n", radeon_agpmode); 534 radeon_agpmode = 0; 535 break; 536 } 537 } 538 539 static void radeon_switcheroo_set_state(struct pci_dev *pdev, enum vga_switcheroo_state state) 540 { 541 struct drm_device *dev = pci_get_drvdata(pdev); 542 struct radeon_device *rdev = dev->dev_private; 543 pm_message_t pmm = { .event = PM_EVENT_SUSPEND }; 544 if (state == VGA_SWITCHEROO_ON) { 545 printk(KERN_INFO "radeon: switched on\n"); 546 /* don't suspend or resume card normally */ 547 rdev->powered_down = false; 548 radeon_resume_kms(dev); 549 drm_kms_helper_poll_enable(dev); 550 } else { 551 printk(KERN_INFO "radeon: switched off\n"); 552 drm_kms_helper_poll_disable(dev); 553 radeon_suspend_kms(dev, pmm); 554 /* don't suspend or resume card normally */ 555 rdev->powered_down = true; 556 } 557 } 558 559 static bool radeon_switcheroo_can_switch(struct pci_dev *pdev) 560 { 561 struct drm_device *dev = pci_get_drvdata(pdev); 562 bool can_switch; 563 564 spin_lock(&dev->count_lock); 565 can_switch = (dev->open_count == 0); 566 spin_unlock(&dev->count_lock); 567 return can_switch; 568 } 569 570 571 int radeon_device_init(struct radeon_device *rdev, 572 struct drm_device *ddev, 573 struct pci_dev *pdev, 574 uint32_t flags) 575 { 576 int r; 577 int dma_bits; 578 579 rdev->shutdown = false; 580 rdev->dev = &pdev->dev; 581 rdev->ddev = ddev; 582 rdev->pdev = pdev; 583 rdev->flags = flags; 584 rdev->family = flags & RADEON_FAMILY_MASK; 585 rdev->is_atom_bios = false; 586 rdev->usec_timeout = RADEON_MAX_USEC_TIMEOUT; 587 rdev->mc.gtt_size = radeon_gart_size * 1024 * 1024; 588 rdev->gpu_lockup = false; 589 rdev->accel_working = false; 590 591 DRM_INFO("initializing kernel modesetting (%s 0x%04X:0x%04X).\n", 592 radeon_family_name[rdev->family], pdev->vendor, pdev->device); 593 594 /* mutex initialization are all done here so we 595 * can recall function without having locking issues */ 596 mutex_init(&rdev->cs_mutex); 597 mutex_init(&rdev->ib_pool.mutex); 598 mutex_init(&rdev->cp.mutex); 599 mutex_init(&rdev->dc_hw_i2c_mutex); 600 if (rdev->family >= CHIP_R600) 601 spin_lock_init(&rdev->ih.lock); 602 mutex_init(&rdev->gem.mutex); 603 mutex_init(&rdev->pm.mutex); 604 mutex_init(&rdev->vram_mutex); 605 rwlock_init(&rdev->fence_drv.lock); 606 INIT_LIST_HEAD(&rdev->gem.objects); 607 init_waitqueue_head(&rdev->irq.vblank_queue); 608 init_waitqueue_head(&rdev->irq.idle_queue); 609 610 /* setup workqueue */ 611 rdev->wq = create_workqueue("radeon"); 612 if (rdev->wq == NULL) 613 return -ENOMEM; 614 615 /* Set asic functions */ 616 r = radeon_asic_init(rdev); 617 if (r) 618 return r; 619 radeon_check_arguments(rdev); 620 621 /* all of the newer IGP chips have an internal gart 622 * However some rs4xx report as AGP, so remove that here. 623 */ 624 if ((rdev->family >= CHIP_RS400) && 625 (rdev->flags & RADEON_IS_IGP)) { 626 rdev->flags &= ~RADEON_IS_AGP; 627 } 628 629 if (rdev->flags & RADEON_IS_AGP && radeon_agpmode == -1) { 630 radeon_agp_disable(rdev); 631 } 632 633 /* set DMA mask + need_dma32 flags. 634 * PCIE - can handle 40-bits. 635 * IGP - can handle 40-bits (in theory) 636 * AGP - generally dma32 is safest 637 * PCI - only dma32 638 */ 639 rdev->need_dma32 = false; 640 if (rdev->flags & RADEON_IS_AGP) 641 rdev->need_dma32 = true; 642 if (rdev->flags & RADEON_IS_PCI) 643 rdev->need_dma32 = true; 644 645 dma_bits = rdev->need_dma32 ? 32 : 40; 646 r = pci_set_dma_mask(rdev->pdev, DMA_BIT_MASK(dma_bits)); 647 if (r) { 648 printk(KERN_WARNING "radeon: No suitable DMA available.\n"); 649 } 650 651 /* Registers mapping */ 652 /* TODO: block userspace mapping of io register */ 653 rdev->rmmio_base = drm_get_resource_start(rdev->ddev, 2); 654 rdev->rmmio_size = drm_get_resource_len(rdev->ddev, 2); 655 rdev->rmmio = ioremap(rdev->rmmio_base, rdev->rmmio_size); 656 if (rdev->rmmio == NULL) { 657 return -ENOMEM; 658 } 659 DRM_INFO("register mmio base: 0x%08X\n", (uint32_t)rdev->rmmio_base); 660 DRM_INFO("register mmio size: %u\n", (unsigned)rdev->rmmio_size); 661 662 /* if we have > 1 VGA cards, then disable the radeon VGA resources */ 663 /* this will fail for cards that aren't VGA class devices, just 664 * ignore it */ 665 vga_client_register(rdev->pdev, rdev, NULL, radeon_vga_set_decode); 666 vga_switcheroo_register_client(rdev->pdev, 667 radeon_switcheroo_set_state, 668 radeon_switcheroo_can_switch); 669 670 r = radeon_init(rdev); 671 if (r) 672 return r; 673 674 if (rdev->flags & RADEON_IS_AGP && !rdev->accel_working) { 675 /* Acceleration not working on AGP card try again 676 * with fallback to PCI or PCIE GART 677 */ 678 radeon_asic_reset(rdev); 679 radeon_fini(rdev); 680 radeon_agp_disable(rdev); 681 r = radeon_init(rdev); 682 if (r) 683 return r; 684 } 685 if (radeon_testing) { 686 radeon_test_moves(rdev); 687 } 688 if (radeon_benchmarking) { 689 radeon_benchmark(rdev); 690 } 691 return 0; 692 } 693 694 void radeon_device_fini(struct radeon_device *rdev) 695 { 696 DRM_INFO("radeon: finishing device.\n"); 697 rdev->shutdown = true; 698 /* evict vram memory */ 699 radeon_bo_evict_vram(rdev); 700 radeon_fini(rdev); 701 destroy_workqueue(rdev->wq); 702 vga_switcheroo_unregister_client(rdev->pdev); 703 vga_client_register(rdev->pdev, NULL, NULL, NULL); 704 iounmap(rdev->rmmio); 705 rdev->rmmio = NULL; 706 } 707 708 709 /* 710 * Suspend & resume. 711 */ 712 int radeon_suspend_kms(struct drm_device *dev, pm_message_t state) 713 { 714 struct radeon_device *rdev; 715 struct drm_crtc *crtc; 716 struct drm_connector *connector; 717 int r; 718 719 if (dev == NULL || dev->dev_private == NULL) { 720 return -ENODEV; 721 } 722 if (state.event == PM_EVENT_PRETHAW) { 723 return 0; 724 } 725 rdev = dev->dev_private; 726 727 if (rdev->powered_down) 728 return 0; 729 730 /* turn off display hw */ 731 list_for_each_entry(connector, &dev->mode_config.connector_list, head) { 732 drm_helper_connector_dpms(connector, DRM_MODE_DPMS_OFF); 733 } 734 735 /* unpin the front buffers */ 736 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) { 737 struct radeon_framebuffer *rfb = to_radeon_framebuffer(crtc->fb); 738 struct radeon_bo *robj; 739 740 if (rfb == NULL || rfb->obj == NULL) { 741 continue; 742 } 743 robj = rfb->obj->driver_private; 744 /* don't unpin kernel fb objects */ 745 if (!radeon_fbdev_robj_is_fb(rdev, robj)) { 746 r = radeon_bo_reserve(robj, false); 747 if (r == 0) { 748 radeon_bo_unpin(robj); 749 radeon_bo_unreserve(robj); 750 } 751 } 752 } 753 /* evict vram memory */ 754 radeon_bo_evict_vram(rdev); 755 /* wait for gpu to finish processing current batch */ 756 radeon_fence_wait_last(rdev); 757 758 radeon_save_bios_scratch_regs(rdev); 759 760 radeon_pm_suspend(rdev); 761 radeon_suspend(rdev); 762 radeon_hpd_fini(rdev); 763 /* evict remaining vram memory */ 764 radeon_bo_evict_vram(rdev); 765 766 radeon_agp_suspend(rdev); 767 768 pci_save_state(dev->pdev); 769 if (state.event == PM_EVENT_SUSPEND) { 770 /* Shut down the device */ 771 pci_disable_device(dev->pdev); 772 pci_set_power_state(dev->pdev, PCI_D3hot); 773 } 774 acquire_console_sem(); 775 radeon_fbdev_set_suspend(rdev, 1); 776 release_console_sem(); 777 return 0; 778 } 779 780 int radeon_resume_kms(struct drm_device *dev) 781 { 782 struct radeon_device *rdev = dev->dev_private; 783 784 if (rdev->powered_down) 785 return 0; 786 787 acquire_console_sem(); 788 pci_set_power_state(dev->pdev, PCI_D0); 789 pci_restore_state(dev->pdev); 790 if (pci_enable_device(dev->pdev)) { 791 release_console_sem(); 792 return -1; 793 } 794 pci_set_master(dev->pdev); 795 /* resume AGP if in use */ 796 radeon_agp_resume(rdev); 797 radeon_resume(rdev); 798 radeon_pm_resume(rdev); 799 radeon_restore_bios_scratch_regs(rdev); 800 radeon_fbdev_set_suspend(rdev, 0); 801 release_console_sem(); 802 803 /* reset hpd state */ 804 radeon_hpd_init(rdev); 805 /* blat the mode back in */ 806 drm_helper_resume_force_mode(dev); 807 return 0; 808 } 809 810 int radeon_gpu_reset(struct radeon_device *rdev) 811 { 812 int r; 813 814 radeon_save_bios_scratch_regs(rdev); 815 radeon_suspend(rdev); 816 817 r = radeon_asic_reset(rdev); 818 if (!r) { 819 dev_info(rdev->dev, "GPU reset succeed\n"); 820 radeon_resume(rdev); 821 radeon_restore_bios_scratch_regs(rdev); 822 drm_helper_resume_force_mode(rdev->ddev); 823 return 0; 824 } 825 /* bad news, how to tell it to userspace ? */ 826 dev_info(rdev->dev, "GPU reset failed\n"); 827 return r; 828 } 829 830 831 /* 832 * Debugfs 833 */ 834 struct radeon_debugfs { 835 struct drm_info_list *files; 836 unsigned num_files; 837 }; 838 static struct radeon_debugfs _radeon_debugfs[RADEON_DEBUGFS_MAX_NUM_FILES]; 839 static unsigned _radeon_debugfs_count = 0; 840 841 int radeon_debugfs_add_files(struct radeon_device *rdev, 842 struct drm_info_list *files, 843 unsigned nfiles) 844 { 845 unsigned i; 846 847 for (i = 0; i < _radeon_debugfs_count; i++) { 848 if (_radeon_debugfs[i].files == files) { 849 /* Already registered */ 850 return 0; 851 } 852 } 853 if ((_radeon_debugfs_count + nfiles) > RADEON_DEBUGFS_MAX_NUM_FILES) { 854 DRM_ERROR("Reached maximum number of debugfs files.\n"); 855 DRM_ERROR("Report so we increase RADEON_DEBUGFS_MAX_NUM_FILES.\n"); 856 return -EINVAL; 857 } 858 _radeon_debugfs[_radeon_debugfs_count].files = files; 859 _radeon_debugfs[_radeon_debugfs_count].num_files = nfiles; 860 _radeon_debugfs_count++; 861 #if defined(CONFIG_DEBUG_FS) 862 drm_debugfs_create_files(files, nfiles, 863 rdev->ddev->control->debugfs_root, 864 rdev->ddev->control); 865 drm_debugfs_create_files(files, nfiles, 866 rdev->ddev->primary->debugfs_root, 867 rdev->ddev->primary); 868 #endif 869 return 0; 870 } 871 872 #if defined(CONFIG_DEBUG_FS) 873 int radeon_debugfs_init(struct drm_minor *minor) 874 { 875 return 0; 876 } 877 878 void radeon_debugfs_cleanup(struct drm_minor *minor) 879 { 880 unsigned i; 881 882 for (i = 0; i < _radeon_debugfs_count; i++) { 883 drm_debugfs_remove_files(_radeon_debugfs[i].files, 884 _radeon_debugfs[i].num_files, minor); 885 } 886 } 887 #endif 888