1771fe6b9SJerome Glisse /* 2771fe6b9SJerome Glisse * Copyright 2004 ATI Technologies Inc., Markham, Ontario 3771fe6b9SJerome Glisse * Copyright 2007-8 Advanced Micro Devices, Inc. 4771fe6b9SJerome Glisse * Copyright 2008 Red Hat Inc. 5771fe6b9SJerome Glisse * 6771fe6b9SJerome Glisse * Permission is hereby granted, free of charge, to any person obtaining a 7771fe6b9SJerome Glisse * copy of this software and associated documentation files (the "Software"), 8771fe6b9SJerome Glisse * to deal in the Software without restriction, including without limitation 9771fe6b9SJerome Glisse * the rights to use, copy, modify, merge, publish, distribute, sublicense, 10771fe6b9SJerome Glisse * and/or sell copies of the Software, and to permit persons to whom the 11771fe6b9SJerome Glisse * Software is furnished to do so, subject to the following conditions: 12771fe6b9SJerome Glisse * 13771fe6b9SJerome Glisse * The above copyright notice and this permission notice shall be included in 14771fe6b9SJerome Glisse * all copies or substantial portions of the Software. 15771fe6b9SJerome Glisse * 16771fe6b9SJerome Glisse * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR 17771fe6b9SJerome Glisse * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, 18771fe6b9SJerome Glisse * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL 19771fe6b9SJerome Glisse * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR 20771fe6b9SJerome Glisse * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, 21771fe6b9SJerome Glisse * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR 22771fe6b9SJerome Glisse * OTHER DEALINGS IN THE SOFTWARE. 23771fe6b9SJerome Glisse * 24771fe6b9SJerome Glisse * Authors: Dave Airlie 25771fe6b9SJerome Glisse * Alex Deucher 26771fe6b9SJerome Glisse */ 27771fe6b9SJerome Glisse #include "drmP.h" 28771fe6b9SJerome Glisse #include "radeon_drm.h" 29771fe6b9SJerome Glisse #include "radeon.h" 30771fe6b9SJerome Glisse #include "atom.h" 31771fe6b9SJerome Glisse 32771fe6b9SJerome Glisse #ifdef CONFIG_PPC_PMAC 33771fe6b9SJerome Glisse /* not sure which of these are needed */ 34771fe6b9SJerome Glisse #include <asm/machdep.h> 35771fe6b9SJerome Glisse #include <asm/pmac_feature.h> 36771fe6b9SJerome Glisse #include <asm/prom.h> 37771fe6b9SJerome Glisse #include <asm/pci-bridge.h> 38771fe6b9SJerome Glisse #endif /* CONFIG_PPC_PMAC */ 39771fe6b9SJerome Glisse 40771fe6b9SJerome Glisse /* from radeon_encoder.c */ 41771fe6b9SJerome Glisse extern uint32_t 42771fe6b9SJerome Glisse radeon_get_encoder_id(struct drm_device *dev, uint32_t supported_device, 43771fe6b9SJerome Glisse uint8_t dac); 44771fe6b9SJerome Glisse extern void radeon_link_encoder_connector(struct drm_device *dev); 45771fe6b9SJerome Glisse 46771fe6b9SJerome Glisse /* from radeon_connector.c */ 47771fe6b9SJerome Glisse extern void 48771fe6b9SJerome Glisse radeon_add_legacy_connector(struct drm_device *dev, 49771fe6b9SJerome Glisse uint32_t connector_id, 50771fe6b9SJerome Glisse uint32_t supported_device, 51771fe6b9SJerome Glisse int connector_type, 52b75fad06SAlex Deucher struct radeon_i2c_bus_rec *i2c_bus, 53eed45b30SAlex Deucher uint16_t connector_object_id, 54eed45b30SAlex Deucher struct radeon_hpd *hpd); 55771fe6b9SJerome Glisse 56771fe6b9SJerome Glisse /* from radeon_legacy_encoder.c */ 57771fe6b9SJerome Glisse extern void 58771fe6b9SJerome Glisse radeon_add_legacy_encoder(struct drm_device *dev, uint32_t encoder_id, 59771fe6b9SJerome Glisse uint32_t supported_device); 60771fe6b9SJerome Glisse 61771fe6b9SJerome Glisse /* old legacy ATI BIOS routines */ 62771fe6b9SJerome Glisse 63771fe6b9SJerome Glisse /* COMBIOS table offsets */ 64771fe6b9SJerome Glisse enum radeon_combios_table_offset { 65771fe6b9SJerome Glisse /* absolute offset tables */ 66771fe6b9SJerome Glisse COMBIOS_ASIC_INIT_1_TABLE, 67771fe6b9SJerome Glisse COMBIOS_BIOS_SUPPORT_TABLE, 68771fe6b9SJerome Glisse COMBIOS_DAC_PROGRAMMING_TABLE, 69771fe6b9SJerome Glisse COMBIOS_MAX_COLOR_DEPTH_TABLE, 70771fe6b9SJerome Glisse COMBIOS_CRTC_INFO_TABLE, 71771fe6b9SJerome Glisse COMBIOS_PLL_INFO_TABLE, 72771fe6b9SJerome Glisse COMBIOS_TV_INFO_TABLE, 73771fe6b9SJerome Glisse COMBIOS_DFP_INFO_TABLE, 74771fe6b9SJerome Glisse COMBIOS_HW_CONFIG_INFO_TABLE, 75771fe6b9SJerome Glisse COMBIOS_MULTIMEDIA_INFO_TABLE, 76771fe6b9SJerome Glisse COMBIOS_TV_STD_PATCH_TABLE, 77771fe6b9SJerome Glisse COMBIOS_LCD_INFO_TABLE, 78771fe6b9SJerome Glisse COMBIOS_MOBILE_INFO_TABLE, 79771fe6b9SJerome Glisse COMBIOS_PLL_INIT_TABLE, 80771fe6b9SJerome Glisse COMBIOS_MEM_CONFIG_TABLE, 81771fe6b9SJerome Glisse COMBIOS_SAVE_MASK_TABLE, 82771fe6b9SJerome Glisse COMBIOS_HARDCODED_EDID_TABLE, 83771fe6b9SJerome Glisse COMBIOS_ASIC_INIT_2_TABLE, 84771fe6b9SJerome Glisse COMBIOS_CONNECTOR_INFO_TABLE, 85771fe6b9SJerome Glisse COMBIOS_DYN_CLK_1_TABLE, 86771fe6b9SJerome Glisse COMBIOS_RESERVED_MEM_TABLE, 87771fe6b9SJerome Glisse COMBIOS_EXT_TMDS_INFO_TABLE, 88771fe6b9SJerome Glisse COMBIOS_MEM_CLK_INFO_TABLE, 89771fe6b9SJerome Glisse COMBIOS_EXT_DAC_INFO_TABLE, 90771fe6b9SJerome Glisse COMBIOS_MISC_INFO_TABLE, 91771fe6b9SJerome Glisse COMBIOS_CRT_INFO_TABLE, 92771fe6b9SJerome Glisse COMBIOS_INTEGRATED_SYSTEM_INFO_TABLE, 93771fe6b9SJerome Glisse COMBIOS_COMPONENT_VIDEO_INFO_TABLE, 94771fe6b9SJerome Glisse COMBIOS_FAN_SPEED_INFO_TABLE, 95771fe6b9SJerome Glisse COMBIOS_OVERDRIVE_INFO_TABLE, 96771fe6b9SJerome Glisse COMBIOS_OEM_INFO_TABLE, 97771fe6b9SJerome Glisse COMBIOS_DYN_CLK_2_TABLE, 98771fe6b9SJerome Glisse COMBIOS_POWER_CONNECTOR_INFO_TABLE, 99771fe6b9SJerome Glisse COMBIOS_I2C_INFO_TABLE, 100771fe6b9SJerome Glisse /* relative offset tables */ 101771fe6b9SJerome Glisse COMBIOS_ASIC_INIT_3_TABLE, /* offset from misc info */ 102771fe6b9SJerome Glisse COMBIOS_ASIC_INIT_4_TABLE, /* offset from misc info */ 103771fe6b9SJerome Glisse COMBIOS_DETECTED_MEM_TABLE, /* offset from misc info */ 104771fe6b9SJerome Glisse COMBIOS_ASIC_INIT_5_TABLE, /* offset from misc info */ 105771fe6b9SJerome Glisse COMBIOS_RAM_RESET_TABLE, /* offset from mem config */ 106771fe6b9SJerome Glisse COMBIOS_POWERPLAY_INFO_TABLE, /* offset from mobile info */ 107771fe6b9SJerome Glisse COMBIOS_GPIO_INFO_TABLE, /* offset from mobile info */ 108771fe6b9SJerome Glisse COMBIOS_LCD_DDC_INFO_TABLE, /* offset from mobile info */ 109771fe6b9SJerome Glisse COMBIOS_TMDS_POWER_TABLE, /* offset from mobile info */ 110771fe6b9SJerome Glisse COMBIOS_TMDS_POWER_ON_TABLE, /* offset from tmds power */ 111771fe6b9SJerome Glisse COMBIOS_TMDS_POWER_OFF_TABLE, /* offset from tmds power */ 112771fe6b9SJerome Glisse }; 113771fe6b9SJerome Glisse 114771fe6b9SJerome Glisse enum radeon_combios_ddc { 115771fe6b9SJerome Glisse DDC_NONE_DETECTED, 116771fe6b9SJerome Glisse DDC_MONID, 117771fe6b9SJerome Glisse DDC_DVI, 118771fe6b9SJerome Glisse DDC_VGA, 119771fe6b9SJerome Glisse DDC_CRT2, 120771fe6b9SJerome Glisse DDC_LCD, 121771fe6b9SJerome Glisse DDC_GPIO, 122771fe6b9SJerome Glisse }; 123771fe6b9SJerome Glisse 124771fe6b9SJerome Glisse enum radeon_combios_connector { 125771fe6b9SJerome Glisse CONNECTOR_NONE_LEGACY, 126771fe6b9SJerome Glisse CONNECTOR_PROPRIETARY_LEGACY, 127771fe6b9SJerome Glisse CONNECTOR_CRT_LEGACY, 128771fe6b9SJerome Glisse CONNECTOR_DVI_I_LEGACY, 129771fe6b9SJerome Glisse CONNECTOR_DVI_D_LEGACY, 130771fe6b9SJerome Glisse CONNECTOR_CTV_LEGACY, 131771fe6b9SJerome Glisse CONNECTOR_STV_LEGACY, 132771fe6b9SJerome Glisse CONNECTOR_UNSUPPORTED_LEGACY 133771fe6b9SJerome Glisse }; 134771fe6b9SJerome Glisse 135771fe6b9SJerome Glisse const int legacy_connector_convert[] = { 136771fe6b9SJerome Glisse DRM_MODE_CONNECTOR_Unknown, 137771fe6b9SJerome Glisse DRM_MODE_CONNECTOR_DVID, 138771fe6b9SJerome Glisse DRM_MODE_CONNECTOR_VGA, 139771fe6b9SJerome Glisse DRM_MODE_CONNECTOR_DVII, 140771fe6b9SJerome Glisse DRM_MODE_CONNECTOR_DVID, 141771fe6b9SJerome Glisse DRM_MODE_CONNECTOR_Composite, 142771fe6b9SJerome Glisse DRM_MODE_CONNECTOR_SVIDEO, 143771fe6b9SJerome Glisse DRM_MODE_CONNECTOR_Unknown, 144771fe6b9SJerome Glisse }; 145771fe6b9SJerome Glisse 146771fe6b9SJerome Glisse static uint16_t combios_get_table_offset(struct drm_device *dev, 147771fe6b9SJerome Glisse enum radeon_combios_table_offset table) 148771fe6b9SJerome Glisse { 149771fe6b9SJerome Glisse struct radeon_device *rdev = dev->dev_private; 150771fe6b9SJerome Glisse int rev; 151771fe6b9SJerome Glisse uint16_t offset = 0, check_offset; 152771fe6b9SJerome Glisse 153771fe6b9SJerome Glisse switch (table) { 154771fe6b9SJerome Glisse /* absolute offset tables */ 155771fe6b9SJerome Glisse case COMBIOS_ASIC_INIT_1_TABLE: 156771fe6b9SJerome Glisse check_offset = RBIOS16(rdev->bios_header_start + 0xc); 157771fe6b9SJerome Glisse if (check_offset) 158771fe6b9SJerome Glisse offset = check_offset; 159771fe6b9SJerome Glisse break; 160771fe6b9SJerome Glisse case COMBIOS_BIOS_SUPPORT_TABLE: 161771fe6b9SJerome Glisse check_offset = RBIOS16(rdev->bios_header_start + 0x14); 162771fe6b9SJerome Glisse if (check_offset) 163771fe6b9SJerome Glisse offset = check_offset; 164771fe6b9SJerome Glisse break; 165771fe6b9SJerome Glisse case COMBIOS_DAC_PROGRAMMING_TABLE: 166771fe6b9SJerome Glisse check_offset = RBIOS16(rdev->bios_header_start + 0x2a); 167771fe6b9SJerome Glisse if (check_offset) 168771fe6b9SJerome Glisse offset = check_offset; 169771fe6b9SJerome Glisse break; 170771fe6b9SJerome Glisse case COMBIOS_MAX_COLOR_DEPTH_TABLE: 171771fe6b9SJerome Glisse check_offset = RBIOS16(rdev->bios_header_start + 0x2c); 172771fe6b9SJerome Glisse if (check_offset) 173771fe6b9SJerome Glisse offset = check_offset; 174771fe6b9SJerome Glisse break; 175771fe6b9SJerome Glisse case COMBIOS_CRTC_INFO_TABLE: 176771fe6b9SJerome Glisse check_offset = RBIOS16(rdev->bios_header_start + 0x2e); 177771fe6b9SJerome Glisse if (check_offset) 178771fe6b9SJerome Glisse offset = check_offset; 179771fe6b9SJerome Glisse break; 180771fe6b9SJerome Glisse case COMBIOS_PLL_INFO_TABLE: 181771fe6b9SJerome Glisse check_offset = RBIOS16(rdev->bios_header_start + 0x30); 182771fe6b9SJerome Glisse if (check_offset) 183771fe6b9SJerome Glisse offset = check_offset; 184771fe6b9SJerome Glisse break; 185771fe6b9SJerome Glisse case COMBIOS_TV_INFO_TABLE: 186771fe6b9SJerome Glisse check_offset = RBIOS16(rdev->bios_header_start + 0x32); 187771fe6b9SJerome Glisse if (check_offset) 188771fe6b9SJerome Glisse offset = check_offset; 189771fe6b9SJerome Glisse break; 190771fe6b9SJerome Glisse case COMBIOS_DFP_INFO_TABLE: 191771fe6b9SJerome Glisse check_offset = RBIOS16(rdev->bios_header_start + 0x34); 192771fe6b9SJerome Glisse if (check_offset) 193771fe6b9SJerome Glisse offset = check_offset; 194771fe6b9SJerome Glisse break; 195771fe6b9SJerome Glisse case COMBIOS_HW_CONFIG_INFO_TABLE: 196771fe6b9SJerome Glisse check_offset = RBIOS16(rdev->bios_header_start + 0x36); 197771fe6b9SJerome Glisse if (check_offset) 198771fe6b9SJerome Glisse offset = check_offset; 199771fe6b9SJerome Glisse break; 200771fe6b9SJerome Glisse case COMBIOS_MULTIMEDIA_INFO_TABLE: 201771fe6b9SJerome Glisse check_offset = RBIOS16(rdev->bios_header_start + 0x38); 202771fe6b9SJerome Glisse if (check_offset) 203771fe6b9SJerome Glisse offset = check_offset; 204771fe6b9SJerome Glisse break; 205771fe6b9SJerome Glisse case COMBIOS_TV_STD_PATCH_TABLE: 206771fe6b9SJerome Glisse check_offset = RBIOS16(rdev->bios_header_start + 0x3e); 207771fe6b9SJerome Glisse if (check_offset) 208771fe6b9SJerome Glisse offset = check_offset; 209771fe6b9SJerome Glisse break; 210771fe6b9SJerome Glisse case COMBIOS_LCD_INFO_TABLE: 211771fe6b9SJerome Glisse check_offset = RBIOS16(rdev->bios_header_start + 0x40); 212771fe6b9SJerome Glisse if (check_offset) 213771fe6b9SJerome Glisse offset = check_offset; 214771fe6b9SJerome Glisse break; 215771fe6b9SJerome Glisse case COMBIOS_MOBILE_INFO_TABLE: 216771fe6b9SJerome Glisse check_offset = RBIOS16(rdev->bios_header_start + 0x42); 217771fe6b9SJerome Glisse if (check_offset) 218771fe6b9SJerome Glisse offset = check_offset; 219771fe6b9SJerome Glisse break; 220771fe6b9SJerome Glisse case COMBIOS_PLL_INIT_TABLE: 221771fe6b9SJerome Glisse check_offset = RBIOS16(rdev->bios_header_start + 0x46); 222771fe6b9SJerome Glisse if (check_offset) 223771fe6b9SJerome Glisse offset = check_offset; 224771fe6b9SJerome Glisse break; 225771fe6b9SJerome Glisse case COMBIOS_MEM_CONFIG_TABLE: 226771fe6b9SJerome Glisse check_offset = RBIOS16(rdev->bios_header_start + 0x48); 227771fe6b9SJerome Glisse if (check_offset) 228771fe6b9SJerome Glisse offset = check_offset; 229771fe6b9SJerome Glisse break; 230771fe6b9SJerome Glisse case COMBIOS_SAVE_MASK_TABLE: 231771fe6b9SJerome Glisse check_offset = RBIOS16(rdev->bios_header_start + 0x4a); 232771fe6b9SJerome Glisse if (check_offset) 233771fe6b9SJerome Glisse offset = check_offset; 234771fe6b9SJerome Glisse break; 235771fe6b9SJerome Glisse case COMBIOS_HARDCODED_EDID_TABLE: 236771fe6b9SJerome Glisse check_offset = RBIOS16(rdev->bios_header_start + 0x4c); 237771fe6b9SJerome Glisse if (check_offset) 238771fe6b9SJerome Glisse offset = check_offset; 239771fe6b9SJerome Glisse break; 240771fe6b9SJerome Glisse case COMBIOS_ASIC_INIT_2_TABLE: 241771fe6b9SJerome Glisse check_offset = RBIOS16(rdev->bios_header_start + 0x4e); 242771fe6b9SJerome Glisse if (check_offset) 243771fe6b9SJerome Glisse offset = check_offset; 244771fe6b9SJerome Glisse break; 245771fe6b9SJerome Glisse case COMBIOS_CONNECTOR_INFO_TABLE: 246771fe6b9SJerome Glisse check_offset = RBIOS16(rdev->bios_header_start + 0x50); 247771fe6b9SJerome Glisse if (check_offset) 248771fe6b9SJerome Glisse offset = check_offset; 249771fe6b9SJerome Glisse break; 250771fe6b9SJerome Glisse case COMBIOS_DYN_CLK_1_TABLE: 251771fe6b9SJerome Glisse check_offset = RBIOS16(rdev->bios_header_start + 0x52); 252771fe6b9SJerome Glisse if (check_offset) 253771fe6b9SJerome Glisse offset = check_offset; 254771fe6b9SJerome Glisse break; 255771fe6b9SJerome Glisse case COMBIOS_RESERVED_MEM_TABLE: 256771fe6b9SJerome Glisse check_offset = RBIOS16(rdev->bios_header_start + 0x54); 257771fe6b9SJerome Glisse if (check_offset) 258771fe6b9SJerome Glisse offset = check_offset; 259771fe6b9SJerome Glisse break; 260771fe6b9SJerome Glisse case COMBIOS_EXT_TMDS_INFO_TABLE: 261771fe6b9SJerome Glisse check_offset = RBIOS16(rdev->bios_header_start + 0x58); 262771fe6b9SJerome Glisse if (check_offset) 263771fe6b9SJerome Glisse offset = check_offset; 264771fe6b9SJerome Glisse break; 265771fe6b9SJerome Glisse case COMBIOS_MEM_CLK_INFO_TABLE: 266771fe6b9SJerome Glisse check_offset = RBIOS16(rdev->bios_header_start + 0x5a); 267771fe6b9SJerome Glisse if (check_offset) 268771fe6b9SJerome Glisse offset = check_offset; 269771fe6b9SJerome Glisse break; 270771fe6b9SJerome Glisse case COMBIOS_EXT_DAC_INFO_TABLE: 271771fe6b9SJerome Glisse check_offset = RBIOS16(rdev->bios_header_start + 0x5c); 272771fe6b9SJerome Glisse if (check_offset) 273771fe6b9SJerome Glisse offset = check_offset; 274771fe6b9SJerome Glisse break; 275771fe6b9SJerome Glisse case COMBIOS_MISC_INFO_TABLE: 276771fe6b9SJerome Glisse check_offset = RBIOS16(rdev->bios_header_start + 0x5e); 277771fe6b9SJerome Glisse if (check_offset) 278771fe6b9SJerome Glisse offset = check_offset; 279771fe6b9SJerome Glisse break; 280771fe6b9SJerome Glisse case COMBIOS_CRT_INFO_TABLE: 281771fe6b9SJerome Glisse check_offset = RBIOS16(rdev->bios_header_start + 0x60); 282771fe6b9SJerome Glisse if (check_offset) 283771fe6b9SJerome Glisse offset = check_offset; 284771fe6b9SJerome Glisse break; 285771fe6b9SJerome Glisse case COMBIOS_INTEGRATED_SYSTEM_INFO_TABLE: 286771fe6b9SJerome Glisse check_offset = RBIOS16(rdev->bios_header_start + 0x62); 287771fe6b9SJerome Glisse if (check_offset) 288771fe6b9SJerome Glisse offset = check_offset; 289771fe6b9SJerome Glisse break; 290771fe6b9SJerome Glisse case COMBIOS_COMPONENT_VIDEO_INFO_TABLE: 291771fe6b9SJerome Glisse check_offset = RBIOS16(rdev->bios_header_start + 0x64); 292771fe6b9SJerome Glisse if (check_offset) 293771fe6b9SJerome Glisse offset = check_offset; 294771fe6b9SJerome Glisse break; 295771fe6b9SJerome Glisse case COMBIOS_FAN_SPEED_INFO_TABLE: 296771fe6b9SJerome Glisse check_offset = RBIOS16(rdev->bios_header_start + 0x66); 297771fe6b9SJerome Glisse if (check_offset) 298771fe6b9SJerome Glisse offset = check_offset; 299771fe6b9SJerome Glisse break; 300771fe6b9SJerome Glisse case COMBIOS_OVERDRIVE_INFO_TABLE: 301771fe6b9SJerome Glisse check_offset = RBIOS16(rdev->bios_header_start + 0x68); 302771fe6b9SJerome Glisse if (check_offset) 303771fe6b9SJerome Glisse offset = check_offset; 304771fe6b9SJerome Glisse break; 305771fe6b9SJerome Glisse case COMBIOS_OEM_INFO_TABLE: 306771fe6b9SJerome Glisse check_offset = RBIOS16(rdev->bios_header_start + 0x6a); 307771fe6b9SJerome Glisse if (check_offset) 308771fe6b9SJerome Glisse offset = check_offset; 309771fe6b9SJerome Glisse break; 310771fe6b9SJerome Glisse case COMBIOS_DYN_CLK_2_TABLE: 311771fe6b9SJerome Glisse check_offset = RBIOS16(rdev->bios_header_start + 0x6c); 312771fe6b9SJerome Glisse if (check_offset) 313771fe6b9SJerome Glisse offset = check_offset; 314771fe6b9SJerome Glisse break; 315771fe6b9SJerome Glisse case COMBIOS_POWER_CONNECTOR_INFO_TABLE: 316771fe6b9SJerome Glisse check_offset = RBIOS16(rdev->bios_header_start + 0x6e); 317771fe6b9SJerome Glisse if (check_offset) 318771fe6b9SJerome Glisse offset = check_offset; 319771fe6b9SJerome Glisse break; 320771fe6b9SJerome Glisse case COMBIOS_I2C_INFO_TABLE: 321771fe6b9SJerome Glisse check_offset = RBIOS16(rdev->bios_header_start + 0x70); 322771fe6b9SJerome Glisse if (check_offset) 323771fe6b9SJerome Glisse offset = check_offset; 324771fe6b9SJerome Glisse break; 325771fe6b9SJerome Glisse /* relative offset tables */ 326771fe6b9SJerome Glisse case COMBIOS_ASIC_INIT_3_TABLE: /* offset from misc info */ 327771fe6b9SJerome Glisse check_offset = 328771fe6b9SJerome Glisse combios_get_table_offset(dev, COMBIOS_MISC_INFO_TABLE); 329771fe6b9SJerome Glisse if (check_offset) { 330771fe6b9SJerome Glisse rev = RBIOS8(check_offset); 331771fe6b9SJerome Glisse if (rev > 0) { 332771fe6b9SJerome Glisse check_offset = RBIOS16(check_offset + 0x3); 333771fe6b9SJerome Glisse if (check_offset) 334771fe6b9SJerome Glisse offset = check_offset; 335771fe6b9SJerome Glisse } 336771fe6b9SJerome Glisse } 337771fe6b9SJerome Glisse break; 338771fe6b9SJerome Glisse case COMBIOS_ASIC_INIT_4_TABLE: /* offset from misc info */ 339771fe6b9SJerome Glisse check_offset = 340771fe6b9SJerome Glisse combios_get_table_offset(dev, COMBIOS_MISC_INFO_TABLE); 341771fe6b9SJerome Glisse if (check_offset) { 342771fe6b9SJerome Glisse rev = RBIOS8(check_offset); 343771fe6b9SJerome Glisse if (rev > 0) { 344771fe6b9SJerome Glisse check_offset = RBIOS16(check_offset + 0x5); 345771fe6b9SJerome Glisse if (check_offset) 346771fe6b9SJerome Glisse offset = check_offset; 347771fe6b9SJerome Glisse } 348771fe6b9SJerome Glisse } 349771fe6b9SJerome Glisse break; 350771fe6b9SJerome Glisse case COMBIOS_DETECTED_MEM_TABLE: /* offset from misc info */ 351771fe6b9SJerome Glisse check_offset = 352771fe6b9SJerome Glisse combios_get_table_offset(dev, COMBIOS_MISC_INFO_TABLE); 353771fe6b9SJerome Glisse if (check_offset) { 354771fe6b9SJerome Glisse rev = RBIOS8(check_offset); 355771fe6b9SJerome Glisse if (rev > 0) { 356771fe6b9SJerome Glisse check_offset = RBIOS16(check_offset + 0x7); 357771fe6b9SJerome Glisse if (check_offset) 358771fe6b9SJerome Glisse offset = check_offset; 359771fe6b9SJerome Glisse } 360771fe6b9SJerome Glisse } 361771fe6b9SJerome Glisse break; 362771fe6b9SJerome Glisse case COMBIOS_ASIC_INIT_5_TABLE: /* offset from misc info */ 363771fe6b9SJerome Glisse check_offset = 364771fe6b9SJerome Glisse combios_get_table_offset(dev, COMBIOS_MISC_INFO_TABLE); 365771fe6b9SJerome Glisse if (check_offset) { 366771fe6b9SJerome Glisse rev = RBIOS8(check_offset); 367771fe6b9SJerome Glisse if (rev == 2) { 368771fe6b9SJerome Glisse check_offset = RBIOS16(check_offset + 0x9); 369771fe6b9SJerome Glisse if (check_offset) 370771fe6b9SJerome Glisse offset = check_offset; 371771fe6b9SJerome Glisse } 372771fe6b9SJerome Glisse } 373771fe6b9SJerome Glisse break; 374771fe6b9SJerome Glisse case COMBIOS_RAM_RESET_TABLE: /* offset from mem config */ 375771fe6b9SJerome Glisse check_offset = 376771fe6b9SJerome Glisse combios_get_table_offset(dev, COMBIOS_MEM_CONFIG_TABLE); 377771fe6b9SJerome Glisse if (check_offset) { 378771fe6b9SJerome Glisse while (RBIOS8(check_offset++)); 379771fe6b9SJerome Glisse check_offset += 2; 380771fe6b9SJerome Glisse if (check_offset) 381771fe6b9SJerome Glisse offset = check_offset; 382771fe6b9SJerome Glisse } 383771fe6b9SJerome Glisse break; 384771fe6b9SJerome Glisse case COMBIOS_POWERPLAY_INFO_TABLE: /* offset from mobile info */ 385771fe6b9SJerome Glisse check_offset = 386771fe6b9SJerome Glisse combios_get_table_offset(dev, COMBIOS_MOBILE_INFO_TABLE); 387771fe6b9SJerome Glisse if (check_offset) { 388771fe6b9SJerome Glisse check_offset = RBIOS16(check_offset + 0x11); 389771fe6b9SJerome Glisse if (check_offset) 390771fe6b9SJerome Glisse offset = check_offset; 391771fe6b9SJerome Glisse } 392771fe6b9SJerome Glisse break; 393771fe6b9SJerome Glisse case COMBIOS_GPIO_INFO_TABLE: /* offset from mobile info */ 394771fe6b9SJerome Glisse check_offset = 395771fe6b9SJerome Glisse combios_get_table_offset(dev, COMBIOS_MOBILE_INFO_TABLE); 396771fe6b9SJerome Glisse if (check_offset) { 397771fe6b9SJerome Glisse check_offset = RBIOS16(check_offset + 0x13); 398771fe6b9SJerome Glisse if (check_offset) 399771fe6b9SJerome Glisse offset = check_offset; 400771fe6b9SJerome Glisse } 401771fe6b9SJerome Glisse break; 402771fe6b9SJerome Glisse case COMBIOS_LCD_DDC_INFO_TABLE: /* offset from mobile info */ 403771fe6b9SJerome Glisse check_offset = 404771fe6b9SJerome Glisse combios_get_table_offset(dev, COMBIOS_MOBILE_INFO_TABLE); 405771fe6b9SJerome Glisse if (check_offset) { 406771fe6b9SJerome Glisse check_offset = RBIOS16(check_offset + 0x15); 407771fe6b9SJerome Glisse if (check_offset) 408771fe6b9SJerome Glisse offset = check_offset; 409771fe6b9SJerome Glisse } 410771fe6b9SJerome Glisse break; 411771fe6b9SJerome Glisse case COMBIOS_TMDS_POWER_TABLE: /* offset from mobile info */ 412771fe6b9SJerome Glisse check_offset = 413771fe6b9SJerome Glisse combios_get_table_offset(dev, COMBIOS_MOBILE_INFO_TABLE); 414771fe6b9SJerome Glisse if (check_offset) { 415771fe6b9SJerome Glisse check_offset = RBIOS16(check_offset + 0x17); 416771fe6b9SJerome Glisse if (check_offset) 417771fe6b9SJerome Glisse offset = check_offset; 418771fe6b9SJerome Glisse } 419771fe6b9SJerome Glisse break; 420771fe6b9SJerome Glisse case COMBIOS_TMDS_POWER_ON_TABLE: /* offset from tmds power */ 421771fe6b9SJerome Glisse check_offset = 422771fe6b9SJerome Glisse combios_get_table_offset(dev, COMBIOS_TMDS_POWER_TABLE); 423771fe6b9SJerome Glisse if (check_offset) { 424771fe6b9SJerome Glisse check_offset = RBIOS16(check_offset + 0x2); 425771fe6b9SJerome Glisse if (check_offset) 426771fe6b9SJerome Glisse offset = check_offset; 427771fe6b9SJerome Glisse } 428771fe6b9SJerome Glisse break; 429771fe6b9SJerome Glisse case COMBIOS_TMDS_POWER_OFF_TABLE: /* offset from tmds power */ 430771fe6b9SJerome Glisse check_offset = 431771fe6b9SJerome Glisse combios_get_table_offset(dev, COMBIOS_TMDS_POWER_TABLE); 432771fe6b9SJerome Glisse if (check_offset) { 433771fe6b9SJerome Glisse check_offset = RBIOS16(check_offset + 0x4); 434771fe6b9SJerome Glisse if (check_offset) 435771fe6b9SJerome Glisse offset = check_offset; 436771fe6b9SJerome Glisse } 437771fe6b9SJerome Glisse break; 438771fe6b9SJerome Glisse default: 439771fe6b9SJerome Glisse break; 440771fe6b9SJerome Glisse } 441771fe6b9SJerome Glisse 442771fe6b9SJerome Glisse return offset; 443771fe6b9SJerome Glisse 444771fe6b9SJerome Glisse } 445771fe6b9SJerome Glisse 4466a93cb25SAlex Deucher static struct radeon_i2c_bus_rec combios_setup_i2c_bus(struct radeon_device *rdev, 4476a93cb25SAlex Deucher int ddc_line) 448771fe6b9SJerome Glisse { 449771fe6b9SJerome Glisse struct radeon_i2c_bus_rec i2c; 450771fe6b9SJerome Glisse 4516a93cb25SAlex Deucher if (ddc_line == RADEON_GPIOPAD_MASK) { 4526a93cb25SAlex Deucher i2c.mask_clk_reg = RADEON_GPIOPAD_MASK; 4536a93cb25SAlex Deucher i2c.mask_data_reg = RADEON_GPIOPAD_MASK; 4546a93cb25SAlex Deucher i2c.a_clk_reg = RADEON_GPIOPAD_A; 4556a93cb25SAlex Deucher i2c.a_data_reg = RADEON_GPIOPAD_A; 4566a93cb25SAlex Deucher i2c.en_clk_reg = RADEON_GPIOPAD_EN; 4576a93cb25SAlex Deucher i2c.en_data_reg = RADEON_GPIOPAD_EN; 4586a93cb25SAlex Deucher i2c.y_clk_reg = RADEON_GPIOPAD_Y; 4596a93cb25SAlex Deucher i2c.y_data_reg = RADEON_GPIOPAD_Y; 4606a93cb25SAlex Deucher } else if (ddc_line == RADEON_MDGPIO_MASK) { 4616a93cb25SAlex Deucher i2c.mask_clk_reg = RADEON_MDGPIO_MASK; 4626a93cb25SAlex Deucher i2c.mask_data_reg = RADEON_MDGPIO_MASK; 4636a93cb25SAlex Deucher i2c.a_clk_reg = RADEON_MDGPIO_A; 4646a93cb25SAlex Deucher i2c.a_data_reg = RADEON_MDGPIO_A; 4656a93cb25SAlex Deucher i2c.en_clk_reg = RADEON_MDGPIO_EN; 4666a93cb25SAlex Deucher i2c.en_data_reg = RADEON_MDGPIO_EN; 4676a93cb25SAlex Deucher i2c.y_clk_reg = RADEON_MDGPIO_Y; 4686a93cb25SAlex Deucher i2c.y_data_reg = RADEON_MDGPIO_Y; 4696a93cb25SAlex Deucher } else { 470771fe6b9SJerome Glisse i2c.mask_clk_mask = RADEON_GPIO_EN_1; 471771fe6b9SJerome Glisse i2c.mask_data_mask = RADEON_GPIO_EN_0; 472771fe6b9SJerome Glisse i2c.a_clk_mask = RADEON_GPIO_A_1; 473771fe6b9SJerome Glisse i2c.a_data_mask = RADEON_GPIO_A_0; 4749b9fe724SAlex Deucher i2c.en_clk_mask = RADEON_GPIO_EN_1; 4759b9fe724SAlex Deucher i2c.en_data_mask = RADEON_GPIO_EN_0; 4769b9fe724SAlex Deucher i2c.y_clk_mask = RADEON_GPIO_Y_1; 4779b9fe724SAlex Deucher i2c.y_data_mask = RADEON_GPIO_Y_0; 4786a93cb25SAlex Deucher 479771fe6b9SJerome Glisse i2c.mask_clk_reg = ddc_line; 480771fe6b9SJerome Glisse i2c.mask_data_reg = ddc_line; 481771fe6b9SJerome Glisse i2c.a_clk_reg = ddc_line; 482771fe6b9SJerome Glisse i2c.a_data_reg = ddc_line; 4839b9fe724SAlex Deucher i2c.en_clk_reg = ddc_line; 4849b9fe724SAlex Deucher i2c.en_data_reg = ddc_line; 4859b9fe724SAlex Deucher i2c.y_clk_reg = ddc_line; 4869b9fe724SAlex Deucher i2c.y_data_reg = ddc_line; 487771fe6b9SJerome Glisse } 488771fe6b9SJerome Glisse 489*40bacf16SAlex Deucher switch (rdev->family) { 490*40bacf16SAlex Deucher case CHIP_R100: 491*40bacf16SAlex Deucher case CHIP_RV100: 492*40bacf16SAlex Deucher case CHIP_RS100: 493*40bacf16SAlex Deucher case CHIP_RV200: 494*40bacf16SAlex Deucher case CHIP_RS200: 495*40bacf16SAlex Deucher case CHIP_RS300: 496*40bacf16SAlex Deucher switch (ddc_line) { 497*40bacf16SAlex Deucher case RADEON_GPIO_DVI_DDC: 498*40bacf16SAlex Deucher /* in theory this should be hw capable, 499*40bacf16SAlex Deucher * but it doesn't seem to work 500*40bacf16SAlex Deucher */ 5016a93cb25SAlex Deucher i2c.hw_capable = false; 502*40bacf16SAlex Deucher break; 503*40bacf16SAlex Deucher default: 504*40bacf16SAlex Deucher i2c.hw_capable = false; 505*40bacf16SAlex Deucher break; 506*40bacf16SAlex Deucher } 507*40bacf16SAlex Deucher break; 508*40bacf16SAlex Deucher case CHIP_R200: 509*40bacf16SAlex Deucher switch (ddc_line) { 510*40bacf16SAlex Deucher case RADEON_GPIO_DVI_DDC: 511*40bacf16SAlex Deucher case RADEON_GPIO_MONID: 512*40bacf16SAlex Deucher i2c.hw_capable = true; 513*40bacf16SAlex Deucher break; 514*40bacf16SAlex Deucher default: 515*40bacf16SAlex Deucher i2c.hw_capable = false; 516*40bacf16SAlex Deucher break; 517*40bacf16SAlex Deucher } 518*40bacf16SAlex Deucher break; 519*40bacf16SAlex Deucher case CHIP_RV250: 520*40bacf16SAlex Deucher case CHIP_RV280: 521*40bacf16SAlex Deucher switch (ddc_line) { 522*40bacf16SAlex Deucher case RADEON_GPIO_VGA_DDC: 523*40bacf16SAlex Deucher case RADEON_GPIO_DVI_DDC: 524*40bacf16SAlex Deucher case RADEON_GPIO_CRT2_DDC: 525*40bacf16SAlex Deucher i2c.hw_capable = true; 526*40bacf16SAlex Deucher break; 527*40bacf16SAlex Deucher default: 528*40bacf16SAlex Deucher i2c.hw_capable = false; 529*40bacf16SAlex Deucher break; 530*40bacf16SAlex Deucher } 531*40bacf16SAlex Deucher break; 532*40bacf16SAlex Deucher case CHIP_R300: 533*40bacf16SAlex Deucher case CHIP_R350: 534*40bacf16SAlex Deucher switch (ddc_line) { 535*40bacf16SAlex Deucher case RADEON_GPIO_VGA_DDC: 536*40bacf16SAlex Deucher case RADEON_GPIO_DVI_DDC: 537*40bacf16SAlex Deucher i2c.hw_capable = true; 538*40bacf16SAlex Deucher break; 539*40bacf16SAlex Deucher default: 540*40bacf16SAlex Deucher i2c.hw_capable = false; 541*40bacf16SAlex Deucher break; 542*40bacf16SAlex Deucher } 543*40bacf16SAlex Deucher break; 544*40bacf16SAlex Deucher case CHIP_RV350: 545*40bacf16SAlex Deucher case CHIP_RV380: 546*40bacf16SAlex Deucher case CHIP_RS400: 547*40bacf16SAlex Deucher case CHIP_RS480: 5486a93cb25SAlex Deucher switch (ddc_line) { 5496a93cb25SAlex Deucher case RADEON_GPIO_VGA_DDC: 5506a93cb25SAlex Deucher case RADEON_GPIO_DVI_DDC: 5516a93cb25SAlex Deucher i2c.hw_capable = true; 5526a93cb25SAlex Deucher break; 5536a93cb25SAlex Deucher case RADEON_GPIO_MONID: 5546a93cb25SAlex Deucher /* hw i2c on RADEON_GPIO_MONID doesn't seem to work 5556a93cb25SAlex Deucher * reliably on some pre-r4xx hardware; not sure why. 5566a93cb25SAlex Deucher */ 5576a93cb25SAlex Deucher i2c.hw_capable = false; 5586a93cb25SAlex Deucher break; 5596a93cb25SAlex Deucher default: 5606a93cb25SAlex Deucher i2c.hw_capable = false; 5616a93cb25SAlex Deucher break; 5626a93cb25SAlex Deucher } 563*40bacf16SAlex Deucher break; 564*40bacf16SAlex Deucher default: 565*40bacf16SAlex Deucher i2c.hw_capable = false; 566*40bacf16SAlex Deucher break; 5676a93cb25SAlex Deucher } 5686a93cb25SAlex Deucher i2c.mm_i2c = false; 5696a93cb25SAlex Deucher i2c.i2c_id = 0; 5706a93cb25SAlex Deucher 571771fe6b9SJerome Glisse if (ddc_line) 572771fe6b9SJerome Glisse i2c.valid = true; 573771fe6b9SJerome Glisse else 574771fe6b9SJerome Glisse i2c.valid = false; 575771fe6b9SJerome Glisse 576771fe6b9SJerome Glisse return i2c; 577771fe6b9SJerome Glisse } 578771fe6b9SJerome Glisse 579771fe6b9SJerome Glisse bool radeon_combios_get_clock_info(struct drm_device *dev) 580771fe6b9SJerome Glisse { 581771fe6b9SJerome Glisse struct radeon_device *rdev = dev->dev_private; 582771fe6b9SJerome Glisse uint16_t pll_info; 583771fe6b9SJerome Glisse struct radeon_pll *p1pll = &rdev->clock.p1pll; 584771fe6b9SJerome Glisse struct radeon_pll *p2pll = &rdev->clock.p2pll; 585771fe6b9SJerome Glisse struct radeon_pll *spll = &rdev->clock.spll; 586771fe6b9SJerome Glisse struct radeon_pll *mpll = &rdev->clock.mpll; 587771fe6b9SJerome Glisse int8_t rev; 588771fe6b9SJerome Glisse uint16_t sclk, mclk; 589771fe6b9SJerome Glisse 590771fe6b9SJerome Glisse if (rdev->bios == NULL) 5914b30b870SDave Airlie return false; 592771fe6b9SJerome Glisse 593771fe6b9SJerome Glisse pll_info = combios_get_table_offset(dev, COMBIOS_PLL_INFO_TABLE); 594771fe6b9SJerome Glisse if (pll_info) { 595771fe6b9SJerome Glisse rev = RBIOS8(pll_info); 596771fe6b9SJerome Glisse 597771fe6b9SJerome Glisse /* pixel clocks */ 598771fe6b9SJerome Glisse p1pll->reference_freq = RBIOS16(pll_info + 0xe); 599771fe6b9SJerome Glisse p1pll->reference_div = RBIOS16(pll_info + 0x10); 600771fe6b9SJerome Glisse p1pll->pll_out_min = RBIOS32(pll_info + 0x12); 601771fe6b9SJerome Glisse p1pll->pll_out_max = RBIOS32(pll_info + 0x16); 602771fe6b9SJerome Glisse 603771fe6b9SJerome Glisse if (rev > 9) { 604771fe6b9SJerome Glisse p1pll->pll_in_min = RBIOS32(pll_info + 0x36); 605771fe6b9SJerome Glisse p1pll->pll_in_max = RBIOS32(pll_info + 0x3a); 606771fe6b9SJerome Glisse } else { 607771fe6b9SJerome Glisse p1pll->pll_in_min = 40; 608771fe6b9SJerome Glisse p1pll->pll_in_max = 500; 609771fe6b9SJerome Glisse } 610771fe6b9SJerome Glisse *p2pll = *p1pll; 611771fe6b9SJerome Glisse 612771fe6b9SJerome Glisse /* system clock */ 613771fe6b9SJerome Glisse spll->reference_freq = RBIOS16(pll_info + 0x1a); 614771fe6b9SJerome Glisse spll->reference_div = RBIOS16(pll_info + 0x1c); 615771fe6b9SJerome Glisse spll->pll_out_min = RBIOS32(pll_info + 0x1e); 616771fe6b9SJerome Glisse spll->pll_out_max = RBIOS32(pll_info + 0x22); 617771fe6b9SJerome Glisse 618771fe6b9SJerome Glisse if (rev > 10) { 619771fe6b9SJerome Glisse spll->pll_in_min = RBIOS32(pll_info + 0x48); 620771fe6b9SJerome Glisse spll->pll_in_max = RBIOS32(pll_info + 0x4c); 621771fe6b9SJerome Glisse } else { 622771fe6b9SJerome Glisse /* ??? */ 623771fe6b9SJerome Glisse spll->pll_in_min = 40; 624771fe6b9SJerome Glisse spll->pll_in_max = 500; 625771fe6b9SJerome Glisse } 626771fe6b9SJerome Glisse 627771fe6b9SJerome Glisse /* memory clock */ 628771fe6b9SJerome Glisse mpll->reference_freq = RBIOS16(pll_info + 0x26); 629771fe6b9SJerome Glisse mpll->reference_div = RBIOS16(pll_info + 0x28); 630771fe6b9SJerome Glisse mpll->pll_out_min = RBIOS32(pll_info + 0x2a); 631771fe6b9SJerome Glisse mpll->pll_out_max = RBIOS32(pll_info + 0x2e); 632771fe6b9SJerome Glisse 633771fe6b9SJerome Glisse if (rev > 10) { 634771fe6b9SJerome Glisse mpll->pll_in_min = RBIOS32(pll_info + 0x5a); 635771fe6b9SJerome Glisse mpll->pll_in_max = RBIOS32(pll_info + 0x5e); 636771fe6b9SJerome Glisse } else { 637771fe6b9SJerome Glisse /* ??? */ 638771fe6b9SJerome Glisse mpll->pll_in_min = 40; 639771fe6b9SJerome Glisse mpll->pll_in_max = 500; 640771fe6b9SJerome Glisse } 641771fe6b9SJerome Glisse 642771fe6b9SJerome Glisse /* default sclk/mclk */ 643771fe6b9SJerome Glisse sclk = RBIOS16(pll_info + 0xa); 644771fe6b9SJerome Glisse mclk = RBIOS16(pll_info + 0x8); 645771fe6b9SJerome Glisse if (sclk == 0) 646771fe6b9SJerome Glisse sclk = 200 * 100; 647771fe6b9SJerome Glisse if (mclk == 0) 648771fe6b9SJerome Glisse mclk = 200 * 100; 649771fe6b9SJerome Glisse 650771fe6b9SJerome Glisse rdev->clock.default_sclk = sclk; 651771fe6b9SJerome Glisse rdev->clock.default_mclk = mclk; 652771fe6b9SJerome Glisse 653771fe6b9SJerome Glisse return true; 654771fe6b9SJerome Glisse } 655771fe6b9SJerome Glisse return false; 656771fe6b9SJerome Glisse } 657771fe6b9SJerome Glisse 65806b6476dSAlex Deucher bool radeon_combios_sideport_present(struct radeon_device *rdev) 65906b6476dSAlex Deucher { 66006b6476dSAlex Deucher struct drm_device *dev = rdev->ddev; 66106b6476dSAlex Deucher u16 igp_info; 66206b6476dSAlex Deucher 66306b6476dSAlex Deucher igp_info = combios_get_table_offset(dev, COMBIOS_INTEGRATED_SYSTEM_INFO_TABLE); 66406b6476dSAlex Deucher 66506b6476dSAlex Deucher if (igp_info) { 66606b6476dSAlex Deucher if (RBIOS16(igp_info + 0x4)) 66706b6476dSAlex Deucher return true; 66806b6476dSAlex Deucher } 66906b6476dSAlex Deucher return false; 67006b6476dSAlex Deucher } 67106b6476dSAlex Deucher 672246263ccSAlex Deucher static const uint32_t default_primarydac_adj[CHIP_LAST] = { 673246263ccSAlex Deucher 0x00000808, /* r100 */ 674246263ccSAlex Deucher 0x00000808, /* rv100 */ 675246263ccSAlex Deucher 0x00000808, /* rs100 */ 676246263ccSAlex Deucher 0x00000808, /* rv200 */ 677246263ccSAlex Deucher 0x00000808, /* rs200 */ 678246263ccSAlex Deucher 0x00000808, /* r200 */ 679246263ccSAlex Deucher 0x00000808, /* rv250 */ 680246263ccSAlex Deucher 0x00000000, /* rs300 */ 681246263ccSAlex Deucher 0x00000808, /* rv280 */ 682246263ccSAlex Deucher 0x00000808, /* r300 */ 683246263ccSAlex Deucher 0x00000808, /* r350 */ 684246263ccSAlex Deucher 0x00000808, /* rv350 */ 685246263ccSAlex Deucher 0x00000808, /* rv380 */ 686246263ccSAlex Deucher 0x00000808, /* r420 */ 687246263ccSAlex Deucher 0x00000808, /* r423 */ 688246263ccSAlex Deucher 0x00000808, /* rv410 */ 689246263ccSAlex Deucher 0x00000000, /* rs400 */ 690246263ccSAlex Deucher 0x00000000, /* rs480 */ 691246263ccSAlex Deucher }; 692246263ccSAlex Deucher 693246263ccSAlex Deucher static void radeon_legacy_get_primary_dac_info_from_table(struct radeon_device *rdev, 694246263ccSAlex Deucher struct radeon_encoder_primary_dac *p_dac) 695246263ccSAlex Deucher { 696246263ccSAlex Deucher p_dac->ps2_pdac_adj = default_primarydac_adj[rdev->family]; 697246263ccSAlex Deucher return; 698246263ccSAlex Deucher } 699246263ccSAlex Deucher 700771fe6b9SJerome Glisse struct radeon_encoder_primary_dac *radeon_combios_get_primary_dac_info(struct 701771fe6b9SJerome Glisse radeon_encoder 702771fe6b9SJerome Glisse *encoder) 703771fe6b9SJerome Glisse { 704771fe6b9SJerome Glisse struct drm_device *dev = encoder->base.dev; 705771fe6b9SJerome Glisse struct radeon_device *rdev = dev->dev_private; 706771fe6b9SJerome Glisse uint16_t dac_info; 707771fe6b9SJerome Glisse uint8_t rev, bg, dac; 708771fe6b9SJerome Glisse struct radeon_encoder_primary_dac *p_dac = NULL; 709246263ccSAlex Deucher int found = 0; 710771fe6b9SJerome Glisse 711246263ccSAlex Deucher p_dac = kzalloc(sizeof(struct radeon_encoder_primary_dac), 712771fe6b9SJerome Glisse GFP_KERNEL); 713771fe6b9SJerome Glisse 714771fe6b9SJerome Glisse if (!p_dac) 715771fe6b9SJerome Glisse return NULL; 716771fe6b9SJerome Glisse 717246263ccSAlex Deucher if (rdev->bios == NULL) 718246263ccSAlex Deucher goto out; 719246263ccSAlex Deucher 720246263ccSAlex Deucher /* check CRT table */ 721246263ccSAlex Deucher dac_info = combios_get_table_offset(dev, COMBIOS_CRT_INFO_TABLE); 722246263ccSAlex Deucher if (dac_info) { 723771fe6b9SJerome Glisse rev = RBIOS8(dac_info) & 0x3; 724771fe6b9SJerome Glisse if (rev < 2) { 725771fe6b9SJerome Glisse bg = RBIOS8(dac_info + 0x2) & 0xf; 726771fe6b9SJerome Glisse dac = (RBIOS8(dac_info + 0x2) >> 4) & 0xf; 727771fe6b9SJerome Glisse p_dac->ps2_pdac_adj = (bg << 8) | (dac); 728771fe6b9SJerome Glisse } else { 729771fe6b9SJerome Glisse bg = RBIOS8(dac_info + 0x2) & 0xf; 730771fe6b9SJerome Glisse dac = RBIOS8(dac_info + 0x3) & 0xf; 731771fe6b9SJerome Glisse p_dac->ps2_pdac_adj = (bg << 8) | (dac); 732771fe6b9SJerome Glisse } 733246263ccSAlex Deucher found = 1; 734771fe6b9SJerome Glisse } 735771fe6b9SJerome Glisse 736246263ccSAlex Deucher out: 737246263ccSAlex Deucher if (!found) /* fallback to defaults */ 738246263ccSAlex Deucher radeon_legacy_get_primary_dac_info_from_table(rdev, p_dac); 739246263ccSAlex Deucher 740771fe6b9SJerome Glisse return p_dac; 741771fe6b9SJerome Glisse } 742771fe6b9SJerome Glisse 743d79766faSAlex Deucher enum radeon_tv_std 744d79766faSAlex Deucher radeon_combios_get_tv_info(struct radeon_device *rdev) 745771fe6b9SJerome Glisse { 746d79766faSAlex Deucher struct drm_device *dev = rdev->ddev; 747771fe6b9SJerome Glisse uint16_t tv_info; 748771fe6b9SJerome Glisse enum radeon_tv_std tv_std = TV_STD_NTSC; 749771fe6b9SJerome Glisse 75011f3b59eSMichel Dänzer if (rdev->bios == NULL) 75111f3b59eSMichel Dänzer return tv_std; 75211f3b59eSMichel Dänzer 753771fe6b9SJerome Glisse tv_info = combios_get_table_offset(dev, COMBIOS_TV_INFO_TABLE); 754771fe6b9SJerome Glisse if (tv_info) { 755771fe6b9SJerome Glisse if (RBIOS8(tv_info + 6) == 'T') { 756771fe6b9SJerome Glisse switch (RBIOS8(tv_info + 7) & 0xf) { 757771fe6b9SJerome Glisse case 1: 758771fe6b9SJerome Glisse tv_std = TV_STD_NTSC; 759771fe6b9SJerome Glisse DRM_INFO("Default TV standard: NTSC\n"); 760771fe6b9SJerome Glisse break; 761771fe6b9SJerome Glisse case 2: 762771fe6b9SJerome Glisse tv_std = TV_STD_PAL; 763771fe6b9SJerome Glisse DRM_INFO("Default TV standard: PAL\n"); 764771fe6b9SJerome Glisse break; 765771fe6b9SJerome Glisse case 3: 766771fe6b9SJerome Glisse tv_std = TV_STD_PAL_M; 767771fe6b9SJerome Glisse DRM_INFO("Default TV standard: PAL-M\n"); 768771fe6b9SJerome Glisse break; 769771fe6b9SJerome Glisse case 4: 770771fe6b9SJerome Glisse tv_std = TV_STD_PAL_60; 771771fe6b9SJerome Glisse DRM_INFO("Default TV standard: PAL-60\n"); 772771fe6b9SJerome Glisse break; 773771fe6b9SJerome Glisse case 5: 774771fe6b9SJerome Glisse tv_std = TV_STD_NTSC_J; 775771fe6b9SJerome Glisse DRM_INFO("Default TV standard: NTSC-J\n"); 776771fe6b9SJerome Glisse break; 777771fe6b9SJerome Glisse case 6: 778771fe6b9SJerome Glisse tv_std = TV_STD_SCART_PAL; 779771fe6b9SJerome Glisse DRM_INFO("Default TV standard: SCART-PAL\n"); 780771fe6b9SJerome Glisse break; 781771fe6b9SJerome Glisse default: 782771fe6b9SJerome Glisse tv_std = TV_STD_NTSC; 783771fe6b9SJerome Glisse DRM_INFO 784771fe6b9SJerome Glisse ("Unknown TV standard; defaulting to NTSC\n"); 785771fe6b9SJerome Glisse break; 786771fe6b9SJerome Glisse } 787771fe6b9SJerome Glisse 788771fe6b9SJerome Glisse switch ((RBIOS8(tv_info + 9) >> 2) & 0x3) { 789771fe6b9SJerome Glisse case 0: 790771fe6b9SJerome Glisse DRM_INFO("29.498928713 MHz TV ref clk\n"); 791771fe6b9SJerome Glisse break; 792771fe6b9SJerome Glisse case 1: 793771fe6b9SJerome Glisse DRM_INFO("28.636360000 MHz TV ref clk\n"); 794771fe6b9SJerome Glisse break; 795771fe6b9SJerome Glisse case 2: 796771fe6b9SJerome Glisse DRM_INFO("14.318180000 MHz TV ref clk\n"); 797771fe6b9SJerome Glisse break; 798771fe6b9SJerome Glisse case 3: 799771fe6b9SJerome Glisse DRM_INFO("27.000000000 MHz TV ref clk\n"); 800771fe6b9SJerome Glisse break; 801771fe6b9SJerome Glisse default: 802771fe6b9SJerome Glisse break; 803771fe6b9SJerome Glisse } 804771fe6b9SJerome Glisse } 805771fe6b9SJerome Glisse } 806771fe6b9SJerome Glisse return tv_std; 807771fe6b9SJerome Glisse } 808771fe6b9SJerome Glisse 809771fe6b9SJerome Glisse static const uint32_t default_tvdac_adj[CHIP_LAST] = { 810771fe6b9SJerome Glisse 0x00000000, /* r100 */ 811771fe6b9SJerome Glisse 0x00280000, /* rv100 */ 812771fe6b9SJerome Glisse 0x00000000, /* rs100 */ 813771fe6b9SJerome Glisse 0x00880000, /* rv200 */ 814771fe6b9SJerome Glisse 0x00000000, /* rs200 */ 815771fe6b9SJerome Glisse 0x00000000, /* r200 */ 816771fe6b9SJerome Glisse 0x00770000, /* rv250 */ 817771fe6b9SJerome Glisse 0x00290000, /* rs300 */ 818771fe6b9SJerome Glisse 0x00560000, /* rv280 */ 819771fe6b9SJerome Glisse 0x00780000, /* r300 */ 820771fe6b9SJerome Glisse 0x00770000, /* r350 */ 821771fe6b9SJerome Glisse 0x00780000, /* rv350 */ 822771fe6b9SJerome Glisse 0x00780000, /* rv380 */ 823771fe6b9SJerome Glisse 0x01080000, /* r420 */ 824771fe6b9SJerome Glisse 0x01080000, /* r423 */ 825771fe6b9SJerome Glisse 0x01080000, /* rv410 */ 826771fe6b9SJerome Glisse 0x00780000, /* rs400 */ 827771fe6b9SJerome Glisse 0x00780000, /* rs480 */ 828771fe6b9SJerome Glisse }; 829771fe6b9SJerome Glisse 8306a719e05SDave Airlie static void radeon_legacy_get_tv_dac_info_from_table(struct radeon_device *rdev, 8316a719e05SDave Airlie struct radeon_encoder_tv_dac *tv_dac) 832771fe6b9SJerome Glisse { 833771fe6b9SJerome Glisse tv_dac->ps2_tvdac_adj = default_tvdac_adj[rdev->family]; 834771fe6b9SJerome Glisse if ((rdev->flags & RADEON_IS_MOBILITY) && (rdev->family == CHIP_RV250)) 835771fe6b9SJerome Glisse tv_dac->ps2_tvdac_adj = 0x00880000; 836771fe6b9SJerome Glisse tv_dac->pal_tvdac_adj = tv_dac->ps2_tvdac_adj; 837771fe6b9SJerome Glisse tv_dac->ntsc_tvdac_adj = tv_dac->ps2_tvdac_adj; 8386a719e05SDave Airlie return; 839771fe6b9SJerome Glisse } 840771fe6b9SJerome Glisse 841771fe6b9SJerome Glisse struct radeon_encoder_tv_dac *radeon_combios_get_tv_dac_info(struct 842771fe6b9SJerome Glisse radeon_encoder 843771fe6b9SJerome Glisse *encoder) 844771fe6b9SJerome Glisse { 845771fe6b9SJerome Glisse struct drm_device *dev = encoder->base.dev; 846771fe6b9SJerome Glisse struct radeon_device *rdev = dev->dev_private; 847771fe6b9SJerome Glisse uint16_t dac_info; 848771fe6b9SJerome Glisse uint8_t rev, bg, dac; 849771fe6b9SJerome Glisse struct radeon_encoder_tv_dac *tv_dac = NULL; 8506a719e05SDave Airlie int found = 0; 8516a719e05SDave Airlie 8526a719e05SDave Airlie tv_dac = kzalloc(sizeof(struct radeon_encoder_tv_dac), GFP_KERNEL); 8536a719e05SDave Airlie if (!tv_dac) 8546a719e05SDave Airlie return NULL; 855771fe6b9SJerome Glisse 856771fe6b9SJerome Glisse if (rdev->bios == NULL) 8576a719e05SDave Airlie goto out; 858771fe6b9SJerome Glisse 859771fe6b9SJerome Glisse /* first check TV table */ 860771fe6b9SJerome Glisse dac_info = combios_get_table_offset(dev, COMBIOS_TV_INFO_TABLE); 861771fe6b9SJerome Glisse if (dac_info) { 862771fe6b9SJerome Glisse rev = RBIOS8(dac_info + 0x3); 863771fe6b9SJerome Glisse if (rev > 4) { 864771fe6b9SJerome Glisse bg = RBIOS8(dac_info + 0xc) & 0xf; 865771fe6b9SJerome Glisse dac = RBIOS8(dac_info + 0xd) & 0xf; 866771fe6b9SJerome Glisse tv_dac->ps2_tvdac_adj = (bg << 16) | (dac << 20); 867771fe6b9SJerome Glisse 868771fe6b9SJerome Glisse bg = RBIOS8(dac_info + 0xe) & 0xf; 869771fe6b9SJerome Glisse dac = RBIOS8(dac_info + 0xf) & 0xf; 870771fe6b9SJerome Glisse tv_dac->pal_tvdac_adj = (bg << 16) | (dac << 20); 871771fe6b9SJerome Glisse 872771fe6b9SJerome Glisse bg = RBIOS8(dac_info + 0x10) & 0xf; 873771fe6b9SJerome Glisse dac = RBIOS8(dac_info + 0x11) & 0xf; 874771fe6b9SJerome Glisse tv_dac->ntsc_tvdac_adj = (bg << 16) | (dac << 20); 8756a719e05SDave Airlie found = 1; 876771fe6b9SJerome Glisse } else if (rev > 1) { 877771fe6b9SJerome Glisse bg = RBIOS8(dac_info + 0xc) & 0xf; 878771fe6b9SJerome Glisse dac = (RBIOS8(dac_info + 0xc) >> 4) & 0xf; 879771fe6b9SJerome Glisse tv_dac->ps2_tvdac_adj = (bg << 16) | (dac << 20); 880771fe6b9SJerome Glisse 881771fe6b9SJerome Glisse bg = RBIOS8(dac_info + 0xd) & 0xf; 882771fe6b9SJerome Glisse dac = (RBIOS8(dac_info + 0xd) >> 4) & 0xf; 883771fe6b9SJerome Glisse tv_dac->pal_tvdac_adj = (bg << 16) | (dac << 20); 884771fe6b9SJerome Glisse 885771fe6b9SJerome Glisse bg = RBIOS8(dac_info + 0xe) & 0xf; 886771fe6b9SJerome Glisse dac = (RBIOS8(dac_info + 0xe) >> 4) & 0xf; 887771fe6b9SJerome Glisse tv_dac->ntsc_tvdac_adj = (bg << 16) | (dac << 20); 8886a719e05SDave Airlie found = 1; 889771fe6b9SJerome Glisse } 890d79766faSAlex Deucher tv_dac->tv_std = radeon_combios_get_tv_info(rdev); 8916a719e05SDave Airlie } 8926a719e05SDave Airlie if (!found) { 893771fe6b9SJerome Glisse /* then check CRT table */ 894771fe6b9SJerome Glisse dac_info = 895771fe6b9SJerome Glisse combios_get_table_offset(dev, COMBIOS_CRT_INFO_TABLE); 896771fe6b9SJerome Glisse if (dac_info) { 897771fe6b9SJerome Glisse rev = RBIOS8(dac_info) & 0x3; 898771fe6b9SJerome Glisse if (rev < 2) { 899771fe6b9SJerome Glisse bg = RBIOS8(dac_info + 0x3) & 0xf; 900771fe6b9SJerome Glisse dac = (RBIOS8(dac_info + 0x3) >> 4) & 0xf; 901771fe6b9SJerome Glisse tv_dac->ps2_tvdac_adj = 902771fe6b9SJerome Glisse (bg << 16) | (dac << 20); 903771fe6b9SJerome Glisse tv_dac->pal_tvdac_adj = tv_dac->ps2_tvdac_adj; 904771fe6b9SJerome Glisse tv_dac->ntsc_tvdac_adj = tv_dac->ps2_tvdac_adj; 9056a719e05SDave Airlie found = 1; 906771fe6b9SJerome Glisse } else { 907771fe6b9SJerome Glisse bg = RBIOS8(dac_info + 0x4) & 0xf; 908771fe6b9SJerome Glisse dac = RBIOS8(dac_info + 0x5) & 0xf; 909771fe6b9SJerome Glisse tv_dac->ps2_tvdac_adj = 910771fe6b9SJerome Glisse (bg << 16) | (dac << 20); 911771fe6b9SJerome Glisse tv_dac->pal_tvdac_adj = tv_dac->ps2_tvdac_adj; 912771fe6b9SJerome Glisse tv_dac->ntsc_tvdac_adj = tv_dac->ps2_tvdac_adj; 9136a719e05SDave Airlie found = 1; 914771fe6b9SJerome Glisse } 9156fe7ac3fSAlex Deucher } else { 9166fe7ac3fSAlex Deucher DRM_INFO("No TV DAC info found in BIOS\n"); 917771fe6b9SJerome Glisse } 918771fe6b9SJerome Glisse } 919771fe6b9SJerome Glisse 9206a719e05SDave Airlie out: 9216a719e05SDave Airlie if (!found) /* fallback to defaults */ 9226a719e05SDave Airlie radeon_legacy_get_tv_dac_info_from_table(rdev, tv_dac); 9236a719e05SDave Airlie 924771fe6b9SJerome Glisse return tv_dac; 925771fe6b9SJerome Glisse } 926771fe6b9SJerome Glisse 927771fe6b9SJerome Glisse static struct radeon_encoder_lvds *radeon_legacy_get_lvds_info_from_regs(struct 928771fe6b9SJerome Glisse radeon_device 929771fe6b9SJerome Glisse *rdev) 930771fe6b9SJerome Glisse { 931771fe6b9SJerome Glisse struct radeon_encoder_lvds *lvds = NULL; 932771fe6b9SJerome Glisse uint32_t fp_vert_stretch, fp_horz_stretch; 933771fe6b9SJerome Glisse uint32_t ppll_div_sel, ppll_val; 9348b5c7444SMichel Dänzer uint32_t lvds_ss_gen_cntl = RREG32(RADEON_LVDS_SS_GEN_CNTL); 935771fe6b9SJerome Glisse 936771fe6b9SJerome Glisse lvds = kzalloc(sizeof(struct radeon_encoder_lvds), GFP_KERNEL); 937771fe6b9SJerome Glisse 938771fe6b9SJerome Glisse if (!lvds) 939771fe6b9SJerome Glisse return NULL; 940771fe6b9SJerome Glisse 941771fe6b9SJerome Glisse fp_vert_stretch = RREG32(RADEON_FP_VERT_STRETCH); 942771fe6b9SJerome Glisse fp_horz_stretch = RREG32(RADEON_FP_HORZ_STRETCH); 943771fe6b9SJerome Glisse 9448b5c7444SMichel Dänzer /* These should be fail-safe defaults, fingers crossed */ 9458b5c7444SMichel Dänzer lvds->panel_pwr_delay = 200; 9468b5c7444SMichel Dänzer lvds->panel_vcc_delay = 2000; 9478b5c7444SMichel Dänzer 9488b5c7444SMichel Dänzer lvds->lvds_gen_cntl = RREG32(RADEON_LVDS_GEN_CNTL); 9498b5c7444SMichel Dänzer lvds->panel_digon_delay = (lvds_ss_gen_cntl >> RADEON_LVDS_PWRSEQ_DELAY1_SHIFT) & 0xf; 9508b5c7444SMichel Dänzer lvds->panel_blon_delay = (lvds_ss_gen_cntl >> RADEON_LVDS_PWRSEQ_DELAY2_SHIFT) & 0xf; 9518b5c7444SMichel Dänzer 952771fe6b9SJerome Glisse if (fp_vert_stretch & RADEON_VERT_STRETCH_ENABLE) 953de2103e4SAlex Deucher lvds->native_mode.vdisplay = 954771fe6b9SJerome Glisse ((fp_vert_stretch & RADEON_VERT_PANEL_SIZE) >> 955771fe6b9SJerome Glisse RADEON_VERT_PANEL_SHIFT) + 1; 956771fe6b9SJerome Glisse else 957de2103e4SAlex Deucher lvds->native_mode.vdisplay = 958771fe6b9SJerome Glisse (RREG32(RADEON_CRTC_V_TOTAL_DISP) >> 16) + 1; 959771fe6b9SJerome Glisse 960771fe6b9SJerome Glisse if (fp_horz_stretch & RADEON_HORZ_STRETCH_ENABLE) 961de2103e4SAlex Deucher lvds->native_mode.hdisplay = 962771fe6b9SJerome Glisse (((fp_horz_stretch & RADEON_HORZ_PANEL_SIZE) >> 963771fe6b9SJerome Glisse RADEON_HORZ_PANEL_SHIFT) + 1) * 8; 964771fe6b9SJerome Glisse else 965de2103e4SAlex Deucher lvds->native_mode.hdisplay = 966771fe6b9SJerome Glisse ((RREG32(RADEON_CRTC_H_TOTAL_DISP) >> 16) + 1) * 8; 967771fe6b9SJerome Glisse 968de2103e4SAlex Deucher if ((lvds->native_mode.hdisplay < 640) || 969de2103e4SAlex Deucher (lvds->native_mode.vdisplay < 480)) { 970de2103e4SAlex Deucher lvds->native_mode.hdisplay = 640; 971de2103e4SAlex Deucher lvds->native_mode.vdisplay = 480; 972771fe6b9SJerome Glisse } 973771fe6b9SJerome Glisse 974771fe6b9SJerome Glisse ppll_div_sel = RREG8(RADEON_CLOCK_CNTL_INDEX + 1) & 0x3; 975771fe6b9SJerome Glisse ppll_val = RREG32_PLL(RADEON_PPLL_DIV_0 + ppll_div_sel); 976771fe6b9SJerome Glisse if ((ppll_val & 0x000707ff) == 0x1bb) 977771fe6b9SJerome Glisse lvds->use_bios_dividers = false; 978771fe6b9SJerome Glisse else { 979771fe6b9SJerome Glisse lvds->panel_ref_divider = 980771fe6b9SJerome Glisse RREG32_PLL(RADEON_PPLL_REF_DIV) & 0x3ff; 981771fe6b9SJerome Glisse lvds->panel_post_divider = (ppll_val >> 16) & 0x7; 982771fe6b9SJerome Glisse lvds->panel_fb_divider = ppll_val & 0x7ff; 983771fe6b9SJerome Glisse 984771fe6b9SJerome Glisse if ((lvds->panel_ref_divider != 0) && 985771fe6b9SJerome Glisse (lvds->panel_fb_divider > 3)) 986771fe6b9SJerome Glisse lvds->use_bios_dividers = true; 987771fe6b9SJerome Glisse } 988771fe6b9SJerome Glisse lvds->panel_vcc_delay = 200; 989771fe6b9SJerome Glisse 990771fe6b9SJerome Glisse DRM_INFO("Panel info derived from registers\n"); 991de2103e4SAlex Deucher DRM_INFO("Panel Size %dx%d\n", lvds->native_mode.hdisplay, 992de2103e4SAlex Deucher lvds->native_mode.vdisplay); 993771fe6b9SJerome Glisse 994771fe6b9SJerome Glisse return lvds; 995771fe6b9SJerome Glisse } 996771fe6b9SJerome Glisse 997771fe6b9SJerome Glisse struct radeon_encoder_lvds *radeon_combios_get_lvds_info(struct radeon_encoder 998771fe6b9SJerome Glisse *encoder) 999771fe6b9SJerome Glisse { 1000771fe6b9SJerome Glisse struct drm_device *dev = encoder->base.dev; 1001771fe6b9SJerome Glisse struct radeon_device *rdev = dev->dev_private; 1002771fe6b9SJerome Glisse uint16_t lcd_info; 1003771fe6b9SJerome Glisse uint32_t panel_setup; 1004771fe6b9SJerome Glisse char stmp[30]; 1005771fe6b9SJerome Glisse int tmp, i; 1006771fe6b9SJerome Glisse struct radeon_encoder_lvds *lvds = NULL; 1007771fe6b9SJerome Glisse 10088dfaa8a7SMichel Dänzer if (rdev->bios == NULL) { 10098dfaa8a7SMichel Dänzer lvds = radeon_legacy_get_lvds_info_from_regs(rdev); 10108dfaa8a7SMichel Dänzer goto out; 10118dfaa8a7SMichel Dänzer } 1012771fe6b9SJerome Glisse 1013771fe6b9SJerome Glisse lcd_info = combios_get_table_offset(dev, COMBIOS_LCD_INFO_TABLE); 1014771fe6b9SJerome Glisse 1015771fe6b9SJerome Glisse if (lcd_info) { 1016771fe6b9SJerome Glisse lvds = kzalloc(sizeof(struct radeon_encoder_lvds), GFP_KERNEL); 1017771fe6b9SJerome Glisse 1018771fe6b9SJerome Glisse if (!lvds) 1019771fe6b9SJerome Glisse return NULL; 1020771fe6b9SJerome Glisse 1021771fe6b9SJerome Glisse for (i = 0; i < 24; i++) 1022771fe6b9SJerome Glisse stmp[i] = RBIOS8(lcd_info + i + 1); 1023771fe6b9SJerome Glisse stmp[24] = 0; 1024771fe6b9SJerome Glisse 1025771fe6b9SJerome Glisse DRM_INFO("Panel ID String: %s\n", stmp); 1026771fe6b9SJerome Glisse 1027de2103e4SAlex Deucher lvds->native_mode.hdisplay = RBIOS16(lcd_info + 0x19); 1028de2103e4SAlex Deucher lvds->native_mode.vdisplay = RBIOS16(lcd_info + 0x1b); 1029771fe6b9SJerome Glisse 1030de2103e4SAlex Deucher DRM_INFO("Panel Size %dx%d\n", lvds->native_mode.hdisplay, 1031de2103e4SAlex Deucher lvds->native_mode.vdisplay); 1032771fe6b9SJerome Glisse 1033771fe6b9SJerome Glisse lvds->panel_vcc_delay = RBIOS16(lcd_info + 0x2c); 103494cf6434SAndrew Morton lvds->panel_vcc_delay = min_t(u16, lvds->panel_vcc_delay, 2000); 1035771fe6b9SJerome Glisse 1036771fe6b9SJerome Glisse lvds->panel_pwr_delay = RBIOS8(lcd_info + 0x24); 1037771fe6b9SJerome Glisse lvds->panel_digon_delay = RBIOS16(lcd_info + 0x38) & 0xf; 1038771fe6b9SJerome Glisse lvds->panel_blon_delay = (RBIOS16(lcd_info + 0x38) >> 4) & 0xf; 1039771fe6b9SJerome Glisse 1040771fe6b9SJerome Glisse lvds->panel_ref_divider = RBIOS16(lcd_info + 0x2e); 1041771fe6b9SJerome Glisse lvds->panel_post_divider = RBIOS8(lcd_info + 0x30); 1042771fe6b9SJerome Glisse lvds->panel_fb_divider = RBIOS16(lcd_info + 0x31); 1043771fe6b9SJerome Glisse if ((lvds->panel_ref_divider != 0) && 1044771fe6b9SJerome Glisse (lvds->panel_fb_divider > 3)) 1045771fe6b9SJerome Glisse lvds->use_bios_dividers = true; 1046771fe6b9SJerome Glisse 1047771fe6b9SJerome Glisse panel_setup = RBIOS32(lcd_info + 0x39); 1048771fe6b9SJerome Glisse lvds->lvds_gen_cntl = 0xff00; 1049771fe6b9SJerome Glisse if (panel_setup & 0x1) 1050771fe6b9SJerome Glisse lvds->lvds_gen_cntl |= RADEON_LVDS_PANEL_FORMAT; 1051771fe6b9SJerome Glisse 1052771fe6b9SJerome Glisse if ((panel_setup >> 4) & 0x1) 1053771fe6b9SJerome Glisse lvds->lvds_gen_cntl |= RADEON_LVDS_PANEL_TYPE; 1054771fe6b9SJerome Glisse 1055771fe6b9SJerome Glisse switch ((panel_setup >> 8) & 0x7) { 1056771fe6b9SJerome Glisse case 0: 1057771fe6b9SJerome Glisse lvds->lvds_gen_cntl |= RADEON_LVDS_NO_FM; 1058771fe6b9SJerome Glisse break; 1059771fe6b9SJerome Glisse case 1: 1060771fe6b9SJerome Glisse lvds->lvds_gen_cntl |= RADEON_LVDS_2_GREY; 1061771fe6b9SJerome Glisse break; 1062771fe6b9SJerome Glisse case 2: 1063771fe6b9SJerome Glisse lvds->lvds_gen_cntl |= RADEON_LVDS_4_GREY; 1064771fe6b9SJerome Glisse break; 1065771fe6b9SJerome Glisse default: 1066771fe6b9SJerome Glisse break; 1067771fe6b9SJerome Glisse } 1068771fe6b9SJerome Glisse 1069771fe6b9SJerome Glisse if ((panel_setup >> 16) & 0x1) 1070771fe6b9SJerome Glisse lvds->lvds_gen_cntl |= RADEON_LVDS_FP_POL_LOW; 1071771fe6b9SJerome Glisse 1072771fe6b9SJerome Glisse if ((panel_setup >> 17) & 0x1) 1073771fe6b9SJerome Glisse lvds->lvds_gen_cntl |= RADEON_LVDS_LP_POL_LOW; 1074771fe6b9SJerome Glisse 1075771fe6b9SJerome Glisse if ((panel_setup >> 18) & 0x1) 1076771fe6b9SJerome Glisse lvds->lvds_gen_cntl |= RADEON_LVDS_DTM_POL_LOW; 1077771fe6b9SJerome Glisse 1078771fe6b9SJerome Glisse if ((panel_setup >> 23) & 0x1) 1079771fe6b9SJerome Glisse lvds->lvds_gen_cntl |= RADEON_LVDS_BL_CLK_SEL; 1080771fe6b9SJerome Glisse 1081771fe6b9SJerome Glisse lvds->lvds_gen_cntl |= (panel_setup & 0xf0000000); 1082771fe6b9SJerome Glisse 1083771fe6b9SJerome Glisse for (i = 0; i < 32; i++) { 1084771fe6b9SJerome Glisse tmp = RBIOS16(lcd_info + 64 + i * 2); 1085771fe6b9SJerome Glisse if (tmp == 0) 1086771fe6b9SJerome Glisse break; 1087771fe6b9SJerome Glisse 1088de2103e4SAlex Deucher if ((RBIOS16(tmp) == lvds->native_mode.hdisplay) && 1089771fe6b9SJerome Glisse (RBIOS16(tmp + 2) == 1090de2103e4SAlex Deucher lvds->native_mode.vdisplay)) { 1091de2103e4SAlex Deucher lvds->native_mode.htotal = RBIOS16(tmp + 17) * 8; 1092de2103e4SAlex Deucher lvds->native_mode.hsync_start = RBIOS16(tmp + 21) * 8; 1093de2103e4SAlex Deucher lvds->native_mode.hsync_end = (RBIOS8(tmp + 23) + 1094de2103e4SAlex Deucher RBIOS16(tmp + 21)) * 8; 1095771fe6b9SJerome Glisse 1096de2103e4SAlex Deucher lvds->native_mode.vtotal = RBIOS16(tmp + 24); 1097de2103e4SAlex Deucher lvds->native_mode.vsync_start = RBIOS16(tmp + 28) & 0x7ff; 1098de2103e4SAlex Deucher lvds->native_mode.vsync_end = 1099de2103e4SAlex Deucher ((RBIOS16(tmp + 28) & 0xf800) >> 11) + 1100de2103e4SAlex Deucher (RBIOS16(tmp + 28) & 0x7ff); 1101de2103e4SAlex Deucher 1102de2103e4SAlex Deucher lvds->native_mode.clock = RBIOS16(tmp + 9) * 10; 1103771fe6b9SJerome Glisse lvds->native_mode.flags = 0; 1104de2103e4SAlex Deucher /* set crtc values */ 1105de2103e4SAlex Deucher drm_mode_set_crtcinfo(&lvds->native_mode, CRTC_INTERLACE_HALVE_V); 1106de2103e4SAlex Deucher 1107771fe6b9SJerome Glisse } 1108771fe6b9SJerome Glisse } 11096fe7ac3fSAlex Deucher } else { 1110771fe6b9SJerome Glisse DRM_INFO("No panel info found in BIOS\n"); 11118dfaa8a7SMichel Dänzer lvds = radeon_legacy_get_lvds_info_from_regs(rdev); 11126fe7ac3fSAlex Deucher } 11138dfaa8a7SMichel Dänzer out: 11148dfaa8a7SMichel Dänzer if (lvds) 11158dfaa8a7SMichel Dänzer encoder->native_mode = lvds->native_mode; 1116771fe6b9SJerome Glisse return lvds; 1117771fe6b9SJerome Glisse } 1118771fe6b9SJerome Glisse 1119771fe6b9SJerome Glisse static const struct radeon_tmds_pll default_tmds_pll[CHIP_LAST][4] = { 1120771fe6b9SJerome Glisse {{12000, 0xa1b}, {0xffffffff, 0xa3f}, {0, 0}, {0, 0}}, /* CHIP_R100 */ 1121771fe6b9SJerome Glisse {{12000, 0xa1b}, {0xffffffff, 0xa3f}, {0, 0}, {0, 0}}, /* CHIP_RV100 */ 1122771fe6b9SJerome Glisse {{0, 0}, {0, 0}, {0, 0}, {0, 0}}, /* CHIP_RS100 */ 1123771fe6b9SJerome Glisse {{15000, 0xa1b}, {0xffffffff, 0xa3f}, {0, 0}, {0, 0}}, /* CHIP_RV200 */ 1124771fe6b9SJerome Glisse {{12000, 0xa1b}, {0xffffffff, 0xa3f}, {0, 0}, {0, 0}}, /* CHIP_RS200 */ 1125771fe6b9SJerome Glisse {{15000, 0xa1b}, {0xffffffff, 0xa3f}, {0, 0}, {0, 0}}, /* CHIP_R200 */ 1126771fe6b9SJerome Glisse {{15500, 0x81b}, {0xffffffff, 0x83f}, {0, 0}, {0, 0}}, /* CHIP_RV250 */ 1127771fe6b9SJerome Glisse {{0, 0}, {0, 0}, {0, 0}, {0, 0}}, /* CHIP_RS300 */ 1128771fe6b9SJerome Glisse {{13000, 0x400f4}, {15000, 0x400f7}, {0xffffffff, 0x40111}, {0, 0}}, /* CHIP_RV280 */ 1129771fe6b9SJerome Glisse {{0xffffffff, 0xb01cb}, {0, 0}, {0, 0}, {0, 0}}, /* CHIP_R300 */ 1130771fe6b9SJerome Glisse {{0xffffffff, 0xb01cb}, {0, 0}, {0, 0}, {0, 0}}, /* CHIP_R350 */ 1131771fe6b9SJerome Glisse {{15000, 0xb0155}, {0xffffffff, 0xb01cb}, {0, 0}, {0, 0}}, /* CHIP_RV350 */ 1132771fe6b9SJerome Glisse {{15000, 0xb0155}, {0xffffffff, 0xb01cb}, {0, 0}, {0, 0}}, /* CHIP_RV380 */ 1133771fe6b9SJerome Glisse {{0xffffffff, 0xb01cb}, {0, 0}, {0, 0}, {0, 0}}, /* CHIP_R420 */ 1134771fe6b9SJerome Glisse {{0xffffffff, 0xb01cb}, {0, 0}, {0, 0}, {0, 0}}, /* CHIP_R423 */ 1135771fe6b9SJerome Glisse {{0xffffffff, 0xb01cb}, {0, 0}, {0, 0}, {0, 0}}, /* CHIP_RV410 */ 1136fcec570bSAlex Deucher { {0, 0}, {0, 0}, {0, 0}, {0, 0} }, /* CHIP_RS400 */ 1137fcec570bSAlex Deucher { {0, 0}, {0, 0}, {0, 0}, {0, 0} }, /* CHIP_RS480 */ 1138771fe6b9SJerome Glisse }; 1139771fe6b9SJerome Glisse 1140445282dbSDave Airlie bool radeon_legacy_get_tmds_info_from_table(struct radeon_encoder *encoder, 1141445282dbSDave Airlie struct radeon_encoder_int_tmds *tmds) 1142771fe6b9SJerome Glisse { 1143445282dbSDave Airlie struct drm_device *dev = encoder->base.dev; 1144445282dbSDave Airlie struct radeon_device *rdev = dev->dev_private; 1145771fe6b9SJerome Glisse int i; 1146771fe6b9SJerome Glisse 1147771fe6b9SJerome Glisse for (i = 0; i < 4; i++) { 1148771fe6b9SJerome Glisse tmds->tmds_pll[i].value = 1149771fe6b9SJerome Glisse default_tmds_pll[rdev->family][i].value; 1150771fe6b9SJerome Glisse tmds->tmds_pll[i].freq = default_tmds_pll[rdev->family][i].freq; 1151771fe6b9SJerome Glisse } 1152771fe6b9SJerome Glisse 1153445282dbSDave Airlie return true; 1154771fe6b9SJerome Glisse } 1155771fe6b9SJerome Glisse 1156445282dbSDave Airlie bool radeon_legacy_get_tmds_info_from_combios(struct radeon_encoder *encoder, 1157445282dbSDave Airlie struct radeon_encoder_int_tmds *tmds) 1158771fe6b9SJerome Glisse { 1159771fe6b9SJerome Glisse struct drm_device *dev = encoder->base.dev; 1160771fe6b9SJerome Glisse struct radeon_device *rdev = dev->dev_private; 1161771fe6b9SJerome Glisse uint16_t tmds_info; 1162771fe6b9SJerome Glisse int i, n; 1163771fe6b9SJerome Glisse uint8_t ver; 1164771fe6b9SJerome Glisse 1165771fe6b9SJerome Glisse if (rdev->bios == NULL) 1166445282dbSDave Airlie return false; 1167771fe6b9SJerome Glisse 1168771fe6b9SJerome Glisse tmds_info = combios_get_table_offset(dev, COMBIOS_DFP_INFO_TABLE); 1169771fe6b9SJerome Glisse 1170771fe6b9SJerome Glisse if (tmds_info) { 1171771fe6b9SJerome Glisse ver = RBIOS8(tmds_info); 1172771fe6b9SJerome Glisse DRM_INFO("DFP table revision: %d\n", ver); 1173771fe6b9SJerome Glisse if (ver == 3) { 1174771fe6b9SJerome Glisse n = RBIOS8(tmds_info + 5) + 1; 1175771fe6b9SJerome Glisse if (n > 4) 1176771fe6b9SJerome Glisse n = 4; 1177771fe6b9SJerome Glisse for (i = 0; i < n; i++) { 1178771fe6b9SJerome Glisse tmds->tmds_pll[i].value = 1179771fe6b9SJerome Glisse RBIOS32(tmds_info + i * 10 + 0x08); 1180771fe6b9SJerome Glisse tmds->tmds_pll[i].freq = 1181771fe6b9SJerome Glisse RBIOS16(tmds_info + i * 10 + 0x10); 1182771fe6b9SJerome Glisse DRM_DEBUG("TMDS PLL From COMBIOS %u %x\n", 1183771fe6b9SJerome Glisse tmds->tmds_pll[i].freq, 1184771fe6b9SJerome Glisse tmds->tmds_pll[i].value); 1185771fe6b9SJerome Glisse } 1186771fe6b9SJerome Glisse } else if (ver == 4) { 1187771fe6b9SJerome Glisse int stride = 0; 1188771fe6b9SJerome Glisse n = RBIOS8(tmds_info + 5) + 1; 1189771fe6b9SJerome Glisse if (n > 4) 1190771fe6b9SJerome Glisse n = 4; 1191771fe6b9SJerome Glisse for (i = 0; i < n; i++) { 1192771fe6b9SJerome Glisse tmds->tmds_pll[i].value = 1193771fe6b9SJerome Glisse RBIOS32(tmds_info + stride + 0x08); 1194771fe6b9SJerome Glisse tmds->tmds_pll[i].freq = 1195771fe6b9SJerome Glisse RBIOS16(tmds_info + stride + 0x10); 1196771fe6b9SJerome Glisse if (i == 0) 1197771fe6b9SJerome Glisse stride += 10; 1198771fe6b9SJerome Glisse else 1199771fe6b9SJerome Glisse stride += 6; 1200771fe6b9SJerome Glisse DRM_DEBUG("TMDS PLL From COMBIOS %u %x\n", 1201771fe6b9SJerome Glisse tmds->tmds_pll[i].freq, 1202771fe6b9SJerome Glisse tmds->tmds_pll[i].value); 1203771fe6b9SJerome Glisse } 1204771fe6b9SJerome Glisse } 1205fcec570bSAlex Deucher } else { 1206771fe6b9SJerome Glisse DRM_INFO("No TMDS info found in BIOS\n"); 1207fcec570bSAlex Deucher return false; 1208fcec570bSAlex Deucher } 1209445282dbSDave Airlie return true; 1210445282dbSDave Airlie } 1211445282dbSDave Airlie 1212fcec570bSAlex Deucher bool radeon_legacy_get_ext_tmds_info_from_table(struct radeon_encoder *encoder, 1213fcec570bSAlex Deucher struct radeon_encoder_ext_tmds *tmds) 1214771fe6b9SJerome Glisse { 1215771fe6b9SJerome Glisse struct drm_device *dev = encoder->base.dev; 1216771fe6b9SJerome Glisse struct radeon_device *rdev = dev->dev_private; 1217fcec570bSAlex Deucher struct radeon_i2c_bus_rec i2c_bus; 1218fcec570bSAlex Deucher 1219fcec570bSAlex Deucher /* default for macs */ 12206a93cb25SAlex Deucher i2c_bus = combios_setup_i2c_bus(rdev, RADEON_GPIO_MONID); 1221fcec570bSAlex Deucher tmds->i2c_bus = radeon_i2c_create(dev, &i2c_bus, "DVO"); 1222fcec570bSAlex Deucher 1223fcec570bSAlex Deucher /* XXX some macs have duallink chips */ 1224fcec570bSAlex Deucher switch (rdev->mode_info.connector_table) { 1225fcec570bSAlex Deucher case CT_POWERBOOK_EXTERNAL: 1226fcec570bSAlex Deucher case CT_MINI_EXTERNAL: 1227fcec570bSAlex Deucher default: 1228fcec570bSAlex Deucher tmds->dvo_chip = DVO_SIL164; 1229fcec570bSAlex Deucher tmds->slave_addr = 0x70 >> 1; /* 7 bit addressing */ 1230fcec570bSAlex Deucher break; 1231fcec570bSAlex Deucher } 1232fcec570bSAlex Deucher 1233fcec570bSAlex Deucher return true; 1234fcec570bSAlex Deucher } 1235fcec570bSAlex Deucher 1236fcec570bSAlex Deucher bool radeon_legacy_get_ext_tmds_info_from_combios(struct radeon_encoder *encoder, 1237fcec570bSAlex Deucher struct radeon_encoder_ext_tmds *tmds) 1238fcec570bSAlex Deucher { 1239fcec570bSAlex Deucher struct drm_device *dev = encoder->base.dev; 1240fcec570bSAlex Deucher struct radeon_device *rdev = dev->dev_private; 1241fcec570bSAlex Deucher uint16_t offset; 1242fcec570bSAlex Deucher uint8_t ver, id, blocks, clk, data; 1243fcec570bSAlex Deucher int i; 1244fcec570bSAlex Deucher enum radeon_combios_ddc gpio; 1245fcec570bSAlex Deucher struct radeon_i2c_bus_rec i2c_bus; 1246771fe6b9SJerome Glisse 1247771fe6b9SJerome Glisse if (rdev->bios == NULL) 1248fcec570bSAlex Deucher return false; 1249771fe6b9SJerome Glisse 1250fcec570bSAlex Deucher tmds->i2c_bus = NULL; 1251fcec570bSAlex Deucher if (rdev->flags & RADEON_IS_IGP) { 1252fcec570bSAlex Deucher offset = combios_get_table_offset(dev, COMBIOS_I2C_INFO_TABLE); 1253fcec570bSAlex Deucher if (offset) { 1254fcec570bSAlex Deucher ver = RBIOS8(offset); 1255fcec570bSAlex Deucher DRM_INFO("GPIO Table revision: %d\n", ver); 1256fcec570bSAlex Deucher blocks = RBIOS8(offset + 2); 1257fcec570bSAlex Deucher for (i = 0; i < blocks; i++) { 1258fcec570bSAlex Deucher id = RBIOS8(offset + 3 + (i * 5) + 0); 1259fcec570bSAlex Deucher if (id == 136) { 1260fcec570bSAlex Deucher clk = RBIOS8(offset + 3 + (i * 5) + 3); 1261fcec570bSAlex Deucher data = RBIOS8(offset + 3 + (i * 5) + 4); 1262fcec570bSAlex Deucher i2c_bus.valid = true; 1263fcec570bSAlex Deucher i2c_bus.mask_clk_mask = (1 << clk); 1264fcec570bSAlex Deucher i2c_bus.mask_data_mask = (1 << data); 1265fcec570bSAlex Deucher i2c_bus.a_clk_mask = (1 << clk); 1266fcec570bSAlex Deucher i2c_bus.a_data_mask = (1 << data); 1267fcec570bSAlex Deucher i2c_bus.en_clk_mask = (1 << clk); 1268fcec570bSAlex Deucher i2c_bus.en_data_mask = (1 << data); 1269fcec570bSAlex Deucher i2c_bus.y_clk_mask = (1 << clk); 1270fcec570bSAlex Deucher i2c_bus.y_data_mask = (1 << data); 1271fcec570bSAlex Deucher i2c_bus.mask_clk_reg = RADEON_GPIOPAD_MASK; 1272fcec570bSAlex Deucher i2c_bus.mask_data_reg = RADEON_GPIOPAD_MASK; 1273fcec570bSAlex Deucher i2c_bus.a_clk_reg = RADEON_GPIOPAD_A; 1274fcec570bSAlex Deucher i2c_bus.a_data_reg = RADEON_GPIOPAD_A; 1275fcec570bSAlex Deucher i2c_bus.en_clk_reg = RADEON_GPIOPAD_EN; 1276fcec570bSAlex Deucher i2c_bus.en_data_reg = RADEON_GPIOPAD_EN; 1277fcec570bSAlex Deucher i2c_bus.y_clk_reg = RADEON_GPIOPAD_Y; 1278fcec570bSAlex Deucher i2c_bus.y_data_reg = RADEON_GPIOPAD_Y; 1279fcec570bSAlex Deucher tmds->i2c_bus = radeon_i2c_create(dev, &i2c_bus, "DVO"); 1280fcec570bSAlex Deucher tmds->dvo_chip = DVO_SIL164; 1281fcec570bSAlex Deucher tmds->slave_addr = 0x70 >> 1; /* 7 bit addressing */ 1282fcec570bSAlex Deucher break; 1283771fe6b9SJerome Glisse } 1284771fe6b9SJerome Glisse } 1285fcec570bSAlex Deucher } 1286fcec570bSAlex Deucher } else { 1287fcec570bSAlex Deucher offset = combios_get_table_offset(dev, COMBIOS_EXT_TMDS_INFO_TABLE); 1288fcec570bSAlex Deucher if (offset) { 1289fcec570bSAlex Deucher ver = RBIOS8(offset); 1290fcec570bSAlex Deucher DRM_INFO("External TMDS Table revision: %d\n", ver); 1291fcec570bSAlex Deucher tmds->slave_addr = RBIOS8(offset + 4 + 2); 1292fcec570bSAlex Deucher tmds->slave_addr >>= 1; /* 7 bit addressing */ 1293fcec570bSAlex Deucher gpio = RBIOS8(offset + 4 + 3); 1294fcec570bSAlex Deucher switch (gpio) { 1295fcec570bSAlex Deucher case DDC_MONID: 12966a93cb25SAlex Deucher i2c_bus = combios_setup_i2c_bus(rdev, RADEON_GPIO_MONID); 1297fcec570bSAlex Deucher tmds->i2c_bus = radeon_i2c_create(dev, &i2c_bus, "DVO"); 1298fcec570bSAlex Deucher break; 1299fcec570bSAlex Deucher case DDC_DVI: 13006a93cb25SAlex Deucher i2c_bus = combios_setup_i2c_bus(rdev, RADEON_GPIO_DVI_DDC); 1301fcec570bSAlex Deucher tmds->i2c_bus = radeon_i2c_create(dev, &i2c_bus, "DVO"); 1302fcec570bSAlex Deucher break; 1303fcec570bSAlex Deucher case DDC_VGA: 13046a93cb25SAlex Deucher i2c_bus = combios_setup_i2c_bus(rdev, RADEON_GPIO_VGA_DDC); 1305fcec570bSAlex Deucher tmds->i2c_bus = radeon_i2c_create(dev, &i2c_bus, "DVO"); 1306fcec570bSAlex Deucher break; 1307fcec570bSAlex Deucher case DDC_CRT2: 1308fcec570bSAlex Deucher /* R3xx+ chips don't have GPIO_CRT2_DDC gpio pad */ 1309fcec570bSAlex Deucher if (rdev->family >= CHIP_R300) 13106a93cb25SAlex Deucher i2c_bus = combios_setup_i2c_bus(rdev, RADEON_GPIO_MONID); 1311fcec570bSAlex Deucher else 13126a93cb25SAlex Deucher i2c_bus = combios_setup_i2c_bus(rdev, RADEON_GPIO_CRT2_DDC); 1313fcec570bSAlex Deucher tmds->i2c_bus = radeon_i2c_create(dev, &i2c_bus, "DVO"); 1314fcec570bSAlex Deucher break; 1315fcec570bSAlex Deucher case DDC_LCD: /* MM i2c */ 1316*40bacf16SAlex Deucher i2c_bus.valid = true; 1317*40bacf16SAlex Deucher i2c_bus.hw_capable = true; 1318*40bacf16SAlex Deucher i2c_bus.mm_i2c = true; 1319*40bacf16SAlex Deucher tmds->i2c_bus = radeon_i2c_create(dev, &i2c_bus, "DVO"); 1320fcec570bSAlex Deucher break; 1321fcec570bSAlex Deucher default: 1322fcec570bSAlex Deucher DRM_ERROR("Unsupported gpio %d\n", gpio); 1323fcec570bSAlex Deucher break; 1324fcec570bSAlex Deucher } 1325fcec570bSAlex Deucher } 1326fcec570bSAlex Deucher } 1327fcec570bSAlex Deucher 1328fcec570bSAlex Deucher if (!tmds->i2c_bus) { 1329fcec570bSAlex Deucher DRM_INFO("No valid Ext TMDS info found in BIOS\n"); 1330fcec570bSAlex Deucher return false; 1331fcec570bSAlex Deucher } 1332fcec570bSAlex Deucher 1333fcec570bSAlex Deucher return true; 1334fcec570bSAlex Deucher } 1335771fe6b9SJerome Glisse 1336771fe6b9SJerome Glisse bool radeon_get_legacy_connector_info_from_table(struct drm_device *dev) 1337771fe6b9SJerome Glisse { 1338771fe6b9SJerome Glisse struct radeon_device *rdev = dev->dev_private; 1339771fe6b9SJerome Glisse struct radeon_i2c_bus_rec ddc_i2c; 1340eed45b30SAlex Deucher struct radeon_hpd hpd; 1341771fe6b9SJerome Glisse 1342771fe6b9SJerome Glisse rdev->mode_info.connector_table = radeon_connector_table; 1343771fe6b9SJerome Glisse if (rdev->mode_info.connector_table == CT_NONE) { 1344771fe6b9SJerome Glisse #ifdef CONFIG_PPC_PMAC 1345771fe6b9SJerome Glisse if (machine_is_compatible("PowerBook3,3")) { 1346771fe6b9SJerome Glisse /* powerbook with VGA */ 1347771fe6b9SJerome Glisse rdev->mode_info.connector_table = CT_POWERBOOK_VGA; 1348771fe6b9SJerome Glisse } else if (machine_is_compatible("PowerBook3,4") || 1349771fe6b9SJerome Glisse machine_is_compatible("PowerBook3,5")) { 1350771fe6b9SJerome Glisse /* powerbook with internal tmds */ 1351771fe6b9SJerome Glisse rdev->mode_info.connector_table = CT_POWERBOOK_INTERNAL; 1352771fe6b9SJerome Glisse } else if (machine_is_compatible("PowerBook5,1") || 1353771fe6b9SJerome Glisse machine_is_compatible("PowerBook5,2") || 1354771fe6b9SJerome Glisse machine_is_compatible("PowerBook5,3") || 1355771fe6b9SJerome Glisse machine_is_compatible("PowerBook5,4") || 1356771fe6b9SJerome Glisse machine_is_compatible("PowerBook5,5")) { 1357771fe6b9SJerome Glisse /* powerbook with external single link tmds (sil164) */ 1358771fe6b9SJerome Glisse rdev->mode_info.connector_table = CT_POWERBOOK_EXTERNAL; 1359771fe6b9SJerome Glisse } else if (machine_is_compatible("PowerBook5,6")) { 1360771fe6b9SJerome Glisse /* powerbook with external dual or single link tmds */ 1361771fe6b9SJerome Glisse rdev->mode_info.connector_table = CT_POWERBOOK_EXTERNAL; 1362771fe6b9SJerome Glisse } else if (machine_is_compatible("PowerBook5,7") || 1363771fe6b9SJerome Glisse machine_is_compatible("PowerBook5,8") || 1364771fe6b9SJerome Glisse machine_is_compatible("PowerBook5,9")) { 1365771fe6b9SJerome Glisse /* PowerBook6,2 ? */ 1366771fe6b9SJerome Glisse /* powerbook with external dual link tmds (sil1178?) */ 1367771fe6b9SJerome Glisse rdev->mode_info.connector_table = CT_POWERBOOK_EXTERNAL; 1368771fe6b9SJerome Glisse } else if (machine_is_compatible("PowerBook4,1") || 1369771fe6b9SJerome Glisse machine_is_compatible("PowerBook4,2") || 1370771fe6b9SJerome Glisse machine_is_compatible("PowerBook4,3") || 1371771fe6b9SJerome Glisse machine_is_compatible("PowerBook6,3") || 1372771fe6b9SJerome Glisse machine_is_compatible("PowerBook6,5") || 1373771fe6b9SJerome Glisse machine_is_compatible("PowerBook6,7")) { 1374771fe6b9SJerome Glisse /* ibook */ 1375771fe6b9SJerome Glisse rdev->mode_info.connector_table = CT_IBOOK; 1376771fe6b9SJerome Glisse } else if (machine_is_compatible("PowerMac4,4")) { 1377771fe6b9SJerome Glisse /* emac */ 1378771fe6b9SJerome Glisse rdev->mode_info.connector_table = CT_EMAC; 1379771fe6b9SJerome Glisse } else if (machine_is_compatible("PowerMac10,1")) { 1380771fe6b9SJerome Glisse /* mini with internal tmds */ 1381771fe6b9SJerome Glisse rdev->mode_info.connector_table = CT_MINI_INTERNAL; 1382771fe6b9SJerome Glisse } else if (machine_is_compatible("PowerMac10,2")) { 1383771fe6b9SJerome Glisse /* mini with external tmds */ 1384771fe6b9SJerome Glisse rdev->mode_info.connector_table = CT_MINI_EXTERNAL; 1385771fe6b9SJerome Glisse } else if (machine_is_compatible("PowerMac12,1")) { 1386771fe6b9SJerome Glisse /* PowerMac8,1 ? */ 1387771fe6b9SJerome Glisse /* imac g5 isight */ 1388771fe6b9SJerome Glisse rdev->mode_info.connector_table = CT_IMAC_G5_ISIGHT; 1389771fe6b9SJerome Glisse } else 1390771fe6b9SJerome Glisse #endif /* CONFIG_PPC_PMAC */ 1391771fe6b9SJerome Glisse rdev->mode_info.connector_table = CT_GENERIC; 1392771fe6b9SJerome Glisse } 1393771fe6b9SJerome Glisse 1394771fe6b9SJerome Glisse switch (rdev->mode_info.connector_table) { 1395771fe6b9SJerome Glisse case CT_GENERIC: 1396771fe6b9SJerome Glisse DRM_INFO("Connector Table: %d (generic)\n", 1397771fe6b9SJerome Glisse rdev->mode_info.connector_table); 1398771fe6b9SJerome Glisse /* these are the most common settings */ 1399771fe6b9SJerome Glisse if (rdev->flags & RADEON_SINGLE_CRTC) { 1400771fe6b9SJerome Glisse /* VGA - primary dac */ 14016a93cb25SAlex Deucher ddc_i2c = combios_setup_i2c_bus(rdev, RADEON_GPIO_VGA_DDC); 1402eed45b30SAlex Deucher hpd.hpd = RADEON_HPD_NONE; 1403771fe6b9SJerome Glisse radeon_add_legacy_encoder(dev, 1404771fe6b9SJerome Glisse radeon_get_encoder_id(dev, 1405771fe6b9SJerome Glisse ATOM_DEVICE_CRT1_SUPPORT, 1406771fe6b9SJerome Glisse 1), 1407771fe6b9SJerome Glisse ATOM_DEVICE_CRT1_SUPPORT); 1408771fe6b9SJerome Glisse radeon_add_legacy_connector(dev, 0, 1409771fe6b9SJerome Glisse ATOM_DEVICE_CRT1_SUPPORT, 1410771fe6b9SJerome Glisse DRM_MODE_CONNECTOR_VGA, 1411b75fad06SAlex Deucher &ddc_i2c, 1412eed45b30SAlex Deucher CONNECTOR_OBJECT_ID_VGA, 1413eed45b30SAlex Deucher &hpd); 1414771fe6b9SJerome Glisse } else if (rdev->flags & RADEON_IS_MOBILITY) { 1415771fe6b9SJerome Glisse /* LVDS */ 14166a93cb25SAlex Deucher ddc_i2c = combios_setup_i2c_bus(rdev, 0); 1417eed45b30SAlex Deucher hpd.hpd = RADEON_HPD_NONE; 1418771fe6b9SJerome Glisse radeon_add_legacy_encoder(dev, 1419771fe6b9SJerome Glisse radeon_get_encoder_id(dev, 1420771fe6b9SJerome Glisse ATOM_DEVICE_LCD1_SUPPORT, 1421771fe6b9SJerome Glisse 0), 1422771fe6b9SJerome Glisse ATOM_DEVICE_LCD1_SUPPORT); 1423771fe6b9SJerome Glisse radeon_add_legacy_connector(dev, 0, 1424771fe6b9SJerome Glisse ATOM_DEVICE_LCD1_SUPPORT, 1425771fe6b9SJerome Glisse DRM_MODE_CONNECTOR_LVDS, 1426b75fad06SAlex Deucher &ddc_i2c, 1427eed45b30SAlex Deucher CONNECTOR_OBJECT_ID_LVDS, 1428eed45b30SAlex Deucher &hpd); 1429771fe6b9SJerome Glisse 1430771fe6b9SJerome Glisse /* VGA - primary dac */ 14316a93cb25SAlex Deucher ddc_i2c = combios_setup_i2c_bus(rdev, RADEON_GPIO_VGA_DDC); 1432eed45b30SAlex Deucher hpd.hpd = RADEON_HPD_NONE; 1433771fe6b9SJerome Glisse radeon_add_legacy_encoder(dev, 1434771fe6b9SJerome Glisse radeon_get_encoder_id(dev, 1435771fe6b9SJerome Glisse ATOM_DEVICE_CRT1_SUPPORT, 1436771fe6b9SJerome Glisse 1), 1437771fe6b9SJerome Glisse ATOM_DEVICE_CRT1_SUPPORT); 1438771fe6b9SJerome Glisse radeon_add_legacy_connector(dev, 1, 1439771fe6b9SJerome Glisse ATOM_DEVICE_CRT1_SUPPORT, 1440771fe6b9SJerome Glisse DRM_MODE_CONNECTOR_VGA, 1441b75fad06SAlex Deucher &ddc_i2c, 1442eed45b30SAlex Deucher CONNECTOR_OBJECT_ID_VGA, 1443eed45b30SAlex Deucher &hpd); 1444771fe6b9SJerome Glisse } else { 1445771fe6b9SJerome Glisse /* DVI-I - tv dac, int tmds */ 14466a93cb25SAlex Deucher ddc_i2c = combios_setup_i2c_bus(rdev, RADEON_GPIO_DVI_DDC); 1447eed45b30SAlex Deucher hpd.hpd = RADEON_HPD_1; 1448771fe6b9SJerome Glisse radeon_add_legacy_encoder(dev, 1449771fe6b9SJerome Glisse radeon_get_encoder_id(dev, 1450771fe6b9SJerome Glisse ATOM_DEVICE_DFP1_SUPPORT, 1451771fe6b9SJerome Glisse 0), 1452771fe6b9SJerome Glisse ATOM_DEVICE_DFP1_SUPPORT); 1453771fe6b9SJerome Glisse radeon_add_legacy_encoder(dev, 1454771fe6b9SJerome Glisse radeon_get_encoder_id(dev, 1455771fe6b9SJerome Glisse ATOM_DEVICE_CRT2_SUPPORT, 1456771fe6b9SJerome Glisse 2), 1457771fe6b9SJerome Glisse ATOM_DEVICE_CRT2_SUPPORT); 1458771fe6b9SJerome Glisse radeon_add_legacy_connector(dev, 0, 1459771fe6b9SJerome Glisse ATOM_DEVICE_DFP1_SUPPORT | 1460771fe6b9SJerome Glisse ATOM_DEVICE_CRT2_SUPPORT, 1461771fe6b9SJerome Glisse DRM_MODE_CONNECTOR_DVII, 1462b75fad06SAlex Deucher &ddc_i2c, 1463eed45b30SAlex Deucher CONNECTOR_OBJECT_ID_SINGLE_LINK_DVI_I, 1464eed45b30SAlex Deucher &hpd); 1465771fe6b9SJerome Glisse 1466771fe6b9SJerome Glisse /* VGA - primary dac */ 14676a93cb25SAlex Deucher ddc_i2c = combios_setup_i2c_bus(rdev, RADEON_GPIO_VGA_DDC); 1468eed45b30SAlex Deucher hpd.hpd = RADEON_HPD_NONE; 1469771fe6b9SJerome Glisse radeon_add_legacy_encoder(dev, 1470771fe6b9SJerome Glisse radeon_get_encoder_id(dev, 1471771fe6b9SJerome Glisse ATOM_DEVICE_CRT1_SUPPORT, 1472771fe6b9SJerome Glisse 1), 1473771fe6b9SJerome Glisse ATOM_DEVICE_CRT1_SUPPORT); 1474771fe6b9SJerome Glisse radeon_add_legacy_connector(dev, 1, 1475771fe6b9SJerome Glisse ATOM_DEVICE_CRT1_SUPPORT, 1476771fe6b9SJerome Glisse DRM_MODE_CONNECTOR_VGA, 1477b75fad06SAlex Deucher &ddc_i2c, 1478eed45b30SAlex Deucher CONNECTOR_OBJECT_ID_VGA, 1479eed45b30SAlex Deucher &hpd); 1480771fe6b9SJerome Glisse } 1481771fe6b9SJerome Glisse 1482771fe6b9SJerome Glisse if (rdev->family != CHIP_R100 && rdev->family != CHIP_R200) { 1483771fe6b9SJerome Glisse /* TV - tv dac */ 1484eed45b30SAlex Deucher ddc_i2c.valid = false; 1485eed45b30SAlex Deucher hpd.hpd = RADEON_HPD_NONE; 1486771fe6b9SJerome Glisse radeon_add_legacy_encoder(dev, 1487771fe6b9SJerome Glisse radeon_get_encoder_id(dev, 1488771fe6b9SJerome Glisse ATOM_DEVICE_TV1_SUPPORT, 1489771fe6b9SJerome Glisse 2), 1490771fe6b9SJerome Glisse ATOM_DEVICE_TV1_SUPPORT); 1491771fe6b9SJerome Glisse radeon_add_legacy_connector(dev, 2, 1492771fe6b9SJerome Glisse ATOM_DEVICE_TV1_SUPPORT, 1493771fe6b9SJerome Glisse DRM_MODE_CONNECTOR_SVIDEO, 1494b75fad06SAlex Deucher &ddc_i2c, 1495eed45b30SAlex Deucher CONNECTOR_OBJECT_ID_SVIDEO, 1496eed45b30SAlex Deucher &hpd); 1497771fe6b9SJerome Glisse } 1498771fe6b9SJerome Glisse break; 1499771fe6b9SJerome Glisse case CT_IBOOK: 1500771fe6b9SJerome Glisse DRM_INFO("Connector Table: %d (ibook)\n", 1501771fe6b9SJerome Glisse rdev->mode_info.connector_table); 1502771fe6b9SJerome Glisse /* LVDS */ 15036a93cb25SAlex Deucher ddc_i2c = combios_setup_i2c_bus(rdev, RADEON_GPIO_DVI_DDC); 1504eed45b30SAlex Deucher hpd.hpd = RADEON_HPD_NONE; 1505771fe6b9SJerome Glisse radeon_add_legacy_encoder(dev, 1506771fe6b9SJerome Glisse radeon_get_encoder_id(dev, 1507771fe6b9SJerome Glisse ATOM_DEVICE_LCD1_SUPPORT, 1508771fe6b9SJerome Glisse 0), 1509771fe6b9SJerome Glisse ATOM_DEVICE_LCD1_SUPPORT); 1510771fe6b9SJerome Glisse radeon_add_legacy_connector(dev, 0, ATOM_DEVICE_LCD1_SUPPORT, 1511b75fad06SAlex Deucher DRM_MODE_CONNECTOR_LVDS, &ddc_i2c, 1512eed45b30SAlex Deucher CONNECTOR_OBJECT_ID_LVDS, 1513eed45b30SAlex Deucher &hpd); 1514771fe6b9SJerome Glisse /* VGA - TV DAC */ 15156a93cb25SAlex Deucher ddc_i2c = combios_setup_i2c_bus(rdev, RADEON_GPIO_VGA_DDC); 1516eed45b30SAlex Deucher hpd.hpd = RADEON_HPD_NONE; 1517771fe6b9SJerome Glisse radeon_add_legacy_encoder(dev, 1518771fe6b9SJerome Glisse radeon_get_encoder_id(dev, 1519771fe6b9SJerome Glisse ATOM_DEVICE_CRT2_SUPPORT, 1520771fe6b9SJerome Glisse 2), 1521771fe6b9SJerome Glisse ATOM_DEVICE_CRT2_SUPPORT); 1522771fe6b9SJerome Glisse radeon_add_legacy_connector(dev, 1, ATOM_DEVICE_CRT2_SUPPORT, 1523b75fad06SAlex Deucher DRM_MODE_CONNECTOR_VGA, &ddc_i2c, 1524eed45b30SAlex Deucher CONNECTOR_OBJECT_ID_VGA, 1525eed45b30SAlex Deucher &hpd); 1526771fe6b9SJerome Glisse /* TV - TV DAC */ 1527eed45b30SAlex Deucher ddc_i2c.valid = false; 1528eed45b30SAlex Deucher hpd.hpd = RADEON_HPD_NONE; 1529771fe6b9SJerome Glisse radeon_add_legacy_encoder(dev, 1530771fe6b9SJerome Glisse radeon_get_encoder_id(dev, 1531771fe6b9SJerome Glisse ATOM_DEVICE_TV1_SUPPORT, 1532771fe6b9SJerome Glisse 2), 1533771fe6b9SJerome Glisse ATOM_DEVICE_TV1_SUPPORT); 1534771fe6b9SJerome Glisse radeon_add_legacy_connector(dev, 2, ATOM_DEVICE_TV1_SUPPORT, 1535771fe6b9SJerome Glisse DRM_MODE_CONNECTOR_SVIDEO, 1536b75fad06SAlex Deucher &ddc_i2c, 1537eed45b30SAlex Deucher CONNECTOR_OBJECT_ID_SVIDEO, 1538eed45b30SAlex Deucher &hpd); 1539771fe6b9SJerome Glisse break; 1540771fe6b9SJerome Glisse case CT_POWERBOOK_EXTERNAL: 1541771fe6b9SJerome Glisse DRM_INFO("Connector Table: %d (powerbook external tmds)\n", 1542771fe6b9SJerome Glisse rdev->mode_info.connector_table); 1543771fe6b9SJerome Glisse /* LVDS */ 15446a93cb25SAlex Deucher ddc_i2c = combios_setup_i2c_bus(rdev, RADEON_GPIO_DVI_DDC); 1545eed45b30SAlex Deucher hpd.hpd = RADEON_HPD_NONE; 1546771fe6b9SJerome Glisse radeon_add_legacy_encoder(dev, 1547771fe6b9SJerome Glisse radeon_get_encoder_id(dev, 1548771fe6b9SJerome Glisse ATOM_DEVICE_LCD1_SUPPORT, 1549771fe6b9SJerome Glisse 0), 1550771fe6b9SJerome Glisse ATOM_DEVICE_LCD1_SUPPORT); 1551771fe6b9SJerome Glisse radeon_add_legacy_connector(dev, 0, ATOM_DEVICE_LCD1_SUPPORT, 1552b75fad06SAlex Deucher DRM_MODE_CONNECTOR_LVDS, &ddc_i2c, 1553eed45b30SAlex Deucher CONNECTOR_OBJECT_ID_LVDS, 1554eed45b30SAlex Deucher &hpd); 1555771fe6b9SJerome Glisse /* DVI-I - primary dac, ext tmds */ 15566a93cb25SAlex Deucher ddc_i2c = combios_setup_i2c_bus(rdev, RADEON_GPIO_VGA_DDC); 1557eed45b30SAlex Deucher hpd.hpd = RADEON_HPD_2; /* ??? */ 1558771fe6b9SJerome Glisse radeon_add_legacy_encoder(dev, 1559771fe6b9SJerome Glisse radeon_get_encoder_id(dev, 1560771fe6b9SJerome Glisse ATOM_DEVICE_DFP2_SUPPORT, 1561771fe6b9SJerome Glisse 0), 1562771fe6b9SJerome Glisse ATOM_DEVICE_DFP2_SUPPORT); 1563771fe6b9SJerome Glisse radeon_add_legacy_encoder(dev, 1564771fe6b9SJerome Glisse radeon_get_encoder_id(dev, 1565771fe6b9SJerome Glisse ATOM_DEVICE_CRT1_SUPPORT, 1566771fe6b9SJerome Glisse 1), 1567771fe6b9SJerome Glisse ATOM_DEVICE_CRT1_SUPPORT); 1568b75fad06SAlex Deucher /* XXX some are SL */ 1569771fe6b9SJerome Glisse radeon_add_legacy_connector(dev, 1, 1570771fe6b9SJerome Glisse ATOM_DEVICE_DFP2_SUPPORT | 1571771fe6b9SJerome Glisse ATOM_DEVICE_CRT1_SUPPORT, 1572b75fad06SAlex Deucher DRM_MODE_CONNECTOR_DVII, &ddc_i2c, 1573eed45b30SAlex Deucher CONNECTOR_OBJECT_ID_DUAL_LINK_DVI_I, 1574eed45b30SAlex Deucher &hpd); 1575771fe6b9SJerome Glisse /* TV - TV DAC */ 1576eed45b30SAlex Deucher ddc_i2c.valid = false; 1577eed45b30SAlex Deucher hpd.hpd = RADEON_HPD_NONE; 1578771fe6b9SJerome Glisse radeon_add_legacy_encoder(dev, 1579771fe6b9SJerome Glisse radeon_get_encoder_id(dev, 1580771fe6b9SJerome Glisse ATOM_DEVICE_TV1_SUPPORT, 1581771fe6b9SJerome Glisse 2), 1582771fe6b9SJerome Glisse ATOM_DEVICE_TV1_SUPPORT); 1583771fe6b9SJerome Glisse radeon_add_legacy_connector(dev, 2, ATOM_DEVICE_TV1_SUPPORT, 1584771fe6b9SJerome Glisse DRM_MODE_CONNECTOR_SVIDEO, 1585b75fad06SAlex Deucher &ddc_i2c, 1586eed45b30SAlex Deucher CONNECTOR_OBJECT_ID_SVIDEO, 1587eed45b30SAlex Deucher &hpd); 1588771fe6b9SJerome Glisse break; 1589771fe6b9SJerome Glisse case CT_POWERBOOK_INTERNAL: 1590771fe6b9SJerome Glisse DRM_INFO("Connector Table: %d (powerbook internal tmds)\n", 1591771fe6b9SJerome Glisse rdev->mode_info.connector_table); 1592771fe6b9SJerome Glisse /* LVDS */ 15936a93cb25SAlex Deucher ddc_i2c = combios_setup_i2c_bus(rdev, RADEON_GPIO_DVI_DDC); 1594eed45b30SAlex Deucher hpd.hpd = RADEON_HPD_NONE; 1595771fe6b9SJerome Glisse radeon_add_legacy_encoder(dev, 1596771fe6b9SJerome Glisse radeon_get_encoder_id(dev, 1597771fe6b9SJerome Glisse ATOM_DEVICE_LCD1_SUPPORT, 1598771fe6b9SJerome Glisse 0), 1599771fe6b9SJerome Glisse ATOM_DEVICE_LCD1_SUPPORT); 1600771fe6b9SJerome Glisse radeon_add_legacy_connector(dev, 0, ATOM_DEVICE_LCD1_SUPPORT, 1601b75fad06SAlex Deucher DRM_MODE_CONNECTOR_LVDS, &ddc_i2c, 1602eed45b30SAlex Deucher CONNECTOR_OBJECT_ID_LVDS, 1603eed45b30SAlex Deucher &hpd); 1604771fe6b9SJerome Glisse /* DVI-I - primary dac, int tmds */ 16056a93cb25SAlex Deucher ddc_i2c = combios_setup_i2c_bus(rdev, RADEON_GPIO_VGA_DDC); 1606eed45b30SAlex Deucher hpd.hpd = RADEON_HPD_1; /* ??? */ 1607771fe6b9SJerome Glisse radeon_add_legacy_encoder(dev, 1608771fe6b9SJerome Glisse radeon_get_encoder_id(dev, 1609771fe6b9SJerome Glisse ATOM_DEVICE_DFP1_SUPPORT, 1610771fe6b9SJerome Glisse 0), 1611771fe6b9SJerome Glisse ATOM_DEVICE_DFP1_SUPPORT); 1612771fe6b9SJerome Glisse radeon_add_legacy_encoder(dev, 1613771fe6b9SJerome Glisse radeon_get_encoder_id(dev, 1614771fe6b9SJerome Glisse ATOM_DEVICE_CRT1_SUPPORT, 1615771fe6b9SJerome Glisse 1), 1616771fe6b9SJerome Glisse ATOM_DEVICE_CRT1_SUPPORT); 1617771fe6b9SJerome Glisse radeon_add_legacy_connector(dev, 1, 1618771fe6b9SJerome Glisse ATOM_DEVICE_DFP1_SUPPORT | 1619771fe6b9SJerome Glisse ATOM_DEVICE_CRT1_SUPPORT, 1620b75fad06SAlex Deucher DRM_MODE_CONNECTOR_DVII, &ddc_i2c, 1621eed45b30SAlex Deucher CONNECTOR_OBJECT_ID_SINGLE_LINK_DVI_I, 1622eed45b30SAlex Deucher &hpd); 1623771fe6b9SJerome Glisse /* TV - TV DAC */ 1624eed45b30SAlex Deucher ddc_i2c.valid = false; 1625eed45b30SAlex Deucher hpd.hpd = RADEON_HPD_NONE; 1626771fe6b9SJerome Glisse radeon_add_legacy_encoder(dev, 1627771fe6b9SJerome Glisse radeon_get_encoder_id(dev, 1628771fe6b9SJerome Glisse ATOM_DEVICE_TV1_SUPPORT, 1629771fe6b9SJerome Glisse 2), 1630771fe6b9SJerome Glisse ATOM_DEVICE_TV1_SUPPORT); 1631771fe6b9SJerome Glisse radeon_add_legacy_connector(dev, 2, ATOM_DEVICE_TV1_SUPPORT, 1632771fe6b9SJerome Glisse DRM_MODE_CONNECTOR_SVIDEO, 1633b75fad06SAlex Deucher &ddc_i2c, 1634eed45b30SAlex Deucher CONNECTOR_OBJECT_ID_SVIDEO, 1635eed45b30SAlex Deucher &hpd); 1636771fe6b9SJerome Glisse break; 1637771fe6b9SJerome Glisse case CT_POWERBOOK_VGA: 1638771fe6b9SJerome Glisse DRM_INFO("Connector Table: %d (powerbook vga)\n", 1639771fe6b9SJerome Glisse rdev->mode_info.connector_table); 1640771fe6b9SJerome Glisse /* LVDS */ 16416a93cb25SAlex Deucher ddc_i2c = combios_setup_i2c_bus(rdev, RADEON_GPIO_DVI_DDC); 1642eed45b30SAlex Deucher hpd.hpd = RADEON_HPD_NONE; 1643771fe6b9SJerome Glisse radeon_add_legacy_encoder(dev, 1644771fe6b9SJerome Glisse radeon_get_encoder_id(dev, 1645771fe6b9SJerome Glisse ATOM_DEVICE_LCD1_SUPPORT, 1646771fe6b9SJerome Glisse 0), 1647771fe6b9SJerome Glisse ATOM_DEVICE_LCD1_SUPPORT); 1648771fe6b9SJerome Glisse radeon_add_legacy_connector(dev, 0, ATOM_DEVICE_LCD1_SUPPORT, 1649b75fad06SAlex Deucher DRM_MODE_CONNECTOR_LVDS, &ddc_i2c, 1650eed45b30SAlex Deucher CONNECTOR_OBJECT_ID_LVDS, 1651eed45b30SAlex Deucher &hpd); 1652771fe6b9SJerome Glisse /* VGA - primary dac */ 16536a93cb25SAlex Deucher ddc_i2c = combios_setup_i2c_bus(rdev, RADEON_GPIO_VGA_DDC); 1654eed45b30SAlex Deucher hpd.hpd = RADEON_HPD_NONE; 1655771fe6b9SJerome Glisse radeon_add_legacy_encoder(dev, 1656771fe6b9SJerome Glisse radeon_get_encoder_id(dev, 1657771fe6b9SJerome Glisse ATOM_DEVICE_CRT1_SUPPORT, 1658771fe6b9SJerome Glisse 1), 1659771fe6b9SJerome Glisse ATOM_DEVICE_CRT1_SUPPORT); 1660771fe6b9SJerome Glisse radeon_add_legacy_connector(dev, 1, ATOM_DEVICE_CRT1_SUPPORT, 1661b75fad06SAlex Deucher DRM_MODE_CONNECTOR_VGA, &ddc_i2c, 1662eed45b30SAlex Deucher CONNECTOR_OBJECT_ID_VGA, 1663eed45b30SAlex Deucher &hpd); 1664771fe6b9SJerome Glisse /* TV - TV DAC */ 1665eed45b30SAlex Deucher ddc_i2c.valid = false; 1666eed45b30SAlex Deucher hpd.hpd = RADEON_HPD_NONE; 1667771fe6b9SJerome Glisse radeon_add_legacy_encoder(dev, 1668771fe6b9SJerome Glisse radeon_get_encoder_id(dev, 1669771fe6b9SJerome Glisse ATOM_DEVICE_TV1_SUPPORT, 1670771fe6b9SJerome Glisse 2), 1671771fe6b9SJerome Glisse ATOM_DEVICE_TV1_SUPPORT); 1672771fe6b9SJerome Glisse radeon_add_legacy_connector(dev, 2, ATOM_DEVICE_TV1_SUPPORT, 1673771fe6b9SJerome Glisse DRM_MODE_CONNECTOR_SVIDEO, 1674b75fad06SAlex Deucher &ddc_i2c, 1675eed45b30SAlex Deucher CONNECTOR_OBJECT_ID_SVIDEO, 1676eed45b30SAlex Deucher &hpd); 1677771fe6b9SJerome Glisse break; 1678771fe6b9SJerome Glisse case CT_MINI_EXTERNAL: 1679771fe6b9SJerome Glisse DRM_INFO("Connector Table: %d (mini external tmds)\n", 1680771fe6b9SJerome Glisse rdev->mode_info.connector_table); 1681771fe6b9SJerome Glisse /* DVI-I - tv dac, ext tmds */ 16826a93cb25SAlex Deucher ddc_i2c = combios_setup_i2c_bus(rdev, RADEON_GPIO_CRT2_DDC); 1683eed45b30SAlex Deucher hpd.hpd = RADEON_HPD_2; /* ??? */ 1684771fe6b9SJerome Glisse radeon_add_legacy_encoder(dev, 1685771fe6b9SJerome Glisse radeon_get_encoder_id(dev, 1686771fe6b9SJerome Glisse ATOM_DEVICE_DFP2_SUPPORT, 1687771fe6b9SJerome Glisse 0), 1688771fe6b9SJerome Glisse ATOM_DEVICE_DFP2_SUPPORT); 1689771fe6b9SJerome Glisse radeon_add_legacy_encoder(dev, 1690771fe6b9SJerome Glisse radeon_get_encoder_id(dev, 1691771fe6b9SJerome Glisse ATOM_DEVICE_CRT2_SUPPORT, 1692771fe6b9SJerome Glisse 2), 1693771fe6b9SJerome Glisse ATOM_DEVICE_CRT2_SUPPORT); 1694b75fad06SAlex Deucher /* XXX are any DL? */ 1695771fe6b9SJerome Glisse radeon_add_legacy_connector(dev, 0, 1696771fe6b9SJerome Glisse ATOM_DEVICE_DFP2_SUPPORT | 1697771fe6b9SJerome Glisse ATOM_DEVICE_CRT2_SUPPORT, 1698b75fad06SAlex Deucher DRM_MODE_CONNECTOR_DVII, &ddc_i2c, 1699eed45b30SAlex Deucher CONNECTOR_OBJECT_ID_SINGLE_LINK_DVI_I, 1700eed45b30SAlex Deucher &hpd); 1701771fe6b9SJerome Glisse /* TV - TV DAC */ 1702eed45b30SAlex Deucher ddc_i2c.valid = false; 1703eed45b30SAlex Deucher hpd.hpd = RADEON_HPD_NONE; 1704771fe6b9SJerome Glisse radeon_add_legacy_encoder(dev, 1705771fe6b9SJerome Glisse radeon_get_encoder_id(dev, 1706771fe6b9SJerome Glisse ATOM_DEVICE_TV1_SUPPORT, 1707771fe6b9SJerome Glisse 2), 1708771fe6b9SJerome Glisse ATOM_DEVICE_TV1_SUPPORT); 1709771fe6b9SJerome Glisse radeon_add_legacy_connector(dev, 1, ATOM_DEVICE_TV1_SUPPORT, 1710771fe6b9SJerome Glisse DRM_MODE_CONNECTOR_SVIDEO, 1711b75fad06SAlex Deucher &ddc_i2c, 1712eed45b30SAlex Deucher CONNECTOR_OBJECT_ID_SVIDEO, 1713eed45b30SAlex Deucher &hpd); 1714771fe6b9SJerome Glisse break; 1715771fe6b9SJerome Glisse case CT_MINI_INTERNAL: 1716771fe6b9SJerome Glisse DRM_INFO("Connector Table: %d (mini internal tmds)\n", 1717771fe6b9SJerome Glisse rdev->mode_info.connector_table); 1718771fe6b9SJerome Glisse /* DVI-I - tv dac, int tmds */ 17196a93cb25SAlex Deucher ddc_i2c = combios_setup_i2c_bus(rdev, RADEON_GPIO_CRT2_DDC); 1720eed45b30SAlex Deucher hpd.hpd = RADEON_HPD_1; /* ??? */ 1721771fe6b9SJerome Glisse radeon_add_legacy_encoder(dev, 1722771fe6b9SJerome Glisse radeon_get_encoder_id(dev, 1723771fe6b9SJerome Glisse ATOM_DEVICE_DFP1_SUPPORT, 1724771fe6b9SJerome Glisse 0), 1725771fe6b9SJerome Glisse ATOM_DEVICE_DFP1_SUPPORT); 1726771fe6b9SJerome Glisse radeon_add_legacy_encoder(dev, 1727771fe6b9SJerome Glisse radeon_get_encoder_id(dev, 1728771fe6b9SJerome Glisse ATOM_DEVICE_CRT2_SUPPORT, 1729771fe6b9SJerome Glisse 2), 1730771fe6b9SJerome Glisse ATOM_DEVICE_CRT2_SUPPORT); 1731771fe6b9SJerome Glisse radeon_add_legacy_connector(dev, 0, 1732771fe6b9SJerome Glisse ATOM_DEVICE_DFP1_SUPPORT | 1733771fe6b9SJerome Glisse ATOM_DEVICE_CRT2_SUPPORT, 1734b75fad06SAlex Deucher DRM_MODE_CONNECTOR_DVII, &ddc_i2c, 1735eed45b30SAlex Deucher CONNECTOR_OBJECT_ID_SINGLE_LINK_DVI_I, 1736eed45b30SAlex Deucher &hpd); 1737771fe6b9SJerome Glisse /* TV - TV DAC */ 1738eed45b30SAlex Deucher ddc_i2c.valid = false; 1739eed45b30SAlex Deucher hpd.hpd = RADEON_HPD_NONE; 1740771fe6b9SJerome Glisse radeon_add_legacy_encoder(dev, 1741771fe6b9SJerome Glisse radeon_get_encoder_id(dev, 1742771fe6b9SJerome Glisse ATOM_DEVICE_TV1_SUPPORT, 1743771fe6b9SJerome Glisse 2), 1744771fe6b9SJerome Glisse ATOM_DEVICE_TV1_SUPPORT); 1745771fe6b9SJerome Glisse radeon_add_legacy_connector(dev, 1, ATOM_DEVICE_TV1_SUPPORT, 1746771fe6b9SJerome Glisse DRM_MODE_CONNECTOR_SVIDEO, 1747b75fad06SAlex Deucher &ddc_i2c, 1748eed45b30SAlex Deucher CONNECTOR_OBJECT_ID_SVIDEO, 1749eed45b30SAlex Deucher &hpd); 1750771fe6b9SJerome Glisse break; 1751771fe6b9SJerome Glisse case CT_IMAC_G5_ISIGHT: 1752771fe6b9SJerome Glisse DRM_INFO("Connector Table: %d (imac g5 isight)\n", 1753771fe6b9SJerome Glisse rdev->mode_info.connector_table); 1754771fe6b9SJerome Glisse /* DVI-D - int tmds */ 17556a93cb25SAlex Deucher ddc_i2c = combios_setup_i2c_bus(rdev, RADEON_GPIO_MONID); 1756eed45b30SAlex Deucher hpd.hpd = RADEON_HPD_1; /* ??? */ 1757771fe6b9SJerome Glisse radeon_add_legacy_encoder(dev, 1758771fe6b9SJerome Glisse radeon_get_encoder_id(dev, 1759771fe6b9SJerome Glisse ATOM_DEVICE_DFP1_SUPPORT, 1760771fe6b9SJerome Glisse 0), 1761771fe6b9SJerome Glisse ATOM_DEVICE_DFP1_SUPPORT); 1762771fe6b9SJerome Glisse radeon_add_legacy_connector(dev, 0, ATOM_DEVICE_DFP1_SUPPORT, 1763b75fad06SAlex Deucher DRM_MODE_CONNECTOR_DVID, &ddc_i2c, 1764eed45b30SAlex Deucher CONNECTOR_OBJECT_ID_SINGLE_LINK_DVI_D, 1765eed45b30SAlex Deucher &hpd); 1766771fe6b9SJerome Glisse /* VGA - tv dac */ 17676a93cb25SAlex Deucher ddc_i2c = combios_setup_i2c_bus(rdev, RADEON_GPIO_DVI_DDC); 1768eed45b30SAlex Deucher hpd.hpd = RADEON_HPD_NONE; 1769771fe6b9SJerome Glisse radeon_add_legacy_encoder(dev, 1770771fe6b9SJerome Glisse radeon_get_encoder_id(dev, 1771771fe6b9SJerome Glisse ATOM_DEVICE_CRT2_SUPPORT, 1772771fe6b9SJerome Glisse 2), 1773771fe6b9SJerome Glisse ATOM_DEVICE_CRT2_SUPPORT); 1774771fe6b9SJerome Glisse radeon_add_legacy_connector(dev, 1, ATOM_DEVICE_CRT2_SUPPORT, 1775b75fad06SAlex Deucher DRM_MODE_CONNECTOR_VGA, &ddc_i2c, 1776eed45b30SAlex Deucher CONNECTOR_OBJECT_ID_VGA, 1777eed45b30SAlex Deucher &hpd); 1778771fe6b9SJerome Glisse /* TV - TV DAC */ 1779eed45b30SAlex Deucher ddc_i2c.valid = false; 1780eed45b30SAlex Deucher hpd.hpd = RADEON_HPD_NONE; 1781771fe6b9SJerome Glisse radeon_add_legacy_encoder(dev, 1782771fe6b9SJerome Glisse radeon_get_encoder_id(dev, 1783771fe6b9SJerome Glisse ATOM_DEVICE_TV1_SUPPORT, 1784771fe6b9SJerome Glisse 2), 1785771fe6b9SJerome Glisse ATOM_DEVICE_TV1_SUPPORT); 1786771fe6b9SJerome Glisse radeon_add_legacy_connector(dev, 2, ATOM_DEVICE_TV1_SUPPORT, 1787771fe6b9SJerome Glisse DRM_MODE_CONNECTOR_SVIDEO, 1788b75fad06SAlex Deucher &ddc_i2c, 1789eed45b30SAlex Deucher CONNECTOR_OBJECT_ID_SVIDEO, 1790eed45b30SAlex Deucher &hpd); 1791771fe6b9SJerome Glisse break; 1792771fe6b9SJerome Glisse case CT_EMAC: 1793771fe6b9SJerome Glisse DRM_INFO("Connector Table: %d (emac)\n", 1794771fe6b9SJerome Glisse rdev->mode_info.connector_table); 1795771fe6b9SJerome Glisse /* VGA - primary dac */ 17966a93cb25SAlex Deucher ddc_i2c = combios_setup_i2c_bus(rdev, RADEON_GPIO_VGA_DDC); 1797eed45b30SAlex Deucher hpd.hpd = RADEON_HPD_NONE; 1798771fe6b9SJerome Glisse radeon_add_legacy_encoder(dev, 1799771fe6b9SJerome Glisse radeon_get_encoder_id(dev, 1800771fe6b9SJerome Glisse ATOM_DEVICE_CRT1_SUPPORT, 1801771fe6b9SJerome Glisse 1), 1802771fe6b9SJerome Glisse ATOM_DEVICE_CRT1_SUPPORT); 1803771fe6b9SJerome Glisse radeon_add_legacy_connector(dev, 0, ATOM_DEVICE_CRT1_SUPPORT, 1804b75fad06SAlex Deucher DRM_MODE_CONNECTOR_VGA, &ddc_i2c, 1805eed45b30SAlex Deucher CONNECTOR_OBJECT_ID_VGA, 1806eed45b30SAlex Deucher &hpd); 1807771fe6b9SJerome Glisse /* VGA - tv dac */ 18086a93cb25SAlex Deucher ddc_i2c = combios_setup_i2c_bus(rdev, RADEON_GPIO_CRT2_DDC); 1809eed45b30SAlex Deucher hpd.hpd = RADEON_HPD_NONE; 1810771fe6b9SJerome Glisse radeon_add_legacy_encoder(dev, 1811771fe6b9SJerome Glisse radeon_get_encoder_id(dev, 1812771fe6b9SJerome Glisse ATOM_DEVICE_CRT2_SUPPORT, 1813771fe6b9SJerome Glisse 2), 1814771fe6b9SJerome Glisse ATOM_DEVICE_CRT2_SUPPORT); 1815771fe6b9SJerome Glisse radeon_add_legacy_connector(dev, 1, ATOM_DEVICE_CRT2_SUPPORT, 1816b75fad06SAlex Deucher DRM_MODE_CONNECTOR_VGA, &ddc_i2c, 1817eed45b30SAlex Deucher CONNECTOR_OBJECT_ID_VGA, 1818eed45b30SAlex Deucher &hpd); 1819771fe6b9SJerome Glisse /* TV - TV DAC */ 1820eed45b30SAlex Deucher ddc_i2c.valid = false; 1821eed45b30SAlex Deucher hpd.hpd = RADEON_HPD_NONE; 1822771fe6b9SJerome Glisse radeon_add_legacy_encoder(dev, 1823771fe6b9SJerome Glisse radeon_get_encoder_id(dev, 1824771fe6b9SJerome Glisse ATOM_DEVICE_TV1_SUPPORT, 1825771fe6b9SJerome Glisse 2), 1826771fe6b9SJerome Glisse ATOM_DEVICE_TV1_SUPPORT); 1827771fe6b9SJerome Glisse radeon_add_legacy_connector(dev, 2, ATOM_DEVICE_TV1_SUPPORT, 1828771fe6b9SJerome Glisse DRM_MODE_CONNECTOR_SVIDEO, 1829b75fad06SAlex Deucher &ddc_i2c, 1830eed45b30SAlex Deucher CONNECTOR_OBJECT_ID_SVIDEO, 1831eed45b30SAlex Deucher &hpd); 1832771fe6b9SJerome Glisse break; 1833771fe6b9SJerome Glisse default: 1834771fe6b9SJerome Glisse DRM_INFO("Connector table: %d (invalid)\n", 1835771fe6b9SJerome Glisse rdev->mode_info.connector_table); 1836771fe6b9SJerome Glisse return false; 1837771fe6b9SJerome Glisse } 1838771fe6b9SJerome Glisse 1839771fe6b9SJerome Glisse radeon_link_encoder_connector(dev); 1840771fe6b9SJerome Glisse 1841771fe6b9SJerome Glisse return true; 1842771fe6b9SJerome Glisse } 1843771fe6b9SJerome Glisse 1844771fe6b9SJerome Glisse static bool radeon_apply_legacy_quirks(struct drm_device *dev, 1845771fe6b9SJerome Glisse int bios_index, 1846771fe6b9SJerome Glisse enum radeon_combios_connector 1847771fe6b9SJerome Glisse *legacy_connector, 1848eed45b30SAlex Deucher struct radeon_i2c_bus_rec *ddc_i2c, 1849eed45b30SAlex Deucher struct radeon_hpd *hpd) 1850771fe6b9SJerome Glisse { 1851771fe6b9SJerome Glisse struct radeon_device *rdev = dev->dev_private; 1852771fe6b9SJerome Glisse 1853771fe6b9SJerome Glisse /* XPRESS DDC quirks */ 1854771fe6b9SJerome Glisse if ((rdev->family == CHIP_RS400 || 1855771fe6b9SJerome Glisse rdev->family == CHIP_RS480) && 1856771fe6b9SJerome Glisse ddc_i2c->mask_clk_reg == RADEON_GPIO_CRT2_DDC) 18576a93cb25SAlex Deucher *ddc_i2c = combios_setup_i2c_bus(rdev, RADEON_GPIO_MONID); 1858771fe6b9SJerome Glisse else if ((rdev->family == CHIP_RS400 || 1859771fe6b9SJerome Glisse rdev->family == CHIP_RS480) && 1860771fe6b9SJerome Glisse ddc_i2c->mask_clk_reg == RADEON_GPIO_MONID) { 18616a93cb25SAlex Deucher *ddc_i2c = combios_setup_i2c_bus(rdev, RADEON_GPIOPAD_MASK); 1862771fe6b9SJerome Glisse ddc_i2c->mask_clk_mask = (0x20 << 8); 1863771fe6b9SJerome Glisse ddc_i2c->mask_data_mask = 0x80; 1864771fe6b9SJerome Glisse ddc_i2c->a_clk_mask = (0x20 << 8); 1865771fe6b9SJerome Glisse ddc_i2c->a_data_mask = 0x80; 18669b9fe724SAlex Deucher ddc_i2c->en_clk_mask = (0x20 << 8); 18679b9fe724SAlex Deucher ddc_i2c->en_data_mask = 0x80; 18689b9fe724SAlex Deucher ddc_i2c->y_clk_mask = (0x20 << 8); 18699b9fe724SAlex Deucher ddc_i2c->y_data_mask = 0x80; 1870771fe6b9SJerome Glisse } 1871771fe6b9SJerome Glisse 1872fcec570bSAlex Deucher /* R3xx+ chips don't have GPIO_CRT2_DDC gpio pad */ 1873fcec570bSAlex Deucher if ((rdev->family >= CHIP_R300) && 1874fcec570bSAlex Deucher ddc_i2c->mask_clk_reg == RADEON_GPIO_CRT2_DDC) 18756a93cb25SAlex Deucher *ddc_i2c = combios_setup_i2c_bus(rdev, RADEON_GPIO_DVI_DDC); 1876fcec570bSAlex Deucher 1877771fe6b9SJerome Glisse /* Certain IBM chipset RN50s have a BIOS reporting two VGAs, 1878771fe6b9SJerome Glisse one with VGA DDC and one with CRT2 DDC. - kill the CRT2 DDC one */ 1879771fe6b9SJerome Glisse if (dev->pdev->device == 0x515e && 1880771fe6b9SJerome Glisse dev->pdev->subsystem_vendor == 0x1014) { 1881771fe6b9SJerome Glisse if (*legacy_connector == CONNECTOR_CRT_LEGACY && 1882771fe6b9SJerome Glisse ddc_i2c->mask_clk_reg == RADEON_GPIO_CRT2_DDC) 1883771fe6b9SJerome Glisse return false; 1884771fe6b9SJerome Glisse } 1885771fe6b9SJerome Glisse 1886771fe6b9SJerome Glisse /* Some RV100 cards with 2 VGA ports show up with DVI+VGA */ 1887771fe6b9SJerome Glisse if (dev->pdev->device == 0x5159 && 1888771fe6b9SJerome Glisse dev->pdev->subsystem_vendor == 0x1002 && 1889771fe6b9SJerome Glisse dev->pdev->subsystem_device == 0x013a) { 1890771fe6b9SJerome Glisse if (*legacy_connector == CONNECTOR_DVI_I_LEGACY) 1891771fe6b9SJerome Glisse *legacy_connector = CONNECTOR_CRT_LEGACY; 1892771fe6b9SJerome Glisse 1893771fe6b9SJerome Glisse } 1894771fe6b9SJerome Glisse 1895771fe6b9SJerome Glisse /* X300 card with extra non-existent DVI port */ 1896771fe6b9SJerome Glisse if (dev->pdev->device == 0x5B60 && 1897771fe6b9SJerome Glisse dev->pdev->subsystem_vendor == 0x17af && 1898771fe6b9SJerome Glisse dev->pdev->subsystem_device == 0x201e && bios_index == 2) { 1899771fe6b9SJerome Glisse if (*legacy_connector == CONNECTOR_DVI_I_LEGACY) 1900771fe6b9SJerome Glisse return false; 1901771fe6b9SJerome Glisse } 1902771fe6b9SJerome Glisse 1903771fe6b9SJerome Glisse return true; 1904771fe6b9SJerome Glisse } 1905771fe6b9SJerome Glisse 1906790cfb34SAlex Deucher static bool radeon_apply_legacy_tv_quirks(struct drm_device *dev) 1907790cfb34SAlex Deucher { 1908790cfb34SAlex Deucher /* Acer 5102 has non-existent TV port */ 1909790cfb34SAlex Deucher if (dev->pdev->device == 0x5975 && 1910790cfb34SAlex Deucher dev->pdev->subsystem_vendor == 0x1025 && 1911790cfb34SAlex Deucher dev->pdev->subsystem_device == 0x009f) 1912790cfb34SAlex Deucher return false; 1913790cfb34SAlex Deucher 1914fc7f7119SAlex Deucher /* HP dc5750 has non-existent TV port */ 1915fc7f7119SAlex Deucher if (dev->pdev->device == 0x5974 && 1916fc7f7119SAlex Deucher dev->pdev->subsystem_vendor == 0x103c && 1917fc7f7119SAlex Deucher dev->pdev->subsystem_device == 0x280a) 1918fc7f7119SAlex Deucher return false; 1919fc7f7119SAlex Deucher 1920fd874ad0SAlex Deucher /* MSI S270 has non-existent TV port */ 1921fd874ad0SAlex Deucher if (dev->pdev->device == 0x5955 && 1922fd874ad0SAlex Deucher dev->pdev->subsystem_vendor == 0x1462 && 1923fd874ad0SAlex Deucher dev->pdev->subsystem_device == 0x0131) 1924fd874ad0SAlex Deucher return false; 1925fd874ad0SAlex Deucher 1926790cfb34SAlex Deucher return true; 1927790cfb34SAlex Deucher } 1928790cfb34SAlex Deucher 1929b75fad06SAlex Deucher static uint16_t combios_check_dl_dvi(struct drm_device *dev, int is_dvi_d) 1930b75fad06SAlex Deucher { 1931b75fad06SAlex Deucher struct radeon_device *rdev = dev->dev_private; 1932b75fad06SAlex Deucher uint32_t ext_tmds_info; 1933b75fad06SAlex Deucher 1934b75fad06SAlex Deucher if (rdev->flags & RADEON_IS_IGP) { 1935b75fad06SAlex Deucher if (is_dvi_d) 1936b75fad06SAlex Deucher return CONNECTOR_OBJECT_ID_SINGLE_LINK_DVI_D; 1937b75fad06SAlex Deucher else 1938b75fad06SAlex Deucher return CONNECTOR_OBJECT_ID_SINGLE_LINK_DVI_I; 1939b75fad06SAlex Deucher } 1940b75fad06SAlex Deucher ext_tmds_info = combios_get_table_offset(dev, COMBIOS_EXT_TMDS_INFO_TABLE); 1941b75fad06SAlex Deucher if (ext_tmds_info) { 1942b75fad06SAlex Deucher uint8_t rev = RBIOS8(ext_tmds_info); 1943b75fad06SAlex Deucher uint8_t flags = RBIOS8(ext_tmds_info + 4 + 5); 1944b75fad06SAlex Deucher if (rev >= 3) { 1945b75fad06SAlex Deucher if (is_dvi_d) 1946b75fad06SAlex Deucher return CONNECTOR_OBJECT_ID_DUAL_LINK_DVI_D; 1947b75fad06SAlex Deucher else 1948b75fad06SAlex Deucher return CONNECTOR_OBJECT_ID_DUAL_LINK_DVI_I; 1949b75fad06SAlex Deucher } else { 1950b75fad06SAlex Deucher if (flags & 1) { 1951b75fad06SAlex Deucher if (is_dvi_d) 1952b75fad06SAlex Deucher return CONNECTOR_OBJECT_ID_DUAL_LINK_DVI_D; 1953b75fad06SAlex Deucher else 1954b75fad06SAlex Deucher return CONNECTOR_OBJECT_ID_DUAL_LINK_DVI_I; 1955b75fad06SAlex Deucher } 1956b75fad06SAlex Deucher } 1957b75fad06SAlex Deucher } 1958b75fad06SAlex Deucher if (is_dvi_d) 1959b75fad06SAlex Deucher return CONNECTOR_OBJECT_ID_SINGLE_LINK_DVI_D; 1960b75fad06SAlex Deucher else 1961b75fad06SAlex Deucher return CONNECTOR_OBJECT_ID_SINGLE_LINK_DVI_I; 1962b75fad06SAlex Deucher } 1963b75fad06SAlex Deucher 1964771fe6b9SJerome Glisse bool radeon_get_legacy_connector_info_from_bios(struct drm_device *dev) 1965771fe6b9SJerome Glisse { 1966771fe6b9SJerome Glisse struct radeon_device *rdev = dev->dev_private; 1967771fe6b9SJerome Glisse uint32_t conn_info, entry, devices; 1968b75fad06SAlex Deucher uint16_t tmp, connector_object_id; 1969771fe6b9SJerome Glisse enum radeon_combios_ddc ddc_type; 1970771fe6b9SJerome Glisse enum radeon_combios_connector connector; 1971771fe6b9SJerome Glisse int i = 0; 1972771fe6b9SJerome Glisse struct radeon_i2c_bus_rec ddc_i2c; 1973eed45b30SAlex Deucher struct radeon_hpd hpd; 1974771fe6b9SJerome Glisse 1975771fe6b9SJerome Glisse if (rdev->bios == NULL) 1976771fe6b9SJerome Glisse return false; 1977771fe6b9SJerome Glisse 1978771fe6b9SJerome Glisse conn_info = combios_get_table_offset(dev, COMBIOS_CONNECTOR_INFO_TABLE); 1979771fe6b9SJerome Glisse if (conn_info) { 1980771fe6b9SJerome Glisse for (i = 0; i < 4; i++) { 1981771fe6b9SJerome Glisse entry = conn_info + 2 + i * 2; 1982771fe6b9SJerome Glisse 1983771fe6b9SJerome Glisse if (!RBIOS16(entry)) 1984771fe6b9SJerome Glisse break; 1985771fe6b9SJerome Glisse 1986771fe6b9SJerome Glisse tmp = RBIOS16(entry); 1987771fe6b9SJerome Glisse 1988771fe6b9SJerome Glisse connector = (tmp >> 12) & 0xf; 1989771fe6b9SJerome Glisse 1990771fe6b9SJerome Glisse ddc_type = (tmp >> 8) & 0xf; 1991771fe6b9SJerome Glisse switch (ddc_type) { 1992771fe6b9SJerome Glisse case DDC_MONID: 1993771fe6b9SJerome Glisse ddc_i2c = 19946a93cb25SAlex Deucher combios_setup_i2c_bus(rdev, RADEON_GPIO_MONID); 1995771fe6b9SJerome Glisse break; 1996771fe6b9SJerome Glisse case DDC_DVI: 1997771fe6b9SJerome Glisse ddc_i2c = 19986a93cb25SAlex Deucher combios_setup_i2c_bus(rdev, RADEON_GPIO_DVI_DDC); 1999771fe6b9SJerome Glisse break; 2000771fe6b9SJerome Glisse case DDC_VGA: 2001771fe6b9SJerome Glisse ddc_i2c = 20026a93cb25SAlex Deucher combios_setup_i2c_bus(rdev, RADEON_GPIO_VGA_DDC); 2003771fe6b9SJerome Glisse break; 2004771fe6b9SJerome Glisse case DDC_CRT2: 2005771fe6b9SJerome Glisse ddc_i2c = 20066a93cb25SAlex Deucher combios_setup_i2c_bus(rdev, RADEON_GPIO_CRT2_DDC); 2007771fe6b9SJerome Glisse break; 2008771fe6b9SJerome Glisse default: 2009771fe6b9SJerome Glisse break; 2010771fe6b9SJerome Glisse } 2011771fe6b9SJerome Glisse 2012eed45b30SAlex Deucher switch (connector) { 2013eed45b30SAlex Deucher case CONNECTOR_PROPRIETARY_LEGACY: 2014eed45b30SAlex Deucher case CONNECTOR_DVI_I_LEGACY: 2015eed45b30SAlex Deucher case CONNECTOR_DVI_D_LEGACY: 2016eed45b30SAlex Deucher if ((tmp >> 4) & 0x1) 2017eed45b30SAlex Deucher hpd.hpd = RADEON_HPD_2; 2018eed45b30SAlex Deucher else 2019eed45b30SAlex Deucher hpd.hpd = RADEON_HPD_1; 2020eed45b30SAlex Deucher break; 2021eed45b30SAlex Deucher default: 2022eed45b30SAlex Deucher hpd.hpd = RADEON_HPD_NONE; 2023eed45b30SAlex Deucher break; 2024eed45b30SAlex Deucher } 2025eed45b30SAlex Deucher 20262d152c6bSAlex Deucher if (!radeon_apply_legacy_quirks(dev, i, &connector, 2027eed45b30SAlex Deucher &ddc_i2c, &hpd)) 20282d152c6bSAlex Deucher continue; 2029771fe6b9SJerome Glisse 2030771fe6b9SJerome Glisse switch (connector) { 2031771fe6b9SJerome Glisse case CONNECTOR_PROPRIETARY_LEGACY: 2032771fe6b9SJerome Glisse if ((tmp >> 4) & 0x1) 2033771fe6b9SJerome Glisse devices = ATOM_DEVICE_DFP2_SUPPORT; 2034771fe6b9SJerome Glisse else 2035771fe6b9SJerome Glisse devices = ATOM_DEVICE_DFP1_SUPPORT; 2036771fe6b9SJerome Glisse radeon_add_legacy_encoder(dev, 2037771fe6b9SJerome Glisse radeon_get_encoder_id 2038771fe6b9SJerome Glisse (dev, devices, 0), 2039771fe6b9SJerome Glisse devices); 2040771fe6b9SJerome Glisse radeon_add_legacy_connector(dev, i, devices, 2041771fe6b9SJerome Glisse legacy_connector_convert 2042771fe6b9SJerome Glisse [connector], 2043b75fad06SAlex Deucher &ddc_i2c, 2044eed45b30SAlex Deucher CONNECTOR_OBJECT_ID_SINGLE_LINK_DVI_D, 2045eed45b30SAlex Deucher &hpd); 2046771fe6b9SJerome Glisse break; 2047771fe6b9SJerome Glisse case CONNECTOR_CRT_LEGACY: 2048771fe6b9SJerome Glisse if (tmp & 0x1) { 2049771fe6b9SJerome Glisse devices = ATOM_DEVICE_CRT2_SUPPORT; 2050771fe6b9SJerome Glisse radeon_add_legacy_encoder(dev, 2051771fe6b9SJerome Glisse radeon_get_encoder_id 2052771fe6b9SJerome Glisse (dev, 2053771fe6b9SJerome Glisse ATOM_DEVICE_CRT2_SUPPORT, 2054771fe6b9SJerome Glisse 2), 2055771fe6b9SJerome Glisse ATOM_DEVICE_CRT2_SUPPORT); 2056771fe6b9SJerome Glisse } else { 2057771fe6b9SJerome Glisse devices = ATOM_DEVICE_CRT1_SUPPORT; 2058771fe6b9SJerome Glisse radeon_add_legacy_encoder(dev, 2059771fe6b9SJerome Glisse radeon_get_encoder_id 2060771fe6b9SJerome Glisse (dev, 2061771fe6b9SJerome Glisse ATOM_DEVICE_CRT1_SUPPORT, 2062771fe6b9SJerome Glisse 1), 2063771fe6b9SJerome Glisse ATOM_DEVICE_CRT1_SUPPORT); 2064771fe6b9SJerome Glisse } 2065771fe6b9SJerome Glisse radeon_add_legacy_connector(dev, 2066771fe6b9SJerome Glisse i, 2067771fe6b9SJerome Glisse devices, 2068771fe6b9SJerome Glisse legacy_connector_convert 2069771fe6b9SJerome Glisse [connector], 2070b75fad06SAlex Deucher &ddc_i2c, 2071eed45b30SAlex Deucher CONNECTOR_OBJECT_ID_VGA, 2072eed45b30SAlex Deucher &hpd); 2073771fe6b9SJerome Glisse break; 2074771fe6b9SJerome Glisse case CONNECTOR_DVI_I_LEGACY: 2075771fe6b9SJerome Glisse devices = 0; 2076771fe6b9SJerome Glisse if (tmp & 0x1) { 2077771fe6b9SJerome Glisse devices |= ATOM_DEVICE_CRT2_SUPPORT; 2078771fe6b9SJerome Glisse radeon_add_legacy_encoder(dev, 2079771fe6b9SJerome Glisse radeon_get_encoder_id 2080771fe6b9SJerome Glisse (dev, 2081771fe6b9SJerome Glisse ATOM_DEVICE_CRT2_SUPPORT, 2082771fe6b9SJerome Glisse 2), 2083771fe6b9SJerome Glisse ATOM_DEVICE_CRT2_SUPPORT); 2084771fe6b9SJerome Glisse } else { 2085771fe6b9SJerome Glisse devices |= ATOM_DEVICE_CRT1_SUPPORT; 2086771fe6b9SJerome Glisse radeon_add_legacy_encoder(dev, 2087771fe6b9SJerome Glisse radeon_get_encoder_id 2088771fe6b9SJerome Glisse (dev, 2089771fe6b9SJerome Glisse ATOM_DEVICE_CRT1_SUPPORT, 2090771fe6b9SJerome Glisse 1), 2091771fe6b9SJerome Glisse ATOM_DEVICE_CRT1_SUPPORT); 2092771fe6b9SJerome Glisse } 2093771fe6b9SJerome Glisse if ((tmp >> 4) & 0x1) { 2094771fe6b9SJerome Glisse devices |= ATOM_DEVICE_DFP2_SUPPORT; 2095771fe6b9SJerome Glisse radeon_add_legacy_encoder(dev, 2096771fe6b9SJerome Glisse radeon_get_encoder_id 2097771fe6b9SJerome Glisse (dev, 2098771fe6b9SJerome Glisse ATOM_DEVICE_DFP2_SUPPORT, 2099771fe6b9SJerome Glisse 0), 2100771fe6b9SJerome Glisse ATOM_DEVICE_DFP2_SUPPORT); 2101b75fad06SAlex Deucher connector_object_id = combios_check_dl_dvi(dev, 0); 2102771fe6b9SJerome Glisse } else { 2103771fe6b9SJerome Glisse devices |= ATOM_DEVICE_DFP1_SUPPORT; 2104771fe6b9SJerome Glisse radeon_add_legacy_encoder(dev, 2105771fe6b9SJerome Glisse radeon_get_encoder_id 2106771fe6b9SJerome Glisse (dev, 2107771fe6b9SJerome Glisse ATOM_DEVICE_DFP1_SUPPORT, 2108771fe6b9SJerome Glisse 0), 2109771fe6b9SJerome Glisse ATOM_DEVICE_DFP1_SUPPORT); 2110b75fad06SAlex Deucher connector_object_id = CONNECTOR_OBJECT_ID_SINGLE_LINK_DVI_I; 2111771fe6b9SJerome Glisse } 2112771fe6b9SJerome Glisse radeon_add_legacy_connector(dev, 2113771fe6b9SJerome Glisse i, 2114771fe6b9SJerome Glisse devices, 2115771fe6b9SJerome Glisse legacy_connector_convert 2116771fe6b9SJerome Glisse [connector], 2117b75fad06SAlex Deucher &ddc_i2c, 2118eed45b30SAlex Deucher connector_object_id, 2119eed45b30SAlex Deucher &hpd); 2120771fe6b9SJerome Glisse break; 2121771fe6b9SJerome Glisse case CONNECTOR_DVI_D_LEGACY: 2122b75fad06SAlex Deucher if ((tmp >> 4) & 0x1) { 2123771fe6b9SJerome Glisse devices = ATOM_DEVICE_DFP2_SUPPORT; 2124b75fad06SAlex Deucher connector_object_id = combios_check_dl_dvi(dev, 1); 2125b75fad06SAlex Deucher } else { 2126771fe6b9SJerome Glisse devices = ATOM_DEVICE_DFP1_SUPPORT; 2127b75fad06SAlex Deucher connector_object_id = CONNECTOR_OBJECT_ID_SINGLE_LINK_DVI_I; 2128b75fad06SAlex Deucher } 2129771fe6b9SJerome Glisse radeon_add_legacy_encoder(dev, 2130771fe6b9SJerome Glisse radeon_get_encoder_id 2131771fe6b9SJerome Glisse (dev, devices, 0), 2132771fe6b9SJerome Glisse devices); 2133771fe6b9SJerome Glisse radeon_add_legacy_connector(dev, i, devices, 2134771fe6b9SJerome Glisse legacy_connector_convert 2135771fe6b9SJerome Glisse [connector], 2136b75fad06SAlex Deucher &ddc_i2c, 2137eed45b30SAlex Deucher connector_object_id, 2138eed45b30SAlex Deucher &hpd); 2139771fe6b9SJerome Glisse break; 2140771fe6b9SJerome Glisse case CONNECTOR_CTV_LEGACY: 2141771fe6b9SJerome Glisse case CONNECTOR_STV_LEGACY: 2142771fe6b9SJerome Glisse radeon_add_legacy_encoder(dev, 2143771fe6b9SJerome Glisse radeon_get_encoder_id 2144771fe6b9SJerome Glisse (dev, 2145771fe6b9SJerome Glisse ATOM_DEVICE_TV1_SUPPORT, 2146771fe6b9SJerome Glisse 2), 2147771fe6b9SJerome Glisse ATOM_DEVICE_TV1_SUPPORT); 2148771fe6b9SJerome Glisse radeon_add_legacy_connector(dev, i, 2149771fe6b9SJerome Glisse ATOM_DEVICE_TV1_SUPPORT, 2150771fe6b9SJerome Glisse legacy_connector_convert 2151771fe6b9SJerome Glisse [connector], 2152b75fad06SAlex Deucher &ddc_i2c, 2153eed45b30SAlex Deucher CONNECTOR_OBJECT_ID_SVIDEO, 2154eed45b30SAlex Deucher &hpd); 2155771fe6b9SJerome Glisse break; 2156771fe6b9SJerome Glisse default: 2157771fe6b9SJerome Glisse DRM_ERROR("Unknown connector type: %d\n", 2158771fe6b9SJerome Glisse connector); 2159771fe6b9SJerome Glisse continue; 2160771fe6b9SJerome Glisse } 2161771fe6b9SJerome Glisse 2162771fe6b9SJerome Glisse } 2163771fe6b9SJerome Glisse } else { 2164771fe6b9SJerome Glisse uint16_t tmds_info = 2165771fe6b9SJerome Glisse combios_get_table_offset(dev, COMBIOS_DFP_INFO_TABLE); 2166771fe6b9SJerome Glisse if (tmds_info) { 2167771fe6b9SJerome Glisse DRM_DEBUG("Found DFP table, assuming DVI connector\n"); 2168771fe6b9SJerome Glisse 2169771fe6b9SJerome Glisse radeon_add_legacy_encoder(dev, 2170771fe6b9SJerome Glisse radeon_get_encoder_id(dev, 2171771fe6b9SJerome Glisse ATOM_DEVICE_CRT1_SUPPORT, 2172771fe6b9SJerome Glisse 1), 2173771fe6b9SJerome Glisse ATOM_DEVICE_CRT1_SUPPORT); 2174771fe6b9SJerome Glisse radeon_add_legacy_encoder(dev, 2175771fe6b9SJerome Glisse radeon_get_encoder_id(dev, 2176771fe6b9SJerome Glisse ATOM_DEVICE_DFP1_SUPPORT, 2177771fe6b9SJerome Glisse 0), 2178771fe6b9SJerome Glisse ATOM_DEVICE_DFP1_SUPPORT); 2179771fe6b9SJerome Glisse 21806a93cb25SAlex Deucher ddc_i2c = combios_setup_i2c_bus(rdev, RADEON_GPIO_DVI_DDC); 2181eed45b30SAlex Deucher hpd.hpd = RADEON_HPD_NONE; 2182771fe6b9SJerome Glisse radeon_add_legacy_connector(dev, 2183771fe6b9SJerome Glisse 0, 2184771fe6b9SJerome Glisse ATOM_DEVICE_CRT1_SUPPORT | 2185771fe6b9SJerome Glisse ATOM_DEVICE_DFP1_SUPPORT, 2186771fe6b9SJerome Glisse DRM_MODE_CONNECTOR_DVII, 2187b75fad06SAlex Deucher &ddc_i2c, 2188eed45b30SAlex Deucher CONNECTOR_OBJECT_ID_SINGLE_LINK_DVI_I, 2189eed45b30SAlex Deucher &hpd); 2190771fe6b9SJerome Glisse } else { 2191d0c403e9SAlex Deucher uint16_t crt_info = 2192d0c403e9SAlex Deucher combios_get_table_offset(dev, COMBIOS_CRT_INFO_TABLE); 2193d0c403e9SAlex Deucher DRM_DEBUG("Found CRT table, assuming VGA connector\n"); 2194d0c403e9SAlex Deucher if (crt_info) { 2195d0c403e9SAlex Deucher radeon_add_legacy_encoder(dev, 2196d0c403e9SAlex Deucher radeon_get_encoder_id(dev, 2197d0c403e9SAlex Deucher ATOM_DEVICE_CRT1_SUPPORT, 2198d0c403e9SAlex Deucher 1), 2199d0c403e9SAlex Deucher ATOM_DEVICE_CRT1_SUPPORT); 22006a93cb25SAlex Deucher ddc_i2c = combios_setup_i2c_bus(rdev, RADEON_GPIO_VGA_DDC); 2201eed45b30SAlex Deucher hpd.hpd = RADEON_HPD_NONE; 2202d0c403e9SAlex Deucher radeon_add_legacy_connector(dev, 2203d0c403e9SAlex Deucher 0, 2204d0c403e9SAlex Deucher ATOM_DEVICE_CRT1_SUPPORT, 2205d0c403e9SAlex Deucher DRM_MODE_CONNECTOR_VGA, 2206b75fad06SAlex Deucher &ddc_i2c, 2207eed45b30SAlex Deucher CONNECTOR_OBJECT_ID_VGA, 2208eed45b30SAlex Deucher &hpd); 2209d0c403e9SAlex Deucher } else { 2210771fe6b9SJerome Glisse DRM_DEBUG("No connector info found\n"); 2211771fe6b9SJerome Glisse return false; 2212771fe6b9SJerome Glisse } 2213771fe6b9SJerome Glisse } 2214d0c403e9SAlex Deucher } 2215771fe6b9SJerome Glisse 2216771fe6b9SJerome Glisse if (rdev->flags & RADEON_IS_MOBILITY || rdev->flags & RADEON_IS_IGP) { 2217771fe6b9SJerome Glisse uint16_t lcd_info = 2218771fe6b9SJerome Glisse combios_get_table_offset(dev, COMBIOS_LCD_INFO_TABLE); 2219771fe6b9SJerome Glisse if (lcd_info) { 2220771fe6b9SJerome Glisse uint16_t lcd_ddc_info = 2221771fe6b9SJerome Glisse combios_get_table_offset(dev, 2222771fe6b9SJerome Glisse COMBIOS_LCD_DDC_INFO_TABLE); 2223771fe6b9SJerome Glisse 2224771fe6b9SJerome Glisse radeon_add_legacy_encoder(dev, 2225771fe6b9SJerome Glisse radeon_get_encoder_id(dev, 2226771fe6b9SJerome Glisse ATOM_DEVICE_LCD1_SUPPORT, 2227771fe6b9SJerome Glisse 0), 2228771fe6b9SJerome Glisse ATOM_DEVICE_LCD1_SUPPORT); 2229771fe6b9SJerome Glisse 2230771fe6b9SJerome Glisse if (lcd_ddc_info) { 2231771fe6b9SJerome Glisse ddc_type = RBIOS8(lcd_ddc_info + 2); 2232771fe6b9SJerome Glisse switch (ddc_type) { 2233771fe6b9SJerome Glisse case DDC_MONID: 2234771fe6b9SJerome Glisse ddc_i2c = 2235771fe6b9SJerome Glisse combios_setup_i2c_bus 22366a93cb25SAlex Deucher (rdev, RADEON_GPIO_MONID); 2237771fe6b9SJerome Glisse break; 2238771fe6b9SJerome Glisse case DDC_DVI: 2239771fe6b9SJerome Glisse ddc_i2c = 2240771fe6b9SJerome Glisse combios_setup_i2c_bus 22416a93cb25SAlex Deucher (rdev, RADEON_GPIO_DVI_DDC); 2242771fe6b9SJerome Glisse break; 2243771fe6b9SJerome Glisse case DDC_VGA: 2244771fe6b9SJerome Glisse ddc_i2c = 2245771fe6b9SJerome Glisse combios_setup_i2c_bus 22466a93cb25SAlex Deucher (rdev, RADEON_GPIO_VGA_DDC); 2247771fe6b9SJerome Glisse break; 2248771fe6b9SJerome Glisse case DDC_CRT2: 2249771fe6b9SJerome Glisse ddc_i2c = 2250771fe6b9SJerome Glisse combios_setup_i2c_bus 22516a93cb25SAlex Deucher (rdev, RADEON_GPIO_CRT2_DDC); 2252771fe6b9SJerome Glisse break; 2253771fe6b9SJerome Glisse case DDC_LCD: 2254771fe6b9SJerome Glisse ddc_i2c = 2255771fe6b9SJerome Glisse combios_setup_i2c_bus 22566a93cb25SAlex Deucher (rdev, RADEON_GPIOPAD_MASK); 2257771fe6b9SJerome Glisse ddc_i2c.mask_clk_mask = 2258771fe6b9SJerome Glisse RBIOS32(lcd_ddc_info + 3); 2259771fe6b9SJerome Glisse ddc_i2c.mask_data_mask = 2260771fe6b9SJerome Glisse RBIOS32(lcd_ddc_info + 7); 2261771fe6b9SJerome Glisse ddc_i2c.a_clk_mask = 2262771fe6b9SJerome Glisse RBIOS32(lcd_ddc_info + 3); 2263771fe6b9SJerome Glisse ddc_i2c.a_data_mask = 2264771fe6b9SJerome Glisse RBIOS32(lcd_ddc_info + 7); 22659b9fe724SAlex Deucher ddc_i2c.en_clk_mask = 2266771fe6b9SJerome Glisse RBIOS32(lcd_ddc_info + 3); 22679b9fe724SAlex Deucher ddc_i2c.en_data_mask = 2268771fe6b9SJerome Glisse RBIOS32(lcd_ddc_info + 7); 22699b9fe724SAlex Deucher ddc_i2c.y_clk_mask = 2270771fe6b9SJerome Glisse RBIOS32(lcd_ddc_info + 3); 22719b9fe724SAlex Deucher ddc_i2c.y_data_mask = 2272771fe6b9SJerome Glisse RBIOS32(lcd_ddc_info + 7); 2273771fe6b9SJerome Glisse break; 2274771fe6b9SJerome Glisse case DDC_GPIO: 2275771fe6b9SJerome Glisse ddc_i2c = 2276771fe6b9SJerome Glisse combios_setup_i2c_bus 22776a93cb25SAlex Deucher (rdev, RADEON_MDGPIO_MASK); 2278771fe6b9SJerome Glisse ddc_i2c.mask_clk_mask = 2279771fe6b9SJerome Glisse RBIOS32(lcd_ddc_info + 3); 2280771fe6b9SJerome Glisse ddc_i2c.mask_data_mask = 2281771fe6b9SJerome Glisse RBIOS32(lcd_ddc_info + 7); 2282771fe6b9SJerome Glisse ddc_i2c.a_clk_mask = 2283771fe6b9SJerome Glisse RBIOS32(lcd_ddc_info + 3); 2284771fe6b9SJerome Glisse ddc_i2c.a_data_mask = 2285771fe6b9SJerome Glisse RBIOS32(lcd_ddc_info + 7); 22869b9fe724SAlex Deucher ddc_i2c.en_clk_mask = 2287771fe6b9SJerome Glisse RBIOS32(lcd_ddc_info + 3); 22889b9fe724SAlex Deucher ddc_i2c.en_data_mask = 2289771fe6b9SJerome Glisse RBIOS32(lcd_ddc_info + 7); 22909b9fe724SAlex Deucher ddc_i2c.y_clk_mask = 2291771fe6b9SJerome Glisse RBIOS32(lcd_ddc_info + 3); 22929b9fe724SAlex Deucher ddc_i2c.y_data_mask = 2293771fe6b9SJerome Glisse RBIOS32(lcd_ddc_info + 7); 2294771fe6b9SJerome Glisse break; 2295771fe6b9SJerome Glisse default: 2296771fe6b9SJerome Glisse ddc_i2c.valid = false; 2297771fe6b9SJerome Glisse break; 2298771fe6b9SJerome Glisse } 2299771fe6b9SJerome Glisse DRM_DEBUG("LCD DDC Info Table found!\n"); 2300771fe6b9SJerome Glisse } else 2301771fe6b9SJerome Glisse ddc_i2c.valid = false; 2302771fe6b9SJerome Glisse 2303eed45b30SAlex Deucher hpd.hpd = RADEON_HPD_NONE; 2304771fe6b9SJerome Glisse radeon_add_legacy_connector(dev, 2305771fe6b9SJerome Glisse 5, 2306771fe6b9SJerome Glisse ATOM_DEVICE_LCD1_SUPPORT, 2307771fe6b9SJerome Glisse DRM_MODE_CONNECTOR_LVDS, 2308b75fad06SAlex Deucher &ddc_i2c, 2309eed45b30SAlex Deucher CONNECTOR_OBJECT_ID_LVDS, 2310eed45b30SAlex Deucher &hpd); 2311771fe6b9SJerome Glisse } 2312771fe6b9SJerome Glisse } 2313771fe6b9SJerome Glisse 2314771fe6b9SJerome Glisse /* check TV table */ 2315771fe6b9SJerome Glisse if (rdev->family != CHIP_R100 && rdev->family != CHIP_R200) { 2316771fe6b9SJerome Glisse uint32_t tv_info = 2317771fe6b9SJerome Glisse combios_get_table_offset(dev, COMBIOS_TV_INFO_TABLE); 2318771fe6b9SJerome Glisse if (tv_info) { 2319771fe6b9SJerome Glisse if (RBIOS8(tv_info + 6) == 'T') { 2320790cfb34SAlex Deucher if (radeon_apply_legacy_tv_quirks(dev)) { 2321eed45b30SAlex Deucher hpd.hpd = RADEON_HPD_NONE; 2322771fe6b9SJerome Glisse radeon_add_legacy_encoder(dev, 2323771fe6b9SJerome Glisse radeon_get_encoder_id 2324771fe6b9SJerome Glisse (dev, 2325771fe6b9SJerome Glisse ATOM_DEVICE_TV1_SUPPORT, 2326771fe6b9SJerome Glisse 2), 2327771fe6b9SJerome Glisse ATOM_DEVICE_TV1_SUPPORT); 2328771fe6b9SJerome Glisse radeon_add_legacy_connector(dev, 6, 2329771fe6b9SJerome Glisse ATOM_DEVICE_TV1_SUPPORT, 2330771fe6b9SJerome Glisse DRM_MODE_CONNECTOR_SVIDEO, 2331b75fad06SAlex Deucher &ddc_i2c, 2332eed45b30SAlex Deucher CONNECTOR_OBJECT_ID_SVIDEO, 2333eed45b30SAlex Deucher &hpd); 2334771fe6b9SJerome Glisse } 2335771fe6b9SJerome Glisse } 2336771fe6b9SJerome Glisse } 2337790cfb34SAlex Deucher } 2338771fe6b9SJerome Glisse 2339771fe6b9SJerome Glisse radeon_link_encoder_connector(dev); 2340771fe6b9SJerome Glisse 2341771fe6b9SJerome Glisse return true; 2342771fe6b9SJerome Glisse } 2343771fe6b9SJerome Glisse 2344fcec570bSAlex Deucher void radeon_external_tmds_setup(struct drm_encoder *encoder) 2345fcec570bSAlex Deucher { 2346fcec570bSAlex Deucher struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder); 2347fcec570bSAlex Deucher struct radeon_encoder_ext_tmds *tmds = radeon_encoder->enc_priv; 2348fcec570bSAlex Deucher 2349fcec570bSAlex Deucher if (!tmds) 2350fcec570bSAlex Deucher return; 2351fcec570bSAlex Deucher 2352fcec570bSAlex Deucher switch (tmds->dvo_chip) { 2353fcec570bSAlex Deucher case DVO_SIL164: 2354fcec570bSAlex Deucher /* sil 164 */ 23555a6f98f5SAlex Deucher radeon_i2c_put_byte(tmds->i2c_bus, 2356fcec570bSAlex Deucher tmds->slave_addr, 2357fcec570bSAlex Deucher 0x08, 0x30); 23585a6f98f5SAlex Deucher radeon_i2c_put_byte(tmds->i2c_bus, 2359fcec570bSAlex Deucher tmds->slave_addr, 2360fcec570bSAlex Deucher 0x09, 0x00); 23615a6f98f5SAlex Deucher radeon_i2c_put_byte(tmds->i2c_bus, 2362fcec570bSAlex Deucher tmds->slave_addr, 2363fcec570bSAlex Deucher 0x0a, 0x90); 23645a6f98f5SAlex Deucher radeon_i2c_put_byte(tmds->i2c_bus, 2365fcec570bSAlex Deucher tmds->slave_addr, 2366fcec570bSAlex Deucher 0x0c, 0x89); 23675a6f98f5SAlex Deucher radeon_i2c_put_byte(tmds->i2c_bus, 2368fcec570bSAlex Deucher tmds->slave_addr, 2369fcec570bSAlex Deucher 0x08, 0x3b); 2370fcec570bSAlex Deucher break; 2371fcec570bSAlex Deucher case DVO_SIL1178: 2372fcec570bSAlex Deucher /* sil 1178 - untested */ 2373fcec570bSAlex Deucher /* 2374fcec570bSAlex Deucher * 0x0f, 0x44 2375fcec570bSAlex Deucher * 0x0f, 0x4c 2376fcec570bSAlex Deucher * 0x0e, 0x01 2377fcec570bSAlex Deucher * 0x0a, 0x80 2378fcec570bSAlex Deucher * 0x09, 0x30 2379fcec570bSAlex Deucher * 0x0c, 0xc9 2380fcec570bSAlex Deucher * 0x0d, 0x70 2381fcec570bSAlex Deucher * 0x08, 0x32 2382fcec570bSAlex Deucher * 0x08, 0x33 2383fcec570bSAlex Deucher */ 2384fcec570bSAlex Deucher break; 2385fcec570bSAlex Deucher default: 2386fcec570bSAlex Deucher break; 2387fcec570bSAlex Deucher } 2388fcec570bSAlex Deucher 2389fcec570bSAlex Deucher } 2390fcec570bSAlex Deucher 2391fcec570bSAlex Deucher bool radeon_combios_external_tmds_setup(struct drm_encoder *encoder) 2392fcec570bSAlex Deucher { 2393fcec570bSAlex Deucher struct drm_device *dev = encoder->dev; 2394fcec570bSAlex Deucher struct radeon_device *rdev = dev->dev_private; 2395fcec570bSAlex Deucher struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder); 2396fcec570bSAlex Deucher uint16_t offset; 2397fcec570bSAlex Deucher uint8_t blocks, slave_addr, rev; 2398fcec570bSAlex Deucher uint32_t index, id; 2399fcec570bSAlex Deucher uint32_t reg, val, and_mask, or_mask; 2400fcec570bSAlex Deucher struct radeon_encoder_ext_tmds *tmds = radeon_encoder->enc_priv; 2401fcec570bSAlex Deucher 2402fcec570bSAlex Deucher if (rdev->bios == NULL) 2403fcec570bSAlex Deucher return false; 2404fcec570bSAlex Deucher 2405fcec570bSAlex Deucher if (!tmds) 2406fcec570bSAlex Deucher return false; 2407fcec570bSAlex Deucher 2408fcec570bSAlex Deucher if (rdev->flags & RADEON_IS_IGP) { 2409fcec570bSAlex Deucher offset = combios_get_table_offset(dev, COMBIOS_TMDS_POWER_ON_TABLE); 2410fcec570bSAlex Deucher rev = RBIOS8(offset); 2411fcec570bSAlex Deucher if (offset) { 2412fcec570bSAlex Deucher rev = RBIOS8(offset); 2413fcec570bSAlex Deucher if (rev > 1) { 2414fcec570bSAlex Deucher blocks = RBIOS8(offset + 3); 2415fcec570bSAlex Deucher index = offset + 4; 2416fcec570bSAlex Deucher while (blocks > 0) { 2417fcec570bSAlex Deucher id = RBIOS16(index); 2418fcec570bSAlex Deucher index += 2; 2419fcec570bSAlex Deucher switch (id >> 13) { 2420fcec570bSAlex Deucher case 0: 2421fcec570bSAlex Deucher reg = (id & 0x1fff) * 4; 2422fcec570bSAlex Deucher val = RBIOS32(index); 2423fcec570bSAlex Deucher index += 4; 2424fcec570bSAlex Deucher WREG32(reg, val); 2425fcec570bSAlex Deucher break; 2426fcec570bSAlex Deucher case 2: 2427fcec570bSAlex Deucher reg = (id & 0x1fff) * 4; 2428fcec570bSAlex Deucher and_mask = RBIOS32(index); 2429fcec570bSAlex Deucher index += 4; 2430fcec570bSAlex Deucher or_mask = RBIOS32(index); 2431fcec570bSAlex Deucher index += 4; 2432fcec570bSAlex Deucher val = RREG32(reg); 2433fcec570bSAlex Deucher val = (val & and_mask) | or_mask; 2434fcec570bSAlex Deucher WREG32(reg, val); 2435fcec570bSAlex Deucher break; 2436fcec570bSAlex Deucher case 3: 2437fcec570bSAlex Deucher val = RBIOS16(index); 2438fcec570bSAlex Deucher index += 2; 2439fcec570bSAlex Deucher udelay(val); 2440fcec570bSAlex Deucher break; 2441fcec570bSAlex Deucher case 4: 2442fcec570bSAlex Deucher val = RBIOS16(index); 2443fcec570bSAlex Deucher index += 2; 2444fcec570bSAlex Deucher udelay(val * 1000); 2445fcec570bSAlex Deucher break; 2446fcec570bSAlex Deucher case 6: 2447fcec570bSAlex Deucher slave_addr = id & 0xff; 2448fcec570bSAlex Deucher slave_addr >>= 1; /* 7 bit addressing */ 2449fcec570bSAlex Deucher index++; 2450fcec570bSAlex Deucher reg = RBIOS8(index); 2451fcec570bSAlex Deucher index++; 2452fcec570bSAlex Deucher val = RBIOS8(index); 2453fcec570bSAlex Deucher index++; 24545a6f98f5SAlex Deucher radeon_i2c_put_byte(tmds->i2c_bus, 2455fcec570bSAlex Deucher slave_addr, 2456fcec570bSAlex Deucher reg, val); 2457fcec570bSAlex Deucher break; 2458fcec570bSAlex Deucher default: 2459fcec570bSAlex Deucher DRM_ERROR("Unknown id %d\n", id >> 13); 2460fcec570bSAlex Deucher break; 2461fcec570bSAlex Deucher } 2462fcec570bSAlex Deucher blocks--; 2463fcec570bSAlex Deucher } 2464fcec570bSAlex Deucher return true; 2465fcec570bSAlex Deucher } 2466fcec570bSAlex Deucher } 2467fcec570bSAlex Deucher } else { 2468fcec570bSAlex Deucher offset = combios_get_table_offset(dev, COMBIOS_EXT_TMDS_INFO_TABLE); 2469fcec570bSAlex Deucher if (offset) { 2470fcec570bSAlex Deucher index = offset + 10; 2471fcec570bSAlex Deucher id = RBIOS16(index); 2472fcec570bSAlex Deucher while (id != 0xffff) { 2473fcec570bSAlex Deucher index += 2; 2474fcec570bSAlex Deucher switch (id >> 13) { 2475fcec570bSAlex Deucher case 0: 2476fcec570bSAlex Deucher reg = (id & 0x1fff) * 4; 2477fcec570bSAlex Deucher val = RBIOS32(index); 2478fcec570bSAlex Deucher WREG32(reg, val); 2479fcec570bSAlex Deucher break; 2480fcec570bSAlex Deucher case 2: 2481fcec570bSAlex Deucher reg = (id & 0x1fff) * 4; 2482fcec570bSAlex Deucher and_mask = RBIOS32(index); 2483fcec570bSAlex Deucher index += 4; 2484fcec570bSAlex Deucher or_mask = RBIOS32(index); 2485fcec570bSAlex Deucher index += 4; 2486fcec570bSAlex Deucher val = RREG32(reg); 2487fcec570bSAlex Deucher val = (val & and_mask) | or_mask; 2488fcec570bSAlex Deucher WREG32(reg, val); 2489fcec570bSAlex Deucher break; 2490fcec570bSAlex Deucher case 4: 2491fcec570bSAlex Deucher val = RBIOS16(index); 2492fcec570bSAlex Deucher index += 2; 2493fcec570bSAlex Deucher udelay(val); 2494fcec570bSAlex Deucher break; 2495fcec570bSAlex Deucher case 5: 2496fcec570bSAlex Deucher reg = id & 0x1fff; 2497fcec570bSAlex Deucher and_mask = RBIOS32(index); 2498fcec570bSAlex Deucher index += 4; 2499fcec570bSAlex Deucher or_mask = RBIOS32(index); 2500fcec570bSAlex Deucher index += 4; 2501fcec570bSAlex Deucher val = RREG32_PLL(reg); 2502fcec570bSAlex Deucher val = (val & and_mask) | or_mask; 2503fcec570bSAlex Deucher WREG32_PLL(reg, val); 2504fcec570bSAlex Deucher break; 2505fcec570bSAlex Deucher case 6: 2506fcec570bSAlex Deucher reg = id & 0x1fff; 2507fcec570bSAlex Deucher val = RBIOS8(index); 2508fcec570bSAlex Deucher index += 1; 25095a6f98f5SAlex Deucher radeon_i2c_put_byte(tmds->i2c_bus, 2510fcec570bSAlex Deucher tmds->slave_addr, 2511fcec570bSAlex Deucher reg, val); 2512fcec570bSAlex Deucher break; 2513fcec570bSAlex Deucher default: 2514fcec570bSAlex Deucher DRM_ERROR("Unknown id %d\n", id >> 13); 2515fcec570bSAlex Deucher break; 2516fcec570bSAlex Deucher } 2517fcec570bSAlex Deucher id = RBIOS16(index); 2518fcec570bSAlex Deucher } 2519fcec570bSAlex Deucher return true; 2520fcec570bSAlex Deucher } 2521fcec570bSAlex Deucher } 2522fcec570bSAlex Deucher return false; 2523fcec570bSAlex Deucher } 2524fcec570bSAlex Deucher 2525771fe6b9SJerome Glisse static void combios_parse_mmio_table(struct drm_device *dev, uint16_t offset) 2526771fe6b9SJerome Glisse { 2527771fe6b9SJerome Glisse struct radeon_device *rdev = dev->dev_private; 2528771fe6b9SJerome Glisse 2529771fe6b9SJerome Glisse if (offset) { 2530771fe6b9SJerome Glisse while (RBIOS16(offset)) { 2531771fe6b9SJerome Glisse uint16_t cmd = ((RBIOS16(offset) & 0xe000) >> 13); 2532771fe6b9SJerome Glisse uint32_t addr = (RBIOS16(offset) & 0x1fff); 2533771fe6b9SJerome Glisse uint32_t val, and_mask, or_mask; 2534771fe6b9SJerome Glisse uint32_t tmp; 2535771fe6b9SJerome Glisse 2536771fe6b9SJerome Glisse offset += 2; 2537771fe6b9SJerome Glisse switch (cmd) { 2538771fe6b9SJerome Glisse case 0: 2539771fe6b9SJerome Glisse val = RBIOS32(offset); 2540771fe6b9SJerome Glisse offset += 4; 2541771fe6b9SJerome Glisse WREG32(addr, val); 2542771fe6b9SJerome Glisse break; 2543771fe6b9SJerome Glisse case 1: 2544771fe6b9SJerome Glisse val = RBIOS32(offset); 2545771fe6b9SJerome Glisse offset += 4; 2546771fe6b9SJerome Glisse WREG32(addr, val); 2547771fe6b9SJerome Glisse break; 2548771fe6b9SJerome Glisse case 2: 2549771fe6b9SJerome Glisse and_mask = RBIOS32(offset); 2550771fe6b9SJerome Glisse offset += 4; 2551771fe6b9SJerome Glisse or_mask = RBIOS32(offset); 2552771fe6b9SJerome Glisse offset += 4; 2553771fe6b9SJerome Glisse tmp = RREG32(addr); 2554771fe6b9SJerome Glisse tmp &= and_mask; 2555771fe6b9SJerome Glisse tmp |= or_mask; 2556771fe6b9SJerome Glisse WREG32(addr, tmp); 2557771fe6b9SJerome Glisse break; 2558771fe6b9SJerome Glisse case 3: 2559771fe6b9SJerome Glisse and_mask = RBIOS32(offset); 2560771fe6b9SJerome Glisse offset += 4; 2561771fe6b9SJerome Glisse or_mask = RBIOS32(offset); 2562771fe6b9SJerome Glisse offset += 4; 2563771fe6b9SJerome Glisse tmp = RREG32(addr); 2564771fe6b9SJerome Glisse tmp &= and_mask; 2565771fe6b9SJerome Glisse tmp |= or_mask; 2566771fe6b9SJerome Glisse WREG32(addr, tmp); 2567771fe6b9SJerome Glisse break; 2568771fe6b9SJerome Glisse case 4: 2569771fe6b9SJerome Glisse val = RBIOS16(offset); 2570771fe6b9SJerome Glisse offset += 2; 2571771fe6b9SJerome Glisse udelay(val); 2572771fe6b9SJerome Glisse break; 2573771fe6b9SJerome Glisse case 5: 2574771fe6b9SJerome Glisse val = RBIOS16(offset); 2575771fe6b9SJerome Glisse offset += 2; 2576771fe6b9SJerome Glisse switch (addr) { 2577771fe6b9SJerome Glisse case 8: 2578771fe6b9SJerome Glisse while (val--) { 2579771fe6b9SJerome Glisse if (! 2580771fe6b9SJerome Glisse (RREG32_PLL 2581771fe6b9SJerome Glisse (RADEON_CLK_PWRMGT_CNTL) & 2582771fe6b9SJerome Glisse RADEON_MC_BUSY)) 2583771fe6b9SJerome Glisse break; 2584771fe6b9SJerome Glisse } 2585771fe6b9SJerome Glisse break; 2586771fe6b9SJerome Glisse case 9: 2587771fe6b9SJerome Glisse while (val--) { 2588771fe6b9SJerome Glisse if ((RREG32(RADEON_MC_STATUS) & 2589771fe6b9SJerome Glisse RADEON_MC_IDLE)) 2590771fe6b9SJerome Glisse break; 2591771fe6b9SJerome Glisse } 2592771fe6b9SJerome Glisse break; 2593771fe6b9SJerome Glisse default: 2594771fe6b9SJerome Glisse break; 2595771fe6b9SJerome Glisse } 2596771fe6b9SJerome Glisse break; 2597771fe6b9SJerome Glisse default: 2598771fe6b9SJerome Glisse break; 2599771fe6b9SJerome Glisse } 2600771fe6b9SJerome Glisse } 2601771fe6b9SJerome Glisse } 2602771fe6b9SJerome Glisse } 2603771fe6b9SJerome Glisse 2604771fe6b9SJerome Glisse static void combios_parse_pll_table(struct drm_device *dev, uint16_t offset) 2605771fe6b9SJerome Glisse { 2606771fe6b9SJerome Glisse struct radeon_device *rdev = dev->dev_private; 2607771fe6b9SJerome Glisse 2608771fe6b9SJerome Glisse if (offset) { 2609771fe6b9SJerome Glisse while (RBIOS8(offset)) { 2610771fe6b9SJerome Glisse uint8_t cmd = ((RBIOS8(offset) & 0xc0) >> 6); 2611771fe6b9SJerome Glisse uint8_t addr = (RBIOS8(offset) & 0x3f); 2612771fe6b9SJerome Glisse uint32_t val, shift, tmp; 2613771fe6b9SJerome Glisse uint32_t and_mask, or_mask; 2614771fe6b9SJerome Glisse 2615771fe6b9SJerome Glisse offset++; 2616771fe6b9SJerome Glisse switch (cmd) { 2617771fe6b9SJerome Glisse case 0: 2618771fe6b9SJerome Glisse val = RBIOS32(offset); 2619771fe6b9SJerome Glisse offset += 4; 2620771fe6b9SJerome Glisse WREG32_PLL(addr, val); 2621771fe6b9SJerome Glisse break; 2622771fe6b9SJerome Glisse case 1: 2623771fe6b9SJerome Glisse shift = RBIOS8(offset) * 8; 2624771fe6b9SJerome Glisse offset++; 2625771fe6b9SJerome Glisse and_mask = RBIOS8(offset) << shift; 2626771fe6b9SJerome Glisse and_mask |= ~(0xff << shift); 2627771fe6b9SJerome Glisse offset++; 2628771fe6b9SJerome Glisse or_mask = RBIOS8(offset) << shift; 2629771fe6b9SJerome Glisse offset++; 2630771fe6b9SJerome Glisse tmp = RREG32_PLL(addr); 2631771fe6b9SJerome Glisse tmp &= and_mask; 2632771fe6b9SJerome Glisse tmp |= or_mask; 2633771fe6b9SJerome Glisse WREG32_PLL(addr, tmp); 2634771fe6b9SJerome Glisse break; 2635771fe6b9SJerome Glisse case 2: 2636771fe6b9SJerome Glisse case 3: 2637771fe6b9SJerome Glisse tmp = 1000; 2638771fe6b9SJerome Glisse switch (addr) { 2639771fe6b9SJerome Glisse case 1: 2640771fe6b9SJerome Glisse udelay(150); 2641771fe6b9SJerome Glisse break; 2642771fe6b9SJerome Glisse case 2: 2643771fe6b9SJerome Glisse udelay(1000); 2644771fe6b9SJerome Glisse break; 2645771fe6b9SJerome Glisse case 3: 2646771fe6b9SJerome Glisse while (tmp--) { 2647771fe6b9SJerome Glisse if (! 2648771fe6b9SJerome Glisse (RREG32_PLL 2649771fe6b9SJerome Glisse (RADEON_CLK_PWRMGT_CNTL) & 2650771fe6b9SJerome Glisse RADEON_MC_BUSY)) 2651771fe6b9SJerome Glisse break; 2652771fe6b9SJerome Glisse } 2653771fe6b9SJerome Glisse break; 2654771fe6b9SJerome Glisse case 4: 2655771fe6b9SJerome Glisse while (tmp--) { 2656771fe6b9SJerome Glisse if (RREG32_PLL 2657771fe6b9SJerome Glisse (RADEON_CLK_PWRMGT_CNTL) & 2658771fe6b9SJerome Glisse RADEON_DLL_READY) 2659771fe6b9SJerome Glisse break; 2660771fe6b9SJerome Glisse } 2661771fe6b9SJerome Glisse break; 2662771fe6b9SJerome Glisse case 5: 2663771fe6b9SJerome Glisse tmp = 2664771fe6b9SJerome Glisse RREG32_PLL(RADEON_CLK_PWRMGT_CNTL); 2665771fe6b9SJerome Glisse if (tmp & RADEON_CG_NO1_DEBUG_0) { 2666771fe6b9SJerome Glisse #if 0 2667771fe6b9SJerome Glisse uint32_t mclk_cntl = 2668771fe6b9SJerome Glisse RREG32_PLL 2669771fe6b9SJerome Glisse (RADEON_MCLK_CNTL); 2670771fe6b9SJerome Glisse mclk_cntl &= 0xffff0000; 2671771fe6b9SJerome Glisse /*mclk_cntl |= 0x00001111;*//* ??? */ 2672771fe6b9SJerome Glisse WREG32_PLL(RADEON_MCLK_CNTL, 2673771fe6b9SJerome Glisse mclk_cntl); 2674771fe6b9SJerome Glisse udelay(10000); 2675771fe6b9SJerome Glisse #endif 2676771fe6b9SJerome Glisse WREG32_PLL 2677771fe6b9SJerome Glisse (RADEON_CLK_PWRMGT_CNTL, 2678771fe6b9SJerome Glisse tmp & 2679771fe6b9SJerome Glisse ~RADEON_CG_NO1_DEBUG_0); 2680771fe6b9SJerome Glisse udelay(10000); 2681771fe6b9SJerome Glisse } 2682771fe6b9SJerome Glisse break; 2683771fe6b9SJerome Glisse default: 2684771fe6b9SJerome Glisse break; 2685771fe6b9SJerome Glisse } 2686771fe6b9SJerome Glisse break; 2687771fe6b9SJerome Glisse default: 2688771fe6b9SJerome Glisse break; 2689771fe6b9SJerome Glisse } 2690771fe6b9SJerome Glisse } 2691771fe6b9SJerome Glisse } 2692771fe6b9SJerome Glisse } 2693771fe6b9SJerome Glisse 2694771fe6b9SJerome Glisse static void combios_parse_ram_reset_table(struct drm_device *dev, 2695771fe6b9SJerome Glisse uint16_t offset) 2696771fe6b9SJerome Glisse { 2697771fe6b9SJerome Glisse struct radeon_device *rdev = dev->dev_private; 2698771fe6b9SJerome Glisse uint32_t tmp; 2699771fe6b9SJerome Glisse 2700771fe6b9SJerome Glisse if (offset) { 2701771fe6b9SJerome Glisse uint8_t val = RBIOS8(offset); 2702771fe6b9SJerome Glisse while (val != 0xff) { 2703771fe6b9SJerome Glisse offset++; 2704771fe6b9SJerome Glisse 2705771fe6b9SJerome Glisse if (val == 0x0f) { 2706771fe6b9SJerome Glisse uint32_t channel_complete_mask; 2707771fe6b9SJerome Glisse 2708771fe6b9SJerome Glisse if (ASIC_IS_R300(rdev)) 2709771fe6b9SJerome Glisse channel_complete_mask = 2710771fe6b9SJerome Glisse R300_MEM_PWRUP_COMPLETE; 2711771fe6b9SJerome Glisse else 2712771fe6b9SJerome Glisse channel_complete_mask = 2713771fe6b9SJerome Glisse RADEON_MEM_PWRUP_COMPLETE; 2714771fe6b9SJerome Glisse tmp = 20000; 2715771fe6b9SJerome Glisse while (tmp--) { 2716771fe6b9SJerome Glisse if ((RREG32(RADEON_MEM_STR_CNTL) & 2717771fe6b9SJerome Glisse channel_complete_mask) == 2718771fe6b9SJerome Glisse channel_complete_mask) 2719771fe6b9SJerome Glisse break; 2720771fe6b9SJerome Glisse } 2721771fe6b9SJerome Glisse } else { 2722771fe6b9SJerome Glisse uint32_t or_mask = RBIOS16(offset); 2723771fe6b9SJerome Glisse offset += 2; 2724771fe6b9SJerome Glisse 2725771fe6b9SJerome Glisse tmp = RREG32(RADEON_MEM_SDRAM_MODE_REG); 2726771fe6b9SJerome Glisse tmp &= RADEON_SDRAM_MODE_MASK; 2727771fe6b9SJerome Glisse tmp |= or_mask; 2728771fe6b9SJerome Glisse WREG32(RADEON_MEM_SDRAM_MODE_REG, tmp); 2729771fe6b9SJerome Glisse 2730771fe6b9SJerome Glisse or_mask = val << 24; 2731771fe6b9SJerome Glisse tmp = RREG32(RADEON_MEM_SDRAM_MODE_REG); 2732771fe6b9SJerome Glisse tmp &= RADEON_B3MEM_RESET_MASK; 2733771fe6b9SJerome Glisse tmp |= or_mask; 2734771fe6b9SJerome Glisse WREG32(RADEON_MEM_SDRAM_MODE_REG, tmp); 2735771fe6b9SJerome Glisse } 2736771fe6b9SJerome Glisse val = RBIOS8(offset); 2737771fe6b9SJerome Glisse } 2738771fe6b9SJerome Glisse } 2739771fe6b9SJerome Glisse } 2740771fe6b9SJerome Glisse 2741771fe6b9SJerome Glisse static uint32_t combios_detect_ram(struct drm_device *dev, int ram, 2742771fe6b9SJerome Glisse int mem_addr_mapping) 2743771fe6b9SJerome Glisse { 2744771fe6b9SJerome Glisse struct radeon_device *rdev = dev->dev_private; 2745771fe6b9SJerome Glisse uint32_t mem_cntl; 2746771fe6b9SJerome Glisse uint32_t mem_size; 2747771fe6b9SJerome Glisse uint32_t addr = 0; 2748771fe6b9SJerome Glisse 2749771fe6b9SJerome Glisse mem_cntl = RREG32(RADEON_MEM_CNTL); 2750771fe6b9SJerome Glisse if (mem_cntl & RV100_HALF_MODE) 2751771fe6b9SJerome Glisse ram /= 2; 2752771fe6b9SJerome Glisse mem_size = ram; 2753771fe6b9SJerome Glisse mem_cntl &= ~(0xff << 8); 2754771fe6b9SJerome Glisse mem_cntl |= (mem_addr_mapping & 0xff) << 8; 2755771fe6b9SJerome Glisse WREG32(RADEON_MEM_CNTL, mem_cntl); 2756771fe6b9SJerome Glisse RREG32(RADEON_MEM_CNTL); 2757771fe6b9SJerome Glisse 2758771fe6b9SJerome Glisse /* sdram reset ? */ 2759771fe6b9SJerome Glisse 2760771fe6b9SJerome Glisse /* something like this???? */ 2761771fe6b9SJerome Glisse while (ram--) { 2762771fe6b9SJerome Glisse addr = ram * 1024 * 1024; 2763771fe6b9SJerome Glisse /* write to each page */ 2764771fe6b9SJerome Glisse WREG32(RADEON_MM_INDEX, (addr) | RADEON_MM_APER); 2765771fe6b9SJerome Glisse WREG32(RADEON_MM_DATA, 0xdeadbeef); 2766771fe6b9SJerome Glisse /* read back and verify */ 2767771fe6b9SJerome Glisse WREG32(RADEON_MM_INDEX, (addr) | RADEON_MM_APER); 2768771fe6b9SJerome Glisse if (RREG32(RADEON_MM_DATA) != 0xdeadbeef) 2769771fe6b9SJerome Glisse return 0; 2770771fe6b9SJerome Glisse } 2771771fe6b9SJerome Glisse 2772771fe6b9SJerome Glisse return mem_size; 2773771fe6b9SJerome Glisse } 2774771fe6b9SJerome Glisse 2775771fe6b9SJerome Glisse static void combios_write_ram_size(struct drm_device *dev) 2776771fe6b9SJerome Glisse { 2777771fe6b9SJerome Glisse struct radeon_device *rdev = dev->dev_private; 2778771fe6b9SJerome Glisse uint8_t rev; 2779771fe6b9SJerome Glisse uint16_t offset; 2780771fe6b9SJerome Glisse uint32_t mem_size = 0; 2781771fe6b9SJerome Glisse uint32_t mem_cntl = 0; 2782771fe6b9SJerome Glisse 2783771fe6b9SJerome Glisse /* should do something smarter here I guess... */ 2784771fe6b9SJerome Glisse if (rdev->flags & RADEON_IS_IGP) 2785771fe6b9SJerome Glisse return; 2786771fe6b9SJerome Glisse 2787771fe6b9SJerome Glisse /* first check detected mem table */ 2788771fe6b9SJerome Glisse offset = combios_get_table_offset(dev, COMBIOS_DETECTED_MEM_TABLE); 2789771fe6b9SJerome Glisse if (offset) { 2790771fe6b9SJerome Glisse rev = RBIOS8(offset); 2791771fe6b9SJerome Glisse if (rev < 3) { 2792771fe6b9SJerome Glisse mem_cntl = RBIOS32(offset + 1); 2793771fe6b9SJerome Glisse mem_size = RBIOS16(offset + 5); 2794771fe6b9SJerome Glisse if (((rdev->flags & RADEON_FAMILY_MASK) < CHIP_R200) && 2795771fe6b9SJerome Glisse ((dev->pdev->device != 0x515e) 2796771fe6b9SJerome Glisse && (dev->pdev->device != 0x5969))) 2797771fe6b9SJerome Glisse WREG32(RADEON_MEM_CNTL, mem_cntl); 2798771fe6b9SJerome Glisse } 2799771fe6b9SJerome Glisse } 2800771fe6b9SJerome Glisse 2801771fe6b9SJerome Glisse if (!mem_size) { 2802771fe6b9SJerome Glisse offset = 2803771fe6b9SJerome Glisse combios_get_table_offset(dev, COMBIOS_MEM_CONFIG_TABLE); 2804771fe6b9SJerome Glisse if (offset) { 2805771fe6b9SJerome Glisse rev = RBIOS8(offset - 1); 2806771fe6b9SJerome Glisse if (rev < 1) { 2807771fe6b9SJerome Glisse if (((rdev->flags & RADEON_FAMILY_MASK) < 2808771fe6b9SJerome Glisse CHIP_R200) 2809771fe6b9SJerome Glisse && ((dev->pdev->device != 0x515e) 2810771fe6b9SJerome Glisse && (dev->pdev->device != 0x5969))) { 2811771fe6b9SJerome Glisse int ram = 0; 2812771fe6b9SJerome Glisse int mem_addr_mapping = 0; 2813771fe6b9SJerome Glisse 2814771fe6b9SJerome Glisse while (RBIOS8(offset)) { 2815771fe6b9SJerome Glisse ram = RBIOS8(offset); 2816771fe6b9SJerome Glisse mem_addr_mapping = 2817771fe6b9SJerome Glisse RBIOS8(offset + 1); 2818771fe6b9SJerome Glisse if (mem_addr_mapping != 0x25) 2819771fe6b9SJerome Glisse ram *= 2; 2820771fe6b9SJerome Glisse mem_size = 2821771fe6b9SJerome Glisse combios_detect_ram(dev, ram, 2822771fe6b9SJerome Glisse mem_addr_mapping); 2823771fe6b9SJerome Glisse if (mem_size) 2824771fe6b9SJerome Glisse break; 2825771fe6b9SJerome Glisse offset += 2; 2826771fe6b9SJerome Glisse } 2827771fe6b9SJerome Glisse } else 2828771fe6b9SJerome Glisse mem_size = RBIOS8(offset); 2829771fe6b9SJerome Glisse } else { 2830771fe6b9SJerome Glisse mem_size = RBIOS8(offset); 2831771fe6b9SJerome Glisse mem_size *= 2; /* convert to MB */ 2832771fe6b9SJerome Glisse } 2833771fe6b9SJerome Glisse } 2834771fe6b9SJerome Glisse } 2835771fe6b9SJerome Glisse 2836771fe6b9SJerome Glisse mem_size *= (1024 * 1024); /* convert to bytes */ 2837771fe6b9SJerome Glisse WREG32(RADEON_CONFIG_MEMSIZE, mem_size); 2838771fe6b9SJerome Glisse } 2839771fe6b9SJerome Glisse 2840771fe6b9SJerome Glisse void radeon_combios_dyn_clk_setup(struct drm_device *dev, int enable) 2841771fe6b9SJerome Glisse { 2842771fe6b9SJerome Glisse uint16_t dyn_clk_info = 2843771fe6b9SJerome Glisse combios_get_table_offset(dev, COMBIOS_DYN_CLK_1_TABLE); 2844771fe6b9SJerome Glisse 2845771fe6b9SJerome Glisse if (dyn_clk_info) 2846771fe6b9SJerome Glisse combios_parse_pll_table(dev, dyn_clk_info); 2847771fe6b9SJerome Glisse } 2848771fe6b9SJerome Glisse 2849771fe6b9SJerome Glisse void radeon_combios_asic_init(struct drm_device *dev) 2850771fe6b9SJerome Glisse { 2851771fe6b9SJerome Glisse struct radeon_device *rdev = dev->dev_private; 2852771fe6b9SJerome Glisse uint16_t table; 2853771fe6b9SJerome Glisse 2854771fe6b9SJerome Glisse /* port hardcoded mac stuff from radeonfb */ 2855771fe6b9SJerome Glisse if (rdev->bios == NULL) 2856771fe6b9SJerome Glisse return; 2857771fe6b9SJerome Glisse 2858771fe6b9SJerome Glisse /* ASIC INIT 1 */ 2859771fe6b9SJerome Glisse table = combios_get_table_offset(dev, COMBIOS_ASIC_INIT_1_TABLE); 2860771fe6b9SJerome Glisse if (table) 2861771fe6b9SJerome Glisse combios_parse_mmio_table(dev, table); 2862771fe6b9SJerome Glisse 2863771fe6b9SJerome Glisse /* PLL INIT */ 2864771fe6b9SJerome Glisse table = combios_get_table_offset(dev, COMBIOS_PLL_INIT_TABLE); 2865771fe6b9SJerome Glisse if (table) 2866771fe6b9SJerome Glisse combios_parse_pll_table(dev, table); 2867771fe6b9SJerome Glisse 2868771fe6b9SJerome Glisse /* ASIC INIT 2 */ 2869771fe6b9SJerome Glisse table = combios_get_table_offset(dev, COMBIOS_ASIC_INIT_2_TABLE); 2870771fe6b9SJerome Glisse if (table) 2871771fe6b9SJerome Glisse combios_parse_mmio_table(dev, table); 2872771fe6b9SJerome Glisse 2873771fe6b9SJerome Glisse if (!(rdev->flags & RADEON_IS_IGP)) { 2874771fe6b9SJerome Glisse /* ASIC INIT 4 */ 2875771fe6b9SJerome Glisse table = 2876771fe6b9SJerome Glisse combios_get_table_offset(dev, COMBIOS_ASIC_INIT_4_TABLE); 2877771fe6b9SJerome Glisse if (table) 2878771fe6b9SJerome Glisse combios_parse_mmio_table(dev, table); 2879771fe6b9SJerome Glisse 2880771fe6b9SJerome Glisse /* RAM RESET */ 2881771fe6b9SJerome Glisse table = combios_get_table_offset(dev, COMBIOS_RAM_RESET_TABLE); 2882771fe6b9SJerome Glisse if (table) 2883771fe6b9SJerome Glisse combios_parse_ram_reset_table(dev, table); 2884771fe6b9SJerome Glisse 2885771fe6b9SJerome Glisse /* ASIC INIT 3 */ 2886771fe6b9SJerome Glisse table = 2887771fe6b9SJerome Glisse combios_get_table_offset(dev, COMBIOS_ASIC_INIT_3_TABLE); 2888771fe6b9SJerome Glisse if (table) 2889771fe6b9SJerome Glisse combios_parse_mmio_table(dev, table); 2890771fe6b9SJerome Glisse 2891771fe6b9SJerome Glisse /* write CONFIG_MEMSIZE */ 2892771fe6b9SJerome Glisse combios_write_ram_size(dev); 2893771fe6b9SJerome Glisse } 2894771fe6b9SJerome Glisse 2895771fe6b9SJerome Glisse /* DYN CLK 1 */ 2896771fe6b9SJerome Glisse table = combios_get_table_offset(dev, COMBIOS_DYN_CLK_1_TABLE); 2897771fe6b9SJerome Glisse if (table) 2898771fe6b9SJerome Glisse combios_parse_pll_table(dev, table); 2899771fe6b9SJerome Glisse 2900771fe6b9SJerome Glisse } 2901771fe6b9SJerome Glisse 2902771fe6b9SJerome Glisse void radeon_combios_initialize_bios_scratch_regs(struct drm_device *dev) 2903771fe6b9SJerome Glisse { 2904771fe6b9SJerome Glisse struct radeon_device *rdev = dev->dev_private; 2905771fe6b9SJerome Glisse uint32_t bios_0_scratch, bios_6_scratch, bios_7_scratch; 2906771fe6b9SJerome Glisse 2907771fe6b9SJerome Glisse bios_0_scratch = RREG32(RADEON_BIOS_0_SCRATCH); 2908771fe6b9SJerome Glisse bios_6_scratch = RREG32(RADEON_BIOS_6_SCRATCH); 2909771fe6b9SJerome Glisse bios_7_scratch = RREG32(RADEON_BIOS_7_SCRATCH); 2910771fe6b9SJerome Glisse 2911771fe6b9SJerome Glisse /* let the bios control the backlight */ 2912771fe6b9SJerome Glisse bios_0_scratch &= ~RADEON_DRIVER_BRIGHTNESS_EN; 2913771fe6b9SJerome Glisse 2914771fe6b9SJerome Glisse /* tell the bios not to handle mode switching */ 2915771fe6b9SJerome Glisse bios_6_scratch |= (RADEON_DISPLAY_SWITCHING_DIS | 2916771fe6b9SJerome Glisse RADEON_ACC_MODE_CHANGE); 2917771fe6b9SJerome Glisse 2918771fe6b9SJerome Glisse /* tell the bios a driver is loaded */ 2919771fe6b9SJerome Glisse bios_7_scratch |= RADEON_DRV_LOADED; 2920771fe6b9SJerome Glisse 2921771fe6b9SJerome Glisse WREG32(RADEON_BIOS_0_SCRATCH, bios_0_scratch); 2922771fe6b9SJerome Glisse WREG32(RADEON_BIOS_6_SCRATCH, bios_6_scratch); 2923771fe6b9SJerome Glisse WREG32(RADEON_BIOS_7_SCRATCH, bios_7_scratch); 2924771fe6b9SJerome Glisse } 2925771fe6b9SJerome Glisse 2926771fe6b9SJerome Glisse void radeon_combios_output_lock(struct drm_encoder *encoder, bool lock) 2927771fe6b9SJerome Glisse { 2928771fe6b9SJerome Glisse struct drm_device *dev = encoder->dev; 2929771fe6b9SJerome Glisse struct radeon_device *rdev = dev->dev_private; 2930771fe6b9SJerome Glisse uint32_t bios_6_scratch; 2931771fe6b9SJerome Glisse 2932771fe6b9SJerome Glisse bios_6_scratch = RREG32(RADEON_BIOS_6_SCRATCH); 2933771fe6b9SJerome Glisse 2934771fe6b9SJerome Glisse if (lock) 2935771fe6b9SJerome Glisse bios_6_scratch |= RADEON_DRIVER_CRITICAL; 2936771fe6b9SJerome Glisse else 2937771fe6b9SJerome Glisse bios_6_scratch &= ~RADEON_DRIVER_CRITICAL; 2938771fe6b9SJerome Glisse 2939771fe6b9SJerome Glisse WREG32(RADEON_BIOS_6_SCRATCH, bios_6_scratch); 2940771fe6b9SJerome Glisse } 2941771fe6b9SJerome Glisse 2942771fe6b9SJerome Glisse void 2943771fe6b9SJerome Glisse radeon_combios_connected_scratch_regs(struct drm_connector *connector, 2944771fe6b9SJerome Glisse struct drm_encoder *encoder, 2945771fe6b9SJerome Glisse bool connected) 2946771fe6b9SJerome Glisse { 2947771fe6b9SJerome Glisse struct drm_device *dev = connector->dev; 2948771fe6b9SJerome Glisse struct radeon_device *rdev = dev->dev_private; 2949771fe6b9SJerome Glisse struct radeon_connector *radeon_connector = 2950771fe6b9SJerome Glisse to_radeon_connector(connector); 2951771fe6b9SJerome Glisse struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder); 2952771fe6b9SJerome Glisse uint32_t bios_4_scratch = RREG32(RADEON_BIOS_4_SCRATCH); 2953771fe6b9SJerome Glisse uint32_t bios_5_scratch = RREG32(RADEON_BIOS_5_SCRATCH); 2954771fe6b9SJerome Glisse 2955771fe6b9SJerome Glisse if ((radeon_encoder->devices & ATOM_DEVICE_TV1_SUPPORT) && 2956771fe6b9SJerome Glisse (radeon_connector->devices & ATOM_DEVICE_TV1_SUPPORT)) { 2957771fe6b9SJerome Glisse if (connected) { 2958771fe6b9SJerome Glisse DRM_DEBUG("TV1 connected\n"); 2959771fe6b9SJerome Glisse /* fix me */ 2960771fe6b9SJerome Glisse bios_4_scratch |= RADEON_TV1_ATTACHED_SVIDEO; 2961771fe6b9SJerome Glisse /*save->bios_4_scratch |= RADEON_TV1_ATTACHED_COMP; */ 2962771fe6b9SJerome Glisse bios_5_scratch |= RADEON_TV1_ON; 2963771fe6b9SJerome Glisse bios_5_scratch |= RADEON_ACC_REQ_TV1; 2964771fe6b9SJerome Glisse } else { 2965771fe6b9SJerome Glisse DRM_DEBUG("TV1 disconnected\n"); 2966771fe6b9SJerome Glisse bios_4_scratch &= ~RADEON_TV1_ATTACHED_MASK; 2967771fe6b9SJerome Glisse bios_5_scratch &= ~RADEON_TV1_ON; 2968771fe6b9SJerome Glisse bios_5_scratch &= ~RADEON_ACC_REQ_TV1; 2969771fe6b9SJerome Glisse } 2970771fe6b9SJerome Glisse } 2971771fe6b9SJerome Glisse if ((radeon_encoder->devices & ATOM_DEVICE_LCD1_SUPPORT) && 2972771fe6b9SJerome Glisse (radeon_connector->devices & ATOM_DEVICE_LCD1_SUPPORT)) { 2973771fe6b9SJerome Glisse if (connected) { 2974771fe6b9SJerome Glisse DRM_DEBUG("LCD1 connected\n"); 2975771fe6b9SJerome Glisse bios_4_scratch |= RADEON_LCD1_ATTACHED; 2976771fe6b9SJerome Glisse bios_5_scratch |= RADEON_LCD1_ON; 2977771fe6b9SJerome Glisse bios_5_scratch |= RADEON_ACC_REQ_LCD1; 2978771fe6b9SJerome Glisse } else { 2979771fe6b9SJerome Glisse DRM_DEBUG("LCD1 disconnected\n"); 2980771fe6b9SJerome Glisse bios_4_scratch &= ~RADEON_LCD1_ATTACHED; 2981771fe6b9SJerome Glisse bios_5_scratch &= ~RADEON_LCD1_ON; 2982771fe6b9SJerome Glisse bios_5_scratch &= ~RADEON_ACC_REQ_LCD1; 2983771fe6b9SJerome Glisse } 2984771fe6b9SJerome Glisse } 2985771fe6b9SJerome Glisse if ((radeon_encoder->devices & ATOM_DEVICE_CRT1_SUPPORT) && 2986771fe6b9SJerome Glisse (radeon_connector->devices & ATOM_DEVICE_CRT1_SUPPORT)) { 2987771fe6b9SJerome Glisse if (connected) { 2988771fe6b9SJerome Glisse DRM_DEBUG("CRT1 connected\n"); 2989771fe6b9SJerome Glisse bios_4_scratch |= RADEON_CRT1_ATTACHED_COLOR; 2990771fe6b9SJerome Glisse bios_5_scratch |= RADEON_CRT1_ON; 2991771fe6b9SJerome Glisse bios_5_scratch |= RADEON_ACC_REQ_CRT1; 2992771fe6b9SJerome Glisse } else { 2993771fe6b9SJerome Glisse DRM_DEBUG("CRT1 disconnected\n"); 2994771fe6b9SJerome Glisse bios_4_scratch &= ~RADEON_CRT1_ATTACHED_MASK; 2995771fe6b9SJerome Glisse bios_5_scratch &= ~RADEON_CRT1_ON; 2996771fe6b9SJerome Glisse bios_5_scratch &= ~RADEON_ACC_REQ_CRT1; 2997771fe6b9SJerome Glisse } 2998771fe6b9SJerome Glisse } 2999771fe6b9SJerome Glisse if ((radeon_encoder->devices & ATOM_DEVICE_CRT2_SUPPORT) && 3000771fe6b9SJerome Glisse (radeon_connector->devices & ATOM_DEVICE_CRT2_SUPPORT)) { 3001771fe6b9SJerome Glisse if (connected) { 3002771fe6b9SJerome Glisse DRM_DEBUG("CRT2 connected\n"); 3003771fe6b9SJerome Glisse bios_4_scratch |= RADEON_CRT2_ATTACHED_COLOR; 3004771fe6b9SJerome Glisse bios_5_scratch |= RADEON_CRT2_ON; 3005771fe6b9SJerome Glisse bios_5_scratch |= RADEON_ACC_REQ_CRT2; 3006771fe6b9SJerome Glisse } else { 3007771fe6b9SJerome Glisse DRM_DEBUG("CRT2 disconnected\n"); 3008771fe6b9SJerome Glisse bios_4_scratch &= ~RADEON_CRT2_ATTACHED_MASK; 3009771fe6b9SJerome Glisse bios_5_scratch &= ~RADEON_CRT2_ON; 3010771fe6b9SJerome Glisse bios_5_scratch &= ~RADEON_ACC_REQ_CRT2; 3011771fe6b9SJerome Glisse } 3012771fe6b9SJerome Glisse } 3013771fe6b9SJerome Glisse if ((radeon_encoder->devices & ATOM_DEVICE_DFP1_SUPPORT) && 3014771fe6b9SJerome Glisse (radeon_connector->devices & ATOM_DEVICE_DFP1_SUPPORT)) { 3015771fe6b9SJerome Glisse if (connected) { 3016771fe6b9SJerome Glisse DRM_DEBUG("DFP1 connected\n"); 3017771fe6b9SJerome Glisse bios_4_scratch |= RADEON_DFP1_ATTACHED; 3018771fe6b9SJerome Glisse bios_5_scratch |= RADEON_DFP1_ON; 3019771fe6b9SJerome Glisse bios_5_scratch |= RADEON_ACC_REQ_DFP1; 3020771fe6b9SJerome Glisse } else { 3021771fe6b9SJerome Glisse DRM_DEBUG("DFP1 disconnected\n"); 3022771fe6b9SJerome Glisse bios_4_scratch &= ~RADEON_DFP1_ATTACHED; 3023771fe6b9SJerome Glisse bios_5_scratch &= ~RADEON_DFP1_ON; 3024771fe6b9SJerome Glisse bios_5_scratch &= ~RADEON_ACC_REQ_DFP1; 3025771fe6b9SJerome Glisse } 3026771fe6b9SJerome Glisse } 3027771fe6b9SJerome Glisse if ((radeon_encoder->devices & ATOM_DEVICE_DFP2_SUPPORT) && 3028771fe6b9SJerome Glisse (radeon_connector->devices & ATOM_DEVICE_DFP2_SUPPORT)) { 3029771fe6b9SJerome Glisse if (connected) { 3030771fe6b9SJerome Glisse DRM_DEBUG("DFP2 connected\n"); 3031771fe6b9SJerome Glisse bios_4_scratch |= RADEON_DFP2_ATTACHED; 3032771fe6b9SJerome Glisse bios_5_scratch |= RADEON_DFP2_ON; 3033771fe6b9SJerome Glisse bios_5_scratch |= RADEON_ACC_REQ_DFP2; 3034771fe6b9SJerome Glisse } else { 3035771fe6b9SJerome Glisse DRM_DEBUG("DFP2 disconnected\n"); 3036771fe6b9SJerome Glisse bios_4_scratch &= ~RADEON_DFP2_ATTACHED; 3037771fe6b9SJerome Glisse bios_5_scratch &= ~RADEON_DFP2_ON; 3038771fe6b9SJerome Glisse bios_5_scratch &= ~RADEON_ACC_REQ_DFP2; 3039771fe6b9SJerome Glisse } 3040771fe6b9SJerome Glisse } 3041771fe6b9SJerome Glisse WREG32(RADEON_BIOS_4_SCRATCH, bios_4_scratch); 3042771fe6b9SJerome Glisse WREG32(RADEON_BIOS_5_SCRATCH, bios_5_scratch); 3043771fe6b9SJerome Glisse } 3044771fe6b9SJerome Glisse 3045771fe6b9SJerome Glisse void 3046771fe6b9SJerome Glisse radeon_combios_encoder_crtc_scratch_regs(struct drm_encoder *encoder, int crtc) 3047771fe6b9SJerome Glisse { 3048771fe6b9SJerome Glisse struct drm_device *dev = encoder->dev; 3049771fe6b9SJerome Glisse struct radeon_device *rdev = dev->dev_private; 3050771fe6b9SJerome Glisse struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder); 3051771fe6b9SJerome Glisse uint32_t bios_5_scratch = RREG32(RADEON_BIOS_5_SCRATCH); 3052771fe6b9SJerome Glisse 3053771fe6b9SJerome Glisse if (radeon_encoder->devices & ATOM_DEVICE_TV1_SUPPORT) { 3054771fe6b9SJerome Glisse bios_5_scratch &= ~RADEON_TV1_CRTC_MASK; 3055771fe6b9SJerome Glisse bios_5_scratch |= (crtc << RADEON_TV1_CRTC_SHIFT); 3056771fe6b9SJerome Glisse } 3057771fe6b9SJerome Glisse if (radeon_encoder->devices & ATOM_DEVICE_CRT1_SUPPORT) { 3058771fe6b9SJerome Glisse bios_5_scratch &= ~RADEON_CRT1_CRTC_MASK; 3059771fe6b9SJerome Glisse bios_5_scratch |= (crtc << RADEON_CRT1_CRTC_SHIFT); 3060771fe6b9SJerome Glisse } 3061771fe6b9SJerome Glisse if (radeon_encoder->devices & ATOM_DEVICE_CRT2_SUPPORT) { 3062771fe6b9SJerome Glisse bios_5_scratch &= ~RADEON_CRT2_CRTC_MASK; 3063771fe6b9SJerome Glisse bios_5_scratch |= (crtc << RADEON_CRT2_CRTC_SHIFT); 3064771fe6b9SJerome Glisse } 3065771fe6b9SJerome Glisse if (radeon_encoder->devices & ATOM_DEVICE_LCD1_SUPPORT) { 3066771fe6b9SJerome Glisse bios_5_scratch &= ~RADEON_LCD1_CRTC_MASK; 3067771fe6b9SJerome Glisse bios_5_scratch |= (crtc << RADEON_LCD1_CRTC_SHIFT); 3068771fe6b9SJerome Glisse } 3069771fe6b9SJerome Glisse if (radeon_encoder->devices & ATOM_DEVICE_DFP1_SUPPORT) { 3070771fe6b9SJerome Glisse bios_5_scratch &= ~RADEON_DFP1_CRTC_MASK; 3071771fe6b9SJerome Glisse bios_5_scratch |= (crtc << RADEON_DFP1_CRTC_SHIFT); 3072771fe6b9SJerome Glisse } 3073771fe6b9SJerome Glisse if (radeon_encoder->devices & ATOM_DEVICE_DFP2_SUPPORT) { 3074771fe6b9SJerome Glisse bios_5_scratch &= ~RADEON_DFP2_CRTC_MASK; 3075771fe6b9SJerome Glisse bios_5_scratch |= (crtc << RADEON_DFP2_CRTC_SHIFT); 3076771fe6b9SJerome Glisse } 3077771fe6b9SJerome Glisse WREG32(RADEON_BIOS_5_SCRATCH, bios_5_scratch); 3078771fe6b9SJerome Glisse } 3079771fe6b9SJerome Glisse 3080771fe6b9SJerome Glisse void 3081771fe6b9SJerome Glisse radeon_combios_encoder_dpms_scratch_regs(struct drm_encoder *encoder, bool on) 3082771fe6b9SJerome Glisse { 3083771fe6b9SJerome Glisse struct drm_device *dev = encoder->dev; 3084771fe6b9SJerome Glisse struct radeon_device *rdev = dev->dev_private; 3085771fe6b9SJerome Glisse struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder); 3086771fe6b9SJerome Glisse uint32_t bios_6_scratch = RREG32(RADEON_BIOS_6_SCRATCH); 3087771fe6b9SJerome Glisse 3088771fe6b9SJerome Glisse if (radeon_encoder->devices & (ATOM_DEVICE_TV_SUPPORT)) { 3089771fe6b9SJerome Glisse if (on) 3090771fe6b9SJerome Glisse bios_6_scratch |= RADEON_TV_DPMS_ON; 3091771fe6b9SJerome Glisse else 3092771fe6b9SJerome Glisse bios_6_scratch &= ~RADEON_TV_DPMS_ON; 3093771fe6b9SJerome Glisse } 3094771fe6b9SJerome Glisse if (radeon_encoder->devices & (ATOM_DEVICE_CRT_SUPPORT)) { 3095771fe6b9SJerome Glisse if (on) 3096771fe6b9SJerome Glisse bios_6_scratch |= RADEON_CRT_DPMS_ON; 3097771fe6b9SJerome Glisse else 3098771fe6b9SJerome Glisse bios_6_scratch &= ~RADEON_CRT_DPMS_ON; 3099771fe6b9SJerome Glisse } 3100771fe6b9SJerome Glisse if (radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT)) { 3101771fe6b9SJerome Glisse if (on) 3102771fe6b9SJerome Glisse bios_6_scratch |= RADEON_LCD_DPMS_ON; 3103771fe6b9SJerome Glisse else 3104771fe6b9SJerome Glisse bios_6_scratch &= ~RADEON_LCD_DPMS_ON; 3105771fe6b9SJerome Glisse } 3106771fe6b9SJerome Glisse if (radeon_encoder->devices & (ATOM_DEVICE_DFP_SUPPORT)) { 3107771fe6b9SJerome Glisse if (on) 3108771fe6b9SJerome Glisse bios_6_scratch |= RADEON_DFP_DPMS_ON; 3109771fe6b9SJerome Glisse else 3110771fe6b9SJerome Glisse bios_6_scratch &= ~RADEON_DFP_DPMS_ON; 3111771fe6b9SJerome Glisse } 3112771fe6b9SJerome Glisse WREG32(RADEON_BIOS_6_SCRATCH, bios_6_scratch); 3113771fe6b9SJerome Glisse } 3114