1771fe6b9SJerome Glisse /* 2771fe6b9SJerome Glisse * Copyright 2008 Advanced Micro Devices, Inc. 3771fe6b9SJerome Glisse * Copyright 2008 Red Hat Inc. 4771fe6b9SJerome Glisse * Copyright 2009 Jerome Glisse. 5771fe6b9SJerome Glisse * 6771fe6b9SJerome Glisse * Permission is hereby granted, free of charge, to any person obtaining a 7771fe6b9SJerome Glisse * copy of this software and associated documentation files (the "Software"), 8771fe6b9SJerome Glisse * to deal in the Software without restriction, including without limitation 9771fe6b9SJerome Glisse * the rights to use, copy, modify, merge, publish, distribute, sublicense, 10771fe6b9SJerome Glisse * and/or sell copies of the Software, and to permit persons to whom the 11771fe6b9SJerome Glisse * Software is furnished to do so, subject to the following conditions: 12771fe6b9SJerome Glisse * 13771fe6b9SJerome Glisse * The above copyright notice and this permission notice shall be included in 14771fe6b9SJerome Glisse * all copies or substantial portions of the Software. 15771fe6b9SJerome Glisse * 16771fe6b9SJerome Glisse * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR 17771fe6b9SJerome Glisse * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, 18771fe6b9SJerome Glisse * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL 19771fe6b9SJerome Glisse * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR 20771fe6b9SJerome Glisse * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, 21771fe6b9SJerome Glisse * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR 22771fe6b9SJerome Glisse * OTHER DEALINGS IN THE SOFTWARE. 23771fe6b9SJerome Glisse * 24771fe6b9SJerome Glisse * Authors: Dave Airlie 25771fe6b9SJerome Glisse * Alex Deucher 26771fe6b9SJerome Glisse * Jerome Glisse 27771fe6b9SJerome Glisse */ 28771fe6b9SJerome Glisse #include <linux/seq_file.h> 29771fe6b9SJerome Glisse #include "drmP.h" 30771fe6b9SJerome Glisse #include "radeon_reg.h" 31771fe6b9SJerome Glisse #include "radeon.h" 329f022ddfSJerome Glisse #include "atom.h" 3362cdc0c2SCorbin Simpson #include "r100d.h" 34905b6822SJerome Glisse #include "r420d.h" 35804c7559SAlex Deucher #include "r420_reg_safe.h" 36804c7559SAlex Deucher 37804c7559SAlex Deucher static void r420_set_reg_safe(struct radeon_device *rdev) 38804c7559SAlex Deucher { 39804c7559SAlex Deucher rdev->config.r300.reg_safe_bm = r420_reg_safe_bm; 40804c7559SAlex Deucher rdev->config.r300.reg_safe_bm_size = ARRAY_SIZE(r420_reg_safe_bm); 41804c7559SAlex Deucher } 42771fe6b9SJerome Glisse 43771fe6b9SJerome Glisse void r420_pipes_init(struct radeon_device *rdev) 44771fe6b9SJerome Glisse { 45771fe6b9SJerome Glisse unsigned tmp; 46771fe6b9SJerome Glisse unsigned gb_pipe_select; 47771fe6b9SJerome Glisse unsigned num_pipes; 48771fe6b9SJerome Glisse 49771fe6b9SJerome Glisse /* GA_ENHANCE workaround TCL deadlock issue */ 504612dc97SAlex Deucher WREG32(R300_GA_ENHANCE, R300_GA_DEADLOCK_CNTL | R300_GA_FASTSYNC_CNTL | 514612dc97SAlex Deucher (1 << 2) | (1 << 3)); 5218a4cd2eSDave Airlie /* add idle wait as per freedesktop.org bug 24041 */ 5318a4cd2eSDave Airlie if (r100_gui_wait_for_idle(rdev)) { 5418a4cd2eSDave Airlie printk(KERN_WARNING "Failed to wait GUI idle while " 5518a4cd2eSDave Airlie "programming pipes. Bad things might happen.\n"); 5618a4cd2eSDave Airlie } 57771fe6b9SJerome Glisse /* get max number of pipes */ 58771fe6b9SJerome Glisse gb_pipe_select = RREG32(0x402C); 59771fe6b9SJerome Glisse num_pipes = ((gb_pipe_select >> 12) & 3) + 1; 60771fe6b9SJerome Glisse rdev->num_gb_pipes = num_pipes; 61771fe6b9SJerome Glisse tmp = 0; 62771fe6b9SJerome Glisse switch (num_pipes) { 63771fe6b9SJerome Glisse default: 64771fe6b9SJerome Glisse /* force to 1 pipe */ 65771fe6b9SJerome Glisse num_pipes = 1; 66771fe6b9SJerome Glisse case 1: 67771fe6b9SJerome Glisse tmp = (0 << 1); 68771fe6b9SJerome Glisse break; 69771fe6b9SJerome Glisse case 2: 70771fe6b9SJerome Glisse tmp = (3 << 1); 71771fe6b9SJerome Glisse break; 72771fe6b9SJerome Glisse case 3: 73771fe6b9SJerome Glisse tmp = (6 << 1); 74771fe6b9SJerome Glisse break; 75771fe6b9SJerome Glisse case 4: 76771fe6b9SJerome Glisse tmp = (7 << 1); 77771fe6b9SJerome Glisse break; 78771fe6b9SJerome Glisse } 794612dc97SAlex Deucher WREG32(R500_SU_REG_DEST, (1 << num_pipes) - 1); 80771fe6b9SJerome Glisse /* Sub pixel 1/12 so we can have 4K rendering according to doc */ 814612dc97SAlex Deucher tmp |= R300_TILE_SIZE_16 | R300_ENABLE_TILING; 824612dc97SAlex Deucher WREG32(R300_GB_TILE_CONFIG, tmp); 83771fe6b9SJerome Glisse if (r100_gui_wait_for_idle(rdev)) { 84771fe6b9SJerome Glisse printk(KERN_WARNING "Failed to wait GUI idle while " 85771fe6b9SJerome Glisse "programming pipes. Bad things might happen.\n"); 86771fe6b9SJerome Glisse } 87771fe6b9SJerome Glisse 884612dc97SAlex Deucher tmp = RREG32(R300_DST_PIPE_CONFIG); 894612dc97SAlex Deucher WREG32(R300_DST_PIPE_CONFIG, tmp | R300_PIPE_AUTO_CONFIG); 90771fe6b9SJerome Glisse 91771fe6b9SJerome Glisse WREG32(R300_RB2D_DSTCACHE_MODE, 92771fe6b9SJerome Glisse RREG32(R300_RB2D_DSTCACHE_MODE) | 93771fe6b9SJerome Glisse R300_DC_AUTOFLUSH_ENABLE | 94771fe6b9SJerome Glisse R300_DC_DC_DISABLE_IGNORE_PE); 95771fe6b9SJerome Glisse 96771fe6b9SJerome Glisse if (r100_gui_wait_for_idle(rdev)) { 97771fe6b9SJerome Glisse printk(KERN_WARNING "Failed to wait GUI idle while " 98771fe6b9SJerome Glisse "programming pipes. Bad things might happen.\n"); 99771fe6b9SJerome Glisse } 100f779b3e5SAlex Deucher 101f779b3e5SAlex Deucher if (rdev->family == CHIP_RV530) { 102f779b3e5SAlex Deucher tmp = RREG32(RV530_GB_PIPE_SELECT2); 103f779b3e5SAlex Deucher if ((tmp & 3) == 3) 104f779b3e5SAlex Deucher rdev->num_z_pipes = 2; 105f779b3e5SAlex Deucher else 106f779b3e5SAlex Deucher rdev->num_z_pipes = 1; 107f779b3e5SAlex Deucher } else 108f779b3e5SAlex Deucher rdev->num_z_pipes = 1; 109f779b3e5SAlex Deucher 110f779b3e5SAlex Deucher DRM_INFO("radeon: %d quad pipes, %d z pipes initialized.\n", 111f779b3e5SAlex Deucher rdev->num_gb_pipes, rdev->num_z_pipes); 112771fe6b9SJerome Glisse } 113771fe6b9SJerome Glisse 1149f022ddfSJerome Glisse u32 r420_mc_rreg(struct radeon_device *rdev, u32 reg) 115771fe6b9SJerome Glisse { 1169f022ddfSJerome Glisse u32 r; 1179f022ddfSJerome Glisse 1189f022ddfSJerome Glisse WREG32(R_0001F8_MC_IND_INDEX, S_0001F8_MC_IND_ADDR(reg)); 1199f022ddfSJerome Glisse r = RREG32(R_0001FC_MC_IND_DATA); 1209f022ddfSJerome Glisse return r; 1219f022ddfSJerome Glisse } 1229f022ddfSJerome Glisse 1239f022ddfSJerome Glisse void r420_mc_wreg(struct radeon_device *rdev, u32 reg, u32 v) 1249f022ddfSJerome Glisse { 1259f022ddfSJerome Glisse WREG32(R_0001F8_MC_IND_INDEX, S_0001F8_MC_IND_ADDR(reg) | 1269f022ddfSJerome Glisse S_0001F8_MC_IND_WR_EN(1)); 1279f022ddfSJerome Glisse WREG32(R_0001FC_MC_IND_DATA, v); 1289f022ddfSJerome Glisse } 1299f022ddfSJerome Glisse 1309f022ddfSJerome Glisse static void r420_debugfs(struct radeon_device *rdev) 1319f022ddfSJerome Glisse { 1329f022ddfSJerome Glisse if (r100_debugfs_rbbm_init(rdev)) { 1339f022ddfSJerome Glisse DRM_ERROR("Failed to register debugfs file for RBBM !\n"); 1349f022ddfSJerome Glisse } 1359f022ddfSJerome Glisse if (r420_debugfs_pipes_info_init(rdev)) { 1369f022ddfSJerome Glisse DRM_ERROR("Failed to register debugfs file for pipes !\n"); 1379f022ddfSJerome Glisse } 1389f022ddfSJerome Glisse } 1399f022ddfSJerome Glisse 1409f022ddfSJerome Glisse static void r420_clock_resume(struct radeon_device *rdev) 1419f022ddfSJerome Glisse { 1429f022ddfSJerome Glisse u32 sclk_cntl; 143ca6ffc64SJerome Glisse 144ca6ffc64SJerome Glisse if (radeon_dynclks != -1 && radeon_dynclks) 145ca6ffc64SJerome Glisse radeon_atom_set_clock_gating(rdev, 1); 1469f022ddfSJerome Glisse sclk_cntl = RREG32_PLL(R_00000D_SCLK_CNTL); 1479f022ddfSJerome Glisse sclk_cntl |= S_00000D_FORCE_CP(1) | S_00000D_FORCE_VIP(1); 1489f022ddfSJerome Glisse if (rdev->family == CHIP_R420) 1499f022ddfSJerome Glisse sclk_cntl |= S_00000D_FORCE_PX(1) | S_00000D_FORCE_TX(1); 1509f022ddfSJerome Glisse WREG32_PLL(R_00000D_SCLK_CNTL, sclk_cntl); 1519f022ddfSJerome Glisse } 1529f022ddfSJerome Glisse 15362cdc0c2SCorbin Simpson static void r420_cp_errata_init(struct radeon_device *rdev) 15462cdc0c2SCorbin Simpson { 15562cdc0c2SCorbin Simpson /* RV410 and R420 can lock up if CP DMA to host memory happens 15662cdc0c2SCorbin Simpson * while the 2D engine is busy. 15762cdc0c2SCorbin Simpson * 15862cdc0c2SCorbin Simpson * The proper workaround is to queue a RESYNC at the beginning 15962cdc0c2SCorbin Simpson * of the CP init, apparently. 16062cdc0c2SCorbin Simpson */ 16162cdc0c2SCorbin Simpson radeon_scratch_get(rdev, &rdev->config.r300.resync_scratch); 16262cdc0c2SCorbin Simpson radeon_ring_lock(rdev, 8); 16362cdc0c2SCorbin Simpson radeon_ring_write(rdev, PACKET0(R300_CP_RESYNC_ADDR, 1)); 16462cdc0c2SCorbin Simpson radeon_ring_write(rdev, rdev->config.r300.resync_scratch); 16562cdc0c2SCorbin Simpson radeon_ring_write(rdev, 0xDEADBEEF); 16662cdc0c2SCorbin Simpson radeon_ring_unlock_commit(rdev); 16762cdc0c2SCorbin Simpson } 16862cdc0c2SCorbin Simpson 16962cdc0c2SCorbin Simpson static void r420_cp_errata_fini(struct radeon_device *rdev) 17062cdc0c2SCorbin Simpson { 17162cdc0c2SCorbin Simpson /* Catch the RESYNC we dispatched all the way back, 17262cdc0c2SCorbin Simpson * at the very beginning of the CP init. 17362cdc0c2SCorbin Simpson */ 17462cdc0c2SCorbin Simpson radeon_ring_lock(rdev, 8); 17562cdc0c2SCorbin Simpson radeon_ring_write(rdev, PACKET0(R300_RB3D_DSTCACHE_CTLSTAT, 0)); 17662cdc0c2SCorbin Simpson radeon_ring_write(rdev, R300_RB3D_DC_FINISH); 17762cdc0c2SCorbin Simpson radeon_ring_unlock_commit(rdev); 17862cdc0c2SCorbin Simpson radeon_scratch_free(rdev, rdev->config.r300.resync_scratch); 17962cdc0c2SCorbin Simpson } 18062cdc0c2SCorbin Simpson 181fc30b8efSDave Airlie static int r420_startup(struct radeon_device *rdev) 1829f022ddfSJerome Glisse { 1839f022ddfSJerome Glisse int r; 1849f022ddfSJerome Glisse 18592cde00cSAlex Deucher /* set common regs */ 18692cde00cSAlex Deucher r100_set_common_regs(rdev); 18792cde00cSAlex Deucher /* program mc */ 1889f022ddfSJerome Glisse r300_mc_program(rdev); 189ca6ffc64SJerome Glisse /* Resume clock */ 190ca6ffc64SJerome Glisse r420_clock_resume(rdev); 1919f022ddfSJerome Glisse /* Initialize GART (initialize after TTM so we can allocate 1929f022ddfSJerome Glisse * memory through TTM but finalize after TTM) */ 1934aac0473SJerome Glisse if (rdev->flags & RADEON_IS_PCIE) { 1944aac0473SJerome Glisse r = rv370_pcie_gart_enable(rdev); 1954aac0473SJerome Glisse if (r) 1964aac0473SJerome Glisse return r; 1974aac0473SJerome Glisse } 1984aac0473SJerome Glisse if (rdev->flags & RADEON_IS_PCI) { 1994aac0473SJerome Glisse r = r100_pci_gart_enable(rdev); 2004aac0473SJerome Glisse if (r) 2019f022ddfSJerome Glisse return r; 2029f022ddfSJerome Glisse } 203771fe6b9SJerome Glisse r420_pipes_init(rdev); 2049f022ddfSJerome Glisse /* Enable IRQ */ 2059f022ddfSJerome Glisse r100_irq_set(rdev); 206cafe6609SJerome Glisse rdev->config.r300.hdp_cntl = RREG32(RADEON_HOST_PATH_CNTL); 2079f022ddfSJerome Glisse /* 1M ring buffer */ 2089f022ddfSJerome Glisse r = r100_cp_init(rdev, 1024 * 1024); 2099f022ddfSJerome Glisse if (r) { 2109f022ddfSJerome Glisse dev_err(rdev->dev, "failled initializing CP (%d).\n", r); 2119f022ddfSJerome Glisse return r; 212771fe6b9SJerome Glisse } 21362cdc0c2SCorbin Simpson r420_cp_errata_init(rdev); 2149f022ddfSJerome Glisse r = r100_wb_init(rdev); 2159f022ddfSJerome Glisse if (r) { 2169f022ddfSJerome Glisse dev_err(rdev->dev, "failled initializing WB (%d).\n", r); 2179f022ddfSJerome Glisse } 2189f022ddfSJerome Glisse r = r100_ib_init(rdev); 2199f022ddfSJerome Glisse if (r) { 2209f022ddfSJerome Glisse dev_err(rdev->dev, "failled initializing IB (%d).\n", r); 2219f022ddfSJerome Glisse return r; 2229f022ddfSJerome Glisse } 2239f022ddfSJerome Glisse return 0; 224771fe6b9SJerome Glisse } 225771fe6b9SJerome Glisse 226fc30b8efSDave Airlie int r420_resume(struct radeon_device *rdev) 227fc30b8efSDave Airlie { 228fc30b8efSDave Airlie /* Make sur GART are not working */ 229fc30b8efSDave Airlie if (rdev->flags & RADEON_IS_PCIE) 230fc30b8efSDave Airlie rv370_pcie_gart_disable(rdev); 231fc30b8efSDave Airlie if (rdev->flags & RADEON_IS_PCI) 232fc30b8efSDave Airlie r100_pci_gart_disable(rdev); 233fc30b8efSDave Airlie /* Resume clock before doing reset */ 234fc30b8efSDave Airlie r420_clock_resume(rdev); 235fc30b8efSDave Airlie /* Reset gpu before posting otherwise ATOM will enter infinite loop */ 236fc30b8efSDave Airlie if (radeon_gpu_reset(rdev)) { 237fc30b8efSDave Airlie dev_warn(rdev->dev, "GPU reset failed ! (0xE40=0x%08X, 0x7C0=0x%08X)\n", 238fc30b8efSDave Airlie RREG32(R_000E40_RBBM_STATUS), 239fc30b8efSDave Airlie RREG32(R_0007C0_CP_STAT)); 240fc30b8efSDave Airlie } 241fc30b8efSDave Airlie /* check if cards are posted or not */ 242fc30b8efSDave Airlie if (rdev->is_atom_bios) { 243fc30b8efSDave Airlie atom_asic_init(rdev->mode_info.atom_context); 244fc30b8efSDave Airlie } else { 245fc30b8efSDave Airlie radeon_combios_asic_init(rdev->ddev); 246fc30b8efSDave Airlie } 247fc30b8efSDave Airlie /* Resume clock after posting */ 248fc30b8efSDave Airlie r420_clock_resume(rdev); 249550e2d92SDave Airlie /* Initialize surface registers */ 250550e2d92SDave Airlie radeon_surface_init(rdev); 251fc30b8efSDave Airlie return r420_startup(rdev); 252fc30b8efSDave Airlie } 253fc30b8efSDave Airlie 2549f022ddfSJerome Glisse int r420_suspend(struct radeon_device *rdev) 255771fe6b9SJerome Glisse { 25662cdc0c2SCorbin Simpson r420_cp_errata_fini(rdev); 2579f022ddfSJerome Glisse r100_cp_disable(rdev); 2589f022ddfSJerome Glisse r100_wb_disable(rdev); 2599f022ddfSJerome Glisse r100_irq_disable(rdev); 2604aac0473SJerome Glisse if (rdev->flags & RADEON_IS_PCIE) 2614aac0473SJerome Glisse rv370_pcie_gart_disable(rdev); 2624aac0473SJerome Glisse if (rdev->flags & RADEON_IS_PCI) 2634aac0473SJerome Glisse r100_pci_gart_disable(rdev); 2649f022ddfSJerome Glisse return 0; 265771fe6b9SJerome Glisse } 266771fe6b9SJerome Glisse 2679f022ddfSJerome Glisse void r420_fini(struct radeon_device *rdev) 2689f022ddfSJerome Glisse { 2699f022ddfSJerome Glisse r100_cp_fini(rdev); 2709f022ddfSJerome Glisse r100_wb_fini(rdev); 2719f022ddfSJerome Glisse r100_ib_fini(rdev); 2729f022ddfSJerome Glisse radeon_gem_fini(rdev); 2734aac0473SJerome Glisse if (rdev->flags & RADEON_IS_PCIE) 2744aac0473SJerome Glisse rv370_pcie_gart_fini(rdev); 2754aac0473SJerome Glisse if (rdev->flags & RADEON_IS_PCI) 2764aac0473SJerome Glisse r100_pci_gart_fini(rdev); 2779f022ddfSJerome Glisse radeon_agp_fini(rdev); 2789f022ddfSJerome Glisse radeon_irq_kms_fini(rdev); 2799f022ddfSJerome Glisse radeon_fence_driver_fini(rdev); 2804c788679SJerome Glisse radeon_bo_fini(rdev); 2819f022ddfSJerome Glisse if (rdev->is_atom_bios) { 2829f022ddfSJerome Glisse radeon_atombios_fini(rdev); 2839f022ddfSJerome Glisse } else { 2849f022ddfSJerome Glisse radeon_combios_fini(rdev); 2859f022ddfSJerome Glisse } 2869f022ddfSJerome Glisse kfree(rdev->bios); 2879f022ddfSJerome Glisse rdev->bios = NULL; 2889f022ddfSJerome Glisse } 2899f022ddfSJerome Glisse 2909f022ddfSJerome Glisse int r420_init(struct radeon_device *rdev) 2919f022ddfSJerome Glisse { 2929f022ddfSJerome Glisse int r; 2939f022ddfSJerome Glisse 2949f022ddfSJerome Glisse /* Initialize scratch registers */ 2959f022ddfSJerome Glisse radeon_scratch_init(rdev); 2969f022ddfSJerome Glisse /* Initialize surface registers */ 2979f022ddfSJerome Glisse radeon_surface_init(rdev); 2989f022ddfSJerome Glisse /* TODO: disable VGA need to use VGA request */ 2999f022ddfSJerome Glisse /* BIOS*/ 3009f022ddfSJerome Glisse if (!radeon_get_bios(rdev)) { 3019f022ddfSJerome Glisse if (ASIC_IS_AVIVO(rdev)) 3029f022ddfSJerome Glisse return -EINVAL; 3039f022ddfSJerome Glisse } 3049f022ddfSJerome Glisse if (rdev->is_atom_bios) { 3059f022ddfSJerome Glisse r = radeon_atombios_init(rdev); 3069f022ddfSJerome Glisse if (r) { 3079f022ddfSJerome Glisse return r; 3089f022ddfSJerome Glisse } 3099f022ddfSJerome Glisse } else { 3109f022ddfSJerome Glisse r = radeon_combios_init(rdev); 3119f022ddfSJerome Glisse if (r) { 3129f022ddfSJerome Glisse return r; 3139f022ddfSJerome Glisse } 3149f022ddfSJerome Glisse } 3159f022ddfSJerome Glisse /* Reset gpu before posting otherwise ATOM will enter infinite loop */ 3169f022ddfSJerome Glisse if (radeon_gpu_reset(rdev)) { 3179f022ddfSJerome Glisse dev_warn(rdev->dev, 3189f022ddfSJerome Glisse "GPU reset failed ! (0xE40=0x%08X, 0x7C0=0x%08X)\n", 3199f022ddfSJerome Glisse RREG32(R_000E40_RBBM_STATUS), 3209f022ddfSJerome Glisse RREG32(R_0007C0_CP_STAT)); 3219f022ddfSJerome Glisse } 3229f022ddfSJerome Glisse /* check if cards are posted or not */ 32372542d77SDave Airlie if (radeon_boot_test_post_card(rdev) == false) 32472542d77SDave Airlie return -EINVAL; 32572542d77SDave Airlie 3269f022ddfSJerome Glisse /* Initialize clocks */ 3279f022ddfSJerome Glisse radeon_get_clock_info(rdev->ddev); 3287433874eSRafał Miłecki /* Initialize power management */ 3297433874eSRafał Miłecki radeon_pm_init(rdev); 330*d594e46aSJerome Glisse /* initialize AGP */ 331*d594e46aSJerome Glisse if (rdev->flags & RADEON_IS_AGP) { 332*d594e46aSJerome Glisse r = radeon_agp_init(rdev); 3339f022ddfSJerome Glisse if (r) { 334*d594e46aSJerome Glisse radeon_agp_disable(rdev); 3359f022ddfSJerome Glisse } 336*d594e46aSJerome Glisse } 337*d594e46aSJerome Glisse /* initialize memory controller */ 338*d594e46aSJerome Glisse r300_mc_init(rdev); 3399f022ddfSJerome Glisse r420_debugfs(rdev); 3409f022ddfSJerome Glisse /* Fence driver */ 3419f022ddfSJerome Glisse r = radeon_fence_driver_init(rdev); 3429f022ddfSJerome Glisse if (r) { 3439f022ddfSJerome Glisse return r; 3449f022ddfSJerome Glisse } 3459f022ddfSJerome Glisse r = radeon_irq_kms_init(rdev); 3469f022ddfSJerome Glisse if (r) { 3479f022ddfSJerome Glisse return r; 3489f022ddfSJerome Glisse } 3499f022ddfSJerome Glisse /* Memory manager */ 3504c788679SJerome Glisse r = radeon_bo_init(rdev); 3519f022ddfSJerome Glisse if (r) { 3529f022ddfSJerome Glisse return r; 3539f022ddfSJerome Glisse } 35417e15b0cSDave Airlie if (rdev->family == CHIP_R420) 35517e15b0cSDave Airlie r100_enable_bm(rdev); 35617e15b0cSDave Airlie 3574aac0473SJerome Glisse if (rdev->flags & RADEON_IS_PCIE) { 3584aac0473SJerome Glisse r = rv370_pcie_gart_init(rdev); 3594aac0473SJerome Glisse if (r) 3604aac0473SJerome Glisse return r; 3614aac0473SJerome Glisse } 3624aac0473SJerome Glisse if (rdev->flags & RADEON_IS_PCI) { 3634aac0473SJerome Glisse r = r100_pci_gart_init(rdev); 3644aac0473SJerome Glisse if (r) 3654aac0473SJerome Glisse return r; 3664aac0473SJerome Glisse } 367804c7559SAlex Deucher r420_set_reg_safe(rdev); 368733289c2SJerome Glisse rdev->accel_working = true; 369fc30b8efSDave Airlie r = r420_startup(rdev); 3709f022ddfSJerome Glisse if (r) { 3719f022ddfSJerome Glisse /* Somethings want wront with the accel init stop accel */ 3729f022ddfSJerome Glisse dev_err(rdev->dev, "Disabling GPU acceleration\n"); 3739f022ddfSJerome Glisse r100_cp_fini(rdev); 3749f022ddfSJerome Glisse r100_wb_fini(rdev); 3759f022ddfSJerome Glisse r100_ib_fini(rdev); 376655efd3dSJerome Glisse radeon_irq_kms_fini(rdev); 3774aac0473SJerome Glisse if (rdev->flags & RADEON_IS_PCIE) 3784aac0473SJerome Glisse rv370_pcie_gart_fini(rdev); 3794aac0473SJerome Glisse if (rdev->flags & RADEON_IS_PCI) 3804aac0473SJerome Glisse r100_pci_gart_fini(rdev); 3819f022ddfSJerome Glisse radeon_agp_fini(rdev); 382733289c2SJerome Glisse rdev->accel_working = false; 3839f022ddfSJerome Glisse } 3849f022ddfSJerome Glisse return 0; 3859f022ddfSJerome Glisse } 386771fe6b9SJerome Glisse 387771fe6b9SJerome Glisse /* 388771fe6b9SJerome Glisse * Debugfs info 389771fe6b9SJerome Glisse */ 390771fe6b9SJerome Glisse #if defined(CONFIG_DEBUG_FS) 391771fe6b9SJerome Glisse static int r420_debugfs_pipes_info(struct seq_file *m, void *data) 392771fe6b9SJerome Glisse { 393771fe6b9SJerome Glisse struct drm_info_node *node = (struct drm_info_node *) m->private; 394771fe6b9SJerome Glisse struct drm_device *dev = node->minor->dev; 395771fe6b9SJerome Glisse struct radeon_device *rdev = dev->dev_private; 396771fe6b9SJerome Glisse uint32_t tmp; 397771fe6b9SJerome Glisse 398771fe6b9SJerome Glisse tmp = RREG32(R400_GB_PIPE_SELECT); 399771fe6b9SJerome Glisse seq_printf(m, "GB_PIPE_SELECT 0x%08x\n", tmp); 400771fe6b9SJerome Glisse tmp = RREG32(R300_GB_TILE_CONFIG); 401771fe6b9SJerome Glisse seq_printf(m, "GB_TILE_CONFIG 0x%08x\n", tmp); 402771fe6b9SJerome Glisse tmp = RREG32(R300_DST_PIPE_CONFIG); 403771fe6b9SJerome Glisse seq_printf(m, "DST_PIPE_CONFIG 0x%08x\n", tmp); 404771fe6b9SJerome Glisse return 0; 405771fe6b9SJerome Glisse } 406771fe6b9SJerome Glisse 407771fe6b9SJerome Glisse static struct drm_info_list r420_pipes_info_list[] = { 408771fe6b9SJerome Glisse {"r420_pipes_info", r420_debugfs_pipes_info, 0, NULL}, 409771fe6b9SJerome Glisse }; 410771fe6b9SJerome Glisse #endif 411771fe6b9SJerome Glisse 412771fe6b9SJerome Glisse int r420_debugfs_pipes_info_init(struct radeon_device *rdev) 413771fe6b9SJerome Glisse { 414771fe6b9SJerome Glisse #if defined(CONFIG_DEBUG_FS) 415771fe6b9SJerome Glisse return radeon_debugfs_add_files(rdev, r420_pipes_info_list, 1); 416771fe6b9SJerome Glisse #else 417771fe6b9SJerome Glisse return 0; 418771fe6b9SJerome Glisse #endif 419771fe6b9SJerome Glisse } 420