xref: /linux/drivers/gpu/drm/radeon/r420.c (revision 7ca85295d8cc280ea79cf6250c47363b7fd92f92)
1771fe6b9SJerome Glisse /*
2771fe6b9SJerome Glisse  * Copyright 2008 Advanced Micro Devices, Inc.
3771fe6b9SJerome Glisse  * Copyright 2008 Red Hat Inc.
4771fe6b9SJerome Glisse  * Copyright 2009 Jerome Glisse.
5771fe6b9SJerome Glisse  *
6771fe6b9SJerome Glisse  * Permission is hereby granted, free of charge, to any person obtaining a
7771fe6b9SJerome Glisse  * copy of this software and associated documentation files (the "Software"),
8771fe6b9SJerome Glisse  * to deal in the Software without restriction, including without limitation
9771fe6b9SJerome Glisse  * the rights to use, copy, modify, merge, publish, distribute, sublicense,
10771fe6b9SJerome Glisse  * and/or sell copies of the Software, and to permit persons to whom the
11771fe6b9SJerome Glisse  * Software is furnished to do so, subject to the following conditions:
12771fe6b9SJerome Glisse  *
13771fe6b9SJerome Glisse  * The above copyright notice and this permission notice shall be included in
14771fe6b9SJerome Glisse  * all copies or substantial portions of the Software.
15771fe6b9SJerome Glisse  *
16771fe6b9SJerome Glisse  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17771fe6b9SJerome Glisse  * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18771fe6b9SJerome Glisse  * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
19771fe6b9SJerome Glisse  * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
20771fe6b9SJerome Glisse  * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
21771fe6b9SJerome Glisse  * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
22771fe6b9SJerome Glisse  * OTHER DEALINGS IN THE SOFTWARE.
23771fe6b9SJerome Glisse  *
24771fe6b9SJerome Glisse  * Authors: Dave Airlie
25771fe6b9SJerome Glisse  *          Alex Deucher
26771fe6b9SJerome Glisse  *          Jerome Glisse
27771fe6b9SJerome Glisse  */
28771fe6b9SJerome Glisse #include <linux/seq_file.h>
295a0e3ad6STejun Heo #include <linux/slab.h>
30760285e7SDavid Howells #include <drm/drmP.h>
31771fe6b9SJerome Glisse #include "radeon_reg.h"
32771fe6b9SJerome Glisse #include "radeon.h"
33e6990375SDaniel Vetter #include "radeon_asic.h"
349f022ddfSJerome Glisse #include "atom.h"
3562cdc0c2SCorbin Simpson #include "r100d.h"
36905b6822SJerome Glisse #include "r420d.h"
37804c7559SAlex Deucher #include "r420_reg_safe.h"
38804c7559SAlex Deucher 
39ce8f5370SAlex Deucher void r420_pm_init_profile(struct radeon_device *rdev)
40ce8f5370SAlex Deucher {
41ce8f5370SAlex Deucher 	/* default */
42ce8f5370SAlex Deucher 	rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
43ce8f5370SAlex Deucher 	rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
44ce8f5370SAlex Deucher 	rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_cm_idx = 0;
45ce8f5370SAlex Deucher 	rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_cm_idx = 0;
46ce8f5370SAlex Deucher 	/* low sh */
47ce8f5370SAlex Deucher 	rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_ps_idx = 0;
48c9e75b21SAlex Deucher 	rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_ps_idx = 0;
49ce8f5370SAlex Deucher 	rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_cm_idx = 0;
50ce8f5370SAlex Deucher 	rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_cm_idx = 0;
51c9e75b21SAlex Deucher 	/* mid sh */
52c9e75b21SAlex Deucher 	rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_ps_idx = 0;
53c9e75b21SAlex Deucher 	rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_ps_idx = 1;
54c9e75b21SAlex Deucher 	rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_cm_idx = 0;
55c9e75b21SAlex Deucher 	rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_cm_idx = 0;
56ce8f5370SAlex Deucher 	/* high sh */
57ce8f5370SAlex Deucher 	rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_ps_idx = 0;
58ce8f5370SAlex Deucher 	rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
59ce8f5370SAlex Deucher 	rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_cm_idx = 0;
60ce8f5370SAlex Deucher 	rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_cm_idx = 0;
61ce8f5370SAlex Deucher 	/* low mh */
62ce8f5370SAlex Deucher 	rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_ps_idx = 0;
63ce8f5370SAlex Deucher 	rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
64ce8f5370SAlex Deucher 	rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_cm_idx = 0;
65ce8f5370SAlex Deucher 	rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_cm_idx = 0;
66c9e75b21SAlex Deucher 	/* mid mh */
67c9e75b21SAlex Deucher 	rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_ps_idx = 0;
68c9e75b21SAlex Deucher 	rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
69c9e75b21SAlex Deucher 	rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_cm_idx = 0;
70c9e75b21SAlex Deucher 	rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_cm_idx = 0;
71ce8f5370SAlex Deucher 	/* high mh */
72ce8f5370SAlex Deucher 	rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_ps_idx = 0;
73ce8f5370SAlex Deucher 	rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
74ce8f5370SAlex Deucher 	rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_cm_idx = 0;
75ce8f5370SAlex Deucher 	rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_cm_idx = 0;
76ce8f5370SAlex Deucher }
77ce8f5370SAlex Deucher 
78804c7559SAlex Deucher static void r420_set_reg_safe(struct radeon_device *rdev)
79804c7559SAlex Deucher {
80804c7559SAlex Deucher 	rdev->config.r300.reg_safe_bm = r420_reg_safe_bm;
81804c7559SAlex Deucher 	rdev->config.r300.reg_safe_bm_size = ARRAY_SIZE(r420_reg_safe_bm);
82804c7559SAlex Deucher }
83771fe6b9SJerome Glisse 
84771fe6b9SJerome Glisse void r420_pipes_init(struct radeon_device *rdev)
85771fe6b9SJerome Glisse {
86771fe6b9SJerome Glisse 	unsigned tmp;
87771fe6b9SJerome Glisse 	unsigned gb_pipe_select;
88771fe6b9SJerome Glisse 	unsigned num_pipes;
89771fe6b9SJerome Glisse 
90771fe6b9SJerome Glisse 	/* GA_ENHANCE workaround TCL deadlock issue */
914612dc97SAlex Deucher 	WREG32(R300_GA_ENHANCE, R300_GA_DEADLOCK_CNTL | R300_GA_FASTSYNC_CNTL |
924612dc97SAlex Deucher 	       (1 << 2) | (1 << 3));
9318a4cd2eSDave Airlie 	/* add idle wait as per freedesktop.org bug 24041 */
9418a4cd2eSDave Airlie 	if (r100_gui_wait_for_idle(rdev)) {
95*7ca85295SJoe Perches 		pr_warn("Failed to wait GUI idle while programming pipes. Bad things might happen.\n");
9618a4cd2eSDave Airlie 	}
97771fe6b9SJerome Glisse 	/* get max number of pipes */
98d75ee3beSAlex Deucher 	gb_pipe_select = RREG32(R400_GB_PIPE_SELECT);
99771fe6b9SJerome Glisse 	num_pipes = ((gb_pipe_select >> 12) & 3) + 1;
10094f7bf64STormod Volden 
10194f7bf64STormod Volden 	/* SE chips have 1 pipe */
10294f7bf64STormod Volden 	if ((rdev->pdev->device == 0x5e4c) ||
10394f7bf64STormod Volden 	    (rdev->pdev->device == 0x5e4f))
10494f7bf64STormod Volden 		num_pipes = 1;
10594f7bf64STormod Volden 
106771fe6b9SJerome Glisse 	rdev->num_gb_pipes = num_pipes;
107771fe6b9SJerome Glisse 	tmp = 0;
108771fe6b9SJerome Glisse 	switch (num_pipes) {
109771fe6b9SJerome Glisse 	default:
110771fe6b9SJerome Glisse 		/* force to 1 pipe */
111771fe6b9SJerome Glisse 		num_pipes = 1;
112771fe6b9SJerome Glisse 	case 1:
113771fe6b9SJerome Glisse 		tmp = (0 << 1);
114771fe6b9SJerome Glisse 		break;
115771fe6b9SJerome Glisse 	case 2:
116771fe6b9SJerome Glisse 		tmp = (3 << 1);
117771fe6b9SJerome Glisse 		break;
118771fe6b9SJerome Glisse 	case 3:
119771fe6b9SJerome Glisse 		tmp = (6 << 1);
120771fe6b9SJerome Glisse 		break;
121771fe6b9SJerome Glisse 	case 4:
122771fe6b9SJerome Glisse 		tmp = (7 << 1);
123771fe6b9SJerome Glisse 		break;
124771fe6b9SJerome Glisse 	}
1254612dc97SAlex Deucher 	WREG32(R500_SU_REG_DEST, (1 << num_pipes) - 1);
126771fe6b9SJerome Glisse 	/* Sub pixel 1/12 so we can have 4K rendering according to doc */
1274612dc97SAlex Deucher 	tmp |= R300_TILE_SIZE_16 | R300_ENABLE_TILING;
1284612dc97SAlex Deucher 	WREG32(R300_GB_TILE_CONFIG, tmp);
129771fe6b9SJerome Glisse 	if (r100_gui_wait_for_idle(rdev)) {
130*7ca85295SJoe Perches 		pr_warn("Failed to wait GUI idle while programming pipes. Bad things might happen.\n");
131771fe6b9SJerome Glisse 	}
132771fe6b9SJerome Glisse 
1334612dc97SAlex Deucher 	tmp = RREG32(R300_DST_PIPE_CONFIG);
1344612dc97SAlex Deucher 	WREG32(R300_DST_PIPE_CONFIG, tmp | R300_PIPE_AUTO_CONFIG);
135771fe6b9SJerome Glisse 
136771fe6b9SJerome Glisse 	WREG32(R300_RB2D_DSTCACHE_MODE,
137771fe6b9SJerome Glisse 	       RREG32(R300_RB2D_DSTCACHE_MODE) |
138771fe6b9SJerome Glisse 	       R300_DC_AUTOFLUSH_ENABLE |
139771fe6b9SJerome Glisse 	       R300_DC_DC_DISABLE_IGNORE_PE);
140771fe6b9SJerome Glisse 
141771fe6b9SJerome Glisse 	if (r100_gui_wait_for_idle(rdev)) {
142*7ca85295SJoe Perches 		pr_warn("Failed to wait GUI idle while programming pipes. Bad things might happen.\n");
143771fe6b9SJerome Glisse 	}
144f779b3e5SAlex Deucher 
145f779b3e5SAlex Deucher 	if (rdev->family == CHIP_RV530) {
146f779b3e5SAlex Deucher 		tmp = RREG32(RV530_GB_PIPE_SELECT2);
147f779b3e5SAlex Deucher 		if ((tmp & 3) == 3)
148f779b3e5SAlex Deucher 			rdev->num_z_pipes = 2;
149f779b3e5SAlex Deucher 		else
150f779b3e5SAlex Deucher 			rdev->num_z_pipes = 1;
151f779b3e5SAlex Deucher 	} else
152f779b3e5SAlex Deucher 		rdev->num_z_pipes = 1;
153f779b3e5SAlex Deucher 
154f779b3e5SAlex Deucher 	DRM_INFO("radeon: %d quad pipes, %d z pipes initialized.\n",
155f779b3e5SAlex Deucher 		 rdev->num_gb_pipes, rdev->num_z_pipes);
156771fe6b9SJerome Glisse }
157771fe6b9SJerome Glisse 
1589f022ddfSJerome Glisse u32 r420_mc_rreg(struct radeon_device *rdev, u32 reg)
159771fe6b9SJerome Glisse {
1600a5b7b0bSAlex Deucher 	unsigned long flags;
1619f022ddfSJerome Glisse 	u32 r;
1629f022ddfSJerome Glisse 
1630a5b7b0bSAlex Deucher 	spin_lock_irqsave(&rdev->mc_idx_lock, flags);
1649f022ddfSJerome Glisse 	WREG32(R_0001F8_MC_IND_INDEX, S_0001F8_MC_IND_ADDR(reg));
1659f022ddfSJerome Glisse 	r = RREG32(R_0001FC_MC_IND_DATA);
1660a5b7b0bSAlex Deucher 	spin_unlock_irqrestore(&rdev->mc_idx_lock, flags);
1679f022ddfSJerome Glisse 	return r;
1689f022ddfSJerome Glisse }
1699f022ddfSJerome Glisse 
1709f022ddfSJerome Glisse void r420_mc_wreg(struct radeon_device *rdev, u32 reg, u32 v)
1719f022ddfSJerome Glisse {
1720a5b7b0bSAlex Deucher 	unsigned long flags;
1730a5b7b0bSAlex Deucher 
1740a5b7b0bSAlex Deucher 	spin_lock_irqsave(&rdev->mc_idx_lock, flags);
1759f022ddfSJerome Glisse 	WREG32(R_0001F8_MC_IND_INDEX, S_0001F8_MC_IND_ADDR(reg) |
1769f022ddfSJerome Glisse 		S_0001F8_MC_IND_WR_EN(1));
1779f022ddfSJerome Glisse 	WREG32(R_0001FC_MC_IND_DATA, v);
1780a5b7b0bSAlex Deucher 	spin_unlock_irqrestore(&rdev->mc_idx_lock, flags);
1799f022ddfSJerome Glisse }
1809f022ddfSJerome Glisse 
1819f022ddfSJerome Glisse static void r420_debugfs(struct radeon_device *rdev)
1829f022ddfSJerome Glisse {
1839f022ddfSJerome Glisse 	if (r100_debugfs_rbbm_init(rdev)) {
1849f022ddfSJerome Glisse 		DRM_ERROR("Failed to register debugfs file for RBBM !\n");
1859f022ddfSJerome Glisse 	}
1869f022ddfSJerome Glisse 	if (r420_debugfs_pipes_info_init(rdev)) {
1879f022ddfSJerome Glisse 		DRM_ERROR("Failed to register debugfs file for pipes !\n");
1889f022ddfSJerome Glisse 	}
1899f022ddfSJerome Glisse }
1909f022ddfSJerome Glisse 
1919f022ddfSJerome Glisse static void r420_clock_resume(struct radeon_device *rdev)
1929f022ddfSJerome Glisse {
1939f022ddfSJerome Glisse 	u32 sclk_cntl;
194ca6ffc64SJerome Glisse 
195ca6ffc64SJerome Glisse 	if (radeon_dynclks != -1 && radeon_dynclks)
196ca6ffc64SJerome Glisse 		radeon_atom_set_clock_gating(rdev, 1);
1979f022ddfSJerome Glisse 	sclk_cntl = RREG32_PLL(R_00000D_SCLK_CNTL);
1989f022ddfSJerome Glisse 	sclk_cntl |= S_00000D_FORCE_CP(1) | S_00000D_FORCE_VIP(1);
1999f022ddfSJerome Glisse 	if (rdev->family == CHIP_R420)
2009f022ddfSJerome Glisse 		sclk_cntl |= S_00000D_FORCE_PX(1) | S_00000D_FORCE_TX(1);
2019f022ddfSJerome Glisse 	WREG32_PLL(R_00000D_SCLK_CNTL, sclk_cntl);
2029f022ddfSJerome Glisse }
2039f022ddfSJerome Glisse 
20462cdc0c2SCorbin Simpson static void r420_cp_errata_init(struct radeon_device *rdev)
20562cdc0c2SCorbin Simpson {
206e32eb50dSChristian König 	struct radeon_ring *ring = &rdev->ring[RADEON_RING_TYPE_GFX_INDEX];
2077b1f2485SChristian König 
20862cdc0c2SCorbin Simpson 	/* RV410 and R420 can lock up if CP DMA to host memory happens
20962cdc0c2SCorbin Simpson 	 * while the 2D engine is busy.
21062cdc0c2SCorbin Simpson 	 *
21162cdc0c2SCorbin Simpson 	 * The proper workaround is to queue a RESYNC at the beginning
21262cdc0c2SCorbin Simpson 	 * of the CP init, apparently.
21362cdc0c2SCorbin Simpson 	 */
21462cdc0c2SCorbin Simpson 	radeon_scratch_get(rdev, &rdev->config.r300.resync_scratch);
215e32eb50dSChristian König 	radeon_ring_lock(rdev, ring, 8);
216e32eb50dSChristian König 	radeon_ring_write(ring, PACKET0(R300_CP_RESYNC_ADDR, 1));
217e32eb50dSChristian König 	radeon_ring_write(ring, rdev->config.r300.resync_scratch);
218e32eb50dSChristian König 	radeon_ring_write(ring, 0xDEADBEEF);
2191538a9e0SMichel Dänzer 	radeon_ring_unlock_commit(rdev, ring, false);
22062cdc0c2SCorbin Simpson }
22162cdc0c2SCorbin Simpson 
22262cdc0c2SCorbin Simpson static void r420_cp_errata_fini(struct radeon_device *rdev)
22362cdc0c2SCorbin Simpson {
224e32eb50dSChristian König 	struct radeon_ring *ring = &rdev->ring[RADEON_RING_TYPE_GFX_INDEX];
2257b1f2485SChristian König 
22662cdc0c2SCorbin Simpson 	/* Catch the RESYNC we dispatched all the way back,
22762cdc0c2SCorbin Simpson 	 * at the very beginning of the CP init.
22862cdc0c2SCorbin Simpson 	 */
229e32eb50dSChristian König 	radeon_ring_lock(rdev, ring, 8);
230e32eb50dSChristian König 	radeon_ring_write(ring, PACKET0(R300_RB3D_DSTCACHE_CTLSTAT, 0));
231e32eb50dSChristian König 	radeon_ring_write(ring, R300_RB3D_DC_FINISH);
2321538a9e0SMichel Dänzer 	radeon_ring_unlock_commit(rdev, ring, false);
23362cdc0c2SCorbin Simpson 	radeon_scratch_free(rdev, rdev->config.r300.resync_scratch);
23462cdc0c2SCorbin Simpson }
23562cdc0c2SCorbin Simpson 
236fc30b8efSDave Airlie static int r420_startup(struct radeon_device *rdev)
2379f022ddfSJerome Glisse {
2389f022ddfSJerome Glisse 	int r;
2399f022ddfSJerome Glisse 
24092cde00cSAlex Deucher 	/* set common regs */
24192cde00cSAlex Deucher 	r100_set_common_regs(rdev);
24292cde00cSAlex Deucher 	/* program mc */
2439f022ddfSJerome Glisse 	r300_mc_program(rdev);
244ca6ffc64SJerome Glisse 	/* Resume clock */
245ca6ffc64SJerome Glisse 	r420_clock_resume(rdev);
2469f022ddfSJerome Glisse 	/* Initialize GART (initialize after TTM so we can allocate
2479f022ddfSJerome Glisse 	 * memory through TTM but finalize after TTM) */
2484aac0473SJerome Glisse 	if (rdev->flags & RADEON_IS_PCIE) {
2494aac0473SJerome Glisse 		r = rv370_pcie_gart_enable(rdev);
2504aac0473SJerome Glisse 		if (r)
2514aac0473SJerome Glisse 			return r;
2524aac0473SJerome Glisse 	}
2534aac0473SJerome Glisse 	if (rdev->flags & RADEON_IS_PCI) {
2544aac0473SJerome Glisse 		r = r100_pci_gart_enable(rdev);
2554aac0473SJerome Glisse 		if (r)
2569f022ddfSJerome Glisse 			return r;
2579f022ddfSJerome Glisse 	}
258771fe6b9SJerome Glisse 	r420_pipes_init(rdev);
259724c80e1SAlex Deucher 
260724c80e1SAlex Deucher 	/* allocate wb buffer */
261724c80e1SAlex Deucher 	r = radeon_wb_init(rdev);
262724c80e1SAlex Deucher 	if (r)
263724c80e1SAlex Deucher 		return r;
264724c80e1SAlex Deucher 
26530eb77f4SJerome Glisse 	r = radeon_fence_driver_start_ring(rdev, RADEON_RING_TYPE_GFX_INDEX);
26630eb77f4SJerome Glisse 	if (r) {
26730eb77f4SJerome Glisse 		dev_err(rdev->dev, "failed initializing CP fences (%d).\n", r);
26830eb77f4SJerome Glisse 		return r;
26930eb77f4SJerome Glisse 	}
27030eb77f4SJerome Glisse 
2719f022ddfSJerome Glisse 	/* Enable IRQ */
272e49f3959SAdis Hamzić 	if (!rdev->irq.installed) {
273e49f3959SAdis Hamzić 		r = radeon_irq_kms_init(rdev);
274e49f3959SAdis Hamzić 		if (r)
275e49f3959SAdis Hamzić 			return r;
276e49f3959SAdis Hamzić 	}
277e49f3959SAdis Hamzić 
2789f022ddfSJerome Glisse 	r100_irq_set(rdev);
279cafe6609SJerome Glisse 	rdev->config.r300.hdp_cntl = RREG32(RADEON_HOST_PATH_CNTL);
2809f022ddfSJerome Glisse 	/* 1M ring buffer */
2819f022ddfSJerome Glisse 	r = r100_cp_init(rdev, 1024 * 1024);
2829f022ddfSJerome Glisse 	if (r) {
283ec4f2ac4SPaul Bolle 		dev_err(rdev->dev, "failed initializing CP (%d).\n", r);
2849f022ddfSJerome Glisse 		return r;
285771fe6b9SJerome Glisse 	}
28662cdc0c2SCorbin Simpson 	r420_cp_errata_init(rdev);
287b15ba512SJerome Glisse 
2882898c348SChristian König 	r = radeon_ib_pool_init(rdev);
2892898c348SChristian König 	if (r) {
2902898c348SChristian König 		dev_err(rdev->dev, "IB initialization failed (%d).\n", r);
291b15ba512SJerome Glisse 		return r;
2922898c348SChristian König 	}
293b15ba512SJerome Glisse 
2949f022ddfSJerome Glisse 	return 0;
295771fe6b9SJerome Glisse }
296771fe6b9SJerome Glisse 
297fc30b8efSDave Airlie int r420_resume(struct radeon_device *rdev)
298fc30b8efSDave Airlie {
2996b7746e8SJerome Glisse 	int r;
3006b7746e8SJerome Glisse 
301fc30b8efSDave Airlie 	/* Make sur GART are not working */
302fc30b8efSDave Airlie 	if (rdev->flags & RADEON_IS_PCIE)
303fc30b8efSDave Airlie 		rv370_pcie_gart_disable(rdev);
304fc30b8efSDave Airlie 	if (rdev->flags & RADEON_IS_PCI)
305fc30b8efSDave Airlie 		r100_pci_gart_disable(rdev);
306fc30b8efSDave Airlie 	/* Resume clock before doing reset */
307fc30b8efSDave Airlie 	r420_clock_resume(rdev);
308fc30b8efSDave Airlie 	/* Reset gpu before posting otherwise ATOM will enter infinite loop */
309a2d07b74SJerome Glisse 	if (radeon_asic_reset(rdev)) {
310fc30b8efSDave Airlie 		dev_warn(rdev->dev, "GPU reset failed ! (0xE40=0x%08X, 0x7C0=0x%08X)\n",
311fc30b8efSDave Airlie 			RREG32(R_000E40_RBBM_STATUS),
312fc30b8efSDave Airlie 			RREG32(R_0007C0_CP_STAT));
313fc30b8efSDave Airlie 	}
314fc30b8efSDave Airlie 	/* check if cards are posted or not */
315fc30b8efSDave Airlie 	if (rdev->is_atom_bios) {
316fc30b8efSDave Airlie 		atom_asic_init(rdev->mode_info.atom_context);
317fc30b8efSDave Airlie 	} else {
318fc30b8efSDave Airlie 		radeon_combios_asic_init(rdev->ddev);
319fc30b8efSDave Airlie 	}
320fc30b8efSDave Airlie 	/* Resume clock after posting */
321fc30b8efSDave Airlie 	r420_clock_resume(rdev);
322550e2d92SDave Airlie 	/* Initialize surface registers */
323550e2d92SDave Airlie 	radeon_surface_init(rdev);
324b15ba512SJerome Glisse 
325b15ba512SJerome Glisse 	rdev->accel_working = true;
3266b7746e8SJerome Glisse 	r = r420_startup(rdev);
3276b7746e8SJerome Glisse 	if (r) {
3286b7746e8SJerome Glisse 		rdev->accel_working = false;
3296b7746e8SJerome Glisse 	}
3306b7746e8SJerome Glisse 	return r;
331fc30b8efSDave Airlie }
332fc30b8efSDave Airlie 
3339f022ddfSJerome Glisse int r420_suspend(struct radeon_device *rdev)
334771fe6b9SJerome Glisse {
3356c7bcceaSAlex Deucher 	radeon_pm_suspend(rdev);
33662cdc0c2SCorbin Simpson 	r420_cp_errata_fini(rdev);
3379f022ddfSJerome Glisse 	r100_cp_disable(rdev);
338724c80e1SAlex Deucher 	radeon_wb_disable(rdev);
3399f022ddfSJerome Glisse 	r100_irq_disable(rdev);
3404aac0473SJerome Glisse 	if (rdev->flags & RADEON_IS_PCIE)
3414aac0473SJerome Glisse 		rv370_pcie_gart_disable(rdev);
3424aac0473SJerome Glisse 	if (rdev->flags & RADEON_IS_PCI)
3434aac0473SJerome Glisse 		r100_pci_gart_disable(rdev);
3449f022ddfSJerome Glisse 	return 0;
345771fe6b9SJerome Glisse }
346771fe6b9SJerome Glisse 
3479f022ddfSJerome Glisse void r420_fini(struct radeon_device *rdev)
3489f022ddfSJerome Glisse {
3496c7bcceaSAlex Deucher 	radeon_pm_fini(rdev);
3509f022ddfSJerome Glisse 	r100_cp_fini(rdev);
351724c80e1SAlex Deucher 	radeon_wb_fini(rdev);
3522898c348SChristian König 	radeon_ib_pool_fini(rdev);
3539f022ddfSJerome Glisse 	radeon_gem_fini(rdev);
3544aac0473SJerome Glisse 	if (rdev->flags & RADEON_IS_PCIE)
3554aac0473SJerome Glisse 		rv370_pcie_gart_fini(rdev);
3564aac0473SJerome Glisse 	if (rdev->flags & RADEON_IS_PCI)
3574aac0473SJerome Glisse 		r100_pci_gart_fini(rdev);
3589f022ddfSJerome Glisse 	radeon_agp_fini(rdev);
3599f022ddfSJerome Glisse 	radeon_irq_kms_fini(rdev);
3609f022ddfSJerome Glisse 	radeon_fence_driver_fini(rdev);
3614c788679SJerome Glisse 	radeon_bo_fini(rdev);
3629f022ddfSJerome Glisse 	if (rdev->is_atom_bios) {
3639f022ddfSJerome Glisse 		radeon_atombios_fini(rdev);
3649f022ddfSJerome Glisse 	} else {
3659f022ddfSJerome Glisse 		radeon_combios_fini(rdev);
3669f022ddfSJerome Glisse 	}
3679f022ddfSJerome Glisse 	kfree(rdev->bios);
3689f022ddfSJerome Glisse 	rdev->bios = NULL;
3699f022ddfSJerome Glisse }
3709f022ddfSJerome Glisse 
3719f022ddfSJerome Glisse int r420_init(struct radeon_device *rdev)
3729f022ddfSJerome Glisse {
3739f022ddfSJerome Glisse 	int r;
3749f022ddfSJerome Glisse 
3759f022ddfSJerome Glisse 	/* Initialize scratch registers */
3769f022ddfSJerome Glisse 	radeon_scratch_init(rdev);
3779f022ddfSJerome Glisse 	/* Initialize surface registers */
3789f022ddfSJerome Glisse 	radeon_surface_init(rdev);
3799f022ddfSJerome Glisse 	/* TODO: disable VGA need to use VGA request */
3804c712e6cSDave Airlie 	/* restore some register to sane defaults */
3814c712e6cSDave Airlie 	r100_restore_sanity(rdev);
3829f022ddfSJerome Glisse 	/* BIOS*/
3839f022ddfSJerome Glisse 	if (!radeon_get_bios(rdev)) {
3849f022ddfSJerome Glisse 		if (ASIC_IS_AVIVO(rdev))
3859f022ddfSJerome Glisse 			return -EINVAL;
3869f022ddfSJerome Glisse 	}
3879f022ddfSJerome Glisse 	if (rdev->is_atom_bios) {
3889f022ddfSJerome Glisse 		r = radeon_atombios_init(rdev);
3899f022ddfSJerome Glisse 		if (r) {
3909f022ddfSJerome Glisse 			return r;
3919f022ddfSJerome Glisse 		}
3929f022ddfSJerome Glisse 	} else {
3939f022ddfSJerome Glisse 		r = radeon_combios_init(rdev);
3949f022ddfSJerome Glisse 		if (r) {
3959f022ddfSJerome Glisse 			return r;
3969f022ddfSJerome Glisse 		}
3979f022ddfSJerome Glisse 	}
3989f022ddfSJerome Glisse 	/* Reset gpu before posting otherwise ATOM will enter infinite loop */
399a2d07b74SJerome Glisse 	if (radeon_asic_reset(rdev)) {
4009f022ddfSJerome Glisse 		dev_warn(rdev->dev,
4019f022ddfSJerome Glisse 			"GPU reset failed ! (0xE40=0x%08X, 0x7C0=0x%08X)\n",
4029f022ddfSJerome Glisse 			RREG32(R_000E40_RBBM_STATUS),
4039f022ddfSJerome Glisse 			RREG32(R_0007C0_CP_STAT));
4049f022ddfSJerome Glisse 	}
4059f022ddfSJerome Glisse 	/* check if cards are posted or not */
40672542d77SDave Airlie 	if (radeon_boot_test_post_card(rdev) == false)
40772542d77SDave Airlie 		return -EINVAL;
40872542d77SDave Airlie 
4099f022ddfSJerome Glisse 	/* Initialize clocks */
4109f022ddfSJerome Glisse 	radeon_get_clock_info(rdev->ddev);
411d594e46aSJerome Glisse 	/* initialize AGP */
412d594e46aSJerome Glisse 	if (rdev->flags & RADEON_IS_AGP) {
413d594e46aSJerome Glisse 		r = radeon_agp_init(rdev);
4149f022ddfSJerome Glisse 		if (r) {
415d594e46aSJerome Glisse 			radeon_agp_disable(rdev);
4169f022ddfSJerome Glisse 		}
417d594e46aSJerome Glisse 	}
418d594e46aSJerome Glisse 	/* initialize memory controller */
419d594e46aSJerome Glisse 	r300_mc_init(rdev);
4209f022ddfSJerome Glisse 	r420_debugfs(rdev);
4219f022ddfSJerome Glisse 	/* Fence driver */
42230eb77f4SJerome Glisse 	r = radeon_fence_driver_init(rdev);
4239f022ddfSJerome Glisse 	if (r) {
4249f022ddfSJerome Glisse 		return r;
4259f022ddfSJerome Glisse 	}
4269f022ddfSJerome Glisse 	/* Memory manager */
4274c788679SJerome Glisse 	r = radeon_bo_init(rdev);
4289f022ddfSJerome Glisse 	if (r) {
4299f022ddfSJerome Glisse 		return r;
4309f022ddfSJerome Glisse 	}
43117e15b0cSDave Airlie 	if (rdev->family == CHIP_R420)
43217e15b0cSDave Airlie 		r100_enable_bm(rdev);
43317e15b0cSDave Airlie 
4344aac0473SJerome Glisse 	if (rdev->flags & RADEON_IS_PCIE) {
4354aac0473SJerome Glisse 		r = rv370_pcie_gart_init(rdev);
4364aac0473SJerome Glisse 		if (r)
4374aac0473SJerome Glisse 			return r;
4384aac0473SJerome Glisse 	}
4394aac0473SJerome Glisse 	if (rdev->flags & RADEON_IS_PCI) {
4404aac0473SJerome Glisse 		r = r100_pci_gart_init(rdev);
4414aac0473SJerome Glisse 		if (r)
4424aac0473SJerome Glisse 			return r;
4434aac0473SJerome Glisse 	}
444804c7559SAlex Deucher 	r420_set_reg_safe(rdev);
445b15ba512SJerome Glisse 
4466c7bcceaSAlex Deucher 	/* Initialize power management */
4476c7bcceaSAlex Deucher 	radeon_pm_init(rdev);
4486c7bcceaSAlex Deucher 
449733289c2SJerome Glisse 	rdev->accel_working = true;
450fc30b8efSDave Airlie 	r = r420_startup(rdev);
4519f022ddfSJerome Glisse 	if (r) {
4529f022ddfSJerome Glisse 		/* Somethings want wront with the accel init stop accel */
4539f022ddfSJerome Glisse 		dev_err(rdev->dev, "Disabling GPU acceleration\n");
4549f022ddfSJerome Glisse 		r100_cp_fini(rdev);
455724c80e1SAlex Deucher 		radeon_wb_fini(rdev);
4562898c348SChristian König 		radeon_ib_pool_fini(rdev);
457655efd3dSJerome Glisse 		radeon_irq_kms_fini(rdev);
4584aac0473SJerome Glisse 		if (rdev->flags & RADEON_IS_PCIE)
4594aac0473SJerome Glisse 			rv370_pcie_gart_fini(rdev);
4604aac0473SJerome Glisse 		if (rdev->flags & RADEON_IS_PCI)
4614aac0473SJerome Glisse 			r100_pci_gart_fini(rdev);
4629f022ddfSJerome Glisse 		radeon_agp_fini(rdev);
463733289c2SJerome Glisse 		rdev->accel_working = false;
4649f022ddfSJerome Glisse 	}
4659f022ddfSJerome Glisse 	return 0;
4669f022ddfSJerome Glisse }
467771fe6b9SJerome Glisse 
468771fe6b9SJerome Glisse /*
469771fe6b9SJerome Glisse  * Debugfs info
470771fe6b9SJerome Glisse  */
471771fe6b9SJerome Glisse #if defined(CONFIG_DEBUG_FS)
472771fe6b9SJerome Glisse static int r420_debugfs_pipes_info(struct seq_file *m, void *data)
473771fe6b9SJerome Glisse {
474771fe6b9SJerome Glisse 	struct drm_info_node *node = (struct drm_info_node *) m->private;
475771fe6b9SJerome Glisse 	struct drm_device *dev = node->minor->dev;
476771fe6b9SJerome Glisse 	struct radeon_device *rdev = dev->dev_private;
477771fe6b9SJerome Glisse 	uint32_t tmp;
478771fe6b9SJerome Glisse 
479771fe6b9SJerome Glisse 	tmp = RREG32(R400_GB_PIPE_SELECT);
480771fe6b9SJerome Glisse 	seq_printf(m, "GB_PIPE_SELECT 0x%08x\n", tmp);
481771fe6b9SJerome Glisse 	tmp = RREG32(R300_GB_TILE_CONFIG);
482771fe6b9SJerome Glisse 	seq_printf(m, "GB_TILE_CONFIG 0x%08x\n", tmp);
483771fe6b9SJerome Glisse 	tmp = RREG32(R300_DST_PIPE_CONFIG);
484771fe6b9SJerome Glisse 	seq_printf(m, "DST_PIPE_CONFIG 0x%08x\n", tmp);
485771fe6b9SJerome Glisse 	return 0;
486771fe6b9SJerome Glisse }
487771fe6b9SJerome Glisse 
488771fe6b9SJerome Glisse static struct drm_info_list r420_pipes_info_list[] = {
489771fe6b9SJerome Glisse 	{"r420_pipes_info", r420_debugfs_pipes_info, 0, NULL},
490771fe6b9SJerome Glisse };
491771fe6b9SJerome Glisse #endif
492771fe6b9SJerome Glisse 
493771fe6b9SJerome Glisse int r420_debugfs_pipes_info_init(struct radeon_device *rdev)
494771fe6b9SJerome Glisse {
495771fe6b9SJerome Glisse #if defined(CONFIG_DEBUG_FS)
496771fe6b9SJerome Glisse 	return radeon_debugfs_add_files(rdev, r420_pipes_info_list, 1);
497771fe6b9SJerome Glisse #else
498771fe6b9SJerome Glisse 	return 0;
499771fe6b9SJerome Glisse #endif
500771fe6b9SJerome Glisse }
501