xref: /linux/drivers/gpu/drm/radeon/r420.c (revision 6091ede913015fd3c07cb16298505bbd71f41689)
1771fe6b9SJerome Glisse /*
2771fe6b9SJerome Glisse  * Copyright 2008 Advanced Micro Devices, Inc.
3771fe6b9SJerome Glisse  * Copyright 2008 Red Hat Inc.
4771fe6b9SJerome Glisse  * Copyright 2009 Jerome Glisse.
5771fe6b9SJerome Glisse  *
6771fe6b9SJerome Glisse  * Permission is hereby granted, free of charge, to any person obtaining a
7771fe6b9SJerome Glisse  * copy of this software and associated documentation files (the "Software"),
8771fe6b9SJerome Glisse  * to deal in the Software without restriction, including without limitation
9771fe6b9SJerome Glisse  * the rights to use, copy, modify, merge, publish, distribute, sublicense,
10771fe6b9SJerome Glisse  * and/or sell copies of the Software, and to permit persons to whom the
11771fe6b9SJerome Glisse  * Software is furnished to do so, subject to the following conditions:
12771fe6b9SJerome Glisse  *
13771fe6b9SJerome Glisse  * The above copyright notice and this permission notice shall be included in
14771fe6b9SJerome Glisse  * all copies or substantial portions of the Software.
15771fe6b9SJerome Glisse  *
16771fe6b9SJerome Glisse  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17771fe6b9SJerome Glisse  * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18771fe6b9SJerome Glisse  * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
19771fe6b9SJerome Glisse  * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
20771fe6b9SJerome Glisse  * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
21771fe6b9SJerome Glisse  * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
22771fe6b9SJerome Glisse  * OTHER DEALINGS IN THE SOFTWARE.
23771fe6b9SJerome Glisse  *
24771fe6b9SJerome Glisse  * Authors: Dave Airlie
25771fe6b9SJerome Glisse  *          Alex Deucher
26771fe6b9SJerome Glisse  *          Jerome Glisse
27771fe6b9SJerome Glisse  */
28c182615fSSam Ravnborg 
292ef79416SThomas Zimmermann #include <linux/pci.h>
30771fe6b9SJerome Glisse #include <linux/seq_file.h>
315a0e3ad6STejun Heo #include <linux/slab.h>
32c182615fSSam Ravnborg 
33c182615fSSam Ravnborg #include <drm/drm_device.h>
34c182615fSSam Ravnborg #include <drm/drm_file.h>
35c182615fSSam Ravnborg 
369f022ddfSJerome Glisse #include "atom.h"
3762cdc0c2SCorbin Simpson #include "r100d.h"
38804c7559SAlex Deucher #include "r420_reg_safe.h"
39c182615fSSam Ravnborg #include "r420d.h"
40c182615fSSam Ravnborg #include "radeon.h"
41c182615fSSam Ravnborg #include "radeon_asic.h"
42c182615fSSam Ravnborg #include "radeon_reg.h"
43804c7559SAlex Deucher 
44ce8f5370SAlex Deucher void r420_pm_init_profile(struct radeon_device *rdev)
45ce8f5370SAlex Deucher {
46ce8f5370SAlex Deucher 	/* default */
47ce8f5370SAlex Deucher 	rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
48ce8f5370SAlex Deucher 	rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
49ce8f5370SAlex Deucher 	rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_cm_idx = 0;
50ce8f5370SAlex Deucher 	rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_cm_idx = 0;
51ce8f5370SAlex Deucher 	/* low sh */
52ce8f5370SAlex Deucher 	rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_ps_idx = 0;
53c9e75b21SAlex Deucher 	rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_ps_idx = 0;
54ce8f5370SAlex Deucher 	rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_cm_idx = 0;
55ce8f5370SAlex Deucher 	rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_cm_idx = 0;
56c9e75b21SAlex Deucher 	/* mid sh */
57c9e75b21SAlex Deucher 	rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_ps_idx = 0;
58c9e75b21SAlex Deucher 	rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_ps_idx = 1;
59c9e75b21SAlex Deucher 	rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_cm_idx = 0;
60c9e75b21SAlex Deucher 	rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_cm_idx = 0;
61ce8f5370SAlex Deucher 	/* high sh */
62ce8f5370SAlex Deucher 	rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_ps_idx = 0;
63ce8f5370SAlex Deucher 	rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
64ce8f5370SAlex Deucher 	rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_cm_idx = 0;
65ce8f5370SAlex Deucher 	rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_cm_idx = 0;
66ce8f5370SAlex Deucher 	/* low mh */
67ce8f5370SAlex Deucher 	rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_ps_idx = 0;
68ce8f5370SAlex Deucher 	rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
69ce8f5370SAlex Deucher 	rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_cm_idx = 0;
70ce8f5370SAlex Deucher 	rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_cm_idx = 0;
71c9e75b21SAlex Deucher 	/* mid mh */
72c9e75b21SAlex Deucher 	rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_ps_idx = 0;
73c9e75b21SAlex Deucher 	rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
74c9e75b21SAlex Deucher 	rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_cm_idx = 0;
75c9e75b21SAlex Deucher 	rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_cm_idx = 0;
76ce8f5370SAlex Deucher 	/* high mh */
77ce8f5370SAlex Deucher 	rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_ps_idx = 0;
78ce8f5370SAlex Deucher 	rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
79ce8f5370SAlex Deucher 	rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_cm_idx = 0;
80ce8f5370SAlex Deucher 	rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_cm_idx = 0;
81ce8f5370SAlex Deucher }
82ce8f5370SAlex Deucher 
83804c7559SAlex Deucher static void r420_set_reg_safe(struct radeon_device *rdev)
84804c7559SAlex Deucher {
85804c7559SAlex Deucher 	rdev->config.r300.reg_safe_bm = r420_reg_safe_bm;
86804c7559SAlex Deucher 	rdev->config.r300.reg_safe_bm_size = ARRAY_SIZE(r420_reg_safe_bm);
87804c7559SAlex Deucher }
88771fe6b9SJerome Glisse 
89771fe6b9SJerome Glisse void r420_pipes_init(struct radeon_device *rdev)
90771fe6b9SJerome Glisse {
91771fe6b9SJerome Glisse 	unsigned tmp;
92771fe6b9SJerome Glisse 	unsigned gb_pipe_select;
93771fe6b9SJerome Glisse 	unsigned num_pipes;
94771fe6b9SJerome Glisse 
95771fe6b9SJerome Glisse 	/* GA_ENHANCE workaround TCL deadlock issue */
964612dc97SAlex Deucher 	WREG32(R300_GA_ENHANCE, R300_GA_DEADLOCK_CNTL | R300_GA_FASTSYNC_CNTL |
974612dc97SAlex Deucher 	       (1 << 2) | (1 << 3));
9818a4cd2eSDave Airlie 	/* add idle wait as per freedesktop.org bug 24041 */
9918a4cd2eSDave Airlie 	if (r100_gui_wait_for_idle(rdev)) {
1007ca85295SJoe Perches 		pr_warn("Failed to wait GUI idle while programming pipes. Bad things might happen.\n");
10118a4cd2eSDave Airlie 	}
102771fe6b9SJerome Glisse 	/* get max number of pipes */
103d75ee3beSAlex Deucher 	gb_pipe_select = RREG32(R400_GB_PIPE_SELECT);
104771fe6b9SJerome Glisse 	num_pipes = ((gb_pipe_select >> 12) & 3) + 1;
10594f7bf64STormod Volden 
10694f7bf64STormod Volden 	/* SE chips have 1 pipe */
10794f7bf64STormod Volden 	if ((rdev->pdev->device == 0x5e4c) ||
10894f7bf64STormod Volden 	    (rdev->pdev->device == 0x5e4f))
10994f7bf64STormod Volden 		num_pipes = 1;
11094f7bf64STormod Volden 
111771fe6b9SJerome Glisse 	rdev->num_gb_pipes = num_pipes;
112771fe6b9SJerome Glisse 	tmp = 0;
113771fe6b9SJerome Glisse 	switch (num_pipes) {
114771fe6b9SJerome Glisse 	default:
115771fe6b9SJerome Glisse 		/* force to 1 pipe */
116771fe6b9SJerome Glisse 		num_pipes = 1;
117df561f66SGustavo A. R. Silva 		fallthrough;
118771fe6b9SJerome Glisse 	case 1:
119771fe6b9SJerome Glisse 		tmp = (0 << 1);
120771fe6b9SJerome Glisse 		break;
121771fe6b9SJerome Glisse 	case 2:
122771fe6b9SJerome Glisse 		tmp = (3 << 1);
123771fe6b9SJerome Glisse 		break;
124771fe6b9SJerome Glisse 	case 3:
125771fe6b9SJerome Glisse 		tmp = (6 << 1);
126771fe6b9SJerome Glisse 		break;
127771fe6b9SJerome Glisse 	case 4:
128771fe6b9SJerome Glisse 		tmp = (7 << 1);
129771fe6b9SJerome Glisse 		break;
130771fe6b9SJerome Glisse 	}
1314612dc97SAlex Deucher 	WREG32(R500_SU_REG_DEST, (1 << num_pipes) - 1);
132771fe6b9SJerome Glisse 	/* Sub pixel 1/12 so we can have 4K rendering according to doc */
1334612dc97SAlex Deucher 	tmp |= R300_TILE_SIZE_16 | R300_ENABLE_TILING;
1344612dc97SAlex Deucher 	WREG32(R300_GB_TILE_CONFIG, tmp);
135771fe6b9SJerome Glisse 	if (r100_gui_wait_for_idle(rdev)) {
1367ca85295SJoe Perches 		pr_warn("Failed to wait GUI idle while programming pipes. Bad things might happen.\n");
137771fe6b9SJerome Glisse 	}
138771fe6b9SJerome Glisse 
1394612dc97SAlex Deucher 	tmp = RREG32(R300_DST_PIPE_CONFIG);
1404612dc97SAlex Deucher 	WREG32(R300_DST_PIPE_CONFIG, tmp | R300_PIPE_AUTO_CONFIG);
141771fe6b9SJerome Glisse 
142771fe6b9SJerome Glisse 	WREG32(R300_RB2D_DSTCACHE_MODE,
143771fe6b9SJerome Glisse 	       RREG32(R300_RB2D_DSTCACHE_MODE) |
144771fe6b9SJerome Glisse 	       R300_DC_AUTOFLUSH_ENABLE |
145771fe6b9SJerome Glisse 	       R300_DC_DC_DISABLE_IGNORE_PE);
146771fe6b9SJerome Glisse 
147771fe6b9SJerome Glisse 	if (r100_gui_wait_for_idle(rdev)) {
1487ca85295SJoe Perches 		pr_warn("Failed to wait GUI idle while programming pipes. Bad things might happen.\n");
149771fe6b9SJerome Glisse 	}
150f779b3e5SAlex Deucher 
151f779b3e5SAlex Deucher 	if (rdev->family == CHIP_RV530) {
152f779b3e5SAlex Deucher 		tmp = RREG32(RV530_GB_PIPE_SELECT2);
153f779b3e5SAlex Deucher 		if ((tmp & 3) == 3)
154f779b3e5SAlex Deucher 			rdev->num_z_pipes = 2;
155f779b3e5SAlex Deucher 		else
156f779b3e5SAlex Deucher 			rdev->num_z_pipes = 1;
157f779b3e5SAlex Deucher 	} else
158f779b3e5SAlex Deucher 		rdev->num_z_pipes = 1;
159f779b3e5SAlex Deucher 
160f779b3e5SAlex Deucher 	DRM_INFO("radeon: %d quad pipes, %d z pipes initialized.\n",
161f779b3e5SAlex Deucher 		 rdev->num_gb_pipes, rdev->num_z_pipes);
162771fe6b9SJerome Glisse }
163771fe6b9SJerome Glisse 
1649f022ddfSJerome Glisse u32 r420_mc_rreg(struct radeon_device *rdev, u32 reg)
165771fe6b9SJerome Glisse {
1660a5b7b0bSAlex Deucher 	unsigned long flags;
1679f022ddfSJerome Glisse 	u32 r;
1689f022ddfSJerome Glisse 
1690a5b7b0bSAlex Deucher 	spin_lock_irqsave(&rdev->mc_idx_lock, flags);
1709f022ddfSJerome Glisse 	WREG32(R_0001F8_MC_IND_INDEX, S_0001F8_MC_IND_ADDR(reg));
1719f022ddfSJerome Glisse 	r = RREG32(R_0001FC_MC_IND_DATA);
1720a5b7b0bSAlex Deucher 	spin_unlock_irqrestore(&rdev->mc_idx_lock, flags);
1739f022ddfSJerome Glisse 	return r;
1749f022ddfSJerome Glisse }
1759f022ddfSJerome Glisse 
1769f022ddfSJerome Glisse void r420_mc_wreg(struct radeon_device *rdev, u32 reg, u32 v)
1779f022ddfSJerome Glisse {
1780a5b7b0bSAlex Deucher 	unsigned long flags;
1790a5b7b0bSAlex Deucher 
1800a5b7b0bSAlex Deucher 	spin_lock_irqsave(&rdev->mc_idx_lock, flags);
1819f022ddfSJerome Glisse 	WREG32(R_0001F8_MC_IND_INDEX, S_0001F8_MC_IND_ADDR(reg) |
1829f022ddfSJerome Glisse 		S_0001F8_MC_IND_WR_EN(1));
1839f022ddfSJerome Glisse 	WREG32(R_0001FC_MC_IND_DATA, v);
1840a5b7b0bSAlex Deucher 	spin_unlock_irqrestore(&rdev->mc_idx_lock, flags);
1859f022ddfSJerome Glisse }
1869f022ddfSJerome Glisse 
1879f022ddfSJerome Glisse static void r420_debugfs(struct radeon_device *rdev)
1889f022ddfSJerome Glisse {
1895b54d679SNirmoy Das 	r100_debugfs_rbbm_init(rdev);
1905b54d679SNirmoy Das 	r420_debugfs_pipes_info_init(rdev);
1919f022ddfSJerome Glisse }
1929f022ddfSJerome Glisse 
1939f022ddfSJerome Glisse static void r420_clock_resume(struct radeon_device *rdev)
1949f022ddfSJerome Glisse {
1959f022ddfSJerome Glisse 	u32 sclk_cntl;
196ca6ffc64SJerome Glisse 
197ca6ffc64SJerome Glisse 	if (radeon_dynclks != -1 && radeon_dynclks)
198ca6ffc64SJerome Glisse 		radeon_atom_set_clock_gating(rdev, 1);
1999f022ddfSJerome Glisse 	sclk_cntl = RREG32_PLL(R_00000D_SCLK_CNTL);
2009f022ddfSJerome Glisse 	sclk_cntl |= S_00000D_FORCE_CP(1) | S_00000D_FORCE_VIP(1);
2019f022ddfSJerome Glisse 	if (rdev->family == CHIP_R420)
2029f022ddfSJerome Glisse 		sclk_cntl |= S_00000D_FORCE_PX(1) | S_00000D_FORCE_TX(1);
2039f022ddfSJerome Glisse 	WREG32_PLL(R_00000D_SCLK_CNTL, sclk_cntl);
2049f022ddfSJerome Glisse }
2059f022ddfSJerome Glisse 
20662cdc0c2SCorbin Simpson static void r420_cp_errata_init(struct radeon_device *rdev)
20762cdc0c2SCorbin Simpson {
208c346fb74SPan Bian 	int r;
209e32eb50dSChristian König 	struct radeon_ring *ring = &rdev->ring[RADEON_RING_TYPE_GFX_INDEX];
2107b1f2485SChristian König 
21162cdc0c2SCorbin Simpson 	/* RV410 and R420 can lock up if CP DMA to host memory happens
21262cdc0c2SCorbin Simpson 	 * while the 2D engine is busy.
21362cdc0c2SCorbin Simpson 	 *
21462cdc0c2SCorbin Simpson 	 * The proper workaround is to queue a RESYNC at the beginning
21562cdc0c2SCorbin Simpson 	 * of the CP init, apparently.
21662cdc0c2SCorbin Simpson 	 */
21762cdc0c2SCorbin Simpson 	radeon_scratch_get(rdev, &rdev->config.r300.resync_scratch);
218c346fb74SPan Bian 	r = radeon_ring_lock(rdev, ring, 8);
219c346fb74SPan Bian 	WARN_ON(r);
220e32eb50dSChristian König 	radeon_ring_write(ring, PACKET0(R300_CP_RESYNC_ADDR, 1));
221e32eb50dSChristian König 	radeon_ring_write(ring, rdev->config.r300.resync_scratch);
222e32eb50dSChristian König 	radeon_ring_write(ring, 0xDEADBEEF);
2231538a9e0SMichel Dänzer 	radeon_ring_unlock_commit(rdev, ring, false);
22462cdc0c2SCorbin Simpson }
22562cdc0c2SCorbin Simpson 
22662cdc0c2SCorbin Simpson static void r420_cp_errata_fini(struct radeon_device *rdev)
22762cdc0c2SCorbin Simpson {
228c346fb74SPan Bian 	int r;
229e32eb50dSChristian König 	struct radeon_ring *ring = &rdev->ring[RADEON_RING_TYPE_GFX_INDEX];
2307b1f2485SChristian König 
23162cdc0c2SCorbin Simpson 	/* Catch the RESYNC we dispatched all the way back,
23262cdc0c2SCorbin Simpson 	 * at the very beginning of the CP init.
23362cdc0c2SCorbin Simpson 	 */
234c346fb74SPan Bian 	r = radeon_ring_lock(rdev, ring, 8);
235c346fb74SPan Bian 	WARN_ON(r);
236e32eb50dSChristian König 	radeon_ring_write(ring, PACKET0(R300_RB3D_DSTCACHE_CTLSTAT, 0));
237e32eb50dSChristian König 	radeon_ring_write(ring, R300_RB3D_DC_FINISH);
2381538a9e0SMichel Dänzer 	radeon_ring_unlock_commit(rdev, ring, false);
23962cdc0c2SCorbin Simpson 	radeon_scratch_free(rdev, rdev->config.r300.resync_scratch);
24062cdc0c2SCorbin Simpson }
24162cdc0c2SCorbin Simpson 
242fc30b8efSDave Airlie static int r420_startup(struct radeon_device *rdev)
2439f022ddfSJerome Glisse {
2449f022ddfSJerome Glisse 	int r;
2459f022ddfSJerome Glisse 
24692cde00cSAlex Deucher 	/* set common regs */
24792cde00cSAlex Deucher 	r100_set_common_regs(rdev);
24892cde00cSAlex Deucher 	/* program mc */
2499f022ddfSJerome Glisse 	r300_mc_program(rdev);
250ca6ffc64SJerome Glisse 	/* Resume clock */
251ca6ffc64SJerome Glisse 	r420_clock_resume(rdev);
2529f022ddfSJerome Glisse 	/* Initialize GART (initialize after TTM so we can allocate
2539f022ddfSJerome Glisse 	 * memory through TTM but finalize after TTM) */
2544aac0473SJerome Glisse 	if (rdev->flags & RADEON_IS_PCIE) {
2554aac0473SJerome Glisse 		r = rv370_pcie_gart_enable(rdev);
2564aac0473SJerome Glisse 		if (r)
2574aac0473SJerome Glisse 			return r;
2584aac0473SJerome Glisse 	}
2594aac0473SJerome Glisse 	if (rdev->flags & RADEON_IS_PCI) {
2604aac0473SJerome Glisse 		r = r100_pci_gart_enable(rdev);
2614aac0473SJerome Glisse 		if (r)
2629f022ddfSJerome Glisse 			return r;
2639f022ddfSJerome Glisse 	}
264771fe6b9SJerome Glisse 	r420_pipes_init(rdev);
265724c80e1SAlex Deucher 
266724c80e1SAlex Deucher 	/* allocate wb buffer */
267724c80e1SAlex Deucher 	r = radeon_wb_init(rdev);
268724c80e1SAlex Deucher 	if (r)
269724c80e1SAlex Deucher 		return r;
270724c80e1SAlex Deucher 
27130eb77f4SJerome Glisse 	r = radeon_fence_driver_start_ring(rdev, RADEON_RING_TYPE_GFX_INDEX);
27230eb77f4SJerome Glisse 	if (r) {
27330eb77f4SJerome Glisse 		dev_err(rdev->dev, "failed initializing CP fences (%d).\n", r);
27430eb77f4SJerome Glisse 		return r;
27530eb77f4SJerome Glisse 	}
27630eb77f4SJerome Glisse 
2779f022ddfSJerome Glisse 	/* Enable IRQ */
278e49f3959SAdis Hamzić 	if (!rdev->irq.installed) {
279e49f3959SAdis Hamzić 		r = radeon_irq_kms_init(rdev);
280e49f3959SAdis Hamzić 		if (r)
281e49f3959SAdis Hamzić 			return r;
282e49f3959SAdis Hamzić 	}
283e49f3959SAdis Hamzić 
2849f022ddfSJerome Glisse 	r100_irq_set(rdev);
285cafe6609SJerome Glisse 	rdev->config.r300.hdp_cntl = RREG32(RADEON_HOST_PATH_CNTL);
2869f022ddfSJerome Glisse 	/* 1M ring buffer */
2879f022ddfSJerome Glisse 	r = r100_cp_init(rdev, 1024 * 1024);
2889f022ddfSJerome Glisse 	if (r) {
289ec4f2ac4SPaul Bolle 		dev_err(rdev->dev, "failed initializing CP (%d).\n", r);
2909f022ddfSJerome Glisse 		return r;
291771fe6b9SJerome Glisse 	}
29262cdc0c2SCorbin Simpson 	r420_cp_errata_init(rdev);
293b15ba512SJerome Glisse 
2942898c348SChristian König 	r = radeon_ib_pool_init(rdev);
2952898c348SChristian König 	if (r) {
2962898c348SChristian König 		dev_err(rdev->dev, "IB initialization failed (%d).\n", r);
297b15ba512SJerome Glisse 		return r;
2982898c348SChristian König 	}
299b15ba512SJerome Glisse 
3009f022ddfSJerome Glisse 	return 0;
301771fe6b9SJerome Glisse }
302771fe6b9SJerome Glisse 
303fc30b8efSDave Airlie int r420_resume(struct radeon_device *rdev)
304fc30b8efSDave Airlie {
3056b7746e8SJerome Glisse 	int r;
3066b7746e8SJerome Glisse 
307fc30b8efSDave Airlie 	/* Make sur GART are not working */
308fc30b8efSDave Airlie 	if (rdev->flags & RADEON_IS_PCIE)
309fc30b8efSDave Airlie 		rv370_pcie_gart_disable(rdev);
310fc30b8efSDave Airlie 	if (rdev->flags & RADEON_IS_PCI)
311fc30b8efSDave Airlie 		r100_pci_gart_disable(rdev);
312fc30b8efSDave Airlie 	/* Resume clock before doing reset */
313fc30b8efSDave Airlie 	r420_clock_resume(rdev);
314fc30b8efSDave Airlie 	/* Reset gpu before posting otherwise ATOM will enter infinite loop */
315a2d07b74SJerome Glisse 	if (radeon_asic_reset(rdev)) {
316fc30b8efSDave Airlie 		dev_warn(rdev->dev, "GPU reset failed ! (0xE40=0x%08X, 0x7C0=0x%08X)\n",
317fc30b8efSDave Airlie 			RREG32(R_000E40_RBBM_STATUS),
318fc30b8efSDave Airlie 			RREG32(R_0007C0_CP_STAT));
319fc30b8efSDave Airlie 	}
320fc30b8efSDave Airlie 	/* check if cards are posted or not */
321fc30b8efSDave Airlie 	if (rdev->is_atom_bios) {
322fc30b8efSDave Airlie 		atom_asic_init(rdev->mode_info.atom_context);
323fc30b8efSDave Airlie 	} else {
324fc30b8efSDave Airlie 		radeon_combios_asic_init(rdev->ddev);
325fc30b8efSDave Airlie 	}
326fc30b8efSDave Airlie 	/* Resume clock after posting */
327fc30b8efSDave Airlie 	r420_clock_resume(rdev);
328550e2d92SDave Airlie 	/* Initialize surface registers */
329550e2d92SDave Airlie 	radeon_surface_init(rdev);
330b15ba512SJerome Glisse 
331b15ba512SJerome Glisse 	rdev->accel_working = true;
3326b7746e8SJerome Glisse 	r = r420_startup(rdev);
3336b7746e8SJerome Glisse 	if (r) {
3346b7746e8SJerome Glisse 		rdev->accel_working = false;
3356b7746e8SJerome Glisse 	}
3366b7746e8SJerome Glisse 	return r;
337fc30b8efSDave Airlie }
338fc30b8efSDave Airlie 
3399f022ddfSJerome Glisse int r420_suspend(struct radeon_device *rdev)
340771fe6b9SJerome Glisse {
3416c7bcceaSAlex Deucher 	radeon_pm_suspend(rdev);
34262cdc0c2SCorbin Simpson 	r420_cp_errata_fini(rdev);
3439f022ddfSJerome Glisse 	r100_cp_disable(rdev);
344724c80e1SAlex Deucher 	radeon_wb_disable(rdev);
3459f022ddfSJerome Glisse 	r100_irq_disable(rdev);
3464aac0473SJerome Glisse 	if (rdev->flags & RADEON_IS_PCIE)
3474aac0473SJerome Glisse 		rv370_pcie_gart_disable(rdev);
3484aac0473SJerome Glisse 	if (rdev->flags & RADEON_IS_PCI)
3494aac0473SJerome Glisse 		r100_pci_gart_disable(rdev);
3509f022ddfSJerome Glisse 	return 0;
351771fe6b9SJerome Glisse }
352771fe6b9SJerome Glisse 
3539f022ddfSJerome Glisse void r420_fini(struct radeon_device *rdev)
3549f022ddfSJerome Glisse {
3556c7bcceaSAlex Deucher 	radeon_pm_fini(rdev);
3569f022ddfSJerome Glisse 	r100_cp_fini(rdev);
357724c80e1SAlex Deucher 	radeon_wb_fini(rdev);
3582898c348SChristian König 	radeon_ib_pool_fini(rdev);
3599f022ddfSJerome Glisse 	radeon_gem_fini(rdev);
3604aac0473SJerome Glisse 	if (rdev->flags & RADEON_IS_PCIE)
3614aac0473SJerome Glisse 		rv370_pcie_gart_fini(rdev);
3624aac0473SJerome Glisse 	if (rdev->flags & RADEON_IS_PCI)
3634aac0473SJerome Glisse 		r100_pci_gart_fini(rdev);
3649f022ddfSJerome Glisse 	radeon_agp_fini(rdev);
3659f022ddfSJerome Glisse 	radeon_irq_kms_fini(rdev);
3669f022ddfSJerome Glisse 	radeon_fence_driver_fini(rdev);
3674c788679SJerome Glisse 	radeon_bo_fini(rdev);
3689f022ddfSJerome Glisse 	if (rdev->is_atom_bios) {
3699f022ddfSJerome Glisse 		radeon_atombios_fini(rdev);
3709f022ddfSJerome Glisse 	} else {
3719f022ddfSJerome Glisse 		radeon_combios_fini(rdev);
3729f022ddfSJerome Glisse 	}
3739f022ddfSJerome Glisse 	kfree(rdev->bios);
3749f022ddfSJerome Glisse 	rdev->bios = NULL;
3759f022ddfSJerome Glisse }
3769f022ddfSJerome Glisse 
3779f022ddfSJerome Glisse int r420_init(struct radeon_device *rdev)
3789f022ddfSJerome Glisse {
3799f022ddfSJerome Glisse 	int r;
3809f022ddfSJerome Glisse 
3819f022ddfSJerome Glisse 	/* Initialize scratch registers */
3829f022ddfSJerome Glisse 	radeon_scratch_init(rdev);
3839f022ddfSJerome Glisse 	/* Initialize surface registers */
3849f022ddfSJerome Glisse 	radeon_surface_init(rdev);
3859f022ddfSJerome Glisse 	/* TODO: disable VGA need to use VGA request */
3864c712e6cSDave Airlie 	/* restore some register to sane defaults */
3874c712e6cSDave Airlie 	r100_restore_sanity(rdev);
3889f022ddfSJerome Glisse 	/* BIOS*/
3899f022ddfSJerome Glisse 	if (!radeon_get_bios(rdev)) {
3909f022ddfSJerome Glisse 		if (ASIC_IS_AVIVO(rdev))
3919f022ddfSJerome Glisse 			return -EINVAL;
3929f022ddfSJerome Glisse 	}
3939f022ddfSJerome Glisse 	if (rdev->is_atom_bios) {
3949f022ddfSJerome Glisse 		r = radeon_atombios_init(rdev);
3959f022ddfSJerome Glisse 		if (r) {
3969f022ddfSJerome Glisse 			return r;
3979f022ddfSJerome Glisse 		}
3989f022ddfSJerome Glisse 	} else {
3999f022ddfSJerome Glisse 		r = radeon_combios_init(rdev);
4009f022ddfSJerome Glisse 		if (r) {
4019f022ddfSJerome Glisse 			return r;
4029f022ddfSJerome Glisse 		}
4039f022ddfSJerome Glisse 	}
4049f022ddfSJerome Glisse 	/* Reset gpu before posting otherwise ATOM will enter infinite loop */
405a2d07b74SJerome Glisse 	if (radeon_asic_reset(rdev)) {
4069f022ddfSJerome Glisse 		dev_warn(rdev->dev,
4079f022ddfSJerome Glisse 			"GPU reset failed ! (0xE40=0x%08X, 0x7C0=0x%08X)\n",
4089f022ddfSJerome Glisse 			RREG32(R_000E40_RBBM_STATUS),
4099f022ddfSJerome Glisse 			RREG32(R_0007C0_CP_STAT));
4109f022ddfSJerome Glisse 	}
4119f022ddfSJerome Glisse 	/* check if cards are posted or not */
41272542d77SDave Airlie 	if (radeon_boot_test_post_card(rdev) == false)
41372542d77SDave Airlie 		return -EINVAL;
41472542d77SDave Airlie 
4159f022ddfSJerome Glisse 	/* Initialize clocks */
4169f022ddfSJerome Glisse 	radeon_get_clock_info(rdev->ddev);
417d594e46aSJerome Glisse 	/* initialize AGP */
418d594e46aSJerome Glisse 	if (rdev->flags & RADEON_IS_AGP) {
419d594e46aSJerome Glisse 		r = radeon_agp_init(rdev);
4209f022ddfSJerome Glisse 		if (r) {
421d594e46aSJerome Glisse 			radeon_agp_disable(rdev);
4229f022ddfSJerome Glisse 		}
423d594e46aSJerome Glisse 	}
424d594e46aSJerome Glisse 	/* initialize memory controller */
425d594e46aSJerome Glisse 	r300_mc_init(rdev);
4269f022ddfSJerome Glisse 	r420_debugfs(rdev);
4279f022ddfSJerome Glisse 	/* Fence driver */
428519424d7SBernard Zhao 	radeon_fence_driver_init(rdev);
4299f022ddfSJerome Glisse 	/* Memory manager */
4304c788679SJerome Glisse 	r = radeon_bo_init(rdev);
4319f022ddfSJerome Glisse 	if (r) {
4329f022ddfSJerome Glisse 		return r;
4339f022ddfSJerome Glisse 	}
43417e15b0cSDave Airlie 	if (rdev->family == CHIP_R420)
43517e15b0cSDave Airlie 		r100_enable_bm(rdev);
43617e15b0cSDave Airlie 
4374aac0473SJerome Glisse 	if (rdev->flags & RADEON_IS_PCIE) {
4384aac0473SJerome Glisse 		r = rv370_pcie_gart_init(rdev);
4394aac0473SJerome Glisse 		if (r)
4404aac0473SJerome Glisse 			return r;
4414aac0473SJerome Glisse 	}
4424aac0473SJerome Glisse 	if (rdev->flags & RADEON_IS_PCI) {
4434aac0473SJerome Glisse 		r = r100_pci_gart_init(rdev);
4444aac0473SJerome Glisse 		if (r)
4454aac0473SJerome Glisse 			return r;
4464aac0473SJerome Glisse 	}
447804c7559SAlex Deucher 	r420_set_reg_safe(rdev);
448b15ba512SJerome Glisse 
4496c7bcceaSAlex Deucher 	/* Initialize power management */
4506c7bcceaSAlex Deucher 	radeon_pm_init(rdev);
4516c7bcceaSAlex Deucher 
452733289c2SJerome Glisse 	rdev->accel_working = true;
453fc30b8efSDave Airlie 	r = r420_startup(rdev);
4549f022ddfSJerome Glisse 	if (r) {
4559f022ddfSJerome Glisse 		/* Somethings want wront with the accel init stop accel */
4569f022ddfSJerome Glisse 		dev_err(rdev->dev, "Disabling GPU acceleration\n");
4579f022ddfSJerome Glisse 		r100_cp_fini(rdev);
458724c80e1SAlex Deucher 		radeon_wb_fini(rdev);
4592898c348SChristian König 		radeon_ib_pool_fini(rdev);
460655efd3dSJerome Glisse 		radeon_irq_kms_fini(rdev);
4614aac0473SJerome Glisse 		if (rdev->flags & RADEON_IS_PCIE)
4624aac0473SJerome Glisse 			rv370_pcie_gart_fini(rdev);
4634aac0473SJerome Glisse 		if (rdev->flags & RADEON_IS_PCI)
4644aac0473SJerome Glisse 			r100_pci_gart_fini(rdev);
4659f022ddfSJerome Glisse 		radeon_agp_fini(rdev);
466733289c2SJerome Glisse 		rdev->accel_working = false;
4679f022ddfSJerome Glisse 	}
4689f022ddfSJerome Glisse 	return 0;
4699f022ddfSJerome Glisse }
470771fe6b9SJerome Glisse 
471771fe6b9SJerome Glisse /*
472771fe6b9SJerome Glisse  * Debugfs info
473771fe6b9SJerome Glisse  */
474771fe6b9SJerome Glisse #if defined(CONFIG_DEBUG_FS)
4755b54d679SNirmoy Das static int r420_debugfs_pipes_info_show(struct seq_file *m, void *unused)
476771fe6b9SJerome Glisse {
477*6091ede9SSu Hui 	struct radeon_device *rdev = m->private;
478771fe6b9SJerome Glisse 	uint32_t tmp;
479771fe6b9SJerome Glisse 
480771fe6b9SJerome Glisse 	tmp = RREG32(R400_GB_PIPE_SELECT);
481771fe6b9SJerome Glisse 	seq_printf(m, "GB_PIPE_SELECT 0x%08x\n", tmp);
482771fe6b9SJerome Glisse 	tmp = RREG32(R300_GB_TILE_CONFIG);
483771fe6b9SJerome Glisse 	seq_printf(m, "GB_TILE_CONFIG 0x%08x\n", tmp);
484771fe6b9SJerome Glisse 	tmp = RREG32(R300_DST_PIPE_CONFIG);
485771fe6b9SJerome Glisse 	seq_printf(m, "DST_PIPE_CONFIG 0x%08x\n", tmp);
486771fe6b9SJerome Glisse 	return 0;
487771fe6b9SJerome Glisse }
488771fe6b9SJerome Glisse 
4895b54d679SNirmoy Das DEFINE_SHOW_ATTRIBUTE(r420_debugfs_pipes_info);
490771fe6b9SJerome Glisse #endif
491771fe6b9SJerome Glisse 
4925b54d679SNirmoy Das void r420_debugfs_pipes_info_init(struct radeon_device *rdev)
493771fe6b9SJerome Glisse {
494771fe6b9SJerome Glisse #if defined(CONFIG_DEBUG_FS)
4955b54d679SNirmoy Das 	struct dentry *root = rdev->ddev->primary->debugfs_root;
4965b54d679SNirmoy Das 
4975b54d679SNirmoy Das 	debugfs_create_file("r420_pipes_info", 0444, root, rdev,
4985b54d679SNirmoy Das 			    &r420_debugfs_pipes_info_fops);
499771fe6b9SJerome Glisse #endif
500771fe6b9SJerome Glisse }
501