1771fe6b9SJerome Glisse /* 2771fe6b9SJerome Glisse * Copyright 2008 Advanced Micro Devices, Inc. 3771fe6b9SJerome Glisse * Copyright 2008 Red Hat Inc. 4771fe6b9SJerome Glisse * Copyright 2009 Jerome Glisse. 5771fe6b9SJerome Glisse * 6771fe6b9SJerome Glisse * Permission is hereby granted, free of charge, to any person obtaining a 7771fe6b9SJerome Glisse * copy of this software and associated documentation files (the "Software"), 8771fe6b9SJerome Glisse * to deal in the Software without restriction, including without limitation 9771fe6b9SJerome Glisse * the rights to use, copy, modify, merge, publish, distribute, sublicense, 10771fe6b9SJerome Glisse * and/or sell copies of the Software, and to permit persons to whom the 11771fe6b9SJerome Glisse * Software is furnished to do so, subject to the following conditions: 12771fe6b9SJerome Glisse * 13771fe6b9SJerome Glisse * The above copyright notice and this permission notice shall be included in 14771fe6b9SJerome Glisse * all copies or substantial portions of the Software. 15771fe6b9SJerome Glisse * 16771fe6b9SJerome Glisse * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR 17771fe6b9SJerome Glisse * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, 18771fe6b9SJerome Glisse * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL 19771fe6b9SJerome Glisse * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR 20771fe6b9SJerome Glisse * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, 21771fe6b9SJerome Glisse * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR 22771fe6b9SJerome Glisse * OTHER DEALINGS IN THE SOFTWARE. 23771fe6b9SJerome Glisse * 24771fe6b9SJerome Glisse * Authors: Dave Airlie 25771fe6b9SJerome Glisse * Alex Deucher 26771fe6b9SJerome Glisse * Jerome Glisse 27771fe6b9SJerome Glisse */ 28771fe6b9SJerome Glisse #include <linux/seq_file.h> 29771fe6b9SJerome Glisse #include "drmP.h" 30771fe6b9SJerome Glisse #include "radeon_reg.h" 31771fe6b9SJerome Glisse #include "radeon.h" 329f022ddfSJerome Glisse #include "atom.h" 3362cdc0c2SCorbin Simpson #include "r100d.h" 34905b6822SJerome Glisse #include "r420d.h" 35804c7559SAlex Deucher #include "r420_reg_safe.h" 36804c7559SAlex Deucher 37804c7559SAlex Deucher static void r420_set_reg_safe(struct radeon_device *rdev) 38804c7559SAlex Deucher { 39804c7559SAlex Deucher rdev->config.r300.reg_safe_bm = r420_reg_safe_bm; 40804c7559SAlex Deucher rdev->config.r300.reg_safe_bm_size = ARRAY_SIZE(r420_reg_safe_bm); 41804c7559SAlex Deucher } 42771fe6b9SJerome Glisse 43771fe6b9SJerome Glisse int r420_mc_init(struct radeon_device *rdev) 44771fe6b9SJerome Glisse { 45771fe6b9SJerome Glisse int r; 46771fe6b9SJerome Glisse 47771fe6b9SJerome Glisse /* Setup GPU memory space */ 48771fe6b9SJerome Glisse rdev->mc.vram_location = 0xFFFFFFFFUL; 49771fe6b9SJerome Glisse rdev->mc.gtt_location = 0xFFFFFFFFUL; 50771fe6b9SJerome Glisse if (rdev->flags & RADEON_IS_AGP) { 51771fe6b9SJerome Glisse r = radeon_agp_init(rdev); 52771fe6b9SJerome Glisse if (r) { 53700a0cc0SJerome Glisse radeon_agp_disable(rdev); 54771fe6b9SJerome Glisse } else { 55771fe6b9SJerome Glisse rdev->mc.gtt_location = rdev->mc.agp_base; 56771fe6b9SJerome Glisse } 57771fe6b9SJerome Glisse } 58771fe6b9SJerome Glisse r = radeon_mc_setup(rdev); 59771fe6b9SJerome Glisse if (r) { 60771fe6b9SJerome Glisse return r; 61771fe6b9SJerome Glisse } 62771fe6b9SJerome Glisse return 0; 63771fe6b9SJerome Glisse } 64771fe6b9SJerome Glisse 65771fe6b9SJerome Glisse void r420_pipes_init(struct radeon_device *rdev) 66771fe6b9SJerome Glisse { 67771fe6b9SJerome Glisse unsigned tmp; 68771fe6b9SJerome Glisse unsigned gb_pipe_select; 69771fe6b9SJerome Glisse unsigned num_pipes; 70771fe6b9SJerome Glisse 71771fe6b9SJerome Glisse /* GA_ENHANCE workaround TCL deadlock issue */ 72*4612dc97SAlex Deucher WREG32(R300_GA_ENHANCE, R300_GA_DEADLOCK_CNTL | R300_GA_FASTSYNC_CNTL | 73*4612dc97SAlex Deucher (1 << 2) | (1 << 3)); 7418a4cd2eSDave Airlie /* add idle wait as per freedesktop.org bug 24041 */ 7518a4cd2eSDave Airlie if (r100_gui_wait_for_idle(rdev)) { 7618a4cd2eSDave Airlie printk(KERN_WARNING "Failed to wait GUI idle while " 7718a4cd2eSDave Airlie "programming pipes. Bad things might happen.\n"); 7818a4cd2eSDave Airlie } 79771fe6b9SJerome Glisse /* get max number of pipes */ 80771fe6b9SJerome Glisse gb_pipe_select = RREG32(0x402C); 81771fe6b9SJerome Glisse num_pipes = ((gb_pipe_select >> 12) & 3) + 1; 82771fe6b9SJerome Glisse rdev->num_gb_pipes = num_pipes; 83771fe6b9SJerome Glisse tmp = 0; 84771fe6b9SJerome Glisse switch (num_pipes) { 85771fe6b9SJerome Glisse default: 86771fe6b9SJerome Glisse /* force to 1 pipe */ 87771fe6b9SJerome Glisse num_pipes = 1; 88771fe6b9SJerome Glisse case 1: 89771fe6b9SJerome Glisse tmp = (0 << 1); 90771fe6b9SJerome Glisse break; 91771fe6b9SJerome Glisse case 2: 92771fe6b9SJerome Glisse tmp = (3 << 1); 93771fe6b9SJerome Glisse break; 94771fe6b9SJerome Glisse case 3: 95771fe6b9SJerome Glisse tmp = (6 << 1); 96771fe6b9SJerome Glisse break; 97771fe6b9SJerome Glisse case 4: 98771fe6b9SJerome Glisse tmp = (7 << 1); 99771fe6b9SJerome Glisse break; 100771fe6b9SJerome Glisse } 101*4612dc97SAlex Deucher WREG32(R500_SU_REG_DEST, (1 << num_pipes) - 1); 102771fe6b9SJerome Glisse /* Sub pixel 1/12 so we can have 4K rendering according to doc */ 103*4612dc97SAlex Deucher tmp |= R300_TILE_SIZE_16 | R300_ENABLE_TILING; 104*4612dc97SAlex Deucher WREG32(R300_GB_TILE_CONFIG, tmp); 105771fe6b9SJerome Glisse if (r100_gui_wait_for_idle(rdev)) { 106771fe6b9SJerome Glisse printk(KERN_WARNING "Failed to wait GUI idle while " 107771fe6b9SJerome Glisse "programming pipes. Bad things might happen.\n"); 108771fe6b9SJerome Glisse } 109771fe6b9SJerome Glisse 110*4612dc97SAlex Deucher tmp = RREG32(R300_DST_PIPE_CONFIG); 111*4612dc97SAlex Deucher WREG32(R300_DST_PIPE_CONFIG, tmp | R300_PIPE_AUTO_CONFIG); 112771fe6b9SJerome Glisse 113771fe6b9SJerome Glisse WREG32(R300_RB2D_DSTCACHE_MODE, 114771fe6b9SJerome Glisse RREG32(R300_RB2D_DSTCACHE_MODE) | 115771fe6b9SJerome Glisse R300_DC_AUTOFLUSH_ENABLE | 116771fe6b9SJerome Glisse R300_DC_DC_DISABLE_IGNORE_PE); 117771fe6b9SJerome Glisse 118771fe6b9SJerome Glisse if (r100_gui_wait_for_idle(rdev)) { 119771fe6b9SJerome Glisse printk(KERN_WARNING "Failed to wait GUI idle while " 120771fe6b9SJerome Glisse "programming pipes. Bad things might happen.\n"); 121771fe6b9SJerome Glisse } 122f779b3e5SAlex Deucher 123f779b3e5SAlex Deucher if (rdev->family == CHIP_RV530) { 124f779b3e5SAlex Deucher tmp = RREG32(RV530_GB_PIPE_SELECT2); 125f779b3e5SAlex Deucher if ((tmp & 3) == 3) 126f779b3e5SAlex Deucher rdev->num_z_pipes = 2; 127f779b3e5SAlex Deucher else 128f779b3e5SAlex Deucher rdev->num_z_pipes = 1; 129f779b3e5SAlex Deucher } else 130f779b3e5SAlex Deucher rdev->num_z_pipes = 1; 131f779b3e5SAlex Deucher 132f779b3e5SAlex Deucher DRM_INFO("radeon: %d quad pipes, %d z pipes initialized.\n", 133f779b3e5SAlex Deucher rdev->num_gb_pipes, rdev->num_z_pipes); 134771fe6b9SJerome Glisse } 135771fe6b9SJerome Glisse 1369f022ddfSJerome Glisse u32 r420_mc_rreg(struct radeon_device *rdev, u32 reg) 137771fe6b9SJerome Glisse { 1389f022ddfSJerome Glisse u32 r; 1399f022ddfSJerome Glisse 1409f022ddfSJerome Glisse WREG32(R_0001F8_MC_IND_INDEX, S_0001F8_MC_IND_ADDR(reg)); 1419f022ddfSJerome Glisse r = RREG32(R_0001FC_MC_IND_DATA); 1429f022ddfSJerome Glisse return r; 1439f022ddfSJerome Glisse } 1449f022ddfSJerome Glisse 1459f022ddfSJerome Glisse void r420_mc_wreg(struct radeon_device *rdev, u32 reg, u32 v) 1469f022ddfSJerome Glisse { 1479f022ddfSJerome Glisse WREG32(R_0001F8_MC_IND_INDEX, S_0001F8_MC_IND_ADDR(reg) | 1489f022ddfSJerome Glisse S_0001F8_MC_IND_WR_EN(1)); 1499f022ddfSJerome Glisse WREG32(R_0001FC_MC_IND_DATA, v); 1509f022ddfSJerome Glisse } 1519f022ddfSJerome Glisse 1529f022ddfSJerome Glisse static void r420_debugfs(struct radeon_device *rdev) 1539f022ddfSJerome Glisse { 1549f022ddfSJerome Glisse if (r100_debugfs_rbbm_init(rdev)) { 1559f022ddfSJerome Glisse DRM_ERROR("Failed to register debugfs file for RBBM !\n"); 1569f022ddfSJerome Glisse } 1579f022ddfSJerome Glisse if (r420_debugfs_pipes_info_init(rdev)) { 1589f022ddfSJerome Glisse DRM_ERROR("Failed to register debugfs file for pipes !\n"); 1599f022ddfSJerome Glisse } 1609f022ddfSJerome Glisse } 1619f022ddfSJerome Glisse 1629f022ddfSJerome Glisse static void r420_clock_resume(struct radeon_device *rdev) 1639f022ddfSJerome Glisse { 1649f022ddfSJerome Glisse u32 sclk_cntl; 165ca6ffc64SJerome Glisse 166ca6ffc64SJerome Glisse if (radeon_dynclks != -1 && radeon_dynclks) 167ca6ffc64SJerome Glisse radeon_atom_set_clock_gating(rdev, 1); 1689f022ddfSJerome Glisse sclk_cntl = RREG32_PLL(R_00000D_SCLK_CNTL); 1699f022ddfSJerome Glisse sclk_cntl |= S_00000D_FORCE_CP(1) | S_00000D_FORCE_VIP(1); 1709f022ddfSJerome Glisse if (rdev->family == CHIP_R420) 1719f022ddfSJerome Glisse sclk_cntl |= S_00000D_FORCE_PX(1) | S_00000D_FORCE_TX(1); 1729f022ddfSJerome Glisse WREG32_PLL(R_00000D_SCLK_CNTL, sclk_cntl); 1739f022ddfSJerome Glisse } 1749f022ddfSJerome Glisse 17562cdc0c2SCorbin Simpson static void r420_cp_errata_init(struct radeon_device *rdev) 17662cdc0c2SCorbin Simpson { 17762cdc0c2SCorbin Simpson /* RV410 and R420 can lock up if CP DMA to host memory happens 17862cdc0c2SCorbin Simpson * while the 2D engine is busy. 17962cdc0c2SCorbin Simpson * 18062cdc0c2SCorbin Simpson * The proper workaround is to queue a RESYNC at the beginning 18162cdc0c2SCorbin Simpson * of the CP init, apparently. 18262cdc0c2SCorbin Simpson */ 18362cdc0c2SCorbin Simpson radeon_scratch_get(rdev, &rdev->config.r300.resync_scratch); 18462cdc0c2SCorbin Simpson radeon_ring_lock(rdev, 8); 18562cdc0c2SCorbin Simpson radeon_ring_write(rdev, PACKET0(R300_CP_RESYNC_ADDR, 1)); 18662cdc0c2SCorbin Simpson radeon_ring_write(rdev, rdev->config.r300.resync_scratch); 18762cdc0c2SCorbin Simpson radeon_ring_write(rdev, 0xDEADBEEF); 18862cdc0c2SCorbin Simpson radeon_ring_unlock_commit(rdev); 18962cdc0c2SCorbin Simpson } 19062cdc0c2SCorbin Simpson 19162cdc0c2SCorbin Simpson static void r420_cp_errata_fini(struct radeon_device *rdev) 19262cdc0c2SCorbin Simpson { 19362cdc0c2SCorbin Simpson /* Catch the RESYNC we dispatched all the way back, 19462cdc0c2SCorbin Simpson * at the very beginning of the CP init. 19562cdc0c2SCorbin Simpson */ 19662cdc0c2SCorbin Simpson radeon_ring_lock(rdev, 8); 19762cdc0c2SCorbin Simpson radeon_ring_write(rdev, PACKET0(R300_RB3D_DSTCACHE_CTLSTAT, 0)); 19862cdc0c2SCorbin Simpson radeon_ring_write(rdev, R300_RB3D_DC_FINISH); 19962cdc0c2SCorbin Simpson radeon_ring_unlock_commit(rdev); 20062cdc0c2SCorbin Simpson radeon_scratch_free(rdev, rdev->config.r300.resync_scratch); 20162cdc0c2SCorbin Simpson } 20262cdc0c2SCorbin Simpson 203fc30b8efSDave Airlie static int r420_startup(struct radeon_device *rdev) 2049f022ddfSJerome Glisse { 2059f022ddfSJerome Glisse int r; 2069f022ddfSJerome Glisse 20792cde00cSAlex Deucher /* set common regs */ 20892cde00cSAlex Deucher r100_set_common_regs(rdev); 20992cde00cSAlex Deucher /* program mc */ 2109f022ddfSJerome Glisse r300_mc_program(rdev); 211ca6ffc64SJerome Glisse /* Resume clock */ 212ca6ffc64SJerome Glisse r420_clock_resume(rdev); 2139f022ddfSJerome Glisse /* Initialize GART (initialize after TTM so we can allocate 2149f022ddfSJerome Glisse * memory through TTM but finalize after TTM) */ 2154aac0473SJerome Glisse if (rdev->flags & RADEON_IS_PCIE) { 2164aac0473SJerome Glisse r = rv370_pcie_gart_enable(rdev); 2174aac0473SJerome Glisse if (r) 2184aac0473SJerome Glisse return r; 2194aac0473SJerome Glisse } 2204aac0473SJerome Glisse if (rdev->flags & RADEON_IS_PCI) { 2214aac0473SJerome Glisse r = r100_pci_gart_enable(rdev); 2224aac0473SJerome Glisse if (r) 2239f022ddfSJerome Glisse return r; 2249f022ddfSJerome Glisse } 225771fe6b9SJerome Glisse r420_pipes_init(rdev); 2269f022ddfSJerome Glisse /* Enable IRQ */ 2279f022ddfSJerome Glisse r100_irq_set(rdev); 228cafe6609SJerome Glisse rdev->config.r300.hdp_cntl = RREG32(RADEON_HOST_PATH_CNTL); 2299f022ddfSJerome Glisse /* 1M ring buffer */ 2309f022ddfSJerome Glisse r = r100_cp_init(rdev, 1024 * 1024); 2319f022ddfSJerome Glisse if (r) { 2329f022ddfSJerome Glisse dev_err(rdev->dev, "failled initializing CP (%d).\n", r); 2339f022ddfSJerome Glisse return r; 234771fe6b9SJerome Glisse } 23562cdc0c2SCorbin Simpson r420_cp_errata_init(rdev); 2369f022ddfSJerome Glisse r = r100_wb_init(rdev); 2379f022ddfSJerome Glisse if (r) { 2389f022ddfSJerome Glisse dev_err(rdev->dev, "failled initializing WB (%d).\n", r); 2399f022ddfSJerome Glisse } 2409f022ddfSJerome Glisse r = r100_ib_init(rdev); 2419f022ddfSJerome Glisse if (r) { 2429f022ddfSJerome Glisse dev_err(rdev->dev, "failled initializing IB (%d).\n", r); 2439f022ddfSJerome Glisse return r; 2449f022ddfSJerome Glisse } 2459f022ddfSJerome Glisse return 0; 246771fe6b9SJerome Glisse } 247771fe6b9SJerome Glisse 248fc30b8efSDave Airlie int r420_resume(struct radeon_device *rdev) 249fc30b8efSDave Airlie { 250fc30b8efSDave Airlie /* Make sur GART are not working */ 251fc30b8efSDave Airlie if (rdev->flags & RADEON_IS_PCIE) 252fc30b8efSDave Airlie rv370_pcie_gart_disable(rdev); 253fc30b8efSDave Airlie if (rdev->flags & RADEON_IS_PCI) 254fc30b8efSDave Airlie r100_pci_gart_disable(rdev); 255fc30b8efSDave Airlie /* Resume clock before doing reset */ 256fc30b8efSDave Airlie r420_clock_resume(rdev); 257fc30b8efSDave Airlie /* Reset gpu before posting otherwise ATOM will enter infinite loop */ 258fc30b8efSDave Airlie if (radeon_gpu_reset(rdev)) { 259fc30b8efSDave Airlie dev_warn(rdev->dev, "GPU reset failed ! (0xE40=0x%08X, 0x7C0=0x%08X)\n", 260fc30b8efSDave Airlie RREG32(R_000E40_RBBM_STATUS), 261fc30b8efSDave Airlie RREG32(R_0007C0_CP_STAT)); 262fc30b8efSDave Airlie } 263fc30b8efSDave Airlie /* check if cards are posted or not */ 264fc30b8efSDave Airlie if (rdev->is_atom_bios) { 265fc30b8efSDave Airlie atom_asic_init(rdev->mode_info.atom_context); 266fc30b8efSDave Airlie } else { 267fc30b8efSDave Airlie radeon_combios_asic_init(rdev->ddev); 268fc30b8efSDave Airlie } 269fc30b8efSDave Airlie /* Resume clock after posting */ 270fc30b8efSDave Airlie r420_clock_resume(rdev); 271550e2d92SDave Airlie /* Initialize surface registers */ 272550e2d92SDave Airlie radeon_surface_init(rdev); 273fc30b8efSDave Airlie return r420_startup(rdev); 274fc30b8efSDave Airlie } 275fc30b8efSDave Airlie 2769f022ddfSJerome Glisse int r420_suspend(struct radeon_device *rdev) 277771fe6b9SJerome Glisse { 27862cdc0c2SCorbin Simpson r420_cp_errata_fini(rdev); 2799f022ddfSJerome Glisse r100_cp_disable(rdev); 2809f022ddfSJerome Glisse r100_wb_disable(rdev); 2819f022ddfSJerome Glisse r100_irq_disable(rdev); 2824aac0473SJerome Glisse if (rdev->flags & RADEON_IS_PCIE) 2834aac0473SJerome Glisse rv370_pcie_gart_disable(rdev); 2844aac0473SJerome Glisse if (rdev->flags & RADEON_IS_PCI) 2854aac0473SJerome Glisse r100_pci_gart_disable(rdev); 2869f022ddfSJerome Glisse return 0; 287771fe6b9SJerome Glisse } 288771fe6b9SJerome Glisse 2899f022ddfSJerome Glisse void r420_fini(struct radeon_device *rdev) 2909f022ddfSJerome Glisse { 2919f022ddfSJerome Glisse r100_cp_fini(rdev); 2929f022ddfSJerome Glisse r100_wb_fini(rdev); 2939f022ddfSJerome Glisse r100_ib_fini(rdev); 2949f022ddfSJerome Glisse radeon_gem_fini(rdev); 2954aac0473SJerome Glisse if (rdev->flags & RADEON_IS_PCIE) 2964aac0473SJerome Glisse rv370_pcie_gart_fini(rdev); 2974aac0473SJerome Glisse if (rdev->flags & RADEON_IS_PCI) 2984aac0473SJerome Glisse r100_pci_gart_fini(rdev); 2999f022ddfSJerome Glisse radeon_agp_fini(rdev); 3009f022ddfSJerome Glisse radeon_irq_kms_fini(rdev); 3019f022ddfSJerome Glisse radeon_fence_driver_fini(rdev); 3024c788679SJerome Glisse radeon_bo_fini(rdev); 3039f022ddfSJerome Glisse if (rdev->is_atom_bios) { 3049f022ddfSJerome Glisse radeon_atombios_fini(rdev); 3059f022ddfSJerome Glisse } else { 3069f022ddfSJerome Glisse radeon_combios_fini(rdev); 3079f022ddfSJerome Glisse } 3089f022ddfSJerome Glisse kfree(rdev->bios); 3099f022ddfSJerome Glisse rdev->bios = NULL; 3109f022ddfSJerome Glisse } 3119f022ddfSJerome Glisse 3129f022ddfSJerome Glisse int r420_init(struct radeon_device *rdev) 3139f022ddfSJerome Glisse { 3149f022ddfSJerome Glisse int r; 3159f022ddfSJerome Glisse 3169f022ddfSJerome Glisse /* Initialize scratch registers */ 3179f022ddfSJerome Glisse radeon_scratch_init(rdev); 3189f022ddfSJerome Glisse /* Initialize surface registers */ 3199f022ddfSJerome Glisse radeon_surface_init(rdev); 3209f022ddfSJerome Glisse /* TODO: disable VGA need to use VGA request */ 3219f022ddfSJerome Glisse /* BIOS*/ 3229f022ddfSJerome Glisse if (!radeon_get_bios(rdev)) { 3239f022ddfSJerome Glisse if (ASIC_IS_AVIVO(rdev)) 3249f022ddfSJerome Glisse return -EINVAL; 3259f022ddfSJerome Glisse } 3269f022ddfSJerome Glisse if (rdev->is_atom_bios) { 3279f022ddfSJerome Glisse r = radeon_atombios_init(rdev); 3289f022ddfSJerome Glisse if (r) { 3299f022ddfSJerome Glisse return r; 3309f022ddfSJerome Glisse } 3319f022ddfSJerome Glisse } else { 3329f022ddfSJerome Glisse r = radeon_combios_init(rdev); 3339f022ddfSJerome Glisse if (r) { 3349f022ddfSJerome Glisse return r; 3359f022ddfSJerome Glisse } 3369f022ddfSJerome Glisse } 3379f022ddfSJerome Glisse /* Reset gpu before posting otherwise ATOM will enter infinite loop */ 3389f022ddfSJerome Glisse if (radeon_gpu_reset(rdev)) { 3399f022ddfSJerome Glisse dev_warn(rdev->dev, 3409f022ddfSJerome Glisse "GPU reset failed ! (0xE40=0x%08X, 0x7C0=0x%08X)\n", 3419f022ddfSJerome Glisse RREG32(R_000E40_RBBM_STATUS), 3429f022ddfSJerome Glisse RREG32(R_0007C0_CP_STAT)); 3439f022ddfSJerome Glisse } 3449f022ddfSJerome Glisse /* check if cards are posted or not */ 34572542d77SDave Airlie if (radeon_boot_test_post_card(rdev) == false) 34672542d77SDave Airlie return -EINVAL; 34772542d77SDave Airlie 3489f022ddfSJerome Glisse /* Initialize clocks */ 3499f022ddfSJerome Glisse radeon_get_clock_info(rdev->ddev); 3507433874eSRafał Miłecki /* Initialize power management */ 3517433874eSRafał Miłecki radeon_pm_init(rdev); 3529f022ddfSJerome Glisse /* Get vram informations */ 3539f022ddfSJerome Glisse r300_vram_info(rdev); 3549f022ddfSJerome Glisse /* Initialize memory controller (also test AGP) */ 3559f022ddfSJerome Glisse r = r420_mc_init(rdev); 3569f022ddfSJerome Glisse if (r) { 3579f022ddfSJerome Glisse return r; 3589f022ddfSJerome Glisse } 3599f022ddfSJerome Glisse r420_debugfs(rdev); 3609f022ddfSJerome Glisse /* Fence driver */ 3619f022ddfSJerome Glisse r = radeon_fence_driver_init(rdev); 3629f022ddfSJerome Glisse if (r) { 3639f022ddfSJerome Glisse return r; 3649f022ddfSJerome Glisse } 3659f022ddfSJerome Glisse r = radeon_irq_kms_init(rdev); 3669f022ddfSJerome Glisse if (r) { 3679f022ddfSJerome Glisse return r; 3689f022ddfSJerome Glisse } 3699f022ddfSJerome Glisse /* Memory manager */ 3704c788679SJerome Glisse r = radeon_bo_init(rdev); 3719f022ddfSJerome Glisse if (r) { 3729f022ddfSJerome Glisse return r; 3739f022ddfSJerome Glisse } 37417e15b0cSDave Airlie if (rdev->family == CHIP_R420) 37517e15b0cSDave Airlie r100_enable_bm(rdev); 37617e15b0cSDave Airlie 3774aac0473SJerome Glisse if (rdev->flags & RADEON_IS_PCIE) { 3784aac0473SJerome Glisse r = rv370_pcie_gart_init(rdev); 3794aac0473SJerome Glisse if (r) 3804aac0473SJerome Glisse return r; 3814aac0473SJerome Glisse } 3824aac0473SJerome Glisse if (rdev->flags & RADEON_IS_PCI) { 3834aac0473SJerome Glisse r = r100_pci_gart_init(rdev); 3844aac0473SJerome Glisse if (r) 3854aac0473SJerome Glisse return r; 3864aac0473SJerome Glisse } 387804c7559SAlex Deucher r420_set_reg_safe(rdev); 388733289c2SJerome Glisse rdev->accel_working = true; 389fc30b8efSDave Airlie r = r420_startup(rdev); 3909f022ddfSJerome Glisse if (r) { 3919f022ddfSJerome Glisse /* Somethings want wront with the accel init stop accel */ 3929f022ddfSJerome Glisse dev_err(rdev->dev, "Disabling GPU acceleration\n"); 3939f022ddfSJerome Glisse r100_cp_fini(rdev); 3949f022ddfSJerome Glisse r100_wb_fini(rdev); 3959f022ddfSJerome Glisse r100_ib_fini(rdev); 396655efd3dSJerome Glisse radeon_irq_kms_fini(rdev); 3974aac0473SJerome Glisse if (rdev->flags & RADEON_IS_PCIE) 3984aac0473SJerome Glisse rv370_pcie_gart_fini(rdev); 3994aac0473SJerome Glisse if (rdev->flags & RADEON_IS_PCI) 4004aac0473SJerome Glisse r100_pci_gart_fini(rdev); 4019f022ddfSJerome Glisse radeon_agp_fini(rdev); 402733289c2SJerome Glisse rdev->accel_working = false; 4039f022ddfSJerome Glisse } 4049f022ddfSJerome Glisse return 0; 4059f022ddfSJerome Glisse } 406771fe6b9SJerome Glisse 407771fe6b9SJerome Glisse /* 408771fe6b9SJerome Glisse * Debugfs info 409771fe6b9SJerome Glisse */ 410771fe6b9SJerome Glisse #if defined(CONFIG_DEBUG_FS) 411771fe6b9SJerome Glisse static int r420_debugfs_pipes_info(struct seq_file *m, void *data) 412771fe6b9SJerome Glisse { 413771fe6b9SJerome Glisse struct drm_info_node *node = (struct drm_info_node *) m->private; 414771fe6b9SJerome Glisse struct drm_device *dev = node->minor->dev; 415771fe6b9SJerome Glisse struct radeon_device *rdev = dev->dev_private; 416771fe6b9SJerome Glisse uint32_t tmp; 417771fe6b9SJerome Glisse 418771fe6b9SJerome Glisse tmp = RREG32(R400_GB_PIPE_SELECT); 419771fe6b9SJerome Glisse seq_printf(m, "GB_PIPE_SELECT 0x%08x\n", tmp); 420771fe6b9SJerome Glisse tmp = RREG32(R300_GB_TILE_CONFIG); 421771fe6b9SJerome Glisse seq_printf(m, "GB_TILE_CONFIG 0x%08x\n", tmp); 422771fe6b9SJerome Glisse tmp = RREG32(R300_DST_PIPE_CONFIG); 423771fe6b9SJerome Glisse seq_printf(m, "DST_PIPE_CONFIG 0x%08x\n", tmp); 424771fe6b9SJerome Glisse return 0; 425771fe6b9SJerome Glisse } 426771fe6b9SJerome Glisse 427771fe6b9SJerome Glisse static struct drm_info_list r420_pipes_info_list[] = { 428771fe6b9SJerome Glisse {"r420_pipes_info", r420_debugfs_pipes_info, 0, NULL}, 429771fe6b9SJerome Glisse }; 430771fe6b9SJerome Glisse #endif 431771fe6b9SJerome Glisse 432771fe6b9SJerome Glisse int r420_debugfs_pipes_info_init(struct radeon_device *rdev) 433771fe6b9SJerome Glisse { 434771fe6b9SJerome Glisse #if defined(CONFIG_DEBUG_FS) 435771fe6b9SJerome Glisse return radeon_debugfs_add_files(rdev, r420_pipes_info_list, 1); 436771fe6b9SJerome Glisse #else 437771fe6b9SJerome Glisse return 0; 438771fe6b9SJerome Glisse #endif 439771fe6b9SJerome Glisse } 440