1771fe6b9SJerome Glisse /* 2771fe6b9SJerome Glisse * Copyright 2008 Advanced Micro Devices, Inc. 3771fe6b9SJerome Glisse * Copyright 2008 Red Hat Inc. 4771fe6b9SJerome Glisse * Copyright 2009 Jerome Glisse. 5771fe6b9SJerome Glisse * 6771fe6b9SJerome Glisse * Permission is hereby granted, free of charge, to any person obtaining a 7771fe6b9SJerome Glisse * copy of this software and associated documentation files (the "Software"), 8771fe6b9SJerome Glisse * to deal in the Software without restriction, including without limitation 9771fe6b9SJerome Glisse * the rights to use, copy, modify, merge, publish, distribute, sublicense, 10771fe6b9SJerome Glisse * and/or sell copies of the Software, and to permit persons to whom the 11771fe6b9SJerome Glisse * Software is furnished to do so, subject to the following conditions: 12771fe6b9SJerome Glisse * 13771fe6b9SJerome Glisse * The above copyright notice and this permission notice shall be included in 14771fe6b9SJerome Glisse * all copies or substantial portions of the Software. 15771fe6b9SJerome Glisse * 16771fe6b9SJerome Glisse * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR 17771fe6b9SJerome Glisse * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, 18771fe6b9SJerome Glisse * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL 19771fe6b9SJerome Glisse * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR 20771fe6b9SJerome Glisse * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, 21771fe6b9SJerome Glisse * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR 22771fe6b9SJerome Glisse * OTHER DEALINGS IN THE SOFTWARE. 23771fe6b9SJerome Glisse * 24771fe6b9SJerome Glisse * Authors: Dave Airlie 25771fe6b9SJerome Glisse * Alex Deucher 26771fe6b9SJerome Glisse * Jerome Glisse 27771fe6b9SJerome Glisse */ 28771fe6b9SJerome Glisse #include <linux/seq_file.h> 295a0e3ad6STejun Heo #include <linux/slab.h> 30760285e7SDavid Howells #include <drm/drmP.h> 31771fe6b9SJerome Glisse #include "radeon_reg.h" 32771fe6b9SJerome Glisse #include "radeon.h" 33e6990375SDaniel Vetter #include "radeon_asic.h" 349f022ddfSJerome Glisse #include "atom.h" 3562cdc0c2SCorbin Simpson #include "r100d.h" 36905b6822SJerome Glisse #include "r420d.h" 37804c7559SAlex Deucher #include "r420_reg_safe.h" 38804c7559SAlex Deucher 39ce8f5370SAlex Deucher void r420_pm_init_profile(struct radeon_device *rdev) 40ce8f5370SAlex Deucher { 41ce8f5370SAlex Deucher /* default */ 42ce8f5370SAlex Deucher rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index; 43ce8f5370SAlex Deucher rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index; 44ce8f5370SAlex Deucher rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_cm_idx = 0; 45ce8f5370SAlex Deucher rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_cm_idx = 0; 46ce8f5370SAlex Deucher /* low sh */ 47ce8f5370SAlex Deucher rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_ps_idx = 0; 48c9e75b21SAlex Deucher rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_ps_idx = 0; 49ce8f5370SAlex Deucher rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_cm_idx = 0; 50ce8f5370SAlex Deucher rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_cm_idx = 0; 51c9e75b21SAlex Deucher /* mid sh */ 52c9e75b21SAlex Deucher rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_ps_idx = 0; 53c9e75b21SAlex Deucher rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_ps_idx = 1; 54c9e75b21SAlex Deucher rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_cm_idx = 0; 55c9e75b21SAlex Deucher rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_cm_idx = 0; 56ce8f5370SAlex Deucher /* high sh */ 57ce8f5370SAlex Deucher rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_ps_idx = 0; 58ce8f5370SAlex Deucher rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index; 59ce8f5370SAlex Deucher rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_cm_idx = 0; 60ce8f5370SAlex Deucher rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_cm_idx = 0; 61ce8f5370SAlex Deucher /* low mh */ 62ce8f5370SAlex Deucher rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_ps_idx = 0; 63ce8f5370SAlex Deucher rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index; 64ce8f5370SAlex Deucher rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_cm_idx = 0; 65ce8f5370SAlex Deucher rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_cm_idx = 0; 66c9e75b21SAlex Deucher /* mid mh */ 67c9e75b21SAlex Deucher rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_ps_idx = 0; 68c9e75b21SAlex Deucher rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index; 69c9e75b21SAlex Deucher rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_cm_idx = 0; 70c9e75b21SAlex Deucher rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_cm_idx = 0; 71ce8f5370SAlex Deucher /* high mh */ 72ce8f5370SAlex Deucher rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_ps_idx = 0; 73ce8f5370SAlex Deucher rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index; 74ce8f5370SAlex Deucher rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_cm_idx = 0; 75ce8f5370SAlex Deucher rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_cm_idx = 0; 76ce8f5370SAlex Deucher } 77ce8f5370SAlex Deucher 78804c7559SAlex Deucher static void r420_set_reg_safe(struct radeon_device *rdev) 79804c7559SAlex Deucher { 80804c7559SAlex Deucher rdev->config.r300.reg_safe_bm = r420_reg_safe_bm; 81804c7559SAlex Deucher rdev->config.r300.reg_safe_bm_size = ARRAY_SIZE(r420_reg_safe_bm); 82804c7559SAlex Deucher } 83771fe6b9SJerome Glisse 84771fe6b9SJerome Glisse void r420_pipes_init(struct radeon_device *rdev) 85771fe6b9SJerome Glisse { 86771fe6b9SJerome Glisse unsigned tmp; 87771fe6b9SJerome Glisse unsigned gb_pipe_select; 88771fe6b9SJerome Glisse unsigned num_pipes; 89771fe6b9SJerome Glisse 90771fe6b9SJerome Glisse /* GA_ENHANCE workaround TCL deadlock issue */ 914612dc97SAlex Deucher WREG32(R300_GA_ENHANCE, R300_GA_DEADLOCK_CNTL | R300_GA_FASTSYNC_CNTL | 924612dc97SAlex Deucher (1 << 2) | (1 << 3)); 9318a4cd2eSDave Airlie /* add idle wait as per freedesktop.org bug 24041 */ 9418a4cd2eSDave Airlie if (r100_gui_wait_for_idle(rdev)) { 9518a4cd2eSDave Airlie printk(KERN_WARNING "Failed to wait GUI idle while " 9618a4cd2eSDave Airlie "programming pipes. Bad things might happen.\n"); 9718a4cd2eSDave Airlie } 98771fe6b9SJerome Glisse /* get max number of pipes */ 99d75ee3beSAlex Deucher gb_pipe_select = RREG32(R400_GB_PIPE_SELECT); 100771fe6b9SJerome Glisse num_pipes = ((gb_pipe_select >> 12) & 3) + 1; 10194f7bf64STormod Volden 10294f7bf64STormod Volden /* SE chips have 1 pipe */ 10394f7bf64STormod Volden if ((rdev->pdev->device == 0x5e4c) || 10494f7bf64STormod Volden (rdev->pdev->device == 0x5e4f)) 10594f7bf64STormod Volden num_pipes = 1; 10694f7bf64STormod Volden 107771fe6b9SJerome Glisse rdev->num_gb_pipes = num_pipes; 108771fe6b9SJerome Glisse tmp = 0; 109771fe6b9SJerome Glisse switch (num_pipes) { 110771fe6b9SJerome Glisse default: 111771fe6b9SJerome Glisse /* force to 1 pipe */ 112771fe6b9SJerome Glisse num_pipes = 1; 113771fe6b9SJerome Glisse case 1: 114771fe6b9SJerome Glisse tmp = (0 << 1); 115771fe6b9SJerome Glisse break; 116771fe6b9SJerome Glisse case 2: 117771fe6b9SJerome Glisse tmp = (3 << 1); 118771fe6b9SJerome Glisse break; 119771fe6b9SJerome Glisse case 3: 120771fe6b9SJerome Glisse tmp = (6 << 1); 121771fe6b9SJerome Glisse break; 122771fe6b9SJerome Glisse case 4: 123771fe6b9SJerome Glisse tmp = (7 << 1); 124771fe6b9SJerome Glisse break; 125771fe6b9SJerome Glisse } 1264612dc97SAlex Deucher WREG32(R500_SU_REG_DEST, (1 << num_pipes) - 1); 127771fe6b9SJerome Glisse /* Sub pixel 1/12 so we can have 4K rendering according to doc */ 1284612dc97SAlex Deucher tmp |= R300_TILE_SIZE_16 | R300_ENABLE_TILING; 1294612dc97SAlex Deucher WREG32(R300_GB_TILE_CONFIG, tmp); 130771fe6b9SJerome Glisse if (r100_gui_wait_for_idle(rdev)) { 131771fe6b9SJerome Glisse printk(KERN_WARNING "Failed to wait GUI idle while " 132771fe6b9SJerome Glisse "programming pipes. Bad things might happen.\n"); 133771fe6b9SJerome Glisse } 134771fe6b9SJerome Glisse 1354612dc97SAlex Deucher tmp = RREG32(R300_DST_PIPE_CONFIG); 1364612dc97SAlex Deucher WREG32(R300_DST_PIPE_CONFIG, tmp | R300_PIPE_AUTO_CONFIG); 137771fe6b9SJerome Glisse 138771fe6b9SJerome Glisse WREG32(R300_RB2D_DSTCACHE_MODE, 139771fe6b9SJerome Glisse RREG32(R300_RB2D_DSTCACHE_MODE) | 140771fe6b9SJerome Glisse R300_DC_AUTOFLUSH_ENABLE | 141771fe6b9SJerome Glisse R300_DC_DC_DISABLE_IGNORE_PE); 142771fe6b9SJerome Glisse 143771fe6b9SJerome Glisse if (r100_gui_wait_for_idle(rdev)) { 144771fe6b9SJerome Glisse printk(KERN_WARNING "Failed to wait GUI idle while " 145771fe6b9SJerome Glisse "programming pipes. Bad things might happen.\n"); 146771fe6b9SJerome Glisse } 147f779b3e5SAlex Deucher 148f779b3e5SAlex Deucher if (rdev->family == CHIP_RV530) { 149f779b3e5SAlex Deucher tmp = RREG32(RV530_GB_PIPE_SELECT2); 150f779b3e5SAlex Deucher if ((tmp & 3) == 3) 151f779b3e5SAlex Deucher rdev->num_z_pipes = 2; 152f779b3e5SAlex Deucher else 153f779b3e5SAlex Deucher rdev->num_z_pipes = 1; 154f779b3e5SAlex Deucher } else 155f779b3e5SAlex Deucher rdev->num_z_pipes = 1; 156f779b3e5SAlex Deucher 157f779b3e5SAlex Deucher DRM_INFO("radeon: %d quad pipes, %d z pipes initialized.\n", 158f779b3e5SAlex Deucher rdev->num_gb_pipes, rdev->num_z_pipes); 159771fe6b9SJerome Glisse } 160771fe6b9SJerome Glisse 1619f022ddfSJerome Glisse u32 r420_mc_rreg(struct radeon_device *rdev, u32 reg) 162771fe6b9SJerome Glisse { 1630a5b7b0bSAlex Deucher unsigned long flags; 1649f022ddfSJerome Glisse u32 r; 1659f022ddfSJerome Glisse 1660a5b7b0bSAlex Deucher spin_lock_irqsave(&rdev->mc_idx_lock, flags); 1679f022ddfSJerome Glisse WREG32(R_0001F8_MC_IND_INDEX, S_0001F8_MC_IND_ADDR(reg)); 1689f022ddfSJerome Glisse r = RREG32(R_0001FC_MC_IND_DATA); 1690a5b7b0bSAlex Deucher spin_unlock_irqrestore(&rdev->mc_idx_lock, flags); 1709f022ddfSJerome Glisse return r; 1719f022ddfSJerome Glisse } 1729f022ddfSJerome Glisse 1739f022ddfSJerome Glisse void r420_mc_wreg(struct radeon_device *rdev, u32 reg, u32 v) 1749f022ddfSJerome Glisse { 1750a5b7b0bSAlex Deucher unsigned long flags; 1760a5b7b0bSAlex Deucher 1770a5b7b0bSAlex Deucher spin_lock_irqsave(&rdev->mc_idx_lock, flags); 1789f022ddfSJerome Glisse WREG32(R_0001F8_MC_IND_INDEX, S_0001F8_MC_IND_ADDR(reg) | 1799f022ddfSJerome Glisse S_0001F8_MC_IND_WR_EN(1)); 1809f022ddfSJerome Glisse WREG32(R_0001FC_MC_IND_DATA, v); 1810a5b7b0bSAlex Deucher spin_unlock_irqrestore(&rdev->mc_idx_lock, flags); 1829f022ddfSJerome Glisse } 1839f022ddfSJerome Glisse 1849f022ddfSJerome Glisse static void r420_debugfs(struct radeon_device *rdev) 1859f022ddfSJerome Glisse { 1869f022ddfSJerome Glisse if (r100_debugfs_rbbm_init(rdev)) { 1879f022ddfSJerome Glisse DRM_ERROR("Failed to register debugfs file for RBBM !\n"); 1889f022ddfSJerome Glisse } 1899f022ddfSJerome Glisse if (r420_debugfs_pipes_info_init(rdev)) { 1909f022ddfSJerome Glisse DRM_ERROR("Failed to register debugfs file for pipes !\n"); 1919f022ddfSJerome Glisse } 1929f022ddfSJerome Glisse } 1939f022ddfSJerome Glisse 1949f022ddfSJerome Glisse static void r420_clock_resume(struct radeon_device *rdev) 1959f022ddfSJerome Glisse { 1969f022ddfSJerome Glisse u32 sclk_cntl; 197ca6ffc64SJerome Glisse 198ca6ffc64SJerome Glisse if (radeon_dynclks != -1 && radeon_dynclks) 199ca6ffc64SJerome Glisse radeon_atom_set_clock_gating(rdev, 1); 2009f022ddfSJerome Glisse sclk_cntl = RREG32_PLL(R_00000D_SCLK_CNTL); 2019f022ddfSJerome Glisse sclk_cntl |= S_00000D_FORCE_CP(1) | S_00000D_FORCE_VIP(1); 2029f022ddfSJerome Glisse if (rdev->family == CHIP_R420) 2039f022ddfSJerome Glisse sclk_cntl |= S_00000D_FORCE_PX(1) | S_00000D_FORCE_TX(1); 2049f022ddfSJerome Glisse WREG32_PLL(R_00000D_SCLK_CNTL, sclk_cntl); 2059f022ddfSJerome Glisse } 2069f022ddfSJerome Glisse 20762cdc0c2SCorbin Simpson static void r420_cp_errata_init(struct radeon_device *rdev) 20862cdc0c2SCorbin Simpson { 209e32eb50dSChristian König struct radeon_ring *ring = &rdev->ring[RADEON_RING_TYPE_GFX_INDEX]; 2107b1f2485SChristian König 21162cdc0c2SCorbin Simpson /* RV410 and R420 can lock up if CP DMA to host memory happens 21262cdc0c2SCorbin Simpson * while the 2D engine is busy. 21362cdc0c2SCorbin Simpson * 21462cdc0c2SCorbin Simpson * The proper workaround is to queue a RESYNC at the beginning 21562cdc0c2SCorbin Simpson * of the CP init, apparently. 21662cdc0c2SCorbin Simpson */ 21762cdc0c2SCorbin Simpson radeon_scratch_get(rdev, &rdev->config.r300.resync_scratch); 218e32eb50dSChristian König radeon_ring_lock(rdev, ring, 8); 219e32eb50dSChristian König radeon_ring_write(ring, PACKET0(R300_CP_RESYNC_ADDR, 1)); 220e32eb50dSChristian König radeon_ring_write(ring, rdev->config.r300.resync_scratch); 221e32eb50dSChristian König radeon_ring_write(ring, 0xDEADBEEF); 222*1538a9e0SMichel Dänzer radeon_ring_unlock_commit(rdev, ring, false); 22362cdc0c2SCorbin Simpson } 22462cdc0c2SCorbin Simpson 22562cdc0c2SCorbin Simpson static void r420_cp_errata_fini(struct radeon_device *rdev) 22662cdc0c2SCorbin Simpson { 227e32eb50dSChristian König struct radeon_ring *ring = &rdev->ring[RADEON_RING_TYPE_GFX_INDEX]; 2287b1f2485SChristian König 22962cdc0c2SCorbin Simpson /* Catch the RESYNC we dispatched all the way back, 23062cdc0c2SCorbin Simpson * at the very beginning of the CP init. 23162cdc0c2SCorbin Simpson */ 232e32eb50dSChristian König radeon_ring_lock(rdev, ring, 8); 233e32eb50dSChristian König radeon_ring_write(ring, PACKET0(R300_RB3D_DSTCACHE_CTLSTAT, 0)); 234e32eb50dSChristian König radeon_ring_write(ring, R300_RB3D_DC_FINISH); 235*1538a9e0SMichel Dänzer radeon_ring_unlock_commit(rdev, ring, false); 23662cdc0c2SCorbin Simpson radeon_scratch_free(rdev, rdev->config.r300.resync_scratch); 23762cdc0c2SCorbin Simpson } 23862cdc0c2SCorbin Simpson 239fc30b8efSDave Airlie static int r420_startup(struct radeon_device *rdev) 2409f022ddfSJerome Glisse { 2419f022ddfSJerome Glisse int r; 2429f022ddfSJerome Glisse 24392cde00cSAlex Deucher /* set common regs */ 24492cde00cSAlex Deucher r100_set_common_regs(rdev); 24592cde00cSAlex Deucher /* program mc */ 2469f022ddfSJerome Glisse r300_mc_program(rdev); 247ca6ffc64SJerome Glisse /* Resume clock */ 248ca6ffc64SJerome Glisse r420_clock_resume(rdev); 2499f022ddfSJerome Glisse /* Initialize GART (initialize after TTM so we can allocate 2509f022ddfSJerome Glisse * memory through TTM but finalize after TTM) */ 2514aac0473SJerome Glisse if (rdev->flags & RADEON_IS_PCIE) { 2524aac0473SJerome Glisse r = rv370_pcie_gart_enable(rdev); 2534aac0473SJerome Glisse if (r) 2544aac0473SJerome Glisse return r; 2554aac0473SJerome Glisse } 2564aac0473SJerome Glisse if (rdev->flags & RADEON_IS_PCI) { 2574aac0473SJerome Glisse r = r100_pci_gart_enable(rdev); 2584aac0473SJerome Glisse if (r) 2599f022ddfSJerome Glisse return r; 2609f022ddfSJerome Glisse } 261771fe6b9SJerome Glisse r420_pipes_init(rdev); 262724c80e1SAlex Deucher 263724c80e1SAlex Deucher /* allocate wb buffer */ 264724c80e1SAlex Deucher r = radeon_wb_init(rdev); 265724c80e1SAlex Deucher if (r) 266724c80e1SAlex Deucher return r; 267724c80e1SAlex Deucher 26830eb77f4SJerome Glisse r = radeon_fence_driver_start_ring(rdev, RADEON_RING_TYPE_GFX_INDEX); 26930eb77f4SJerome Glisse if (r) { 27030eb77f4SJerome Glisse dev_err(rdev->dev, "failed initializing CP fences (%d).\n", r); 27130eb77f4SJerome Glisse return r; 27230eb77f4SJerome Glisse } 27330eb77f4SJerome Glisse 2749f022ddfSJerome Glisse /* Enable IRQ */ 275e49f3959SAdis Hamzić if (!rdev->irq.installed) { 276e49f3959SAdis Hamzić r = radeon_irq_kms_init(rdev); 277e49f3959SAdis Hamzić if (r) 278e49f3959SAdis Hamzić return r; 279e49f3959SAdis Hamzić } 280e49f3959SAdis Hamzić 2819f022ddfSJerome Glisse r100_irq_set(rdev); 282cafe6609SJerome Glisse rdev->config.r300.hdp_cntl = RREG32(RADEON_HOST_PATH_CNTL); 2839f022ddfSJerome Glisse /* 1M ring buffer */ 2849f022ddfSJerome Glisse r = r100_cp_init(rdev, 1024 * 1024); 2859f022ddfSJerome Glisse if (r) { 286ec4f2ac4SPaul Bolle dev_err(rdev->dev, "failed initializing CP (%d).\n", r); 2879f022ddfSJerome Glisse return r; 288771fe6b9SJerome Glisse } 28962cdc0c2SCorbin Simpson r420_cp_errata_init(rdev); 290b15ba512SJerome Glisse 2912898c348SChristian König r = radeon_ib_pool_init(rdev); 2922898c348SChristian König if (r) { 2932898c348SChristian König dev_err(rdev->dev, "IB initialization failed (%d).\n", r); 294b15ba512SJerome Glisse return r; 2952898c348SChristian König } 296b15ba512SJerome Glisse 2979f022ddfSJerome Glisse return 0; 298771fe6b9SJerome Glisse } 299771fe6b9SJerome Glisse 300fc30b8efSDave Airlie int r420_resume(struct radeon_device *rdev) 301fc30b8efSDave Airlie { 3026b7746e8SJerome Glisse int r; 3036b7746e8SJerome Glisse 304fc30b8efSDave Airlie /* Make sur GART are not working */ 305fc30b8efSDave Airlie if (rdev->flags & RADEON_IS_PCIE) 306fc30b8efSDave Airlie rv370_pcie_gart_disable(rdev); 307fc30b8efSDave Airlie if (rdev->flags & RADEON_IS_PCI) 308fc30b8efSDave Airlie r100_pci_gart_disable(rdev); 309fc30b8efSDave Airlie /* Resume clock before doing reset */ 310fc30b8efSDave Airlie r420_clock_resume(rdev); 311fc30b8efSDave Airlie /* Reset gpu before posting otherwise ATOM will enter infinite loop */ 312a2d07b74SJerome Glisse if (radeon_asic_reset(rdev)) { 313fc30b8efSDave Airlie dev_warn(rdev->dev, "GPU reset failed ! (0xE40=0x%08X, 0x7C0=0x%08X)\n", 314fc30b8efSDave Airlie RREG32(R_000E40_RBBM_STATUS), 315fc30b8efSDave Airlie RREG32(R_0007C0_CP_STAT)); 316fc30b8efSDave Airlie } 317fc30b8efSDave Airlie /* check if cards are posted or not */ 318fc30b8efSDave Airlie if (rdev->is_atom_bios) { 319fc30b8efSDave Airlie atom_asic_init(rdev->mode_info.atom_context); 320fc30b8efSDave Airlie } else { 321fc30b8efSDave Airlie radeon_combios_asic_init(rdev->ddev); 322fc30b8efSDave Airlie } 323fc30b8efSDave Airlie /* Resume clock after posting */ 324fc30b8efSDave Airlie r420_clock_resume(rdev); 325550e2d92SDave Airlie /* Initialize surface registers */ 326550e2d92SDave Airlie radeon_surface_init(rdev); 327b15ba512SJerome Glisse 328b15ba512SJerome Glisse rdev->accel_working = true; 3296b7746e8SJerome Glisse r = r420_startup(rdev); 3306b7746e8SJerome Glisse if (r) { 3316b7746e8SJerome Glisse rdev->accel_working = false; 3326b7746e8SJerome Glisse } 3336b7746e8SJerome Glisse return r; 334fc30b8efSDave Airlie } 335fc30b8efSDave Airlie 3369f022ddfSJerome Glisse int r420_suspend(struct radeon_device *rdev) 337771fe6b9SJerome Glisse { 3386c7bcceaSAlex Deucher radeon_pm_suspend(rdev); 33962cdc0c2SCorbin Simpson r420_cp_errata_fini(rdev); 3409f022ddfSJerome Glisse r100_cp_disable(rdev); 341724c80e1SAlex Deucher radeon_wb_disable(rdev); 3429f022ddfSJerome Glisse r100_irq_disable(rdev); 3434aac0473SJerome Glisse if (rdev->flags & RADEON_IS_PCIE) 3444aac0473SJerome Glisse rv370_pcie_gart_disable(rdev); 3454aac0473SJerome Glisse if (rdev->flags & RADEON_IS_PCI) 3464aac0473SJerome Glisse r100_pci_gart_disable(rdev); 3479f022ddfSJerome Glisse return 0; 348771fe6b9SJerome Glisse } 349771fe6b9SJerome Glisse 3509f022ddfSJerome Glisse void r420_fini(struct radeon_device *rdev) 3519f022ddfSJerome Glisse { 3526c7bcceaSAlex Deucher radeon_pm_fini(rdev); 3539f022ddfSJerome Glisse r100_cp_fini(rdev); 354724c80e1SAlex Deucher radeon_wb_fini(rdev); 3552898c348SChristian König radeon_ib_pool_fini(rdev); 3569f022ddfSJerome Glisse radeon_gem_fini(rdev); 3574aac0473SJerome Glisse if (rdev->flags & RADEON_IS_PCIE) 3584aac0473SJerome Glisse rv370_pcie_gart_fini(rdev); 3594aac0473SJerome Glisse if (rdev->flags & RADEON_IS_PCI) 3604aac0473SJerome Glisse r100_pci_gart_fini(rdev); 3619f022ddfSJerome Glisse radeon_agp_fini(rdev); 3629f022ddfSJerome Glisse radeon_irq_kms_fini(rdev); 3639f022ddfSJerome Glisse radeon_fence_driver_fini(rdev); 3644c788679SJerome Glisse radeon_bo_fini(rdev); 3659f022ddfSJerome Glisse if (rdev->is_atom_bios) { 3669f022ddfSJerome Glisse radeon_atombios_fini(rdev); 3679f022ddfSJerome Glisse } else { 3689f022ddfSJerome Glisse radeon_combios_fini(rdev); 3699f022ddfSJerome Glisse } 3709f022ddfSJerome Glisse kfree(rdev->bios); 3719f022ddfSJerome Glisse rdev->bios = NULL; 3729f022ddfSJerome Glisse } 3739f022ddfSJerome Glisse 3749f022ddfSJerome Glisse int r420_init(struct radeon_device *rdev) 3759f022ddfSJerome Glisse { 3769f022ddfSJerome Glisse int r; 3779f022ddfSJerome Glisse 3789f022ddfSJerome Glisse /* Initialize scratch registers */ 3799f022ddfSJerome Glisse radeon_scratch_init(rdev); 3809f022ddfSJerome Glisse /* Initialize surface registers */ 3819f022ddfSJerome Glisse radeon_surface_init(rdev); 3829f022ddfSJerome Glisse /* TODO: disable VGA need to use VGA request */ 3834c712e6cSDave Airlie /* restore some register to sane defaults */ 3844c712e6cSDave Airlie r100_restore_sanity(rdev); 3859f022ddfSJerome Glisse /* BIOS*/ 3869f022ddfSJerome Glisse if (!radeon_get_bios(rdev)) { 3879f022ddfSJerome Glisse if (ASIC_IS_AVIVO(rdev)) 3889f022ddfSJerome Glisse return -EINVAL; 3899f022ddfSJerome Glisse } 3909f022ddfSJerome Glisse if (rdev->is_atom_bios) { 3919f022ddfSJerome Glisse r = radeon_atombios_init(rdev); 3929f022ddfSJerome Glisse if (r) { 3939f022ddfSJerome Glisse return r; 3949f022ddfSJerome Glisse } 3959f022ddfSJerome Glisse } else { 3969f022ddfSJerome Glisse r = radeon_combios_init(rdev); 3979f022ddfSJerome Glisse if (r) { 3989f022ddfSJerome Glisse return r; 3999f022ddfSJerome Glisse } 4009f022ddfSJerome Glisse } 4019f022ddfSJerome Glisse /* Reset gpu before posting otherwise ATOM will enter infinite loop */ 402a2d07b74SJerome Glisse if (radeon_asic_reset(rdev)) { 4039f022ddfSJerome Glisse dev_warn(rdev->dev, 4049f022ddfSJerome Glisse "GPU reset failed ! (0xE40=0x%08X, 0x7C0=0x%08X)\n", 4059f022ddfSJerome Glisse RREG32(R_000E40_RBBM_STATUS), 4069f022ddfSJerome Glisse RREG32(R_0007C0_CP_STAT)); 4079f022ddfSJerome Glisse } 4089f022ddfSJerome Glisse /* check if cards are posted or not */ 40972542d77SDave Airlie if (radeon_boot_test_post_card(rdev) == false) 41072542d77SDave Airlie return -EINVAL; 41172542d77SDave Airlie 4129f022ddfSJerome Glisse /* Initialize clocks */ 4139f022ddfSJerome Glisse radeon_get_clock_info(rdev->ddev); 414d594e46aSJerome Glisse /* initialize AGP */ 415d594e46aSJerome Glisse if (rdev->flags & RADEON_IS_AGP) { 416d594e46aSJerome Glisse r = radeon_agp_init(rdev); 4179f022ddfSJerome Glisse if (r) { 418d594e46aSJerome Glisse radeon_agp_disable(rdev); 4199f022ddfSJerome Glisse } 420d594e46aSJerome Glisse } 421d594e46aSJerome Glisse /* initialize memory controller */ 422d594e46aSJerome Glisse r300_mc_init(rdev); 4239f022ddfSJerome Glisse r420_debugfs(rdev); 4249f022ddfSJerome Glisse /* Fence driver */ 42530eb77f4SJerome Glisse r = radeon_fence_driver_init(rdev); 4269f022ddfSJerome Glisse if (r) { 4279f022ddfSJerome Glisse return r; 4289f022ddfSJerome Glisse } 4299f022ddfSJerome Glisse /* Memory manager */ 4304c788679SJerome Glisse r = radeon_bo_init(rdev); 4319f022ddfSJerome Glisse if (r) { 4329f022ddfSJerome Glisse return r; 4339f022ddfSJerome Glisse } 43417e15b0cSDave Airlie if (rdev->family == CHIP_R420) 43517e15b0cSDave Airlie r100_enable_bm(rdev); 43617e15b0cSDave Airlie 4374aac0473SJerome Glisse if (rdev->flags & RADEON_IS_PCIE) { 4384aac0473SJerome Glisse r = rv370_pcie_gart_init(rdev); 4394aac0473SJerome Glisse if (r) 4404aac0473SJerome Glisse return r; 4414aac0473SJerome Glisse } 4424aac0473SJerome Glisse if (rdev->flags & RADEON_IS_PCI) { 4434aac0473SJerome Glisse r = r100_pci_gart_init(rdev); 4444aac0473SJerome Glisse if (r) 4454aac0473SJerome Glisse return r; 4464aac0473SJerome Glisse } 447804c7559SAlex Deucher r420_set_reg_safe(rdev); 448b15ba512SJerome Glisse 4496c7bcceaSAlex Deucher /* Initialize power management */ 4506c7bcceaSAlex Deucher radeon_pm_init(rdev); 4516c7bcceaSAlex Deucher 452733289c2SJerome Glisse rdev->accel_working = true; 453fc30b8efSDave Airlie r = r420_startup(rdev); 4549f022ddfSJerome Glisse if (r) { 4559f022ddfSJerome Glisse /* Somethings want wront with the accel init stop accel */ 4569f022ddfSJerome Glisse dev_err(rdev->dev, "Disabling GPU acceleration\n"); 4579f022ddfSJerome Glisse r100_cp_fini(rdev); 458724c80e1SAlex Deucher radeon_wb_fini(rdev); 4592898c348SChristian König radeon_ib_pool_fini(rdev); 460655efd3dSJerome Glisse radeon_irq_kms_fini(rdev); 4614aac0473SJerome Glisse if (rdev->flags & RADEON_IS_PCIE) 4624aac0473SJerome Glisse rv370_pcie_gart_fini(rdev); 4634aac0473SJerome Glisse if (rdev->flags & RADEON_IS_PCI) 4644aac0473SJerome Glisse r100_pci_gart_fini(rdev); 4659f022ddfSJerome Glisse radeon_agp_fini(rdev); 466733289c2SJerome Glisse rdev->accel_working = false; 4679f022ddfSJerome Glisse } 4689f022ddfSJerome Glisse return 0; 4699f022ddfSJerome Glisse } 470771fe6b9SJerome Glisse 471771fe6b9SJerome Glisse /* 472771fe6b9SJerome Glisse * Debugfs info 473771fe6b9SJerome Glisse */ 474771fe6b9SJerome Glisse #if defined(CONFIG_DEBUG_FS) 475771fe6b9SJerome Glisse static int r420_debugfs_pipes_info(struct seq_file *m, void *data) 476771fe6b9SJerome Glisse { 477771fe6b9SJerome Glisse struct drm_info_node *node = (struct drm_info_node *) m->private; 478771fe6b9SJerome Glisse struct drm_device *dev = node->minor->dev; 479771fe6b9SJerome Glisse struct radeon_device *rdev = dev->dev_private; 480771fe6b9SJerome Glisse uint32_t tmp; 481771fe6b9SJerome Glisse 482771fe6b9SJerome Glisse tmp = RREG32(R400_GB_PIPE_SELECT); 483771fe6b9SJerome Glisse seq_printf(m, "GB_PIPE_SELECT 0x%08x\n", tmp); 484771fe6b9SJerome Glisse tmp = RREG32(R300_GB_TILE_CONFIG); 485771fe6b9SJerome Glisse seq_printf(m, "GB_TILE_CONFIG 0x%08x\n", tmp); 486771fe6b9SJerome Glisse tmp = RREG32(R300_DST_PIPE_CONFIG); 487771fe6b9SJerome Glisse seq_printf(m, "DST_PIPE_CONFIG 0x%08x\n", tmp); 488771fe6b9SJerome Glisse return 0; 489771fe6b9SJerome Glisse } 490771fe6b9SJerome Glisse 491771fe6b9SJerome Glisse static struct drm_info_list r420_pipes_info_list[] = { 492771fe6b9SJerome Glisse {"r420_pipes_info", r420_debugfs_pipes_info, 0, NULL}, 493771fe6b9SJerome Glisse }; 494771fe6b9SJerome Glisse #endif 495771fe6b9SJerome Glisse 496771fe6b9SJerome Glisse int r420_debugfs_pipes_info_init(struct radeon_device *rdev) 497771fe6b9SJerome Glisse { 498771fe6b9SJerome Glisse #if defined(CONFIG_DEBUG_FS) 499771fe6b9SJerome Glisse return radeon_debugfs_add_files(rdev, r420_pipes_info_list, 1); 500771fe6b9SJerome Glisse #else 501771fe6b9SJerome Glisse return 0; 502771fe6b9SJerome Glisse #endif 503771fe6b9SJerome Glisse } 504