10af62b01SAlex Deucher /* 20af62b01SAlex Deucher * Copyright 2010 Advanced Micro Devices, Inc. 30af62b01SAlex Deucher * 40af62b01SAlex Deucher * Permission is hereby granted, free of charge, to any person obtaining a 50af62b01SAlex Deucher * copy of this software and associated documentation files (the "Software"), 60af62b01SAlex Deucher * to deal in the Software without restriction, including without limitation 70af62b01SAlex Deucher * the rights to use, copy, modify, merge, publish, distribute, sublicense, 80af62b01SAlex Deucher * and/or sell copies of the Software, and to permit persons to whom the 90af62b01SAlex Deucher * Software is furnished to do so, subject to the following conditions: 100af62b01SAlex Deucher * 110af62b01SAlex Deucher * The above copyright notice and this permission notice shall be included in 120af62b01SAlex Deucher * all copies or substantial portions of the Software. 130af62b01SAlex Deucher * 140af62b01SAlex Deucher * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR 150af62b01SAlex Deucher * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, 160af62b01SAlex Deucher * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL 170af62b01SAlex Deucher * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR 180af62b01SAlex Deucher * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, 190af62b01SAlex Deucher * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR 200af62b01SAlex Deucher * OTHER DEALINGS IN THE SOFTWARE. 210af62b01SAlex Deucher * 220af62b01SAlex Deucher * Authors: Alex Deucher 230af62b01SAlex Deucher */ 240af62b01SAlex Deucher #ifndef NI_H 250af62b01SAlex Deucher #define NI_H 260af62b01SAlex Deucher 27fecf1d07SAlex Deucher #define CAYMAN_MAX_SH_GPRS 256 28fecf1d07SAlex Deucher #define CAYMAN_MAX_TEMP_GPRS 16 29fecf1d07SAlex Deucher #define CAYMAN_MAX_SH_THREADS 256 30fecf1d07SAlex Deucher #define CAYMAN_MAX_SH_STACK_ENTRIES 4096 31fecf1d07SAlex Deucher #define CAYMAN_MAX_FRC_EOV_CNT 16384 32fecf1d07SAlex Deucher #define CAYMAN_MAX_BACKENDS 8 33fecf1d07SAlex Deucher #define CAYMAN_MAX_BACKENDS_MASK 0xFF 34fecf1d07SAlex Deucher #define CAYMAN_MAX_BACKENDS_PER_SE_MASK 0xF 35fecf1d07SAlex Deucher #define CAYMAN_MAX_SIMDS 16 36fecf1d07SAlex Deucher #define CAYMAN_MAX_SIMDS_MASK 0xFFFF 37fecf1d07SAlex Deucher #define CAYMAN_MAX_SIMDS_PER_SE_MASK 0xFFF 38fecf1d07SAlex Deucher #define CAYMAN_MAX_PIPES 8 39fecf1d07SAlex Deucher #define CAYMAN_MAX_PIPES_MASK 0xFF 40fecf1d07SAlex Deucher #define CAYMAN_MAX_LDS_NUM 0xFFFF 41fecf1d07SAlex Deucher #define CAYMAN_MAX_TCC 16 42fecf1d07SAlex Deucher #define CAYMAN_MAX_TCC_MASK 0xFF 43fecf1d07SAlex Deucher 44fecf1d07SAlex Deucher #define DMIF_ADDR_CONFIG 0xBD4 45b9952a8aSAlex Deucher #define SRBM_STATUS 0x0E50 46fecf1d07SAlex Deucher 47fa8198eaSAlex Deucher #define VM_CONTEXT0_REQUEST_RESPONSE 0x1470 48fa8198eaSAlex Deucher #define REQUEST_TYPE(x) (((x) & 0xf) << 0) 49fa8198eaSAlex Deucher #define RESPONSE_TYPE_MASK 0x000000F0 50fa8198eaSAlex Deucher #define RESPONSE_TYPE_SHIFT 4 51fa8198eaSAlex Deucher #define VM_L2_CNTL 0x1400 52fa8198eaSAlex Deucher #define ENABLE_L2_CACHE (1 << 0) 53fa8198eaSAlex Deucher #define ENABLE_L2_FRAGMENT_PROCESSING (1 << 1) 54fa8198eaSAlex Deucher #define ENABLE_L2_PTE_CACHE_LRU_UPDATE_BY_WRITE (1 << 9) 55fa8198eaSAlex Deucher #define ENABLE_L2_PDE0_CACHE_LRU_UPDATE_BY_WRITE (1 << 10) 56fa8198eaSAlex Deucher #define EFFECTIVE_L2_QUEUE_SIZE(x) (((x) & 7) << 14) 57fa8198eaSAlex Deucher #define CONTEXT1_IDENTITY_ACCESS_MODE(x) (((x) & 3) << 18) 58fa8198eaSAlex Deucher /* CONTEXT1_IDENTITY_ACCESS_MODE 59fa8198eaSAlex Deucher * 0 physical = logical 60fa8198eaSAlex Deucher * 1 logical via context1 page table 61fa8198eaSAlex Deucher * 2 inside identity aperture use translation, outside physical = logical 62fa8198eaSAlex Deucher * 3 inside identity aperture physical = logical, outside use translation 63fa8198eaSAlex Deucher */ 64fa8198eaSAlex Deucher #define VM_L2_CNTL2 0x1404 65fa8198eaSAlex Deucher #define INVALIDATE_ALL_L1_TLBS (1 << 0) 66fa8198eaSAlex Deucher #define INVALIDATE_L2_CACHE (1 << 1) 67fa8198eaSAlex Deucher #define VM_L2_CNTL3 0x1408 68fa8198eaSAlex Deucher #define BANK_SELECT(x) ((x) << 0) 69fa8198eaSAlex Deucher #define CACHE_UPDATE_MODE(x) ((x) << 6) 70fa8198eaSAlex Deucher #define L2_CACHE_BIGK_ASSOCIATIVITY (1 << 20) 71fa8198eaSAlex Deucher #define L2_CACHE_BIGK_FRAGMENT_SIZE(x) ((x) << 15) 72fa8198eaSAlex Deucher #define VM_L2_STATUS 0x140C 73fa8198eaSAlex Deucher #define L2_BUSY (1 << 0) 74fa8198eaSAlex Deucher #define VM_CONTEXT0_CNTL 0x1410 75fa8198eaSAlex Deucher #define ENABLE_CONTEXT (1 << 0) 76fa8198eaSAlex Deucher #define PAGE_TABLE_DEPTH(x) (((x) & 3) << 1) 77fa8198eaSAlex Deucher #define RANGE_PROTECTION_FAULT_ENABLE_DEFAULT (1 << 4) 78fa8198eaSAlex Deucher #define VM_CONTEXT1_CNTL 0x1414 79fa8198eaSAlex Deucher #define VM_CONTEXT0_CNTL2 0x1430 80fa8198eaSAlex Deucher #define VM_CONTEXT1_CNTL2 0x1434 81fa8198eaSAlex Deucher #define VM_INVALIDATE_REQUEST 0x1478 82fa8198eaSAlex Deucher #define VM_INVALIDATE_RESPONSE 0x147c 83fa8198eaSAlex Deucher #define VM_CONTEXT0_PROTECTION_FAULT_DEFAULT_ADDR 0x1518 84fa8198eaSAlex Deucher #define VM_CONTEXT1_PROTECTION_FAULT_DEFAULT_ADDR 0x151c 85fa8198eaSAlex Deucher #define VM_CONTEXT0_PAGE_TABLE_BASE_ADDR 0x153C 86fa8198eaSAlex Deucher #define VM_CONTEXT0_PAGE_TABLE_START_ADDR 0x155C 87fa8198eaSAlex Deucher #define VM_CONTEXT0_PAGE_TABLE_END_ADDR 0x157C 88fa8198eaSAlex Deucher 89fecf1d07SAlex Deucher #define MC_SHARED_CHMAP 0x2004 90fecf1d07SAlex Deucher #define NOOFCHAN_SHIFT 12 91fecf1d07SAlex Deucher #define NOOFCHAN_MASK 0x00003000 92fecf1d07SAlex Deucher #define MC_SHARED_CHREMAP 0x2008 93fa8198eaSAlex Deucher 94fa8198eaSAlex Deucher #define MC_VM_SYSTEM_APERTURE_LOW_ADDR 0x2034 95fa8198eaSAlex Deucher #define MC_VM_SYSTEM_APERTURE_HIGH_ADDR 0x2038 96fa8198eaSAlex Deucher #define MC_VM_SYSTEM_APERTURE_DEFAULT_ADDR 0x203C 97fa8198eaSAlex Deucher #define MC_VM_MX_L1_TLB_CNTL 0x2064 98fa8198eaSAlex Deucher #define ENABLE_L1_TLB (1 << 0) 99fa8198eaSAlex Deucher #define ENABLE_L1_FRAGMENT_PROCESSING (1 << 1) 100fa8198eaSAlex Deucher #define SYSTEM_ACCESS_MODE_PA_ONLY (0 << 3) 101fa8198eaSAlex Deucher #define SYSTEM_ACCESS_MODE_USE_SYS_MAP (1 << 3) 102fa8198eaSAlex Deucher #define SYSTEM_ACCESS_MODE_IN_SYS (2 << 3) 103fa8198eaSAlex Deucher #define SYSTEM_ACCESS_MODE_NOT_IN_SYS (3 << 3) 104fa8198eaSAlex Deucher #define SYSTEM_APERTURE_UNMAPPED_ACCESS_PASS_THRU (0 << 5) 105fa8198eaSAlex Deucher #define ENABLE_ADVANCED_DRIVER_MODEL (1 << 6) 106fa8198eaSAlex Deucher 1070af62b01SAlex Deucher #define MC_SHARED_BLACKOUT_CNTL 0x20ac 108fecf1d07SAlex Deucher #define MC_ARB_RAMCFG 0x2760 109fecf1d07SAlex Deucher #define NOOFBANK_SHIFT 0 110fecf1d07SAlex Deucher #define NOOFBANK_MASK 0x00000003 111fecf1d07SAlex Deucher #define NOOFRANK_SHIFT 2 112fecf1d07SAlex Deucher #define NOOFRANK_MASK 0x00000004 113fecf1d07SAlex Deucher #define NOOFROWS_SHIFT 3 114fecf1d07SAlex Deucher #define NOOFROWS_MASK 0x00000038 115fecf1d07SAlex Deucher #define NOOFCOLS_SHIFT 6 116fecf1d07SAlex Deucher #define NOOFCOLS_MASK 0x000000C0 117fecf1d07SAlex Deucher #define CHANSIZE_SHIFT 8 118fecf1d07SAlex Deucher #define CHANSIZE_MASK 0x00000100 119fecf1d07SAlex Deucher #define BURSTLENGTH_SHIFT 9 120fecf1d07SAlex Deucher #define BURSTLENGTH_MASK 0x00000200 121fecf1d07SAlex Deucher #define CHANSIZE_OVERRIDE (1 << 11) 1220af62b01SAlex Deucher #define MC_SEQ_SUP_CNTL 0x28c8 1230af62b01SAlex Deucher #define RUN_MASK (1 << 0) 1240af62b01SAlex Deucher #define MC_SEQ_SUP_PGM 0x28cc 1250af62b01SAlex Deucher #define MC_IO_PAD_CNTL_D0 0x29d0 1260af62b01SAlex Deucher #define MEM_FALL_OUT_CMD (1 << 8) 1270af62b01SAlex Deucher #define MC_SEQ_MISC0 0x2a00 1280af62b01SAlex Deucher #define MC_SEQ_MISC0_GDDR5_SHIFT 28 1290af62b01SAlex Deucher #define MC_SEQ_MISC0_GDDR5_MASK 0xf0000000 1300af62b01SAlex Deucher #define MC_SEQ_MISC0_GDDR5_VALUE 5 1310af62b01SAlex Deucher #define MC_SEQ_IO_DEBUG_INDEX 0x2a44 1320af62b01SAlex Deucher #define MC_SEQ_IO_DEBUG_DATA 0x2a48 1330af62b01SAlex Deucher 134fecf1d07SAlex Deucher #define HDP_HOST_PATH_CNTL 0x2C00 135fecf1d07SAlex Deucher #define HDP_NONSURFACE_BASE 0x2C04 136fecf1d07SAlex Deucher #define HDP_NONSURFACE_INFO 0x2C08 137fecf1d07SAlex Deucher #define HDP_NONSURFACE_SIZE 0x2C0C 138fecf1d07SAlex Deucher #define HDP_ADDR_CONFIG 0x2F48 1390b65f83fSDave Airlie #define HDP_MISC_CNTL 0x2F4C 1400b65f83fSDave Airlie #define HDP_FLUSH_INVALIDATE_CACHE (1 << 0) 141fecf1d07SAlex Deucher 142fecf1d07SAlex Deucher #define CC_SYS_RB_BACKEND_DISABLE 0x3F88 143fecf1d07SAlex Deucher #define GC_USER_SYS_RB_BACKEND_DISABLE 0x3F8C 144fecf1d07SAlex Deucher #define CGTS_SYS_TCC_DISABLE 0x3F90 145fecf1d07SAlex Deucher #define CGTS_USER_SYS_TCC_DISABLE 0x3F94 146fecf1d07SAlex Deucher 147fecf1d07SAlex Deucher #define CONFIG_MEMSIZE 0x5428 148fecf1d07SAlex Deucher 149fa8198eaSAlex Deucher #define HDP_MEM_COHERENCY_FLUSH_CNTL 0x5480 150fecf1d07SAlex Deucher #define HDP_REG_COHERENCY_FLUSH_CNTL 0x54A0 151fecf1d07SAlex Deucher 152fecf1d07SAlex Deucher #define GRBM_CNTL 0x8000 153fecf1d07SAlex Deucher #define GRBM_READ_TIMEOUT(x) ((x) << 0) 154fecf1d07SAlex Deucher #define GRBM_STATUS 0x8010 155fecf1d07SAlex Deucher #define CMDFIFO_AVAIL_MASK 0x0000000F 156fecf1d07SAlex Deucher #define RING2_RQ_PENDING (1 << 4) 157fecf1d07SAlex Deucher #define SRBM_RQ_PENDING (1 << 5) 158fecf1d07SAlex Deucher #define RING1_RQ_PENDING (1 << 6) 159fecf1d07SAlex Deucher #define CF_RQ_PENDING (1 << 7) 160fecf1d07SAlex Deucher #define PF_RQ_PENDING (1 << 8) 161fecf1d07SAlex Deucher #define GDS_DMA_RQ_PENDING (1 << 9) 162fecf1d07SAlex Deucher #define GRBM_EE_BUSY (1 << 10) 163fecf1d07SAlex Deucher #define SX_CLEAN (1 << 11) 164fecf1d07SAlex Deucher #define DB_CLEAN (1 << 12) 165fecf1d07SAlex Deucher #define CB_CLEAN (1 << 13) 166fecf1d07SAlex Deucher #define TA_BUSY (1 << 14) 167fecf1d07SAlex Deucher #define GDS_BUSY (1 << 15) 168fecf1d07SAlex Deucher #define VGT_BUSY_NO_DMA (1 << 16) 169fecf1d07SAlex Deucher #define VGT_BUSY (1 << 17) 170fecf1d07SAlex Deucher #define IA_BUSY_NO_DMA (1 << 18) 171fecf1d07SAlex Deucher #define IA_BUSY (1 << 19) 172fecf1d07SAlex Deucher #define SX_BUSY (1 << 20) 173fecf1d07SAlex Deucher #define SH_BUSY (1 << 21) 174fecf1d07SAlex Deucher #define SPI_BUSY (1 << 22) 175fecf1d07SAlex Deucher #define SC_BUSY (1 << 24) 176fecf1d07SAlex Deucher #define PA_BUSY (1 << 25) 177fecf1d07SAlex Deucher #define DB_BUSY (1 << 26) 178fecf1d07SAlex Deucher #define CP_COHERENCY_BUSY (1 << 28) 179fecf1d07SAlex Deucher #define CP_BUSY (1 << 29) 180fecf1d07SAlex Deucher #define CB_BUSY (1 << 30) 181fecf1d07SAlex Deucher #define GUI_ACTIVE (1 << 31) 182fecf1d07SAlex Deucher #define GRBM_STATUS_SE0 0x8014 183fecf1d07SAlex Deucher #define GRBM_STATUS_SE1 0x8018 184fecf1d07SAlex Deucher #define SE_SX_CLEAN (1 << 0) 185fecf1d07SAlex Deucher #define SE_DB_CLEAN (1 << 1) 186fecf1d07SAlex Deucher #define SE_CB_CLEAN (1 << 2) 187fecf1d07SAlex Deucher #define SE_VGT_BUSY (1 << 23) 188fecf1d07SAlex Deucher #define SE_PA_BUSY (1 << 24) 189fecf1d07SAlex Deucher #define SE_TA_BUSY (1 << 25) 190fecf1d07SAlex Deucher #define SE_SX_BUSY (1 << 26) 191fecf1d07SAlex Deucher #define SE_SPI_BUSY (1 << 27) 192fecf1d07SAlex Deucher #define SE_SH_BUSY (1 << 28) 193fecf1d07SAlex Deucher #define SE_SC_BUSY (1 << 29) 194fecf1d07SAlex Deucher #define SE_DB_BUSY (1 << 30) 195fecf1d07SAlex Deucher #define SE_CB_BUSY (1 << 31) 196fecf1d07SAlex Deucher #define GRBM_SOFT_RESET 0x8020 197fecf1d07SAlex Deucher #define SOFT_RESET_CP (1 << 0) 198fecf1d07SAlex Deucher #define SOFT_RESET_CB (1 << 1) 199fecf1d07SAlex Deucher #define SOFT_RESET_DB (1 << 3) 200fecf1d07SAlex Deucher #define SOFT_RESET_GDS (1 << 4) 201fecf1d07SAlex Deucher #define SOFT_RESET_PA (1 << 5) 202fecf1d07SAlex Deucher #define SOFT_RESET_SC (1 << 6) 203fecf1d07SAlex Deucher #define SOFT_RESET_SPI (1 << 8) 204fecf1d07SAlex Deucher #define SOFT_RESET_SH (1 << 9) 205fecf1d07SAlex Deucher #define SOFT_RESET_SX (1 << 10) 206fecf1d07SAlex Deucher #define SOFT_RESET_TC (1 << 11) 207fecf1d07SAlex Deucher #define SOFT_RESET_TA (1 << 12) 208fecf1d07SAlex Deucher #define SOFT_RESET_VGT (1 << 14) 209fecf1d07SAlex Deucher #define SOFT_RESET_IA (1 << 15) 210fecf1d07SAlex Deucher 2110c88a02eSAlex Deucher #define SCRATCH_REG0 0x8500 2120c88a02eSAlex Deucher #define SCRATCH_REG1 0x8504 2130c88a02eSAlex Deucher #define SCRATCH_REG2 0x8508 2140c88a02eSAlex Deucher #define SCRATCH_REG3 0x850C 2150c88a02eSAlex Deucher #define SCRATCH_REG4 0x8510 2160c88a02eSAlex Deucher #define SCRATCH_REG5 0x8514 2170c88a02eSAlex Deucher #define SCRATCH_REG6 0x8518 2180c88a02eSAlex Deucher #define SCRATCH_REG7 0x851C 2190c88a02eSAlex Deucher #define SCRATCH_UMSK 0x8540 2200c88a02eSAlex Deucher #define SCRATCH_ADDR 0x8544 2210c88a02eSAlex Deucher #define CP_SEM_WAIT_TIMER 0x85BC 2220c88a02eSAlex Deucher #define CP_ME_CNTL 0x86D8 2230c88a02eSAlex Deucher #define CP_ME_HALT (1 << 28) 2240c88a02eSAlex Deucher #define CP_PFP_HALT (1 << 26) 2250c88a02eSAlex Deucher #define CP_RB2_RPTR 0x86f8 2260c88a02eSAlex Deucher #define CP_RB1_RPTR 0x86fc 2270c88a02eSAlex Deucher #define CP_RB0_RPTR 0x8700 2280c88a02eSAlex Deucher #define CP_RB_WPTR_DELAY 0x8704 229fecf1d07SAlex Deucher #define CP_MEQ_THRESHOLDS 0x8764 230fecf1d07SAlex Deucher #define MEQ1_START(x) ((x) << 0) 231fecf1d07SAlex Deucher #define MEQ2_START(x) ((x) << 8) 232fecf1d07SAlex Deucher #define CP_PERFMON_CNTL 0x87FC 233fecf1d07SAlex Deucher 234fecf1d07SAlex Deucher #define VGT_CACHE_INVALIDATION 0x88C4 235fecf1d07SAlex Deucher #define CACHE_INVALIDATION(x) ((x) << 0) 236fecf1d07SAlex Deucher #define VC_ONLY 0 237fecf1d07SAlex Deucher #define TC_ONLY 1 238fecf1d07SAlex Deucher #define VC_AND_TC 2 239fecf1d07SAlex Deucher #define AUTO_INVLD_EN(x) ((x) << 6) 240fecf1d07SAlex Deucher #define NO_AUTO 0 241fecf1d07SAlex Deucher #define ES_AUTO 1 242fecf1d07SAlex Deucher #define GS_AUTO 2 243fecf1d07SAlex Deucher #define ES_AND_GS_AUTO 3 244fecf1d07SAlex Deucher #define VGT_GS_VERTEX_REUSE 0x88D4 245fecf1d07SAlex Deucher 246fecf1d07SAlex Deucher #define CC_GC_SHADER_PIPE_CONFIG 0x8950 247fecf1d07SAlex Deucher #define GC_USER_SHADER_PIPE_CONFIG 0x8954 248fecf1d07SAlex Deucher #define INACTIVE_QD_PIPES(x) ((x) << 8) 249fecf1d07SAlex Deucher #define INACTIVE_QD_PIPES_MASK 0x0000FF00 250fecf1d07SAlex Deucher #define INACTIVE_QD_PIPES_SHIFT 8 251fecf1d07SAlex Deucher #define INACTIVE_SIMDS(x) ((x) << 16) 252fecf1d07SAlex Deucher #define INACTIVE_SIMDS_MASK 0xFFFF0000 253fecf1d07SAlex Deucher #define INACTIVE_SIMDS_SHIFT 16 254fecf1d07SAlex Deucher 255fecf1d07SAlex Deucher #define VGT_PRIMITIVE_TYPE 0x8958 256fecf1d07SAlex Deucher #define VGT_NUM_INSTANCES 0x8974 257fecf1d07SAlex Deucher #define VGT_TF_RING_SIZE 0x8988 258fecf1d07SAlex Deucher #define VGT_OFFCHIP_LDS_BASE 0x89b4 259fecf1d07SAlex Deucher 260fecf1d07SAlex Deucher #define PA_SC_LINE_STIPPLE_STATE 0x8B10 261fecf1d07SAlex Deucher #define PA_CL_ENHANCE 0x8A14 262fecf1d07SAlex Deucher #define CLIP_VTX_REORDER_ENA (1 << 0) 263fecf1d07SAlex Deucher #define NUM_CLIP_SEQ(x) ((x) << 1) 264fecf1d07SAlex Deucher #define PA_SC_FIFO_SIZE 0x8BCC 265fecf1d07SAlex Deucher #define SC_PRIM_FIFO_SIZE(x) ((x) << 0) 266fecf1d07SAlex Deucher #define SC_HIZ_TILE_FIFO_SIZE(x) ((x) << 12) 267fecf1d07SAlex Deucher #define SC_EARLYZ_TILE_FIFO_SIZE(x) ((x) << 20) 268fecf1d07SAlex Deucher #define PA_SC_FORCE_EOV_MAX_CNTS 0x8B24 269fecf1d07SAlex Deucher #define FORCE_EOV_MAX_CLK_CNT(x) ((x) << 0) 270fecf1d07SAlex Deucher #define FORCE_EOV_MAX_REZ_CNT(x) ((x) << 16) 271fecf1d07SAlex Deucher 272fecf1d07SAlex Deucher #define SQ_CONFIG 0x8C00 273fecf1d07SAlex Deucher #define VC_ENABLE (1 << 0) 274fecf1d07SAlex Deucher #define EXPORT_SRC_C (1 << 1) 275fecf1d07SAlex Deucher #define GFX_PRIO(x) ((x) << 2) 276fecf1d07SAlex Deucher #define CS1_PRIO(x) ((x) << 4) 277fecf1d07SAlex Deucher #define CS2_PRIO(x) ((x) << 6) 278fecf1d07SAlex Deucher #define SQ_GPR_RESOURCE_MGMT_1 0x8C04 279fecf1d07SAlex Deucher #define NUM_PS_GPRS(x) ((x) << 0) 280fecf1d07SAlex Deucher #define NUM_VS_GPRS(x) ((x) << 16) 281fecf1d07SAlex Deucher #define NUM_CLAUSE_TEMP_GPRS(x) ((x) << 28) 282fecf1d07SAlex Deucher #define SQ_ESGS_RING_SIZE 0x8c44 283fecf1d07SAlex Deucher #define SQ_GSVS_RING_SIZE 0x8c4c 284fecf1d07SAlex Deucher #define SQ_ESTMP_RING_BASE 0x8c50 285fecf1d07SAlex Deucher #define SQ_ESTMP_RING_SIZE 0x8c54 286fecf1d07SAlex Deucher #define SQ_GSTMP_RING_BASE 0x8c58 287fecf1d07SAlex Deucher #define SQ_GSTMP_RING_SIZE 0x8c5c 288fecf1d07SAlex Deucher #define SQ_VSTMP_RING_BASE 0x8c60 289fecf1d07SAlex Deucher #define SQ_VSTMP_RING_SIZE 0x8c64 290fecf1d07SAlex Deucher #define SQ_PSTMP_RING_BASE 0x8c68 291fecf1d07SAlex Deucher #define SQ_PSTMP_RING_SIZE 0x8c6c 292fecf1d07SAlex Deucher #define SQ_MS_FIFO_SIZES 0x8CF0 293fecf1d07SAlex Deucher #define CACHE_FIFO_SIZE(x) ((x) << 0) 294fecf1d07SAlex Deucher #define FETCH_FIFO_HIWATER(x) ((x) << 8) 295fecf1d07SAlex Deucher #define DONE_FIFO_HIWATER(x) ((x) << 16) 296fecf1d07SAlex Deucher #define ALU_UPDATE_FIFO_HIWATER(x) ((x) << 24) 297fecf1d07SAlex Deucher #define SQ_LSTMP_RING_BASE 0x8e10 298fecf1d07SAlex Deucher #define SQ_LSTMP_RING_SIZE 0x8e14 299fecf1d07SAlex Deucher #define SQ_HSTMP_RING_BASE 0x8e18 300fecf1d07SAlex Deucher #define SQ_HSTMP_RING_SIZE 0x8e1c 301fecf1d07SAlex Deucher #define SQ_DYN_GPR_CNTL_PS_FLUSH_REQ 0x8D8C 302fecf1d07SAlex Deucher #define DYN_GPR_ENABLE (1 << 8) 303fecf1d07SAlex Deucher #define SQ_CONST_MEM_BASE 0x8df8 304fecf1d07SAlex Deucher 305fecf1d07SAlex Deucher #define SX_EXPORT_BUFFER_SIZES 0x900C 306fecf1d07SAlex Deucher #define COLOR_BUFFER_SIZE(x) ((x) << 0) 307fecf1d07SAlex Deucher #define POSITION_BUFFER_SIZE(x) ((x) << 8) 308fecf1d07SAlex Deucher #define SMX_BUFFER_SIZE(x) ((x) << 16) 309fecf1d07SAlex Deucher #define SX_DEBUG_1 0x9058 310fecf1d07SAlex Deucher #define ENABLE_NEW_SMX_ADDRESS (1 << 16) 311fecf1d07SAlex Deucher 312fecf1d07SAlex Deucher #define SPI_CONFIG_CNTL 0x9100 313fecf1d07SAlex Deucher #define GPR_WRITE_PRIORITY(x) ((x) << 0) 314fecf1d07SAlex Deucher #define SPI_CONFIG_CNTL_1 0x913C 315fecf1d07SAlex Deucher #define VTX_DONE_DELAY(x) ((x) << 0) 316fecf1d07SAlex Deucher #define INTERP_ONE_PRIM_PER_ROW (1 << 4) 317fecf1d07SAlex Deucher #define CRC_SIMD_ID_WADDR_DISABLE (1 << 8) 318fecf1d07SAlex Deucher 319fecf1d07SAlex Deucher #define CGTS_TCC_DISABLE 0x9148 320fecf1d07SAlex Deucher #define CGTS_USER_TCC_DISABLE 0x914C 321fecf1d07SAlex Deucher #define TCC_DISABLE_MASK 0xFFFF0000 322fecf1d07SAlex Deucher #define TCC_DISABLE_SHIFT 16 3232498c41eSAlex Deucher #define CGTS_SM_CTRL_REG 0x9150 324fecf1d07SAlex Deucher #define OVERRIDE (1 << 21) 325fecf1d07SAlex Deucher 326fecf1d07SAlex Deucher #define TA_CNTL_AUX 0x9508 327fecf1d07SAlex Deucher #define DISABLE_CUBE_WRAP (1 << 0) 328fecf1d07SAlex Deucher #define DISABLE_CUBE_ANISO (1 << 1) 329fecf1d07SAlex Deucher 330fecf1d07SAlex Deucher #define TCP_CHAN_STEER_LO 0x960c 331fecf1d07SAlex Deucher #define TCP_CHAN_STEER_HI 0x9610 332fecf1d07SAlex Deucher 333fecf1d07SAlex Deucher #define CC_RB_BACKEND_DISABLE 0x98F4 334fecf1d07SAlex Deucher #define BACKEND_DISABLE(x) ((x) << 16) 335fecf1d07SAlex Deucher #define GB_ADDR_CONFIG 0x98F8 336fecf1d07SAlex Deucher #define NUM_PIPES(x) ((x) << 0) 337fecf1d07SAlex Deucher #define NUM_PIPES_MASK 0x00000007 338fecf1d07SAlex Deucher #define NUM_PIPES_SHIFT 0 339fecf1d07SAlex Deucher #define PIPE_INTERLEAVE_SIZE(x) ((x) << 4) 340fecf1d07SAlex Deucher #define PIPE_INTERLEAVE_SIZE_MASK 0x00000070 341fecf1d07SAlex Deucher #define PIPE_INTERLEAVE_SIZE_SHIFT 4 342fecf1d07SAlex Deucher #define BANK_INTERLEAVE_SIZE(x) ((x) << 8) 343fecf1d07SAlex Deucher #define NUM_SHADER_ENGINES(x) ((x) << 12) 344fecf1d07SAlex Deucher #define NUM_SHADER_ENGINES_MASK 0x00003000 345fecf1d07SAlex Deucher #define NUM_SHADER_ENGINES_SHIFT 12 346fecf1d07SAlex Deucher #define SHADER_ENGINE_TILE_SIZE(x) ((x) << 16) 347fecf1d07SAlex Deucher #define SHADER_ENGINE_TILE_SIZE_MASK 0x00070000 348fecf1d07SAlex Deucher #define SHADER_ENGINE_TILE_SIZE_SHIFT 16 349fecf1d07SAlex Deucher #define NUM_GPUS(x) ((x) << 20) 350fecf1d07SAlex Deucher #define NUM_GPUS_MASK 0x00700000 351fecf1d07SAlex Deucher #define NUM_GPUS_SHIFT 20 352fecf1d07SAlex Deucher #define MULTI_GPU_TILE_SIZE(x) ((x) << 24) 353fecf1d07SAlex Deucher #define MULTI_GPU_TILE_SIZE_MASK 0x03000000 354fecf1d07SAlex Deucher #define MULTI_GPU_TILE_SIZE_SHIFT 24 355fecf1d07SAlex Deucher #define ROW_SIZE(x) ((x) << 28) 356bb92091aSAlex Deucher #define ROW_SIZE_MASK 0x30000000 357fecf1d07SAlex Deucher #define ROW_SIZE_SHIFT 28 358fecf1d07SAlex Deucher #define NUM_LOWER_PIPES(x) ((x) << 30) 359fecf1d07SAlex Deucher #define NUM_LOWER_PIPES_MASK 0x40000000 360fecf1d07SAlex Deucher #define NUM_LOWER_PIPES_SHIFT 30 361fecf1d07SAlex Deucher #define GB_BACKEND_MAP 0x98FC 362fecf1d07SAlex Deucher 363fecf1d07SAlex Deucher #define CB_PERF_CTR0_SEL_0 0x9A20 364fecf1d07SAlex Deucher #define CB_PERF_CTR0_SEL_1 0x9A24 365fecf1d07SAlex Deucher #define CB_PERF_CTR1_SEL_0 0x9A28 366fecf1d07SAlex Deucher #define CB_PERF_CTR1_SEL_1 0x9A2C 367fecf1d07SAlex Deucher #define CB_PERF_CTR2_SEL_0 0x9A30 368fecf1d07SAlex Deucher #define CB_PERF_CTR2_SEL_1 0x9A34 369fecf1d07SAlex Deucher #define CB_PERF_CTR3_SEL_0 0x9A38 370fecf1d07SAlex Deucher #define CB_PERF_CTR3_SEL_1 0x9A3C 371fecf1d07SAlex Deucher 372fecf1d07SAlex Deucher #define GC_USER_RB_BACKEND_DISABLE 0x9B7C 373fecf1d07SAlex Deucher #define BACKEND_DISABLE_MASK 0x00FF0000 374fecf1d07SAlex Deucher #define BACKEND_DISABLE_SHIFT 16 375fecf1d07SAlex Deucher 376fecf1d07SAlex Deucher #define SMX_DC_CTL0 0xA020 377fecf1d07SAlex Deucher #define USE_HASH_FUNCTION (1 << 0) 378fecf1d07SAlex Deucher #define NUMBER_OF_SETS(x) ((x) << 1) 379fecf1d07SAlex Deucher #define FLUSH_ALL_ON_EVENT (1 << 10) 380fecf1d07SAlex Deucher #define STALL_ON_EVENT (1 << 11) 381fecf1d07SAlex Deucher #define SMX_EVENT_CTL 0xA02C 382fecf1d07SAlex Deucher #define ES_FLUSH_CTL(x) ((x) << 0) 383fecf1d07SAlex Deucher #define GS_FLUSH_CTL(x) ((x) << 3) 384fecf1d07SAlex Deucher #define ACK_FLUSH_CTL(x) ((x) << 6) 385fecf1d07SAlex Deucher #define SYNC_FLUSH_CTL (1 << 8) 386fecf1d07SAlex Deucher 3870c88a02eSAlex Deucher #define CP_RB0_BASE 0xC100 3880c88a02eSAlex Deucher #define CP_RB0_CNTL 0xC104 3890c88a02eSAlex Deucher #define RB_BUFSZ(x) ((x) << 0) 3900c88a02eSAlex Deucher #define RB_BLKSZ(x) ((x) << 8) 3910c88a02eSAlex Deucher #define RB_NO_UPDATE (1 << 27) 3920c88a02eSAlex Deucher #define RB_RPTR_WR_ENA (1 << 31) 3930c88a02eSAlex Deucher #define BUF_SWAP_32BIT (2 << 16) 3940c88a02eSAlex Deucher #define CP_RB0_RPTR_ADDR 0xC10C 3950c88a02eSAlex Deucher #define CP_RB0_RPTR_ADDR_HI 0xC110 3960c88a02eSAlex Deucher #define CP_RB0_WPTR 0xC114 3970c88a02eSAlex Deucher #define CP_RB1_BASE 0xC180 3980c88a02eSAlex Deucher #define CP_RB1_CNTL 0xC184 3990c88a02eSAlex Deucher #define CP_RB1_RPTR_ADDR 0xC188 4000c88a02eSAlex Deucher #define CP_RB1_RPTR_ADDR_HI 0xC18C 4010c88a02eSAlex Deucher #define CP_RB1_WPTR 0xC190 4020c88a02eSAlex Deucher #define CP_RB2_BASE 0xC194 4030c88a02eSAlex Deucher #define CP_RB2_CNTL 0xC198 4040c88a02eSAlex Deucher #define CP_RB2_RPTR_ADDR 0xC19C 4050c88a02eSAlex Deucher #define CP_RB2_RPTR_ADDR_HI 0xC1A0 4060c88a02eSAlex Deucher #define CP_RB2_WPTR 0xC1A4 4070c88a02eSAlex Deucher #define CP_PFP_UCODE_ADDR 0xC150 4080c88a02eSAlex Deucher #define CP_PFP_UCODE_DATA 0xC154 4090c88a02eSAlex Deucher #define CP_ME_RAM_RADDR 0xC158 4100c88a02eSAlex Deucher #define CP_ME_RAM_WADDR 0xC15C 4110c88a02eSAlex Deucher #define CP_ME_RAM_DATA 0xC160 4120c88a02eSAlex Deucher #define CP_DEBUG 0xC1FC 4130c88a02eSAlex Deucher 414*b40e7e16SAlex Deucher #define VGT_EVENT_INITIATOR 0x28a90 415*b40e7e16SAlex Deucher # define CACHE_FLUSH_AND_INV_EVENT_TS (0x14 << 0) 416*b40e7e16SAlex Deucher # define CACHE_FLUSH_AND_INV_EVENT (0x16 << 0) 417*b40e7e16SAlex Deucher 4180c88a02eSAlex Deucher /* 4190c88a02eSAlex Deucher * PM4 4200c88a02eSAlex Deucher */ 4210c88a02eSAlex Deucher #define PACKET_TYPE0 0 4220c88a02eSAlex Deucher #define PACKET_TYPE1 1 4230c88a02eSAlex Deucher #define PACKET_TYPE2 2 4240c88a02eSAlex Deucher #define PACKET_TYPE3 3 4250c88a02eSAlex Deucher 4260c88a02eSAlex Deucher #define CP_PACKET_GET_TYPE(h) (((h) >> 30) & 3) 4270c88a02eSAlex Deucher #define CP_PACKET_GET_COUNT(h) (((h) >> 16) & 0x3FFF) 4280c88a02eSAlex Deucher #define CP_PACKET0_GET_REG(h) (((h) & 0xFFFF) << 2) 4290c88a02eSAlex Deucher #define CP_PACKET3_GET_OPCODE(h) (((h) >> 8) & 0xFF) 4300c88a02eSAlex Deucher #define PACKET0(reg, n) ((PACKET_TYPE0 << 30) | \ 4310c88a02eSAlex Deucher (((reg) >> 2) & 0xFFFF) | \ 4320c88a02eSAlex Deucher ((n) & 0x3FFF) << 16) 4330c88a02eSAlex Deucher #define CP_PACKET2 0x80000000 4340c88a02eSAlex Deucher #define PACKET2_PAD_SHIFT 0 4350c88a02eSAlex Deucher #define PACKET2_PAD_MASK (0x3fffffff << 0) 4360c88a02eSAlex Deucher 4370c88a02eSAlex Deucher #define PACKET2(v) (CP_PACKET2 | REG_SET(PACKET2_PAD, (v))) 4380c88a02eSAlex Deucher 4390c88a02eSAlex Deucher #define PACKET3(op, n) ((PACKET_TYPE3 << 30) | \ 4400c88a02eSAlex Deucher (((op) & 0xFF) << 8) | \ 4410c88a02eSAlex Deucher ((n) & 0x3FFF) << 16) 4420c88a02eSAlex Deucher 4430c88a02eSAlex Deucher /* Packet 3 types */ 4440c88a02eSAlex Deucher #define PACKET3_NOP 0x10 4450c88a02eSAlex Deucher #define PACKET3_SET_BASE 0x11 4460c88a02eSAlex Deucher #define PACKET3_CLEAR_STATE 0x12 4470c88a02eSAlex Deucher #define PACKET3_INDEX_BUFFER_SIZE 0x13 4480c88a02eSAlex Deucher #define PACKET3_DEALLOC_STATE 0x14 4490c88a02eSAlex Deucher #define PACKET3_DISPATCH_DIRECT 0x15 4500c88a02eSAlex Deucher #define PACKET3_DISPATCH_INDIRECT 0x16 4510c88a02eSAlex Deucher #define PACKET3_INDIRECT_BUFFER_END 0x17 4520c88a02eSAlex Deucher #define PACKET3_SET_PREDICATION 0x20 4530c88a02eSAlex Deucher #define PACKET3_REG_RMW 0x21 4540c88a02eSAlex Deucher #define PACKET3_COND_EXEC 0x22 4550c88a02eSAlex Deucher #define PACKET3_PRED_EXEC 0x23 4560c88a02eSAlex Deucher #define PACKET3_DRAW_INDIRECT 0x24 4570c88a02eSAlex Deucher #define PACKET3_DRAW_INDEX_INDIRECT 0x25 4580c88a02eSAlex Deucher #define PACKET3_INDEX_BASE 0x26 4590c88a02eSAlex Deucher #define PACKET3_DRAW_INDEX_2 0x27 4600c88a02eSAlex Deucher #define PACKET3_CONTEXT_CONTROL 0x28 4610c88a02eSAlex Deucher #define PACKET3_DRAW_INDEX_OFFSET 0x29 4620c88a02eSAlex Deucher #define PACKET3_INDEX_TYPE 0x2A 4630c88a02eSAlex Deucher #define PACKET3_DRAW_INDEX 0x2B 4640c88a02eSAlex Deucher #define PACKET3_DRAW_INDEX_AUTO 0x2D 4650c88a02eSAlex Deucher #define PACKET3_DRAW_INDEX_IMMD 0x2E 4660c88a02eSAlex Deucher #define PACKET3_NUM_INSTANCES 0x2F 4670c88a02eSAlex Deucher #define PACKET3_DRAW_INDEX_MULTI_AUTO 0x30 4680c88a02eSAlex Deucher #define PACKET3_INDIRECT_BUFFER 0x32 4690c88a02eSAlex Deucher #define PACKET3_STRMOUT_BUFFER_UPDATE 0x34 4700c88a02eSAlex Deucher #define PACKET3_DRAW_INDEX_OFFSET_2 0x35 4710c88a02eSAlex Deucher #define PACKET3_DRAW_INDEX_MULTI_ELEMENT 0x36 4720c88a02eSAlex Deucher #define PACKET3_WRITE_DATA 0x37 4730c88a02eSAlex Deucher #define PACKET3_MEM_SEMAPHORE 0x39 4740c88a02eSAlex Deucher #define PACKET3_MPEG_INDEX 0x3A 4750c88a02eSAlex Deucher #define PACKET3_WAIT_REG_MEM 0x3C 4760c88a02eSAlex Deucher #define PACKET3_MEM_WRITE 0x3D 4770c88a02eSAlex Deucher #define PACKET3_SURFACE_SYNC 0x43 4780c88a02eSAlex Deucher # define PACKET3_CB0_DEST_BASE_ENA (1 << 6) 4790c88a02eSAlex Deucher # define PACKET3_CB1_DEST_BASE_ENA (1 << 7) 4800c88a02eSAlex Deucher # define PACKET3_CB2_DEST_BASE_ENA (1 << 8) 4810c88a02eSAlex Deucher # define PACKET3_CB3_DEST_BASE_ENA (1 << 9) 4820c88a02eSAlex Deucher # define PACKET3_CB4_DEST_BASE_ENA (1 << 10) 4830c88a02eSAlex Deucher # define PACKET3_CB5_DEST_BASE_ENA (1 << 11) 4840c88a02eSAlex Deucher # define PACKET3_CB6_DEST_BASE_ENA (1 << 12) 4850c88a02eSAlex Deucher # define PACKET3_CB7_DEST_BASE_ENA (1 << 13) 4860c88a02eSAlex Deucher # define PACKET3_DB_DEST_BASE_ENA (1 << 14) 4870c88a02eSAlex Deucher # define PACKET3_CB8_DEST_BASE_ENA (1 << 15) 4880c88a02eSAlex Deucher # define PACKET3_CB9_DEST_BASE_ENA (1 << 16) 4890c88a02eSAlex Deucher # define PACKET3_CB10_DEST_BASE_ENA (1 << 17) 4900c88a02eSAlex Deucher # define PACKET3_CB11_DEST_BASE_ENA (1 << 18) 4910c88a02eSAlex Deucher # define PACKET3_FULL_CACHE_ENA (1 << 20) 4920c88a02eSAlex Deucher # define PACKET3_TC_ACTION_ENA (1 << 23) 4930c88a02eSAlex Deucher # define PACKET3_CB_ACTION_ENA (1 << 25) 4940c88a02eSAlex Deucher # define PACKET3_DB_ACTION_ENA (1 << 26) 4950c88a02eSAlex Deucher # define PACKET3_SH_ACTION_ENA (1 << 27) 4960c88a02eSAlex Deucher # define PACKET3_SX_ACTION_ENA (1 << 28) 4970c88a02eSAlex Deucher #define PACKET3_ME_INITIALIZE 0x44 4980c88a02eSAlex Deucher #define PACKET3_ME_INITIALIZE_DEVICE_ID(x) ((x) << 16) 4990c88a02eSAlex Deucher #define PACKET3_COND_WRITE 0x45 5000c88a02eSAlex Deucher #define PACKET3_EVENT_WRITE 0x46 501*b40e7e16SAlex Deucher #define EVENT_TYPE(x) ((x) << 0) 502*b40e7e16SAlex Deucher #define EVENT_INDEX(x) ((x) << 8) 503*b40e7e16SAlex Deucher /* 0 - any non-TS event 504*b40e7e16SAlex Deucher * 1 - ZPASS_DONE 505*b40e7e16SAlex Deucher * 2 - SAMPLE_PIPELINESTAT 506*b40e7e16SAlex Deucher * 3 - SAMPLE_STREAMOUTSTAT* 507*b40e7e16SAlex Deucher * 4 - *S_PARTIAL_FLUSH 508*b40e7e16SAlex Deucher * 5 - TS events 509*b40e7e16SAlex Deucher */ 5100c88a02eSAlex Deucher #define PACKET3_EVENT_WRITE_EOP 0x47 511*b40e7e16SAlex Deucher #define DATA_SEL(x) ((x) << 29) 512*b40e7e16SAlex Deucher /* 0 - discard 513*b40e7e16SAlex Deucher * 1 - send low 32bit data 514*b40e7e16SAlex Deucher * 2 - send 64bit data 515*b40e7e16SAlex Deucher * 3 - send 64bit counter value 516*b40e7e16SAlex Deucher */ 517*b40e7e16SAlex Deucher #define INT_SEL(x) ((x) << 24) 518*b40e7e16SAlex Deucher /* 0 - none 519*b40e7e16SAlex Deucher * 1 - interrupt only (DATA_SEL = 0) 520*b40e7e16SAlex Deucher * 2 - interrupt when data write is confirmed 521*b40e7e16SAlex Deucher */ 5220c88a02eSAlex Deucher #define PACKET3_EVENT_WRITE_EOS 0x48 5230c88a02eSAlex Deucher #define PACKET3_PREAMBLE_CNTL 0x4A 5240c88a02eSAlex Deucher # define PACKET3_PREAMBLE_BEGIN_CLEAR_STATE (2 << 28) 5250c88a02eSAlex Deucher # define PACKET3_PREAMBLE_END_CLEAR_STATE (3 << 28) 5260c88a02eSAlex Deucher #define PACKET3_ALU_PS_CONST_BUFFER_COPY 0x4C 5270c88a02eSAlex Deucher #define PACKET3_ALU_VS_CONST_BUFFER_COPY 0x4D 5280c88a02eSAlex Deucher #define PACKET3_ALU_PS_CONST_UPDATE 0x4E 5290c88a02eSAlex Deucher #define PACKET3_ALU_VS_CONST_UPDATE 0x4F 5300c88a02eSAlex Deucher #define PACKET3_ONE_REG_WRITE 0x57 5310c88a02eSAlex Deucher #define PACKET3_SET_CONFIG_REG 0x68 5320c88a02eSAlex Deucher #define PACKET3_SET_CONFIG_REG_START 0x00008000 5330c88a02eSAlex Deucher #define PACKET3_SET_CONFIG_REG_END 0x0000ac00 5340c88a02eSAlex Deucher #define PACKET3_SET_CONTEXT_REG 0x69 5350c88a02eSAlex Deucher #define PACKET3_SET_CONTEXT_REG_START 0x00028000 5360c88a02eSAlex Deucher #define PACKET3_SET_CONTEXT_REG_END 0x00029000 5370c88a02eSAlex Deucher #define PACKET3_SET_ALU_CONST 0x6A 5380c88a02eSAlex Deucher /* alu const buffers only; no reg file */ 5390c88a02eSAlex Deucher #define PACKET3_SET_BOOL_CONST 0x6B 5400c88a02eSAlex Deucher #define PACKET3_SET_BOOL_CONST_START 0x0003a500 5410c88a02eSAlex Deucher #define PACKET3_SET_BOOL_CONST_END 0x0003a518 5420c88a02eSAlex Deucher #define PACKET3_SET_LOOP_CONST 0x6C 5430c88a02eSAlex Deucher #define PACKET3_SET_LOOP_CONST_START 0x0003a200 5440c88a02eSAlex Deucher #define PACKET3_SET_LOOP_CONST_END 0x0003a500 5450c88a02eSAlex Deucher #define PACKET3_SET_RESOURCE 0x6D 5460c88a02eSAlex Deucher #define PACKET3_SET_RESOURCE_START 0x00030000 5470c88a02eSAlex Deucher #define PACKET3_SET_RESOURCE_END 0x00038000 5480c88a02eSAlex Deucher #define PACKET3_SET_SAMPLER 0x6E 5490c88a02eSAlex Deucher #define PACKET3_SET_SAMPLER_START 0x0003c000 5500c88a02eSAlex Deucher #define PACKET3_SET_SAMPLER_END 0x0003c600 5510c88a02eSAlex Deucher #define PACKET3_SET_CTL_CONST 0x6F 5520c88a02eSAlex Deucher #define PACKET3_SET_CTL_CONST_START 0x0003cff0 5530c88a02eSAlex Deucher #define PACKET3_SET_CTL_CONST_END 0x0003ff0c 5540c88a02eSAlex Deucher #define PACKET3_SET_RESOURCE_OFFSET 0x70 5550c88a02eSAlex Deucher #define PACKET3_SET_ALU_CONST_VS 0x71 5560c88a02eSAlex Deucher #define PACKET3_SET_ALU_CONST_DI 0x72 5570c88a02eSAlex Deucher #define PACKET3_SET_CONTEXT_REG_INDIRECT 0x73 5580c88a02eSAlex Deucher #define PACKET3_SET_RESOURCE_INDIRECT 0x74 5590c88a02eSAlex Deucher #define PACKET3_SET_APPEND_CNT 0x75 5600c88a02eSAlex Deucher 5610af62b01SAlex Deucher #endif 5620af62b01SAlex Deucher 563