1 /* 2 * Copyright (C) 2013, NVIDIA Corporation. All rights reserved. 3 * 4 * Permission is hereby granted, free of charge, to any person obtaining a 5 * copy of this software and associated documentation files (the "Software"), 6 * to deal in the Software without restriction, including without limitation 7 * the rights to use, copy, modify, merge, publish, distribute, sub license, 8 * and/or sell copies of the Software, and to permit persons to whom the 9 * Software is furnished to do so, subject to the following conditions: 10 * 11 * The above copyright notice and this permission notice (including the 12 * next paragraph) shall be included in all copies or substantial portions 13 * of the Software. 14 * 15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR 16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, 17 * FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT. IN NO EVENT SHALL 18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER 19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING 20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER 21 * DEALINGS IN THE SOFTWARE. 22 */ 23 24 #include <linux/debugfs.h> 25 #include <linux/delay.h> 26 #include <linux/gpio/consumer.h> 27 #include <linux/iopoll.h> 28 #include <linux/module.h> 29 #include <linux/of_platform.h> 30 #include <linux/platform_device.h> 31 #include <linux/pm_runtime.h> 32 #include <linux/regulator/consumer.h> 33 34 #include <video/display_timing.h> 35 #include <video/of_display_timing.h> 36 #include <video/videomode.h> 37 38 #include <drm/display/drm_dp_aux_bus.h> 39 #include <drm/display/drm_dp_helper.h> 40 #include <drm/drm_crtc.h> 41 #include <drm/drm_device.h> 42 #include <drm/drm_edid.h> 43 #include <drm/drm_panel.h> 44 45 /** 46 * struct panel_delay - Describes delays for a simple panel. 47 */ 48 struct panel_delay { 49 /** 50 * @hpd_reliable: Time for HPD to be reliable 51 * 52 * The time (in milliseconds) that it takes after powering the panel 53 * before the HPD signal is reliable. Ideally this is 0 but some panels, 54 * board designs, or bad pulldown configs can cause a glitch here. 55 * 56 * NOTE: on some old panel data this number appears to be much too big. 57 * Presumably some old panels simply didn't have HPD hooked up and put 58 * the hpd_absent here because this field predates the 59 * hpd_absent. While that works, it's non-ideal. 60 */ 61 unsigned int hpd_reliable; 62 63 /** 64 * @hpd_absent: Time to wait if HPD isn't hooked up. 65 * 66 * Add this to the prepare delay if we know Hot Plug Detect isn't used. 67 * 68 * This is T3-max on eDP timing diagrams or the delay from power on 69 * until HPD is guaranteed to be asserted. 70 */ 71 unsigned int hpd_absent; 72 73 /** 74 * @powered_on_to_enable: Time between panel powered on and enable. 75 * 76 * The minimum time, in milliseconds, that needs to have passed 77 * between when panel powered on and enable may begin. 78 * 79 * This is (T3+T4+T5+T6+T8)-min on eDP timing diagrams or after the 80 * power supply enabled until we can turn the backlight on and see 81 * valid data. 82 * 83 * This doesn't normally need to be set if timings are already met by 84 * prepare_to_enable or enable. 85 */ 86 unsigned int powered_on_to_enable; 87 88 /** 89 * @prepare_to_enable: Time between prepare and enable. 90 * 91 * The minimum time, in milliseconds, that needs to have passed 92 * between when prepare finished and enable may begin. If at 93 * enable time less time has passed since prepare finished, 94 * the driver waits for the remaining time. 95 * 96 * If a fixed enable delay is also specified, we'll start 97 * counting before delaying for the fixed delay. 98 * 99 * If a fixed prepare delay is also specified, we won't start 100 * counting until after the fixed delay. We can't overlap this 101 * fixed delay with the min time because the fixed delay 102 * doesn't happen at the end of the function if a HPD GPIO was 103 * specified. 104 * 105 * In other words: 106 * prepare() 107 * ... 108 * // do fixed prepare delay 109 * // wait for HPD GPIO if applicable 110 * // start counting for prepare_to_enable 111 * 112 * enable() 113 * // do fixed enable delay 114 * // enforce prepare_to_enable min time 115 * 116 * This is not specified in a standard way on eDP timing diagrams. 117 * It is effectively the time from HPD going high till you can 118 * turn on the backlight. 119 */ 120 unsigned int prepare_to_enable; 121 122 /** 123 * @enable: Time for the panel to display a valid frame. 124 * 125 * The time (in milliseconds) that it takes for the panel to 126 * display the first valid frame after starting to receive 127 * video data. 128 * 129 * This is (T6-min + max(T7-max, T8-min)) on eDP timing diagrams or 130 * the delay after link training finishes until we can turn the 131 * backlight on and see valid data. 132 */ 133 unsigned int enable; 134 135 /** 136 * @disable: Time for the panel to turn the display off. 137 * 138 * The time (in milliseconds) that it takes for the panel to 139 * turn the display off (no content is visible). 140 * 141 * This is T9-min (delay from backlight off to end of valid video 142 * data) on eDP timing diagrams. It is not common to set. 143 */ 144 unsigned int disable; 145 146 /** 147 * @unprepare: Time to power down completely. 148 * 149 * The time (in milliseconds) that it takes for the panel 150 * to power itself down completely. 151 * 152 * This time is used to prevent a future "prepare" from 153 * starting until at least this many milliseconds has passed. 154 * If at prepare time less time has passed since unprepare 155 * finished, the driver waits for the remaining time. 156 * 157 * This is T12-min on eDP timing diagrams. 158 */ 159 unsigned int unprepare; 160 }; 161 162 /** 163 * struct panel_desc - Describes a simple panel. 164 */ 165 struct panel_desc { 166 /** 167 * @modes: Pointer to array of fixed modes appropriate for this panel. 168 * 169 * If only one mode then this can just be the address of the mode. 170 * NOTE: cannot be used with "timings" and also if this is specified 171 * then you cannot override the mode in the device tree. 172 */ 173 const struct drm_display_mode *modes; 174 175 /** @num_modes: Number of elements in modes array. */ 176 unsigned int num_modes; 177 178 /** 179 * @timings: Pointer to array of display timings 180 * 181 * NOTE: cannot be used with "modes" and also these will be used to 182 * validate a device tree override if one is present. 183 */ 184 const struct display_timing *timings; 185 186 /** @num_timings: Number of elements in timings array. */ 187 unsigned int num_timings; 188 189 /** @bpc: Bits per color. */ 190 unsigned int bpc; 191 192 /** @size: Structure containing the physical size of this panel. */ 193 struct { 194 /** 195 * @size.width: Width (in mm) of the active display area. 196 */ 197 unsigned int width; 198 199 /** 200 * @size.height: Height (in mm) of the active display area. 201 */ 202 unsigned int height; 203 } size; 204 205 /** @delay: Structure containing various delay values for this panel. */ 206 struct panel_delay delay; 207 }; 208 209 /** 210 * struct edp_panel_entry - Maps panel ID to delay / panel name. 211 */ 212 struct edp_panel_entry { 213 /** @ident: edid identity used for panel matching. */ 214 const struct drm_edid_ident ident; 215 216 /** @delay: The power sequencing delays needed for this panel. */ 217 const struct panel_delay *delay; 218 219 /** @override_edid_mode: Override the mode obtained by edid. */ 220 const struct drm_display_mode *override_edid_mode; 221 }; 222 223 struct panel_edp { 224 struct drm_panel base; 225 bool enabled; 226 bool no_hpd; 227 228 bool prepared; 229 230 ktime_t prepared_time; 231 ktime_t powered_on_time; 232 ktime_t unprepared_time; 233 234 const struct panel_desc *desc; 235 236 struct regulator *supply; 237 struct i2c_adapter *ddc; 238 struct drm_dp_aux *aux; 239 240 struct gpio_desc *enable_gpio; 241 struct gpio_desc *hpd_gpio; 242 243 const struct edp_panel_entry *detected_panel; 244 245 struct edid *edid; 246 247 struct drm_display_mode override_mode; 248 249 enum drm_panel_orientation orientation; 250 }; 251 252 static inline struct panel_edp *to_panel_edp(struct drm_panel *panel) 253 { 254 return container_of(panel, struct panel_edp, base); 255 } 256 257 static unsigned int panel_edp_get_timings_modes(struct panel_edp *panel, 258 struct drm_connector *connector) 259 { 260 struct drm_display_mode *mode; 261 unsigned int i, num = 0; 262 263 for (i = 0; i < panel->desc->num_timings; i++) { 264 const struct display_timing *dt = &panel->desc->timings[i]; 265 struct videomode vm; 266 267 videomode_from_timing(dt, &vm); 268 mode = drm_mode_create(connector->dev); 269 if (!mode) { 270 dev_err(panel->base.dev, "failed to add mode %ux%u\n", 271 dt->hactive.typ, dt->vactive.typ); 272 continue; 273 } 274 275 drm_display_mode_from_videomode(&vm, mode); 276 277 mode->type |= DRM_MODE_TYPE_DRIVER; 278 279 if (panel->desc->num_timings == 1) 280 mode->type |= DRM_MODE_TYPE_PREFERRED; 281 282 drm_mode_probed_add(connector, mode); 283 num++; 284 } 285 286 return num; 287 } 288 289 static unsigned int panel_edp_get_display_modes(struct panel_edp *panel, 290 struct drm_connector *connector) 291 { 292 struct drm_display_mode *mode; 293 unsigned int i, num = 0; 294 295 for (i = 0; i < panel->desc->num_modes; i++) { 296 const struct drm_display_mode *m = &panel->desc->modes[i]; 297 298 mode = drm_mode_duplicate(connector->dev, m); 299 if (!mode) { 300 dev_err(panel->base.dev, "failed to add mode %ux%u@%u\n", 301 m->hdisplay, m->vdisplay, 302 drm_mode_vrefresh(m)); 303 continue; 304 } 305 306 mode->type |= DRM_MODE_TYPE_DRIVER; 307 308 if (panel->desc->num_modes == 1) 309 mode->type |= DRM_MODE_TYPE_PREFERRED; 310 311 drm_mode_set_name(mode); 312 313 drm_mode_probed_add(connector, mode); 314 num++; 315 } 316 317 return num; 318 } 319 320 static int panel_edp_override_edid_mode(struct panel_edp *panel, 321 struct drm_connector *connector, 322 const struct drm_display_mode *override_mode) 323 { 324 struct drm_display_mode *mode; 325 326 mode = drm_mode_duplicate(connector->dev, override_mode); 327 if (!mode) { 328 dev_err(panel->base.dev, "failed to add additional mode\n"); 329 return 0; 330 } 331 332 mode->type |= DRM_MODE_TYPE_DRIVER | DRM_MODE_TYPE_PREFERRED; 333 drm_mode_set_name(mode); 334 drm_mode_probed_add(connector, mode); 335 return 1; 336 } 337 338 static int panel_edp_get_non_edid_modes(struct panel_edp *panel, 339 struct drm_connector *connector) 340 { 341 struct drm_display_mode *mode; 342 bool has_override = panel->override_mode.type; 343 unsigned int num = 0; 344 345 if (!panel->desc) 346 return 0; 347 348 if (has_override) { 349 mode = drm_mode_duplicate(connector->dev, 350 &panel->override_mode); 351 if (mode) { 352 drm_mode_probed_add(connector, mode); 353 num = 1; 354 } else { 355 dev_err(panel->base.dev, "failed to add override mode\n"); 356 } 357 } 358 359 /* Only add timings if override was not there or failed to validate */ 360 if (num == 0 && panel->desc->num_timings) 361 num = panel_edp_get_timings_modes(panel, connector); 362 363 /* 364 * Only add fixed modes if timings/override added no mode. 365 * 366 * We should only ever have either the display timings specified 367 * or a fixed mode. Anything else is rather bogus. 368 */ 369 WARN_ON(panel->desc->num_timings && panel->desc->num_modes); 370 if (num == 0) 371 num = panel_edp_get_display_modes(panel, connector); 372 373 connector->display_info.bpc = panel->desc->bpc; 374 connector->display_info.width_mm = panel->desc->size.width; 375 connector->display_info.height_mm = panel->desc->size.height; 376 377 return num; 378 } 379 380 static void panel_edp_wait(ktime_t start_ktime, unsigned int min_ms) 381 { 382 ktime_t now_ktime, min_ktime; 383 384 if (!min_ms) 385 return; 386 387 min_ktime = ktime_add(start_ktime, ms_to_ktime(min_ms)); 388 now_ktime = ktime_get_boottime(); 389 390 if (ktime_before(now_ktime, min_ktime)) 391 msleep(ktime_to_ms(ktime_sub(min_ktime, now_ktime)) + 1); 392 } 393 394 static int panel_edp_disable(struct drm_panel *panel) 395 { 396 struct panel_edp *p = to_panel_edp(panel); 397 398 if (!p->enabled) 399 return 0; 400 401 if (p->desc->delay.disable) 402 msleep(p->desc->delay.disable); 403 404 p->enabled = false; 405 406 return 0; 407 } 408 409 static int panel_edp_suspend(struct device *dev) 410 { 411 struct panel_edp *p = dev_get_drvdata(dev); 412 413 drm_dp_dpcd_set_powered(p->aux, false); 414 gpiod_set_value_cansleep(p->enable_gpio, 0); 415 regulator_disable(p->supply); 416 p->unprepared_time = ktime_get_boottime(); 417 418 return 0; 419 } 420 421 static int panel_edp_unprepare(struct drm_panel *panel) 422 { 423 struct panel_edp *p = to_panel_edp(panel); 424 int ret; 425 426 /* Unpreparing when already unprepared is a no-op */ 427 if (!p->prepared) 428 return 0; 429 430 ret = pm_runtime_put_sync_suspend(panel->dev); 431 if (ret < 0) 432 return ret; 433 p->prepared = false; 434 435 return 0; 436 } 437 438 static int panel_edp_get_hpd_gpio(struct device *dev, struct panel_edp *p) 439 { 440 p->hpd_gpio = devm_gpiod_get_optional(dev, "hpd", GPIOD_IN); 441 if (IS_ERR(p->hpd_gpio)) 442 return dev_err_probe(dev, PTR_ERR(p->hpd_gpio), 443 "failed to get 'hpd' GPIO\n"); 444 445 return 0; 446 } 447 448 static bool panel_edp_can_read_hpd(struct panel_edp *p) 449 { 450 return !p->no_hpd && (p->hpd_gpio || (p->aux && p->aux->wait_hpd_asserted)); 451 } 452 453 static int panel_edp_prepare_once(struct panel_edp *p) 454 { 455 struct device *dev = p->base.dev; 456 unsigned int delay; 457 int err; 458 int hpd_asserted; 459 unsigned long hpd_wait_us; 460 461 panel_edp_wait(p->unprepared_time, p->desc->delay.unprepare); 462 463 err = regulator_enable(p->supply); 464 if (err < 0) { 465 dev_err(dev, "failed to enable supply: %d\n", err); 466 return err; 467 } 468 469 gpiod_set_value_cansleep(p->enable_gpio, 1); 470 drm_dp_dpcd_set_powered(p->aux, true); 471 472 p->powered_on_time = ktime_get_boottime(); 473 474 delay = p->desc->delay.hpd_reliable; 475 if (p->no_hpd) 476 delay = max(delay, p->desc->delay.hpd_absent); 477 if (delay) 478 msleep(delay); 479 480 if (panel_edp_can_read_hpd(p)) { 481 if (p->desc->delay.hpd_absent) 482 hpd_wait_us = p->desc->delay.hpd_absent * 1000UL; 483 else 484 hpd_wait_us = 2000000; 485 486 if (p->hpd_gpio) { 487 err = readx_poll_timeout(gpiod_get_value_cansleep, 488 p->hpd_gpio, hpd_asserted, 489 hpd_asserted, 1000, hpd_wait_us); 490 if (hpd_asserted < 0) 491 err = hpd_asserted; 492 } else { 493 err = p->aux->wait_hpd_asserted(p->aux, hpd_wait_us); 494 } 495 496 if (err) { 497 if (err != -ETIMEDOUT) 498 dev_err(dev, 499 "error waiting for hpd GPIO: %d\n", err); 500 goto error; 501 } 502 } 503 504 p->prepared_time = ktime_get_boottime(); 505 506 return 0; 507 508 error: 509 drm_dp_dpcd_set_powered(p->aux, false); 510 gpiod_set_value_cansleep(p->enable_gpio, 0); 511 regulator_disable(p->supply); 512 p->unprepared_time = ktime_get_boottime(); 513 514 return err; 515 } 516 517 /* 518 * Some panels simply don't always come up and need to be power cycled to 519 * work properly. We'll allow for a handful of retries. 520 */ 521 #define MAX_PANEL_PREPARE_TRIES 5 522 523 static int panel_edp_resume(struct device *dev) 524 { 525 struct panel_edp *p = dev_get_drvdata(dev); 526 int ret; 527 int try; 528 529 for (try = 0; try < MAX_PANEL_PREPARE_TRIES; try++) { 530 ret = panel_edp_prepare_once(p); 531 if (ret != -ETIMEDOUT) 532 break; 533 } 534 535 if (ret == -ETIMEDOUT) 536 dev_err(dev, "Prepare timeout after %d tries\n", try); 537 else if (try) 538 dev_warn(dev, "Prepare needed %d retries\n", try); 539 540 return ret; 541 } 542 543 static int panel_edp_prepare(struct drm_panel *panel) 544 { 545 struct panel_edp *p = to_panel_edp(panel); 546 int ret; 547 548 /* Preparing when already prepared is a no-op */ 549 if (p->prepared) 550 return 0; 551 552 ret = pm_runtime_get_sync(panel->dev); 553 if (ret < 0) { 554 pm_runtime_put_autosuspend(panel->dev); 555 return ret; 556 } 557 558 p->prepared = true; 559 560 return 0; 561 } 562 563 static int panel_edp_enable(struct drm_panel *panel) 564 { 565 struct panel_edp *p = to_panel_edp(panel); 566 unsigned int delay; 567 568 if (p->enabled) 569 return 0; 570 571 delay = p->desc->delay.enable; 572 573 /* 574 * If there is a "prepare_to_enable" delay then that's supposed to be 575 * the delay from HPD going high until we can turn the backlight on. 576 * However, we can only count this if HPD is readable by the panel 577 * driver. 578 * 579 * If we aren't handling the HPD pin ourselves then the best we 580 * can do is assume that HPD went high immediately before we were 581 * called (and link training took zero time). Note that "no-hpd" 582 * actually counts as handling HPD ourselves since we're doing the 583 * worst case delay (in prepare) ourselves. 584 * 585 * NOTE: if we ever end up in this "if" statement then we're 586 * guaranteed that the panel_edp_wait() call below will do no delay. 587 * It already handles that case, though, so we don't need any special 588 * code for it. 589 */ 590 if (p->desc->delay.prepare_to_enable && 591 !panel_edp_can_read_hpd(p) && !p->no_hpd) 592 delay = max(delay, p->desc->delay.prepare_to_enable); 593 594 if (delay) 595 msleep(delay); 596 597 panel_edp_wait(p->prepared_time, p->desc->delay.prepare_to_enable); 598 599 panel_edp_wait(p->powered_on_time, p->desc->delay.powered_on_to_enable); 600 601 p->enabled = true; 602 603 return 0; 604 } 605 606 static int panel_edp_get_modes(struct drm_panel *panel, 607 struct drm_connector *connector) 608 { 609 struct panel_edp *p = to_panel_edp(panel); 610 int num = 0; 611 bool has_hard_coded_modes = p->desc->num_timings || p->desc->num_modes; 612 bool has_override_edid_mode = p->detected_panel && 613 p->detected_panel != ERR_PTR(-EINVAL) && 614 p->detected_panel->override_edid_mode; 615 616 /* probe EDID if a DDC bus is available */ 617 if (p->ddc) { 618 pm_runtime_get_sync(panel->dev); 619 620 if (!p->edid) 621 p->edid = drm_get_edid(connector, p->ddc); 622 /* 623 * If both edid and hard-coded modes exists, skip edid modes to 624 * avoid multiple preferred modes. 625 */ 626 if (p->edid && !has_hard_coded_modes) { 627 if (has_override_edid_mode) { 628 /* 629 * override_edid_mode is specified. Use 630 * override_edid_mode instead of from edid. 631 */ 632 num += panel_edp_override_edid_mode(p, connector, 633 p->detected_panel->override_edid_mode); 634 } else { 635 num += drm_add_edid_modes(connector, p->edid); 636 } 637 } 638 639 pm_runtime_mark_last_busy(panel->dev); 640 pm_runtime_put_autosuspend(panel->dev); 641 } 642 643 if (has_hard_coded_modes) 644 num += panel_edp_get_non_edid_modes(p, connector); 645 else if (!num) 646 dev_warn(p->base.dev, "No display modes\n"); 647 648 /* 649 * TODO: Remove once all drm drivers call 650 * drm_connector_set_orientation_from_panel() 651 */ 652 drm_connector_set_panel_orientation(connector, p->orientation); 653 654 return num; 655 } 656 657 static int panel_edp_get_timings(struct drm_panel *panel, 658 unsigned int num_timings, 659 struct display_timing *timings) 660 { 661 struct panel_edp *p = to_panel_edp(panel); 662 unsigned int i; 663 664 if (p->desc->num_timings < num_timings) 665 num_timings = p->desc->num_timings; 666 667 if (timings) 668 for (i = 0; i < num_timings; i++) 669 timings[i] = p->desc->timings[i]; 670 671 return p->desc->num_timings; 672 } 673 674 static enum drm_panel_orientation panel_edp_get_orientation(struct drm_panel *panel) 675 { 676 struct panel_edp *p = to_panel_edp(panel); 677 678 return p->orientation; 679 } 680 681 static int detected_panel_show(struct seq_file *s, void *data) 682 { 683 struct drm_panel *panel = s->private; 684 struct panel_edp *p = to_panel_edp(panel); 685 686 if (IS_ERR(p->detected_panel)) 687 seq_puts(s, "UNKNOWN\n"); 688 else if (!p->detected_panel) 689 seq_puts(s, "HARDCODED\n"); 690 else 691 seq_printf(s, "%s\n", p->detected_panel->ident.name); 692 693 return 0; 694 } 695 696 DEFINE_SHOW_ATTRIBUTE(detected_panel); 697 698 static void panel_edp_debugfs_init(struct drm_panel *panel, struct dentry *root) 699 { 700 debugfs_create_file("detected_panel", 0600, root, panel, &detected_panel_fops); 701 } 702 703 static const struct drm_panel_funcs panel_edp_funcs = { 704 .disable = panel_edp_disable, 705 .unprepare = panel_edp_unprepare, 706 .prepare = panel_edp_prepare, 707 .enable = panel_edp_enable, 708 .get_modes = panel_edp_get_modes, 709 .get_orientation = panel_edp_get_orientation, 710 .get_timings = panel_edp_get_timings, 711 .debugfs_init = panel_edp_debugfs_init, 712 }; 713 714 #define PANEL_EDP_BOUNDS_CHECK(to_check, bounds, field) \ 715 (to_check->field.typ >= bounds->field.min && \ 716 to_check->field.typ <= bounds->field.max) 717 static void panel_edp_parse_panel_timing_node(struct device *dev, 718 struct panel_edp *panel, 719 const struct display_timing *ot) 720 { 721 const struct panel_desc *desc = panel->desc; 722 struct videomode vm; 723 unsigned int i; 724 725 if (WARN_ON(desc->num_modes)) { 726 dev_err(dev, "Reject override mode: panel has a fixed mode\n"); 727 return; 728 } 729 if (WARN_ON(!desc->num_timings)) { 730 dev_err(dev, "Reject override mode: no timings specified\n"); 731 return; 732 } 733 734 for (i = 0; i < panel->desc->num_timings; i++) { 735 const struct display_timing *dt = &panel->desc->timings[i]; 736 737 if (!PANEL_EDP_BOUNDS_CHECK(ot, dt, hactive) || 738 !PANEL_EDP_BOUNDS_CHECK(ot, dt, hfront_porch) || 739 !PANEL_EDP_BOUNDS_CHECK(ot, dt, hback_porch) || 740 !PANEL_EDP_BOUNDS_CHECK(ot, dt, hsync_len) || 741 !PANEL_EDP_BOUNDS_CHECK(ot, dt, vactive) || 742 !PANEL_EDP_BOUNDS_CHECK(ot, dt, vfront_porch) || 743 !PANEL_EDP_BOUNDS_CHECK(ot, dt, vback_porch) || 744 !PANEL_EDP_BOUNDS_CHECK(ot, dt, vsync_len)) 745 continue; 746 747 if (ot->flags != dt->flags) 748 continue; 749 750 videomode_from_timing(ot, &vm); 751 drm_display_mode_from_videomode(&vm, &panel->override_mode); 752 panel->override_mode.type |= DRM_MODE_TYPE_DRIVER | 753 DRM_MODE_TYPE_PREFERRED; 754 break; 755 } 756 757 if (WARN_ON(!panel->override_mode.type)) 758 dev_err(dev, "Reject override mode: No display_timing found\n"); 759 } 760 761 static const struct edp_panel_entry *find_edp_panel(u32 panel_id, const struct drm_edid *edid); 762 763 static void panel_edp_set_conservative_timings(struct panel_edp *panel, struct panel_desc *desc) 764 { 765 /* 766 * It's highly likely that the panel will work if we use very 767 * conservative timings, so let's do that. 768 * 769 * Nearly all panels have a "unprepare" delay of 500 ms though 770 * there are a few with 1000. Let's stick 2000 in just to be 771 * super conservative. 772 * 773 * An "enable" delay of 80 ms seems the most common, but we'll 774 * throw in 200 ms to be safe. 775 */ 776 desc->delay.unprepare = 2000; 777 desc->delay.enable = 200; 778 779 panel->detected_panel = ERR_PTR(-EINVAL); 780 } 781 782 static int generic_edp_panel_probe(struct device *dev, struct panel_edp *panel) 783 { 784 struct panel_desc *desc; 785 const struct drm_edid *base_block; 786 u32 panel_id; 787 char vend[4]; 788 u16 product_id; 789 u32 reliable_ms = 0; 790 u32 absent_ms = 0; 791 int ret; 792 793 desc = devm_kzalloc(dev, sizeof(*desc), GFP_KERNEL); 794 if (!desc) 795 return -ENOMEM; 796 panel->desc = desc; 797 798 /* 799 * Read the dts properties for the initial probe. These are used by 800 * the runtime resume code which will get called by the 801 * pm_runtime_get_sync() call below. 802 */ 803 of_property_read_u32(dev->of_node, "hpd-reliable-delay-ms", &reliable_ms); 804 desc->delay.hpd_reliable = reliable_ms; 805 of_property_read_u32(dev->of_node, "hpd-absent-delay-ms", &absent_ms); 806 desc->delay.hpd_absent = absent_ms; 807 808 /* Power the panel on so we can read the EDID */ 809 ret = pm_runtime_get_sync(dev); 810 if (ret < 0) { 811 dev_err(dev, 812 "Couldn't power on panel to ID it; using conservative timings: %d\n", 813 ret); 814 panel_edp_set_conservative_timings(panel, desc); 815 goto exit; 816 } 817 818 base_block = drm_edid_read_base_block(panel->ddc); 819 if (base_block) { 820 panel_id = drm_edid_get_panel_id(base_block); 821 } else { 822 dev_err(dev, "Couldn't read EDID for ID; using conservative timings\n"); 823 panel_edp_set_conservative_timings(panel, desc); 824 goto exit; 825 } 826 drm_edid_decode_panel_id(panel_id, vend, &product_id); 827 828 panel->detected_panel = find_edp_panel(panel_id, base_block); 829 830 drm_edid_free(base_block); 831 832 /* 833 * We're using non-optimized timings and want it really obvious that 834 * someone needs to add an entry to the table, so we'll do a WARN_ON 835 * splat. 836 */ 837 if (WARN_ON(!panel->detected_panel)) { 838 dev_warn(dev, 839 "Unknown panel %s %#06x, using conservative timings\n", 840 vend, product_id); 841 panel_edp_set_conservative_timings(panel, desc); 842 } else { 843 dev_info(dev, "Detected %s %s (%#06x)\n", 844 vend, panel->detected_panel->ident.name, product_id); 845 846 /* Update the delay; everything else comes from EDID */ 847 desc->delay = *panel->detected_panel->delay; 848 } 849 850 exit: 851 pm_runtime_mark_last_busy(dev); 852 pm_runtime_put_autosuspend(dev); 853 854 return 0; 855 } 856 857 static int panel_edp_probe(struct device *dev, const struct panel_desc *desc, 858 struct drm_dp_aux *aux) 859 { 860 struct panel_edp *panel; 861 struct display_timing dt; 862 struct device_node *ddc; 863 int err; 864 865 panel = devm_kzalloc(dev, sizeof(*panel), GFP_KERNEL); 866 if (!panel) 867 return -ENOMEM; 868 869 panel->enabled = false; 870 panel->prepared_time = 0; 871 panel->desc = desc; 872 panel->aux = aux; 873 874 panel->no_hpd = of_property_read_bool(dev->of_node, "no-hpd"); 875 if (!panel->no_hpd) { 876 err = panel_edp_get_hpd_gpio(dev, panel); 877 if (err) 878 return err; 879 } 880 881 panel->supply = devm_regulator_get(dev, "power"); 882 if (IS_ERR(panel->supply)) 883 return PTR_ERR(panel->supply); 884 885 panel->enable_gpio = devm_gpiod_get_optional(dev, "enable", 886 GPIOD_OUT_LOW); 887 if (IS_ERR(panel->enable_gpio)) 888 return dev_err_probe(dev, PTR_ERR(panel->enable_gpio), 889 "failed to request GPIO\n"); 890 891 err = of_drm_get_panel_orientation(dev->of_node, &panel->orientation); 892 if (err) { 893 dev_err(dev, "%pOF: failed to get orientation %d\n", dev->of_node, err); 894 return err; 895 } 896 897 ddc = of_parse_phandle(dev->of_node, "ddc-i2c-bus", 0); 898 if (ddc) { 899 panel->ddc = of_find_i2c_adapter_by_node(ddc); 900 of_node_put(ddc); 901 902 if (!panel->ddc) 903 return -EPROBE_DEFER; 904 } else if (aux) { 905 panel->ddc = &aux->ddc; 906 } 907 908 if (!of_get_display_timing(dev->of_node, "panel-timing", &dt)) 909 panel_edp_parse_panel_timing_node(dev, panel, &dt); 910 911 dev_set_drvdata(dev, panel); 912 913 drm_panel_init(&panel->base, dev, &panel_edp_funcs, DRM_MODE_CONNECTOR_eDP); 914 915 err = drm_panel_of_backlight(&panel->base); 916 if (err) 917 goto err_finished_ddc_init; 918 919 /* 920 * We use runtime PM for prepare / unprepare since those power the panel 921 * on and off and those can be very slow operations. This is important 922 * to optimize powering the panel on briefly to read the EDID before 923 * fully enabling the panel. 924 */ 925 pm_runtime_enable(dev); 926 pm_runtime_set_autosuspend_delay(dev, 1000); 927 pm_runtime_use_autosuspend(dev); 928 929 if (of_device_is_compatible(dev->of_node, "edp-panel")) { 930 err = generic_edp_panel_probe(dev, panel); 931 if (err) { 932 dev_err_probe(dev, err, 933 "Couldn't detect panel nor find a fallback\n"); 934 goto err_finished_pm_runtime; 935 } 936 /* generic_edp_panel_probe() replaces desc in the panel */ 937 desc = panel->desc; 938 } else if (desc->bpc != 6 && desc->bpc != 8 && desc->bpc != 10) { 939 dev_warn(dev, "Expected bpc in {6,8,10} but got: %u\n", desc->bpc); 940 } 941 942 if (!panel->base.backlight && panel->aux) { 943 pm_runtime_get_sync(dev); 944 err = drm_panel_dp_aux_backlight(&panel->base, panel->aux); 945 pm_runtime_mark_last_busy(dev); 946 pm_runtime_put_autosuspend(dev); 947 948 /* 949 * Warn if we get an error, but don't consider it fatal. Having 950 * a panel where we can't control the backlight is better than 951 * no panel. 952 */ 953 if (err) 954 dev_warn(dev, "failed to register dp aux backlight: %d\n", err); 955 } 956 957 drm_panel_add(&panel->base); 958 959 return 0; 960 961 err_finished_pm_runtime: 962 pm_runtime_dont_use_autosuspend(dev); 963 pm_runtime_disable(dev); 964 err_finished_ddc_init: 965 if (panel->ddc && (!panel->aux || panel->ddc != &panel->aux->ddc)) 966 put_device(&panel->ddc->dev); 967 968 return err; 969 } 970 971 static void panel_edp_remove(struct device *dev) 972 { 973 struct panel_edp *panel = dev_get_drvdata(dev); 974 975 drm_panel_remove(&panel->base); 976 drm_panel_disable(&panel->base); 977 drm_panel_unprepare(&panel->base); 978 979 pm_runtime_dont_use_autosuspend(dev); 980 pm_runtime_disable(dev); 981 if (panel->ddc && (!panel->aux || panel->ddc != &panel->aux->ddc)) 982 put_device(&panel->ddc->dev); 983 984 kfree(panel->edid); 985 panel->edid = NULL; 986 } 987 988 static void panel_edp_shutdown(struct device *dev) 989 { 990 struct panel_edp *panel = dev_get_drvdata(dev); 991 992 drm_panel_disable(&panel->base); 993 drm_panel_unprepare(&panel->base); 994 } 995 996 static const struct display_timing auo_b101ean01_timing = { 997 .pixelclock = { 65300000, 72500000, 75000000 }, 998 .hactive = { 1280, 1280, 1280 }, 999 .hfront_porch = { 18, 119, 119 }, 1000 .hback_porch = { 21, 21, 21 }, 1001 .hsync_len = { 32, 32, 32 }, 1002 .vactive = { 800, 800, 800 }, 1003 .vfront_porch = { 4, 4, 4 }, 1004 .vback_porch = { 8, 8, 8 }, 1005 .vsync_len = { 18, 20, 20 }, 1006 }; 1007 1008 static const struct panel_desc auo_b101ean01 = { 1009 .timings = &auo_b101ean01_timing, 1010 .num_timings = 1, 1011 .bpc = 6, 1012 .size = { 1013 .width = 217, 1014 .height = 136, 1015 }, 1016 }; 1017 1018 static const struct drm_display_mode auo_b116xa3_mode = { 1019 .clock = 70589, 1020 .hdisplay = 1366, 1021 .hsync_start = 1366 + 40, 1022 .hsync_end = 1366 + 40 + 40, 1023 .htotal = 1366 + 40 + 40 + 32, 1024 .vdisplay = 768, 1025 .vsync_start = 768 + 10, 1026 .vsync_end = 768 + 10 + 12, 1027 .vtotal = 768 + 10 + 12 + 6, 1028 .flags = DRM_MODE_FLAG_NVSYNC | DRM_MODE_FLAG_NHSYNC, 1029 }; 1030 1031 static const struct drm_display_mode auo_b116xak01_mode = { 1032 .clock = 69300, 1033 .hdisplay = 1366, 1034 .hsync_start = 1366 + 48, 1035 .hsync_end = 1366 + 48 + 32, 1036 .htotal = 1366 + 48 + 32 + 10, 1037 .vdisplay = 768, 1038 .vsync_start = 768 + 4, 1039 .vsync_end = 768 + 4 + 6, 1040 .vtotal = 768 + 4 + 6 + 15, 1041 .flags = DRM_MODE_FLAG_NVSYNC | DRM_MODE_FLAG_NHSYNC, 1042 }; 1043 1044 static const struct panel_desc auo_b116xak01 = { 1045 .modes = &auo_b116xak01_mode, 1046 .num_modes = 1, 1047 .bpc = 6, 1048 .size = { 1049 .width = 256, 1050 .height = 144, 1051 }, 1052 .delay = { 1053 .hpd_absent = 200, 1054 .unprepare = 500, 1055 .enable = 50, 1056 }, 1057 }; 1058 1059 static const struct drm_display_mode auo_b133han05_mode = { 1060 .clock = 142600, 1061 .hdisplay = 1920, 1062 .hsync_start = 1920 + 58, 1063 .hsync_end = 1920 + 58 + 42, 1064 .htotal = 1920 + 58 + 42 + 60, 1065 .vdisplay = 1080, 1066 .vsync_start = 1080 + 3, 1067 .vsync_end = 1080 + 3 + 5, 1068 .vtotal = 1080 + 3 + 5 + 54, 1069 }; 1070 1071 static const struct panel_desc auo_b133han05 = { 1072 .modes = &auo_b133han05_mode, 1073 .num_modes = 1, 1074 .bpc = 8, 1075 .size = { 1076 .width = 293, 1077 .height = 165, 1078 }, 1079 .delay = { 1080 .hpd_reliable = 100, 1081 .enable = 20, 1082 .unprepare = 50, 1083 }, 1084 }; 1085 1086 static const struct drm_display_mode auo_b133htn01_mode = { 1087 .clock = 150660, 1088 .hdisplay = 1920, 1089 .hsync_start = 1920 + 172, 1090 .hsync_end = 1920 + 172 + 80, 1091 .htotal = 1920 + 172 + 80 + 60, 1092 .vdisplay = 1080, 1093 .vsync_start = 1080 + 25, 1094 .vsync_end = 1080 + 25 + 10, 1095 .vtotal = 1080 + 25 + 10 + 10, 1096 }; 1097 1098 static const struct panel_desc auo_b133htn01 = { 1099 .modes = &auo_b133htn01_mode, 1100 .num_modes = 1, 1101 .bpc = 6, 1102 .size = { 1103 .width = 293, 1104 .height = 165, 1105 }, 1106 .delay = { 1107 .hpd_reliable = 105, 1108 .enable = 20, 1109 .unprepare = 50, 1110 }, 1111 }; 1112 1113 static const struct drm_display_mode auo_b133xtn01_mode = { 1114 .clock = 69500, 1115 .hdisplay = 1366, 1116 .hsync_start = 1366 + 48, 1117 .hsync_end = 1366 + 48 + 32, 1118 .htotal = 1366 + 48 + 32 + 20, 1119 .vdisplay = 768, 1120 .vsync_start = 768 + 3, 1121 .vsync_end = 768 + 3 + 6, 1122 .vtotal = 768 + 3 + 6 + 13, 1123 }; 1124 1125 static const struct panel_desc auo_b133xtn01 = { 1126 .modes = &auo_b133xtn01_mode, 1127 .num_modes = 1, 1128 .bpc = 6, 1129 .size = { 1130 .width = 293, 1131 .height = 165, 1132 }, 1133 }; 1134 1135 static const struct drm_display_mode auo_b140han06_mode = { 1136 .clock = 141000, 1137 .hdisplay = 1920, 1138 .hsync_start = 1920 + 16, 1139 .hsync_end = 1920 + 16 + 16, 1140 .htotal = 1920 + 16 + 16 + 152, 1141 .vdisplay = 1080, 1142 .vsync_start = 1080 + 3, 1143 .vsync_end = 1080 + 3 + 14, 1144 .vtotal = 1080 + 3 + 14 + 19, 1145 }; 1146 1147 static const struct panel_desc auo_b140han06 = { 1148 .modes = &auo_b140han06_mode, 1149 .num_modes = 1, 1150 .bpc = 8, 1151 .size = { 1152 .width = 309, 1153 .height = 174, 1154 }, 1155 .delay = { 1156 .hpd_reliable = 100, 1157 .enable = 20, 1158 .unprepare = 50, 1159 }, 1160 }; 1161 1162 static const struct drm_display_mode boe_nv101wxmn51_modes[] = { 1163 { 1164 .clock = 71900, 1165 .hdisplay = 1280, 1166 .hsync_start = 1280 + 48, 1167 .hsync_end = 1280 + 48 + 32, 1168 .htotal = 1280 + 48 + 32 + 80, 1169 .vdisplay = 800, 1170 .vsync_start = 800 + 3, 1171 .vsync_end = 800 + 3 + 5, 1172 .vtotal = 800 + 3 + 5 + 24, 1173 }, 1174 { 1175 .clock = 57500, 1176 .hdisplay = 1280, 1177 .hsync_start = 1280 + 48, 1178 .hsync_end = 1280 + 48 + 32, 1179 .htotal = 1280 + 48 + 32 + 80, 1180 .vdisplay = 800, 1181 .vsync_start = 800 + 3, 1182 .vsync_end = 800 + 3 + 5, 1183 .vtotal = 800 + 3 + 5 + 24, 1184 }, 1185 }; 1186 1187 static const struct panel_desc boe_nv101wxmn51 = { 1188 .modes = boe_nv101wxmn51_modes, 1189 .num_modes = ARRAY_SIZE(boe_nv101wxmn51_modes), 1190 .bpc = 8, 1191 .size = { 1192 .width = 217, 1193 .height = 136, 1194 }, 1195 .delay = { 1196 /* TODO: should be hpd-absent and no-hpd should be set? */ 1197 .hpd_reliable = 210, 1198 .enable = 50, 1199 .unprepare = 160, 1200 }, 1201 }; 1202 1203 static const struct drm_display_mode boe_nv110wtm_n61_modes[] = { 1204 { 1205 .clock = 207800, 1206 .hdisplay = 2160, 1207 .hsync_start = 2160 + 48, 1208 .hsync_end = 2160 + 48 + 32, 1209 .htotal = 2160 + 48 + 32 + 100, 1210 .vdisplay = 1440, 1211 .vsync_start = 1440 + 3, 1212 .vsync_end = 1440 + 3 + 6, 1213 .vtotal = 1440 + 3 + 6 + 31, 1214 .flags = DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC, 1215 }, 1216 { 1217 .clock = 138500, 1218 .hdisplay = 2160, 1219 .hsync_start = 2160 + 48, 1220 .hsync_end = 2160 + 48 + 32, 1221 .htotal = 2160 + 48 + 32 + 100, 1222 .vdisplay = 1440, 1223 .vsync_start = 1440 + 3, 1224 .vsync_end = 1440 + 3 + 6, 1225 .vtotal = 1440 + 3 + 6 + 31, 1226 .flags = DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC, 1227 }, 1228 }; 1229 1230 static const struct panel_desc boe_nv110wtm_n61 = { 1231 .modes = boe_nv110wtm_n61_modes, 1232 .num_modes = ARRAY_SIZE(boe_nv110wtm_n61_modes), 1233 .bpc = 8, 1234 .size = { 1235 .width = 233, 1236 .height = 155, 1237 }, 1238 .delay = { 1239 .hpd_absent = 200, 1240 .prepare_to_enable = 80, 1241 .enable = 50, 1242 .unprepare = 500, 1243 }, 1244 }; 1245 1246 /* Also used for boe_nv133fhm_n62 */ 1247 static const struct drm_display_mode boe_nv133fhm_n61_modes = { 1248 .clock = 147840, 1249 .hdisplay = 1920, 1250 .hsync_start = 1920 + 48, 1251 .hsync_end = 1920 + 48 + 32, 1252 .htotal = 1920 + 48 + 32 + 200, 1253 .vdisplay = 1080, 1254 .vsync_start = 1080 + 3, 1255 .vsync_end = 1080 + 3 + 6, 1256 .vtotal = 1080 + 3 + 6 + 31, 1257 .flags = DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC, 1258 }; 1259 1260 /* Also used for boe_nv133fhm_n62 */ 1261 static const struct panel_desc boe_nv133fhm_n61 = { 1262 .modes = &boe_nv133fhm_n61_modes, 1263 .num_modes = 1, 1264 .bpc = 6, 1265 .size = { 1266 .width = 294, 1267 .height = 165, 1268 }, 1269 .delay = { 1270 /* 1271 * When power is first given to the panel there's a short 1272 * spike on the HPD line. It was explained that this spike 1273 * was until the TCON data download was complete. On 1274 * one system this was measured at 8 ms. We'll put 15 ms 1275 * in the prepare delay just to be safe. That means: 1276 * - If HPD isn't hooked up you still have 200 ms delay. 1277 * - If HPD is hooked up we won't try to look at it for the 1278 * first 15 ms. 1279 */ 1280 .hpd_reliable = 15, 1281 .hpd_absent = 200, 1282 1283 .unprepare = 500, 1284 }, 1285 }; 1286 1287 static const struct drm_display_mode boe_nv140fhmn49_modes[] = { 1288 { 1289 .clock = 148500, 1290 .hdisplay = 1920, 1291 .hsync_start = 1920 + 48, 1292 .hsync_end = 1920 + 48 + 32, 1293 .htotal = 2200, 1294 .vdisplay = 1080, 1295 .vsync_start = 1080 + 3, 1296 .vsync_end = 1080 + 3 + 5, 1297 .vtotal = 1125, 1298 }, 1299 }; 1300 1301 static const struct panel_desc boe_nv140fhmn49 = { 1302 .modes = boe_nv140fhmn49_modes, 1303 .num_modes = ARRAY_SIZE(boe_nv140fhmn49_modes), 1304 .bpc = 6, 1305 .size = { 1306 .width = 309, 1307 .height = 174, 1308 }, 1309 .delay = { 1310 /* TODO: should be hpd-absent and no-hpd should be set? */ 1311 .hpd_reliable = 210, 1312 .enable = 50, 1313 .unprepare = 160, 1314 }, 1315 }; 1316 1317 static const struct drm_display_mode innolux_n116bca_ea1_mode = { 1318 .clock = 76420, 1319 .hdisplay = 1366, 1320 .hsync_start = 1366 + 136, 1321 .hsync_end = 1366 + 136 + 30, 1322 .htotal = 1366 + 136 + 30 + 60, 1323 .vdisplay = 768, 1324 .vsync_start = 768 + 8, 1325 .vsync_end = 768 + 8 + 12, 1326 .vtotal = 768 + 8 + 12 + 12, 1327 .flags = DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC, 1328 }; 1329 1330 static const struct panel_desc innolux_n116bca_ea1 = { 1331 .modes = &innolux_n116bca_ea1_mode, 1332 .num_modes = 1, 1333 .bpc = 6, 1334 .size = { 1335 .width = 256, 1336 .height = 144, 1337 }, 1338 .delay = { 1339 .hpd_absent = 200, 1340 .enable = 80, 1341 .disable = 50, 1342 .unprepare = 500, 1343 }, 1344 }; 1345 1346 /* 1347 * Datasheet specifies that at 60 Hz refresh rate: 1348 * - total horizontal time: { 1506, 1592, 1716 } 1349 * - total vertical time: { 788, 800, 868 } 1350 * 1351 * ...but doesn't go into exactly how that should be split into a front 1352 * porch, back porch, or sync length. For now we'll leave a single setting 1353 * here which allows a bit of tweaking of the pixel clock at the expense of 1354 * refresh rate. 1355 */ 1356 static const struct display_timing innolux_n116bge_timing = { 1357 .pixelclock = { 72600000, 76420000, 80240000 }, 1358 .hactive = { 1366, 1366, 1366 }, 1359 .hfront_porch = { 136, 136, 136 }, 1360 .hback_porch = { 60, 60, 60 }, 1361 .hsync_len = { 30, 30, 30 }, 1362 .vactive = { 768, 768, 768 }, 1363 .vfront_porch = { 8, 8, 8 }, 1364 .vback_porch = { 12, 12, 12 }, 1365 .vsync_len = { 12, 12, 12 }, 1366 .flags = DISPLAY_FLAGS_VSYNC_LOW | DISPLAY_FLAGS_HSYNC_LOW, 1367 }; 1368 1369 static const struct panel_desc innolux_n116bge = { 1370 .timings = &innolux_n116bge_timing, 1371 .num_timings = 1, 1372 .bpc = 6, 1373 .size = { 1374 .width = 256, 1375 .height = 144, 1376 }, 1377 }; 1378 1379 static const struct drm_display_mode innolux_n125hce_gn1_mode = { 1380 .clock = 162000, 1381 .hdisplay = 1920, 1382 .hsync_start = 1920 + 40, 1383 .hsync_end = 1920 + 40 + 40, 1384 .htotal = 1920 + 40 + 40 + 80, 1385 .vdisplay = 1080, 1386 .vsync_start = 1080 + 4, 1387 .vsync_end = 1080 + 4 + 4, 1388 .vtotal = 1080 + 4 + 4 + 24, 1389 }; 1390 1391 static const struct panel_desc innolux_n125hce_gn1 = { 1392 .modes = &innolux_n125hce_gn1_mode, 1393 .num_modes = 1, 1394 .bpc = 8, 1395 .size = { 1396 .width = 276, 1397 .height = 155, 1398 }, 1399 }; 1400 1401 static const struct drm_display_mode innolux_p120zdg_bf1_mode = { 1402 .clock = 206016, 1403 .hdisplay = 2160, 1404 .hsync_start = 2160 + 48, 1405 .hsync_end = 2160 + 48 + 32, 1406 .htotal = 2160 + 48 + 32 + 80, 1407 .vdisplay = 1440, 1408 .vsync_start = 1440 + 3, 1409 .vsync_end = 1440 + 3 + 10, 1410 .vtotal = 1440 + 3 + 10 + 27, 1411 .flags = DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC, 1412 }; 1413 1414 static const struct panel_desc innolux_p120zdg_bf1 = { 1415 .modes = &innolux_p120zdg_bf1_mode, 1416 .num_modes = 1, 1417 .bpc = 8, 1418 .size = { 1419 .width = 254, 1420 .height = 169, 1421 }, 1422 .delay = { 1423 .hpd_absent = 200, 1424 .unprepare = 500, 1425 }, 1426 }; 1427 1428 static const struct drm_display_mode ivo_m133nwf4_r0_mode = { 1429 .clock = 138778, 1430 .hdisplay = 1920, 1431 .hsync_start = 1920 + 24, 1432 .hsync_end = 1920 + 24 + 48, 1433 .htotal = 1920 + 24 + 48 + 88, 1434 .vdisplay = 1080, 1435 .vsync_start = 1080 + 3, 1436 .vsync_end = 1080 + 3 + 12, 1437 .vtotal = 1080 + 3 + 12 + 17, 1438 .flags = DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC, 1439 }; 1440 1441 static const struct panel_desc ivo_m133nwf4_r0 = { 1442 .modes = &ivo_m133nwf4_r0_mode, 1443 .num_modes = 1, 1444 .bpc = 8, 1445 .size = { 1446 .width = 294, 1447 .height = 165, 1448 }, 1449 .delay = { 1450 .hpd_absent = 200, 1451 .unprepare = 500, 1452 }, 1453 }; 1454 1455 static const struct drm_display_mode kingdisplay_kd116n21_30nv_a010_mode = { 1456 .clock = 81000, 1457 .hdisplay = 1366, 1458 .hsync_start = 1366 + 40, 1459 .hsync_end = 1366 + 40 + 32, 1460 .htotal = 1366 + 40 + 32 + 62, 1461 .vdisplay = 768, 1462 .vsync_start = 768 + 5, 1463 .vsync_end = 768 + 5 + 5, 1464 .vtotal = 768 + 5 + 5 + 122, 1465 .flags = DRM_MODE_FLAG_NVSYNC | DRM_MODE_FLAG_NHSYNC, 1466 }; 1467 1468 static const struct panel_desc kingdisplay_kd116n21_30nv_a010 = { 1469 .modes = &kingdisplay_kd116n21_30nv_a010_mode, 1470 .num_modes = 1, 1471 .bpc = 6, 1472 .size = { 1473 .width = 256, 1474 .height = 144, 1475 }, 1476 .delay = { 1477 .hpd_absent = 200, 1478 }, 1479 }; 1480 1481 static const struct drm_display_mode lg_lp079qx1_sp0v_mode = { 1482 .clock = 200000, 1483 .hdisplay = 1536, 1484 .hsync_start = 1536 + 12, 1485 .hsync_end = 1536 + 12 + 16, 1486 .htotal = 1536 + 12 + 16 + 48, 1487 .vdisplay = 2048, 1488 .vsync_start = 2048 + 8, 1489 .vsync_end = 2048 + 8 + 4, 1490 .vtotal = 2048 + 8 + 4 + 8, 1491 .flags = DRM_MODE_FLAG_NVSYNC | DRM_MODE_FLAG_NHSYNC, 1492 }; 1493 1494 static const struct panel_desc lg_lp079qx1_sp0v = { 1495 .modes = &lg_lp079qx1_sp0v_mode, 1496 .num_modes = 1, 1497 .size = { 1498 .width = 129, 1499 .height = 171, 1500 }, 1501 }; 1502 1503 static const struct drm_display_mode lg_lp097qx1_spa1_mode = { 1504 .clock = 205210, 1505 .hdisplay = 2048, 1506 .hsync_start = 2048 + 150, 1507 .hsync_end = 2048 + 150 + 5, 1508 .htotal = 2048 + 150 + 5 + 5, 1509 .vdisplay = 1536, 1510 .vsync_start = 1536 + 3, 1511 .vsync_end = 1536 + 3 + 1, 1512 .vtotal = 1536 + 3 + 1 + 9, 1513 }; 1514 1515 static const struct panel_desc lg_lp097qx1_spa1 = { 1516 .modes = &lg_lp097qx1_spa1_mode, 1517 .num_modes = 1, 1518 .size = { 1519 .width = 208, 1520 .height = 147, 1521 }, 1522 }; 1523 1524 static const struct drm_display_mode lg_lp120up1_mode = { 1525 .clock = 162300, 1526 .hdisplay = 1920, 1527 .hsync_start = 1920 + 40, 1528 .hsync_end = 1920 + 40 + 40, 1529 .htotal = 1920 + 40 + 40 + 80, 1530 .vdisplay = 1280, 1531 .vsync_start = 1280 + 4, 1532 .vsync_end = 1280 + 4 + 4, 1533 .vtotal = 1280 + 4 + 4 + 12, 1534 }; 1535 1536 static const struct panel_desc lg_lp120up1 = { 1537 .modes = &lg_lp120up1_mode, 1538 .num_modes = 1, 1539 .bpc = 8, 1540 .size = { 1541 .width = 267, 1542 .height = 183, 1543 }, 1544 }; 1545 1546 static const struct drm_display_mode lg_lp129qe_mode = { 1547 .clock = 285250, 1548 .hdisplay = 2560, 1549 .hsync_start = 2560 + 48, 1550 .hsync_end = 2560 + 48 + 32, 1551 .htotal = 2560 + 48 + 32 + 80, 1552 .vdisplay = 1700, 1553 .vsync_start = 1700 + 3, 1554 .vsync_end = 1700 + 3 + 10, 1555 .vtotal = 1700 + 3 + 10 + 36, 1556 }; 1557 1558 static const struct panel_desc lg_lp129qe = { 1559 .modes = &lg_lp129qe_mode, 1560 .num_modes = 1, 1561 .bpc = 8, 1562 .size = { 1563 .width = 272, 1564 .height = 181, 1565 }, 1566 }; 1567 1568 static const struct drm_display_mode neweast_wjfh116008a_modes[] = { 1569 { 1570 .clock = 138500, 1571 .hdisplay = 1920, 1572 .hsync_start = 1920 + 48, 1573 .hsync_end = 1920 + 48 + 32, 1574 .htotal = 1920 + 48 + 32 + 80, 1575 .vdisplay = 1080, 1576 .vsync_start = 1080 + 3, 1577 .vsync_end = 1080 + 3 + 5, 1578 .vtotal = 1080 + 3 + 5 + 23, 1579 .flags = DRM_MODE_FLAG_NVSYNC | DRM_MODE_FLAG_NHSYNC, 1580 }, { 1581 .clock = 110920, 1582 .hdisplay = 1920, 1583 .hsync_start = 1920 + 48, 1584 .hsync_end = 1920 + 48 + 32, 1585 .htotal = 1920 + 48 + 32 + 80, 1586 .vdisplay = 1080, 1587 .vsync_start = 1080 + 3, 1588 .vsync_end = 1080 + 3 + 5, 1589 .vtotal = 1080 + 3 + 5 + 23, 1590 .flags = DRM_MODE_FLAG_NVSYNC | DRM_MODE_FLAG_NHSYNC, 1591 } 1592 }; 1593 1594 static const struct panel_desc neweast_wjfh116008a = { 1595 .modes = neweast_wjfh116008a_modes, 1596 .num_modes = 2, 1597 .bpc = 6, 1598 .size = { 1599 .width = 260, 1600 .height = 150, 1601 }, 1602 .delay = { 1603 .hpd_reliable = 110, 1604 .enable = 20, 1605 .unprepare = 500, 1606 }, 1607 }; 1608 1609 static const struct drm_display_mode samsung_lsn122dl01_c01_mode = { 1610 .clock = 271560, 1611 .hdisplay = 2560, 1612 .hsync_start = 2560 + 48, 1613 .hsync_end = 2560 + 48 + 32, 1614 .htotal = 2560 + 48 + 32 + 80, 1615 .vdisplay = 1600, 1616 .vsync_start = 1600 + 2, 1617 .vsync_end = 1600 + 2 + 5, 1618 .vtotal = 1600 + 2 + 5 + 57, 1619 }; 1620 1621 static const struct panel_desc samsung_lsn122dl01_c01 = { 1622 .modes = &samsung_lsn122dl01_c01_mode, 1623 .num_modes = 1, 1624 .size = { 1625 .width = 263, 1626 .height = 164, 1627 }, 1628 }; 1629 1630 static const struct drm_display_mode samsung_ltn140at29_301_mode = { 1631 .clock = 76300, 1632 .hdisplay = 1366, 1633 .hsync_start = 1366 + 64, 1634 .hsync_end = 1366 + 64 + 48, 1635 .htotal = 1366 + 64 + 48 + 128, 1636 .vdisplay = 768, 1637 .vsync_start = 768 + 2, 1638 .vsync_end = 768 + 2 + 5, 1639 .vtotal = 768 + 2 + 5 + 17, 1640 }; 1641 1642 static const struct panel_desc samsung_ltn140at29_301 = { 1643 .modes = &samsung_ltn140at29_301_mode, 1644 .num_modes = 1, 1645 .bpc = 6, 1646 .size = { 1647 .width = 320, 1648 .height = 187, 1649 }, 1650 }; 1651 1652 static const struct drm_display_mode sharp_ld_d5116z01b_mode = { 1653 .clock = 168480, 1654 .hdisplay = 1920, 1655 .hsync_start = 1920 + 48, 1656 .hsync_end = 1920 + 48 + 32, 1657 .htotal = 1920 + 48 + 32 + 80, 1658 .vdisplay = 1280, 1659 .vsync_start = 1280 + 3, 1660 .vsync_end = 1280 + 3 + 10, 1661 .vtotal = 1280 + 3 + 10 + 57, 1662 .flags = DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC, 1663 }; 1664 1665 static const struct panel_desc sharp_ld_d5116z01b = { 1666 .modes = &sharp_ld_d5116z01b_mode, 1667 .num_modes = 1, 1668 .bpc = 8, 1669 .size = { 1670 .width = 260, 1671 .height = 120, 1672 }, 1673 }; 1674 1675 static const struct display_timing sharp_lq123p1jx31_timing = { 1676 .pixelclock = { 252750000, 252750000, 266604720 }, 1677 .hactive = { 2400, 2400, 2400 }, 1678 .hfront_porch = { 48, 48, 48 }, 1679 .hback_porch = { 80, 80, 84 }, 1680 .hsync_len = { 32, 32, 32 }, 1681 .vactive = { 1600, 1600, 1600 }, 1682 .vfront_porch = { 3, 3, 3 }, 1683 .vback_porch = { 33, 33, 120 }, 1684 .vsync_len = { 10, 10, 10 }, 1685 .flags = DISPLAY_FLAGS_VSYNC_LOW | DISPLAY_FLAGS_HSYNC_LOW, 1686 }; 1687 1688 static const struct panel_desc sharp_lq123p1jx31 = { 1689 .timings = &sharp_lq123p1jx31_timing, 1690 .num_timings = 1, 1691 .bpc = 8, 1692 .size = { 1693 .width = 259, 1694 .height = 173, 1695 }, 1696 .delay = { 1697 .hpd_reliable = 110, 1698 .enable = 50, 1699 .unprepare = 550, 1700 }, 1701 }; 1702 1703 static const struct drm_display_mode sharp_lq140m1jw46_mode[] = { 1704 { 1705 .clock = 346500, 1706 .hdisplay = 1920, 1707 .hsync_start = 1920 + 48, 1708 .hsync_end = 1920 + 48 + 32, 1709 .htotal = 1920 + 48 + 32 + 80, 1710 .vdisplay = 1080, 1711 .vsync_start = 1080 + 3, 1712 .vsync_end = 1080 + 3 + 5, 1713 .vtotal = 1080 + 3 + 5 + 69, 1714 .flags = DRM_MODE_FLAG_NVSYNC | DRM_MODE_FLAG_NHSYNC, 1715 }, { 1716 .clock = 144370, 1717 .hdisplay = 1920, 1718 .hsync_start = 1920 + 48, 1719 .hsync_end = 1920 + 48 + 32, 1720 .htotal = 1920 + 48 + 32 + 80, 1721 .vdisplay = 1080, 1722 .vsync_start = 1080 + 3, 1723 .vsync_end = 1080 + 3 + 5, 1724 .vtotal = 1080 + 3 + 5 + 69, 1725 .flags = DRM_MODE_FLAG_NVSYNC | DRM_MODE_FLAG_NHSYNC, 1726 }, 1727 }; 1728 1729 static const struct panel_desc sharp_lq140m1jw46 = { 1730 .modes = sharp_lq140m1jw46_mode, 1731 .num_modes = ARRAY_SIZE(sharp_lq140m1jw46_mode), 1732 .bpc = 8, 1733 .size = { 1734 .width = 309, 1735 .height = 174, 1736 }, 1737 .delay = { 1738 .hpd_absent = 80, 1739 .enable = 50, 1740 .unprepare = 500, 1741 }, 1742 }; 1743 1744 static const struct drm_display_mode starry_kr122ea0sra_mode = { 1745 .clock = 147000, 1746 .hdisplay = 1920, 1747 .hsync_start = 1920 + 16, 1748 .hsync_end = 1920 + 16 + 16, 1749 .htotal = 1920 + 16 + 16 + 32, 1750 .vdisplay = 1200, 1751 .vsync_start = 1200 + 15, 1752 .vsync_end = 1200 + 15 + 2, 1753 .vtotal = 1200 + 15 + 2 + 18, 1754 .flags = DRM_MODE_FLAG_NVSYNC | DRM_MODE_FLAG_NHSYNC, 1755 }; 1756 1757 static const struct panel_desc starry_kr122ea0sra = { 1758 .modes = &starry_kr122ea0sra_mode, 1759 .num_modes = 1, 1760 .size = { 1761 .width = 263, 1762 .height = 164, 1763 }, 1764 .delay = { 1765 /* TODO: should be hpd-absent and no-hpd should be set? */ 1766 .hpd_reliable = 10 + 200, 1767 .enable = 50, 1768 .unprepare = 10 + 500, 1769 }, 1770 }; 1771 1772 static const struct of_device_id platform_of_match[] = { 1773 { 1774 /* Must be first */ 1775 .compatible = "edp-panel", 1776 }, { 1777 .compatible = "auo,b101ean01", 1778 .data = &auo_b101ean01, 1779 }, { 1780 .compatible = "auo,b116xa01", 1781 .data = &auo_b116xak01, 1782 }, { 1783 .compatible = "auo,b133han05", 1784 .data = &auo_b133han05, 1785 }, { 1786 .compatible = "auo,b133htn01", 1787 .data = &auo_b133htn01, 1788 }, { 1789 .compatible = "auo,b133xtn01", 1790 .data = &auo_b133xtn01, 1791 }, { 1792 .compatible = "auo,b140han06", 1793 .data = &auo_b140han06, 1794 }, { 1795 .compatible = "boe,nv101wxmn51", 1796 .data = &boe_nv101wxmn51, 1797 }, { 1798 .compatible = "boe,nv110wtm-n61", 1799 .data = &boe_nv110wtm_n61, 1800 }, { 1801 .compatible = "boe,nv133fhm-n61", 1802 .data = &boe_nv133fhm_n61, 1803 }, { 1804 .compatible = "boe,nv133fhm-n62", 1805 .data = &boe_nv133fhm_n61, 1806 }, { 1807 .compatible = "boe,nv140fhmn49", 1808 .data = &boe_nv140fhmn49, 1809 }, { 1810 .compatible = "innolux,n116bca-ea1", 1811 .data = &innolux_n116bca_ea1, 1812 }, { 1813 .compatible = "innolux,n116bge", 1814 .data = &innolux_n116bge, 1815 }, { 1816 .compatible = "innolux,n125hce-gn1", 1817 .data = &innolux_n125hce_gn1, 1818 }, { 1819 .compatible = "innolux,p120zdg-bf1", 1820 .data = &innolux_p120zdg_bf1, 1821 }, { 1822 .compatible = "ivo,m133nwf4-r0", 1823 .data = &ivo_m133nwf4_r0, 1824 }, { 1825 .compatible = "kingdisplay,kd116n21-30nv-a010", 1826 .data = &kingdisplay_kd116n21_30nv_a010, 1827 }, { 1828 .compatible = "lg,lp079qx1-sp0v", 1829 .data = &lg_lp079qx1_sp0v, 1830 }, { 1831 .compatible = "lg,lp097qx1-spa1", 1832 .data = &lg_lp097qx1_spa1, 1833 }, { 1834 .compatible = "lg,lp120up1", 1835 .data = &lg_lp120up1, 1836 }, { 1837 .compatible = "lg,lp129qe", 1838 .data = &lg_lp129qe, 1839 }, { 1840 .compatible = "neweast,wjfh116008a", 1841 .data = &neweast_wjfh116008a, 1842 }, { 1843 .compatible = "samsung,lsn122dl01-c01", 1844 .data = &samsung_lsn122dl01_c01, 1845 }, { 1846 .compatible = "samsung,ltn140at29-301", 1847 .data = &samsung_ltn140at29_301, 1848 }, { 1849 .compatible = "sharp,ld-d5116z01b", 1850 .data = &sharp_ld_d5116z01b, 1851 }, { 1852 .compatible = "sharp,lq123p1jx31", 1853 .data = &sharp_lq123p1jx31, 1854 }, { 1855 .compatible = "sharp,lq140m1jw46", 1856 .data = &sharp_lq140m1jw46, 1857 }, { 1858 .compatible = "starry,kr122ea0sra", 1859 .data = &starry_kr122ea0sra, 1860 }, { 1861 /* sentinel */ 1862 } 1863 }; 1864 MODULE_DEVICE_TABLE(of, platform_of_match); 1865 1866 static const struct panel_delay delay_200_500_p2e80 = { 1867 .hpd_absent = 200, 1868 .unprepare = 500, 1869 .prepare_to_enable = 80, 1870 }; 1871 1872 static const struct panel_delay delay_200_500_e50_p2e80 = { 1873 .hpd_absent = 200, 1874 .unprepare = 500, 1875 .enable = 50, 1876 .prepare_to_enable = 80, 1877 }; 1878 1879 static const struct panel_delay delay_200_500_p2e100 = { 1880 .hpd_absent = 200, 1881 .unprepare = 500, 1882 .prepare_to_enable = 100, 1883 }; 1884 1885 static const struct panel_delay delay_200_500_e50 = { 1886 .hpd_absent = 200, 1887 .unprepare = 500, 1888 .enable = 50, 1889 }; 1890 1891 static const struct panel_delay delay_200_500_e50_p2e200 = { 1892 .hpd_absent = 200, 1893 .unprepare = 500, 1894 .enable = 50, 1895 .prepare_to_enable = 200, 1896 }; 1897 1898 static const struct panel_delay delay_200_500_e80 = { 1899 .hpd_absent = 200, 1900 .unprepare = 500, 1901 .enable = 80, 1902 }; 1903 1904 static const struct panel_delay delay_200_500_e80_d50 = { 1905 .hpd_absent = 200, 1906 .unprepare = 500, 1907 .enable = 80, 1908 .disable = 50, 1909 }; 1910 1911 static const struct panel_delay delay_100_500_e200 = { 1912 .hpd_absent = 100, 1913 .unprepare = 500, 1914 .enable = 200, 1915 }; 1916 1917 static const struct panel_delay delay_200_500_e200 = { 1918 .hpd_absent = 200, 1919 .unprepare = 500, 1920 .enable = 200, 1921 }; 1922 1923 static const struct panel_delay delay_200_500_e200_d200 = { 1924 .hpd_absent = 200, 1925 .unprepare = 500, 1926 .enable = 200, 1927 .disable = 200, 1928 }; 1929 1930 static const struct panel_delay delay_200_500_e200_d10 = { 1931 .hpd_absent = 200, 1932 .unprepare = 500, 1933 .enable = 200, 1934 .disable = 10, 1935 }; 1936 1937 static const struct panel_delay delay_200_150_e200 = { 1938 .hpd_absent = 200, 1939 .unprepare = 150, 1940 .enable = 200, 1941 }; 1942 1943 static const struct panel_delay delay_200_500_e50_po2e200 = { 1944 .hpd_absent = 200, 1945 .unprepare = 500, 1946 .enable = 50, 1947 .powered_on_to_enable = 200, 1948 }; 1949 1950 #define EDP_PANEL_ENTRY(vend_chr_0, vend_chr_1, vend_chr_2, product_id, _delay, _name) \ 1951 { \ 1952 .ident = { \ 1953 .name = _name, \ 1954 .panel_id = drm_edid_encode_panel_id(vend_chr_0, vend_chr_1, vend_chr_2, \ 1955 product_id), \ 1956 }, \ 1957 .delay = _delay \ 1958 } 1959 1960 #define EDP_PANEL_ENTRY2(vend_chr_0, vend_chr_1, vend_chr_2, product_id, _delay, _name, _mode) \ 1961 { \ 1962 .ident = { \ 1963 .name = _name, \ 1964 .panel_id = drm_edid_encode_panel_id(vend_chr_0, vend_chr_1, vend_chr_2, \ 1965 product_id), \ 1966 }, \ 1967 .delay = _delay, \ 1968 .override_edid_mode = _mode \ 1969 } 1970 1971 /* 1972 * This table is used to figure out power sequencing delays for panels that 1973 * are detected by EDID. Entries here may point to entries in the 1974 * platform_of_match table (if a panel is listed in both places). 1975 * 1976 * Sort first by vendor, then by product ID. 1977 */ 1978 static const struct edp_panel_entry edp_panels[] = { 1979 EDP_PANEL_ENTRY('A', 'U', 'O', 0x105c, &delay_200_500_e50, "B116XTN01.0"), 1980 EDP_PANEL_ENTRY('A', 'U', 'O', 0x1062, &delay_200_500_e50, "B120XAN01.0"), 1981 EDP_PANEL_ENTRY('A', 'U', 'O', 0x125c, &delay_200_500_e50, "Unknown"), 1982 EDP_PANEL_ENTRY('A', 'U', 'O', 0x145c, &delay_200_500_e50, "B116XAB01.4"), 1983 EDP_PANEL_ENTRY('A', 'U', 'O', 0x1e9b, &delay_200_500_e50, "B133UAN02.1"), 1984 EDP_PANEL_ENTRY('A', 'U', 'O', 0x1ea5, &delay_200_500_e50, "B116XAK01.6"), 1985 EDP_PANEL_ENTRY('A', 'U', 'O', 0x208d, &delay_200_500_e50, "B140HTN02.1"), 1986 EDP_PANEL_ENTRY('A', 'U', 'O', 0x235c, &delay_200_500_e50, "B116XTN02.3"), 1987 EDP_PANEL_ENTRY('A', 'U', 'O', 0x239b, &delay_200_500_e50, "B116XAN06.1"), 1988 EDP_PANEL_ENTRY('A', 'U', 'O', 0x255c, &delay_200_500_e50, "B116XTN02.5"), 1989 EDP_PANEL_ENTRY('A', 'U', 'O', 0x403d, &delay_200_500_e50, "B140HAN04.0"), 1990 EDP_PANEL_ENTRY('A', 'U', 'O', 0x405c, &auo_b116xak01.delay, "B116XAN04.0"), 1991 EDP_PANEL_ENTRY2('A', 'U', 'O', 0x405c, &auo_b116xak01.delay, "B116XAK01.0", 1992 &auo_b116xa3_mode), 1993 EDP_PANEL_ENTRY('A', 'U', 'O', 0x435c, &delay_200_500_e50, "Unknown"), 1994 EDP_PANEL_ENTRY('A', 'U', 'O', 0x582d, &delay_200_500_e50, "B133UAN01.0"), 1995 EDP_PANEL_ENTRY('A', 'U', 'O', 0x615c, &delay_200_500_e50, "B116XAN06.1"), 1996 EDP_PANEL_ENTRY('A', 'U', 'O', 0x635c, &delay_200_500_e50, "B116XAN06.3"), 1997 EDP_PANEL_ENTRY('A', 'U', 'O', 0x639c, &delay_200_500_e50, "B140HAK02.7"), 1998 EDP_PANEL_ENTRY('A', 'U', 'O', 0x723c, &delay_200_500_e50, "B140XTN07.2"), 1999 EDP_PANEL_ENTRY('A', 'U', 'O', 0x8594, &delay_200_500_e50, "B133UAN01.0"), 2000 EDP_PANEL_ENTRY('A', 'U', 'O', 0xd497, &delay_200_500_e50, "B120XAN01.0"), 2001 EDP_PANEL_ENTRY('A', 'U', 'O', 0xf390, &delay_200_500_e50, "B140XTN07.7"), 2002 2003 EDP_PANEL_ENTRY('B', 'O', 'E', 0x0607, &delay_200_500_e200, "Unknown"), 2004 EDP_PANEL_ENTRY('B', 'O', 'E', 0x0608, &delay_200_500_e50, "NT116WHM-N11"), 2005 EDP_PANEL_ENTRY('B', 'O', 'E', 0x0668, &delay_200_500_e200, "Unknown"), 2006 EDP_PANEL_ENTRY('B', 'O', 'E', 0x068f, &delay_200_500_e200, "Unknown"), 2007 EDP_PANEL_ENTRY('B', 'O', 'E', 0x06e5, &delay_200_500_e200, "Unknown"), 2008 EDP_PANEL_ENTRY('B', 'O', 'E', 0x0705, &delay_200_500_e200, "Unknown"), 2009 EDP_PANEL_ENTRY('B', 'O', 'E', 0x0715, &delay_200_150_e200, "NT116WHM-N21"), 2010 EDP_PANEL_ENTRY('B', 'O', 'E', 0x0717, &delay_200_500_e50_po2e200, "NV133FHM-N42"), 2011 EDP_PANEL_ENTRY('B', 'O', 'E', 0x0731, &delay_200_500_e80, "NT116WHM-N42"), 2012 EDP_PANEL_ENTRY('B', 'O', 'E', 0x0741, &delay_200_500_e200, "NT116WHM-N44"), 2013 EDP_PANEL_ENTRY('B', 'O', 'E', 0x0744, &delay_200_500_e200, "Unknown"), 2014 EDP_PANEL_ENTRY('B', 'O', 'E', 0x074c, &delay_200_500_e200, "Unknown"), 2015 EDP_PANEL_ENTRY('B', 'O', 'E', 0x0751, &delay_200_500_e200, "Unknown"), 2016 EDP_PANEL_ENTRY('B', 'O', 'E', 0x0754, &delay_200_500_e50_po2e200, "NV116WHM-N45"), 2017 EDP_PANEL_ENTRY('B', 'O', 'E', 0x0771, &delay_200_500_e200, "Unknown"), 2018 EDP_PANEL_ENTRY('B', 'O', 'E', 0x0786, &delay_200_500_p2e80, "NV116WHM-T01"), 2019 EDP_PANEL_ENTRY('B', 'O', 'E', 0x0797, &delay_200_500_e200, "Unknown"), 2020 EDP_PANEL_ENTRY('B', 'O', 'E', 0x07d1, &boe_nv133fhm_n61.delay, "NV133FHM-N61"), 2021 EDP_PANEL_ENTRY('B', 'O', 'E', 0x07d3, &delay_200_500_e200, "Unknown"), 2022 EDP_PANEL_ENTRY('B', 'O', 'E', 0x07f6, &delay_200_500_e200, "NT140FHM-N44"), 2023 EDP_PANEL_ENTRY('B', 'O', 'E', 0x07f8, &delay_200_500_e200, "Unknown"), 2024 EDP_PANEL_ENTRY('B', 'O', 'E', 0x0813, &delay_200_500_e200, "Unknown"), 2025 EDP_PANEL_ENTRY('B', 'O', 'E', 0x0827, &delay_200_500_e50_p2e80, "NT140WHM-N44 V8.0"), 2026 EDP_PANEL_ENTRY('B', 'O', 'E', 0x082d, &boe_nv133fhm_n61.delay, "NV133FHM-N62"), 2027 EDP_PANEL_ENTRY('B', 'O', 'E', 0x0843, &delay_200_500_e200, "Unknown"), 2028 EDP_PANEL_ENTRY('B', 'O', 'E', 0x08b2, &delay_200_500_e200, "NT140WHM-N49"), 2029 EDP_PANEL_ENTRY('B', 'O', 'E', 0x0848, &delay_200_500_e200, "Unknown"), 2030 EDP_PANEL_ENTRY('B', 'O', 'E', 0x0849, &delay_200_500_e200, "Unknown"), 2031 EDP_PANEL_ENTRY('B', 'O', 'E', 0x09c3, &delay_200_500_e50, "NT116WHM-N21,836X2"), 2032 EDP_PANEL_ENTRY('B', 'O', 'E', 0x094b, &delay_200_500_e50, "NT116WHM-N21"), 2033 EDP_PANEL_ENTRY('B', 'O', 'E', 0x0951, &delay_200_500_e80, "NV116WHM-N47"), 2034 EDP_PANEL_ENTRY('B', 'O', 'E', 0x095f, &delay_200_500_e50, "NE135FBM-N41 v8.1"), 2035 EDP_PANEL_ENTRY('B', 'O', 'E', 0x096e, &delay_200_500_e50_po2e200, "NV116WHM-T07 V8.0"), 2036 EDP_PANEL_ENTRY('B', 'O', 'E', 0x0979, &delay_200_500_e50, "NV116WHM-N49 V8.0"), 2037 EDP_PANEL_ENTRY('B', 'O', 'E', 0x098d, &boe_nv110wtm_n61.delay, "NV110WTM-N61"), 2038 EDP_PANEL_ENTRY('B', 'O', 'E', 0x0993, &delay_200_500_e80, "NV116WHM-T14 V8.0"), 2039 EDP_PANEL_ENTRY('B', 'O', 'E', 0x09ad, &delay_200_500_e80, "NV116WHM-N47"), 2040 EDP_PANEL_ENTRY('B', 'O', 'E', 0x09ae, &delay_200_500_e200, "NT140FHM-N45"), 2041 EDP_PANEL_ENTRY('B', 'O', 'E', 0x09dd, &delay_200_500_e50, "NT116WHM-N21"), 2042 EDP_PANEL_ENTRY('B', 'O', 'E', 0x0a36, &delay_200_500_e200, "Unknown"), 2043 EDP_PANEL_ENTRY('B', 'O', 'E', 0x0a3e, &delay_200_500_e80, "NV116WHM-N49"), 2044 EDP_PANEL_ENTRY('B', 'O', 'E', 0x0a5d, &delay_200_500_e50, "NV116WHM-N45"), 2045 EDP_PANEL_ENTRY('B', 'O', 'E', 0x0ac5, &delay_200_500_e50, "NV116WHM-N4C"), 2046 EDP_PANEL_ENTRY('B', 'O', 'E', 0x0b34, &delay_200_500_e80, "NV122WUM-N41"), 2047 EDP_PANEL_ENTRY('B', 'O', 'E', 0x0b43, &delay_200_500_e200, "NV140FHM-T09"), 2048 EDP_PANEL_ENTRY('B', 'O', 'E', 0x0b56, &delay_200_500_e80, "NT140FHM-N47"), 2049 EDP_PANEL_ENTRY('B', 'O', 'E', 0x0c20, &delay_200_500_e80, "NT140FHM-N47"), 2050 EDP_PANEL_ENTRY('B', 'O', 'E', 0x0cb6, &delay_200_500_e200, "NT116WHM-N44"), 2051 2052 EDP_PANEL_ENTRY('C', 'M', 'N', 0x1130, &delay_200_500_e50, "N116BGE-EB2"), 2053 EDP_PANEL_ENTRY('C', 'M', 'N', 0x1132, &delay_200_500_e80_d50, "N116BGE-EA2"), 2054 EDP_PANEL_ENTRY('C', 'M', 'N', 0x1138, &innolux_n116bca_ea1.delay, "N116BCA-EA1-RC4"), 2055 EDP_PANEL_ENTRY('C', 'M', 'N', 0x1139, &delay_200_500_e80_d50, "N116BGE-EA2"), 2056 EDP_PANEL_ENTRY('C', 'M', 'N', 0x1141, &delay_200_500_e80_d50, "Unknown"), 2057 EDP_PANEL_ENTRY('C', 'M', 'N', 0x1145, &delay_200_500_e80_d50, "N116BCN-EB1"), 2058 EDP_PANEL_ENTRY('C', 'M', 'N', 0x114a, &delay_200_500_e80_d50, "Unknown"), 2059 EDP_PANEL_ENTRY('C', 'M', 'N', 0x114c, &innolux_n116bca_ea1.delay, "N116BCA-EA1"), 2060 EDP_PANEL_ENTRY('C', 'M', 'N', 0x1152, &delay_200_500_e80_d50, "N116BCN-EA1"), 2061 EDP_PANEL_ENTRY('C', 'M', 'N', 0x1153, &delay_200_500_e80_d50, "N116BGE-EA2"), 2062 EDP_PANEL_ENTRY('C', 'M', 'N', 0x1154, &delay_200_500_e80_d50, "N116BCA-EA2"), 2063 EDP_PANEL_ENTRY('C', 'M', 'N', 0x1156, &delay_200_500_e80_d50, "Unknown"), 2064 EDP_PANEL_ENTRY('C', 'M', 'N', 0x1157, &delay_200_500_e80_d50, "N116BGE-EA2"), 2065 EDP_PANEL_ENTRY('C', 'M', 'N', 0x115b, &delay_200_500_e80_d50, "N116BCN-EB1"), 2066 EDP_PANEL_ENTRY('C', 'M', 'N', 0x115e, &delay_200_500_e80_d50, "N116BCA-EA1"), 2067 EDP_PANEL_ENTRY('C', 'M', 'N', 0x1247, &delay_200_500_e80_d50, "N120ACA-EA1"), 2068 EDP_PANEL_ENTRY('C', 'M', 'N', 0x142b, &delay_200_500_e80_d50, "N140HCA-EAC"), 2069 EDP_PANEL_ENTRY('C', 'M', 'N', 0x142e, &delay_200_500_e80_d50, "N140BGA-EA4"), 2070 EDP_PANEL_ENTRY('C', 'M', 'N', 0x144f, &delay_200_500_e80_d50, "N140HGA-EA1"), 2071 EDP_PANEL_ENTRY('C', 'M', 'N', 0x1468, &delay_200_500_e80, "N140HGA-EA1"), 2072 EDP_PANEL_ENTRY('C', 'M', 'N', 0x14d4, &delay_200_500_e80_d50, "N140HCA-EAC"), 2073 EDP_PANEL_ENTRY('C', 'M', 'N', 0x14d6, &delay_200_500_e80_d50, "N140BGA-EA4"), 2074 EDP_PANEL_ENTRY('C', 'M', 'N', 0x14e5, &delay_200_500_e80_d50, "N140HGA-EA1"), 2075 2076 EDP_PANEL_ENTRY('C', 'S', 'O', 0x1200, &delay_200_500_e50_p2e200, "MNC207QS1-1"), 2077 2078 EDP_PANEL_ENTRY('H', 'K', 'C', 0x2d51, &delay_200_500_e200, "Unknown"), 2079 EDP_PANEL_ENTRY('H', 'K', 'C', 0x2d5b, &delay_200_500_e200, "Unknown"), 2080 EDP_PANEL_ENTRY('H', 'K', 'C', 0x2d5c, &delay_200_500_e200, "MB116AN01-2"), 2081 2082 EDP_PANEL_ENTRY('I', 'V', 'O', 0x048e, &delay_200_500_e200_d10, "M116NWR6 R5"), 2083 EDP_PANEL_ENTRY('I', 'V', 'O', 0x057d, &delay_200_500_e200, "R140NWF5 RH"), 2084 EDP_PANEL_ENTRY('I', 'V', 'O', 0x854a, &delay_200_500_p2e100, "M133NW4J"), 2085 EDP_PANEL_ENTRY('I', 'V', 'O', 0x854b, &delay_200_500_p2e100, "R133NW4K-R0"), 2086 EDP_PANEL_ENTRY('I', 'V', 'O', 0x8c4d, &delay_200_150_e200, "R140NWFM R1"), 2087 2088 EDP_PANEL_ENTRY('K', 'D', 'B', 0x044f, &delay_200_500_e80_d50, "Unknown"), 2089 EDP_PANEL_ENTRY('K', 'D', 'B', 0x0624, &kingdisplay_kd116n21_30nv_a010.delay, "116N21-30NV-A010"), 2090 EDP_PANEL_ENTRY('K', 'D', 'B', 0x1118, &delay_200_500_e50, "KD116N29-30NK-A005"), 2091 EDP_PANEL_ENTRY('K', 'D', 'B', 0x1120, &delay_200_500_e80_d50, "116N29-30NK-C007"), 2092 2093 EDP_PANEL_ENTRY('K', 'D', 'C', 0x044f, &delay_200_500_e50, "KD116N9-30NH-F3"), 2094 EDP_PANEL_ENTRY('K', 'D', 'C', 0x05f1, &delay_200_500_e80_d50, "KD116N5-30NV-G7"), 2095 EDP_PANEL_ENTRY('K', 'D', 'C', 0x0809, &delay_200_500_e50, "KD116N2930A15"), 2096 2097 EDP_PANEL_ENTRY('L', 'G', 'D', 0x0000, &delay_200_500_e200_d200, "Unknown"), 2098 EDP_PANEL_ENTRY('L', 'G', 'D', 0x048d, &delay_200_500_e200_d200, "Unknown"), 2099 EDP_PANEL_ENTRY('L', 'G', 'D', 0x0497, &delay_200_500_e200_d200, "LP116WH7-SPB1"), 2100 EDP_PANEL_ENTRY('L', 'G', 'D', 0x052c, &delay_200_500_e200_d200, "LP133WF2-SPL7"), 2101 EDP_PANEL_ENTRY('L', 'G', 'D', 0x0537, &delay_200_500_e200_d200, "Unknown"), 2102 EDP_PANEL_ENTRY('L', 'G', 'D', 0x054a, &delay_200_500_e200_d200, "LP116WH8-SPC1"), 2103 EDP_PANEL_ENTRY('L', 'G', 'D', 0x0567, &delay_200_500_e200_d200, "Unknown"), 2104 EDP_PANEL_ENTRY('L', 'G', 'D', 0x05af, &delay_200_500_e200_d200, "Unknown"), 2105 EDP_PANEL_ENTRY('L', 'G', 'D', 0x05f1, &delay_200_500_e200_d200, "Unknown"), 2106 2107 EDP_PANEL_ENTRY('S', 'D', 'C', 0x416d, &delay_100_500_e200, "ATNA45AF01"), 2108 2109 EDP_PANEL_ENTRY('S', 'H', 'P', 0x1511, &delay_200_500_e50, "LQ140M1JW48"), 2110 EDP_PANEL_ENTRY('S', 'H', 'P', 0x1523, &sharp_lq140m1jw46.delay, "LQ140M1JW46"), 2111 EDP_PANEL_ENTRY('S', 'H', 'P', 0x154c, &delay_200_500_p2e100, "LQ116M1JW10"), 2112 2113 EDP_PANEL_ENTRY('S', 'T', 'A', 0x0100, &delay_100_500_e200, "2081116HHD028001-51D"), 2114 2115 { /* sentinal */ } 2116 }; 2117 2118 static const struct edp_panel_entry *find_edp_panel(u32 panel_id, const struct drm_edid *edid) 2119 { 2120 const struct edp_panel_entry *panel; 2121 2122 if (!panel_id) 2123 return NULL; 2124 2125 /* 2126 * Match with identity first. This allows handling the case where 2127 * vendors incorrectly reused the same panel ID for multiple panels that 2128 * need different settings. If there's no match, try again with panel 2129 * ID, which should be unique. 2130 */ 2131 for (panel = edp_panels; panel->ident.panel_id; panel++) 2132 if (drm_edid_match(edid, &panel->ident)) 2133 return panel; 2134 2135 for (panel = edp_panels; panel->ident.panel_id; panel++) 2136 if (panel->ident.panel_id == panel_id) 2137 return panel; 2138 2139 return NULL; 2140 } 2141 2142 static int panel_edp_platform_probe(struct platform_device *pdev) 2143 { 2144 const struct of_device_id *id; 2145 2146 /* Skip one since "edp-panel" is only supported on DP AUX bus */ 2147 id = of_match_node(platform_of_match + 1, pdev->dev.of_node); 2148 if (!id) 2149 return -ENODEV; 2150 2151 return panel_edp_probe(&pdev->dev, id->data, NULL); 2152 } 2153 2154 static void panel_edp_platform_remove(struct platform_device *pdev) 2155 { 2156 panel_edp_remove(&pdev->dev); 2157 } 2158 2159 static void panel_edp_platform_shutdown(struct platform_device *pdev) 2160 { 2161 panel_edp_shutdown(&pdev->dev); 2162 } 2163 2164 static const struct dev_pm_ops panel_edp_pm_ops = { 2165 SET_RUNTIME_PM_OPS(panel_edp_suspend, panel_edp_resume, NULL) 2166 SET_SYSTEM_SLEEP_PM_OPS(pm_runtime_force_suspend, 2167 pm_runtime_force_resume) 2168 }; 2169 2170 static struct platform_driver panel_edp_platform_driver = { 2171 .driver = { 2172 .name = "panel-edp", 2173 .of_match_table = platform_of_match, 2174 .pm = &panel_edp_pm_ops, 2175 }, 2176 .probe = panel_edp_platform_probe, 2177 .remove_new = panel_edp_platform_remove, 2178 .shutdown = panel_edp_platform_shutdown, 2179 }; 2180 2181 static int panel_edp_dp_aux_ep_probe(struct dp_aux_ep_device *aux_ep) 2182 { 2183 const struct of_device_id *id; 2184 2185 id = of_match_node(platform_of_match, aux_ep->dev.of_node); 2186 if (!id) 2187 return -ENODEV; 2188 2189 return panel_edp_probe(&aux_ep->dev, id->data, aux_ep->aux); 2190 } 2191 2192 static void panel_edp_dp_aux_ep_remove(struct dp_aux_ep_device *aux_ep) 2193 { 2194 panel_edp_remove(&aux_ep->dev); 2195 } 2196 2197 static void panel_edp_dp_aux_ep_shutdown(struct dp_aux_ep_device *aux_ep) 2198 { 2199 panel_edp_shutdown(&aux_ep->dev); 2200 } 2201 2202 static struct dp_aux_ep_driver panel_edp_dp_aux_ep_driver = { 2203 .driver = { 2204 .name = "panel-simple-dp-aux", 2205 .of_match_table = platform_of_match, /* Same as platform one! */ 2206 .pm = &panel_edp_pm_ops, 2207 }, 2208 .probe = panel_edp_dp_aux_ep_probe, 2209 .remove = panel_edp_dp_aux_ep_remove, 2210 .shutdown = panel_edp_dp_aux_ep_shutdown, 2211 }; 2212 2213 static int __init panel_edp_init(void) 2214 { 2215 int err; 2216 2217 err = platform_driver_register(&panel_edp_platform_driver); 2218 if (err < 0) 2219 return err; 2220 2221 err = dp_aux_dp_driver_register(&panel_edp_dp_aux_ep_driver); 2222 if (err < 0) 2223 goto err_did_platform_register; 2224 2225 return 0; 2226 2227 err_did_platform_register: 2228 platform_driver_unregister(&panel_edp_platform_driver); 2229 2230 return err; 2231 } 2232 module_init(panel_edp_init); 2233 2234 static void __exit panel_edp_exit(void) 2235 { 2236 dp_aux_dp_driver_unregister(&panel_edp_dp_aux_ep_driver); 2237 platform_driver_unregister(&panel_edp_platform_driver); 2238 } 2239 module_exit(panel_edp_exit); 2240 2241 MODULE_AUTHOR("Thierry Reding <treding@nvidia.com>"); 2242 MODULE_DESCRIPTION("DRM Driver for Simple eDP Panels"); 2243 MODULE_LICENSE("GPL and additional rights"); 2244