xref: /linux/drivers/gpu/drm/nouveau/nvkm/subdev/timer/nv40.c (revision d0034a7a4ac7fae708146ac0059b9c47a1543f0d)
131649ecfSBen Skeggs /*
231649ecfSBen Skeggs  * Copyright 2012 Red Hat Inc.
331649ecfSBen Skeggs  *
431649ecfSBen Skeggs  * Permission is hereby granted, free of charge, to any person obtaining a
531649ecfSBen Skeggs  * copy of this software and associated documentation files (the "Software"),
631649ecfSBen Skeggs  * to deal in the Software without restriction, including without limitation
731649ecfSBen Skeggs  * the rights to use, copy, modify, merge, publish, distribute, sublicense,
831649ecfSBen Skeggs  * and/or sell copies of the Software, and to permit persons to whom the
931649ecfSBen Skeggs  * Software is furnished to do so, subject to the following conditions:
1031649ecfSBen Skeggs  *
1131649ecfSBen Skeggs  * The above copyright notice and this permission notice shall be included in
1231649ecfSBen Skeggs  * all copies or substantial portions of the Software.
1331649ecfSBen Skeggs  *
1431649ecfSBen Skeggs  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
1531649ecfSBen Skeggs  * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
1631649ecfSBen Skeggs  * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
1731649ecfSBen Skeggs  * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
1831649ecfSBen Skeggs  * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
1931649ecfSBen Skeggs  * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
2031649ecfSBen Skeggs  * OTHER DEALINGS IN THE SOFTWARE.
2131649ecfSBen Skeggs  *
2231649ecfSBen Skeggs  * Authors: Ben Skeggs
2331649ecfSBen Skeggs  */
2431649ecfSBen Skeggs #include "priv.h"
2531649ecfSBen Skeggs #include "regsnv04.h"
2631649ecfSBen Skeggs 
2731649ecfSBen Skeggs static void
nv40_timer_init(struct nvkm_timer * tmr)2831649ecfSBen Skeggs nv40_timer_init(struct nvkm_timer *tmr)
2931649ecfSBen Skeggs {
3031649ecfSBen Skeggs 	struct nvkm_subdev *subdev = &tmr->subdev;
3131649ecfSBen Skeggs 	struct nvkm_device *device = subdev->device;
3231649ecfSBen Skeggs 	u32 f = 0; /*XXX: figure this out */
3331649ecfSBen Skeggs 	u32 n, d;
3431649ecfSBen Skeggs 
3531649ecfSBen Skeggs 	/* aim for 31.25MHz, which gives us nanosecond timestamps */
3631649ecfSBen Skeggs 	d = 1000000 / 32;
3731649ecfSBen Skeggs 	n = f;
3831649ecfSBen Skeggs 
3931649ecfSBen Skeggs 	if (!f) {
4031649ecfSBen Skeggs 		n = nvkm_rd32(device, NV04_PTIMER_NUMERATOR);
4131649ecfSBen Skeggs 		d = nvkm_rd32(device, NV04_PTIMER_DENOMINATOR);
4231649ecfSBen Skeggs 		if (!n || !d) {
4331649ecfSBen Skeggs 			n = 1;
4431649ecfSBen Skeggs 			d = 1;
4531649ecfSBen Skeggs 		}
4631649ecfSBen Skeggs 		nvkm_warn(subdev, "unknown input clock freq\n");
4731649ecfSBen Skeggs 	}
4831649ecfSBen Skeggs 
4931649ecfSBen Skeggs 	/* reduce ratio to acceptable values */
5031649ecfSBen Skeggs 	while (((n % 5) == 0) && ((d % 5) == 0)) {
5131649ecfSBen Skeggs 		n /= 5;
5231649ecfSBen Skeggs 		d /= 5;
5331649ecfSBen Skeggs 	}
5431649ecfSBen Skeggs 
5531649ecfSBen Skeggs 	while (((n % 2) == 0) && ((d % 2) == 0)) {
5631649ecfSBen Skeggs 		n /= 2;
5731649ecfSBen Skeggs 		d /= 2;
5831649ecfSBen Skeggs 	}
5931649ecfSBen Skeggs 
6031649ecfSBen Skeggs 	while (n > 0xffff || d > 0xffff) {
6131649ecfSBen Skeggs 		n >>= 1;
6231649ecfSBen Skeggs 		d >>= 1;
6331649ecfSBen Skeggs 	}
6431649ecfSBen Skeggs 
6531649ecfSBen Skeggs 	nvkm_debug(subdev, "input frequency : %dHz\n", f);
6631649ecfSBen Skeggs 	nvkm_debug(subdev, "numerator       : %08x\n", n);
6731649ecfSBen Skeggs 	nvkm_debug(subdev, "denominator     : %08x\n", d);
6831649ecfSBen Skeggs 	nvkm_debug(subdev, "timer frequency : %dHz\n", f * d / n);
6931649ecfSBen Skeggs 
7031649ecfSBen Skeggs 	nvkm_wr32(device, NV04_PTIMER_NUMERATOR, n);
7131649ecfSBen Skeggs 	nvkm_wr32(device, NV04_PTIMER_DENOMINATOR, d);
7231649ecfSBen Skeggs }
7331649ecfSBen Skeggs 
7431649ecfSBen Skeggs static const struct nvkm_timer_func
7531649ecfSBen Skeggs nv40_timer = {
7631649ecfSBen Skeggs 	.init = nv40_timer_init,
7731649ecfSBen Skeggs 	.intr = nv04_timer_intr,
7831649ecfSBen Skeggs 	.read = nv04_timer_read,
7931649ecfSBen Skeggs 	.time = nv04_timer_time,
8031649ecfSBen Skeggs 	.alarm_init = nv04_timer_alarm_init,
8131649ecfSBen Skeggs 	.alarm_fini = nv04_timer_alarm_fini,
8231649ecfSBen Skeggs };
8331649ecfSBen Skeggs 
8431649ecfSBen Skeggs int
nv40_timer_new(struct nvkm_device * device,enum nvkm_subdev_type type,int inst,struct nvkm_timer ** ptmr)85*9aad54d5SBen Skeggs nv40_timer_new(struct nvkm_device *device, enum nvkm_subdev_type type, int inst,
86*9aad54d5SBen Skeggs 	       struct nvkm_timer **ptmr)
8731649ecfSBen Skeggs {
88*9aad54d5SBen Skeggs 	return nvkm_timer_new_(&nv40_timer, device, type, inst, ptmr);
8931649ecfSBen Skeggs }
90