xref: /linux/drivers/gpu/drm/nouveau/nvkm/subdev/mc/g84.c (revision 7ae9fb1b7ecbb5d85d07857943f677fd1a559b18)
173549020SBen Skeggs /*
273549020SBen Skeggs  * Copyright 2012 Red Hat Inc.
373549020SBen Skeggs  *
473549020SBen Skeggs  * Permission is hereby granted, free of charge, to any person obtaining a
573549020SBen Skeggs  * copy of this software and associated documentation files (the "Software"),
673549020SBen Skeggs  * to deal in the Software without restriction, including without limitation
773549020SBen Skeggs  * the rights to use, copy, modify, merge, publish, distribute, sublicense,
873549020SBen Skeggs  * and/or sell copies of the Software, and to permit persons to whom the
973549020SBen Skeggs  * Software is furnished to do so, subject to the following conditions:
1073549020SBen Skeggs  *
1173549020SBen Skeggs  * The above copyright notice and this permission notice shall be included in
1273549020SBen Skeggs  * all copies or substantial portions of the Software.
1373549020SBen Skeggs  *
1473549020SBen Skeggs  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
1573549020SBen Skeggs  * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
1673549020SBen Skeggs  * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
1773549020SBen Skeggs  * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
1873549020SBen Skeggs  * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
1973549020SBen Skeggs  * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
2073549020SBen Skeggs  * OTHER DEALINGS IN THE SOFTWARE.
2173549020SBen Skeggs  *
2273549020SBen Skeggs  * Authors: Ben Skeggs
2373549020SBen Skeggs  */
2473549020SBen Skeggs #include "priv.h"
2573549020SBen Skeggs 
2673549020SBen Skeggs static const struct nvkm_mc_map
2773549020SBen Skeggs g84_mc_reset[] = {
2873549020SBen Skeggs 	{ 0x04008000, NVKM_ENGINE_BSP },
2973549020SBen Skeggs 	{ 0x02004000, NVKM_ENGINE_CIPHER },
3073549020SBen Skeggs 	{ 0x01020000, NVKM_ENGINE_VP },
3173549020SBen Skeggs 	{ 0x00400002, NVKM_ENGINE_MPEG },
3273549020SBen Skeggs 	{ 0x00201000, NVKM_ENGINE_GR },
3373549020SBen Skeggs 	{ 0x00000100, NVKM_ENGINE_FIFO },
3473549020SBen Skeggs 	{}
3573549020SBen Skeggs };
3673549020SBen Skeggs 
37fe76fe49SBen Skeggs static const struct nvkm_intr_data
38fe76fe49SBen Skeggs g84_mc_intrs[] = {
39fe76fe49SBen Skeggs 	{ NVKM_ENGINE_DISP  , 0, 0, 0x04000000, true },
40fe76fe49SBen Skeggs 	{ NVKM_ENGINE_VP    , 0, 0, 0x00020000, true },
41fe76fe49SBen Skeggs 	{ NVKM_ENGINE_BSP   , 0, 0, 0x00008000, true },
42fe76fe49SBen Skeggs 	{ NVKM_ENGINE_CIPHER, 0, 0, 0x00004000, true },
43fe76fe49SBen Skeggs 	{ NVKM_ENGINE_GR    , 0, 0, 0x00001000, true },
44*2fc71a05SBen Skeggs 	{ NVKM_ENGINE_FIFO  , 0, 0, 0x00000100 },
45fe76fe49SBen Skeggs 	{ NVKM_ENGINE_MPEG  , 0, 0, 0x00000001, true },
46fe76fe49SBen Skeggs 	{ NVKM_SUBDEV_FB    , 0, 0, 0x0002d101, true },
47fe76fe49SBen Skeggs 	{ NVKM_SUBDEV_BUS   , 0, 0, 0x10000000, true },
48fe76fe49SBen Skeggs 	{ NVKM_SUBDEV_GPIO  , 0, 0, 0x00200000, true },
49fe76fe49SBen Skeggs 	{ NVKM_SUBDEV_I2C   , 0, 0, 0x00200000, true },
50fe76fe49SBen Skeggs 	{ NVKM_SUBDEV_TIMER , 0, 0, 0x00100000, true },
5173549020SBen Skeggs 	{},
5273549020SBen Skeggs };
5373549020SBen Skeggs 
5473549020SBen Skeggs static const struct nvkm_mc_func
5573549020SBen Skeggs g84_mc = {
5673549020SBen Skeggs 	.init = nv50_mc_init,
57fe76fe49SBen Skeggs 	.intr = &nv04_mc_intr,
58fe76fe49SBen Skeggs 	.intrs = g84_mc_intrs,
59ebb195dbSBen Skeggs 	.device = &nv04_mc_device,
6073549020SBen Skeggs 	.reset = g84_mc_reset,
6173549020SBen Skeggs };
6273549020SBen Skeggs 
6373549020SBen Skeggs int
g84_mc_new(struct nvkm_device * device,enum nvkm_subdev_type type,int inst,struct nvkm_mc ** pmc)641fc2fddfSBen Skeggs g84_mc_new(struct nvkm_device *device, enum nvkm_subdev_type type, int inst, struct nvkm_mc **pmc)
6573549020SBen Skeggs {
661fc2fddfSBen Skeggs 	return nvkm_mc_new_(&g84_mc, device, type, inst, pmc);
6773549020SBen Skeggs }
68