xref: /linux/drivers/gpu/drm/nouveau/nvkm/subdev/bios/timing.c (revision 4b4193256c8d3bc3a5397b5cd9494c2ad386317d)
1c39f472eSBen Skeggs /*
2c39f472eSBen Skeggs  * Copyright 2013 Red Hat Inc.
3c39f472eSBen Skeggs  *
4c39f472eSBen Skeggs  * Permission is hereby granted, free of charge, to any person obtaining a
5c39f472eSBen Skeggs  * copy of this software and associated documentation files (the "Software"),
6c39f472eSBen Skeggs  * to deal in the Software without restriction, including without limitation
7c39f472eSBen Skeggs  * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8c39f472eSBen Skeggs  * and/or sell copies of the Software, and to permit persons to whom the
9c39f472eSBen Skeggs  * Software is furnished to do so, subject to the following conditions:
10c39f472eSBen Skeggs  *
11c39f472eSBen Skeggs  * The above copyright notice and this permission notice shall be included in
12c39f472eSBen Skeggs  * all copies or substantial portions of the Software.
13c39f472eSBen Skeggs  *
14c39f472eSBen Skeggs  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
15c39f472eSBen Skeggs  * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
16c39f472eSBen Skeggs  * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
17c39f472eSBen Skeggs  * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
18c39f472eSBen Skeggs  * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
19c39f472eSBen Skeggs  * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
20c39f472eSBen Skeggs  * OTHER DEALINGS IN THE SOFTWARE.
21c39f472eSBen Skeggs  *
22c39f472eSBen Skeggs  * Authors: Ben Skeggs
23c39f472eSBen Skeggs  */
24c39f472eSBen Skeggs #include <subdev/bios.h>
25c39f472eSBen Skeggs #include <subdev/bios/bit.h>
26c39f472eSBen Skeggs #include <subdev/bios/timing.h>
27c39f472eSBen Skeggs 
281957d3d5SBen Skeggs u32
nvbios_timingTe(struct nvkm_bios * bios,u8 * ver,u8 * hdr,u8 * cnt,u8 * len,u8 * snr,u8 * ssz)29d390b480SBen Skeggs nvbios_timingTe(struct nvkm_bios *bios,
30c39f472eSBen Skeggs 		u8 *ver, u8 *hdr, u8 *cnt, u8 *len, u8 *snr, u8 *ssz)
31c39f472eSBen Skeggs {
32c39f472eSBen Skeggs 	struct bit_entry bit_P;
331957d3d5SBen Skeggs 	u32 timing = 0;
34c39f472eSBen Skeggs 
35c39f472eSBen Skeggs 	if (!bit_entry(bios, 'P', &bit_P)) {
36c39f472eSBen Skeggs 		if (bit_P.version == 1)
371957d3d5SBen Skeggs 			timing = nvbios_rd32(bios, bit_P.offset + 4);
38c39f472eSBen Skeggs 		else
39c39f472eSBen Skeggs 		if (bit_P.version == 2)
401957d3d5SBen Skeggs 			timing = nvbios_rd32(bios, bit_P.offset + 8);
41c39f472eSBen Skeggs 
42c39f472eSBen Skeggs 		if (timing) {
437f5f518fSBen Skeggs 			*ver = nvbios_rd08(bios, timing + 0);
44c39f472eSBen Skeggs 			switch (*ver) {
45c39f472eSBen Skeggs 			case 0x10:
467f5f518fSBen Skeggs 				*hdr = nvbios_rd08(bios, timing + 1);
477f5f518fSBen Skeggs 				*cnt = nvbios_rd08(bios, timing + 2);
487f5f518fSBen Skeggs 				*len = nvbios_rd08(bios, timing + 3);
49c39f472eSBen Skeggs 				*snr = 0;
50c39f472eSBen Skeggs 				*ssz = 0;
51c39f472eSBen Skeggs 				return timing;
52c39f472eSBen Skeggs 			case 0x20:
537f5f518fSBen Skeggs 				*hdr = nvbios_rd08(bios, timing + 1);
547f5f518fSBen Skeggs 				*cnt = nvbios_rd08(bios, timing + 5);
557f5f518fSBen Skeggs 				*len = nvbios_rd08(bios, timing + 2);
567f5f518fSBen Skeggs 				*snr = nvbios_rd08(bios, timing + 4);
577f5f518fSBen Skeggs 				*ssz = nvbios_rd08(bios, timing + 3);
58c39f472eSBen Skeggs 				return timing;
59c39f472eSBen Skeggs 			default:
60c39f472eSBen Skeggs 				break;
61c39f472eSBen Skeggs 			}
62c39f472eSBen Skeggs 		}
63c39f472eSBen Skeggs 	}
64c39f472eSBen Skeggs 
651957d3d5SBen Skeggs 	return 0;
66c39f472eSBen Skeggs }
67c39f472eSBen Skeggs 
681957d3d5SBen Skeggs u32
nvbios_timingEe(struct nvkm_bios * bios,int idx,u8 * ver,u8 * hdr,u8 * cnt,u8 * len)69d390b480SBen Skeggs nvbios_timingEe(struct nvkm_bios *bios, int idx,
70c39f472eSBen Skeggs 		u8 *ver, u8 *hdr, u8 *cnt, u8 *len)
71c39f472eSBen Skeggs {
72c39f472eSBen Skeggs 	u8  snr, ssz;
731957d3d5SBen Skeggs 	u32 timing = nvbios_timingTe(bios, ver, hdr, cnt, len, &snr, &ssz);
74c39f472eSBen Skeggs 	if (timing && idx < *cnt) {
75c39f472eSBen Skeggs 		timing += *hdr + idx * (*len + (snr * ssz));
76c39f472eSBen Skeggs 		*hdr = *len;
77c39f472eSBen Skeggs 		*cnt = snr;
78c39f472eSBen Skeggs 		*len = ssz;
79c39f472eSBen Skeggs 		return timing;
80c39f472eSBen Skeggs 	}
811957d3d5SBen Skeggs 	return 0;
82c39f472eSBen Skeggs }
83c39f472eSBen Skeggs 
841957d3d5SBen Skeggs u32
nvbios_timingEp(struct nvkm_bios * bios,int idx,u8 * ver,u8 * hdr,u8 * cnt,u8 * len,struct nvbios_ramcfg * p)85d390b480SBen Skeggs nvbios_timingEp(struct nvkm_bios *bios, int idx,
86d390b480SBen Skeggs 		u8 *ver, u8 *hdr, u8 *cnt, u8 *len, struct nvbios_ramcfg *p)
87c39f472eSBen Skeggs {
881957d3d5SBen Skeggs 	u32 data = nvbios_timingEe(bios, idx, ver, hdr, cnt, len), temp;
89c39f472eSBen Skeggs 	p->timing_ver = *ver;
90c39f472eSBen Skeggs 	p->timing_hdr = *hdr;
91c39f472eSBen Skeggs 	switch (!!data * *ver) {
92c39f472eSBen Skeggs 	case 0x10:
937f5f518fSBen Skeggs 		p->timing_10_WR    = nvbios_rd08(bios, data + 0x00);
947f5f518fSBen Skeggs 		p->timing_10_WTR   = nvbios_rd08(bios, data + 0x01);
957f5f518fSBen Skeggs 		p->timing_10_CL    = nvbios_rd08(bios, data + 0x02);
967f5f518fSBen Skeggs 		p->timing_10_RC    = nvbios_rd08(bios, data + 0x03);
977f5f518fSBen Skeggs 		p->timing_10_RFC   = nvbios_rd08(bios, data + 0x05);
987f5f518fSBen Skeggs 		p->timing_10_RAS   = nvbios_rd08(bios, data + 0x07);
997f5f518fSBen Skeggs 		p->timing_10_RP    = nvbios_rd08(bios, data + 0x09);
1007f5f518fSBen Skeggs 		p->timing_10_RCDRD = nvbios_rd08(bios, data + 0x0a);
1017f5f518fSBen Skeggs 		p->timing_10_RCDWR = nvbios_rd08(bios, data + 0x0b);
1027f5f518fSBen Skeggs 		p->timing_10_RRD   = nvbios_rd08(bios, data + 0x0c);
1037f5f518fSBen Skeggs 		p->timing_10_13    = nvbios_rd08(bios, data + 0x0d);
1047f5f518fSBen Skeggs 		p->timing_10_ODT   = nvbios_rd08(bios, data + 0x0e) & 0x07;
105c25bf7b6SRoy Spliet 		if (p->ramcfg_ver >= 0x10)
1067f5f518fSBen Skeggs 			p->ramcfg_RON = nvbios_rd08(bios, data + 0x0e) & 0x07;
107c39f472eSBen Skeggs 
108c39f472eSBen Skeggs 		p->timing_10_24  = 0xff;
109c39f472eSBen Skeggs 		p->timing_10_21  = 0;
110c39f472eSBen Skeggs 		p->timing_10_20  = 0;
111c39f472eSBen Skeggs 		p->timing_10_CWL = 0;
112c39f472eSBen Skeggs 		p->timing_10_18  = 0;
113c39f472eSBen Skeggs 		p->timing_10_16  = 0;
114c39f472eSBen Skeggs 
115c39f472eSBen Skeggs 		switch (min_t(u8, *hdr, 25)) {
116c39f472eSBen Skeggs 		case 25:
1177f5f518fSBen Skeggs 			p->timing_10_24  = nvbios_rd08(bios, data + 0x18);
118*f6e7393eSGustavo A. R. Silva 			fallthrough;
119c39f472eSBen Skeggs 		case 24:
120c39f472eSBen Skeggs 		case 23:
121c39f472eSBen Skeggs 		case 22:
1227f5f518fSBen Skeggs 			p->timing_10_21  = nvbios_rd08(bios, data + 0x15);
123*f6e7393eSGustavo A. R. Silva 			fallthrough;
124c39f472eSBen Skeggs 		case 21:
1257f5f518fSBen Skeggs 			p->timing_10_20  = nvbios_rd08(bios, data + 0x14);
126*f6e7393eSGustavo A. R. Silva 			fallthrough;
127c39f472eSBen Skeggs 		case 20:
1287f5f518fSBen Skeggs 			p->timing_10_CWL = nvbios_rd08(bios, data + 0x13);
129*f6e7393eSGustavo A. R. Silva 			fallthrough;
130c39f472eSBen Skeggs 		case 19:
1317f5f518fSBen Skeggs 			p->timing_10_18  = nvbios_rd08(bios, data + 0x12);
132*f6e7393eSGustavo A. R. Silva 			fallthrough;
133c39f472eSBen Skeggs 		case 18:
134c39f472eSBen Skeggs 		case 17:
1357f5f518fSBen Skeggs 			p->timing_10_16  = nvbios_rd08(bios, data + 0x10);
136c39f472eSBen Skeggs 		}
137c39f472eSBen Skeggs 
138c39f472eSBen Skeggs 		break;
139c39f472eSBen Skeggs 	case 0x20:
1407f5f518fSBen Skeggs 		p->timing[0] = nvbios_rd32(bios, data + 0x00);
1417f5f518fSBen Skeggs 		p->timing[1] = nvbios_rd32(bios, data + 0x04);
1427f5f518fSBen Skeggs 		p->timing[2] = nvbios_rd32(bios, data + 0x08);
1437f5f518fSBen Skeggs 		p->timing[3] = nvbios_rd32(bios, data + 0x0c);
1447f5f518fSBen Skeggs 		p->timing[4] = nvbios_rd32(bios, data + 0x10);
1457f5f518fSBen Skeggs 		p->timing[5] = nvbios_rd32(bios, data + 0x14);
1467f5f518fSBen Skeggs 		p->timing[6] = nvbios_rd32(bios, data + 0x18);
1477f5f518fSBen Skeggs 		p->timing[7] = nvbios_rd32(bios, data + 0x1c);
1487f5f518fSBen Skeggs 		p->timing[8] = nvbios_rd32(bios, data + 0x20);
1497f5f518fSBen Skeggs 		p->timing[9] = nvbios_rd32(bios, data + 0x24);
1507f5f518fSBen Skeggs 		p->timing[10] = nvbios_rd32(bios, data + 0x28);
1517f5f518fSBen Skeggs 		p->timing_20_2e_03 = (nvbios_rd08(bios, data + 0x2e) & 0x03) >> 0;
1527f5f518fSBen Skeggs 		p->timing_20_2e_30 = (nvbios_rd08(bios, data + 0x2e) & 0x30) >> 4;
1537f5f518fSBen Skeggs 		p->timing_20_2e_c0 = (nvbios_rd08(bios, data + 0x2e) & 0xc0) >> 6;
1547f5f518fSBen Skeggs 		p->timing_20_2f_03 = (nvbios_rd08(bios, data + 0x2f) & 0x03) >> 0;
1557f5f518fSBen Skeggs 		temp = nvbios_rd16(bios, data + 0x2c);
156c39f472eSBen Skeggs 		p->timing_20_2c_003f = (temp & 0x003f) >> 0;
157c39f472eSBen Skeggs 		p->timing_20_2c_1fc0 = (temp & 0x1fc0) >> 6;
1587f5f518fSBen Skeggs 		p->timing_20_30_07 = (nvbios_rd08(bios, data + 0x30) & 0x07) >> 0;
1597f5f518fSBen Skeggs 		p->timing_20_30_f8 = (nvbios_rd08(bios, data + 0x30) & 0xf8) >> 3;
1607f5f518fSBen Skeggs 		temp = nvbios_rd16(bios, data + 0x31);
161c39f472eSBen Skeggs 		p->timing_20_31_0007 = (temp & 0x0007) >> 0;
162c39f472eSBen Skeggs 		p->timing_20_31_0078 = (temp & 0x0078) >> 3;
163c39f472eSBen Skeggs 		p->timing_20_31_0780 = (temp & 0x0780) >> 7;
164c39f472eSBen Skeggs 		p->timing_20_31_0800 = (temp & 0x0800) >> 11;
165c39f472eSBen Skeggs 		p->timing_20_31_7000 = (temp & 0x7000) >> 12;
166c39f472eSBen Skeggs 		p->timing_20_31_8000 = (temp & 0x8000) >> 15;
167c39f472eSBen Skeggs 		break;
168c39f472eSBen Skeggs 	default:
169c39f472eSBen Skeggs 		data = 0;
170c39f472eSBen Skeggs 		break;
171c39f472eSBen Skeggs 	}
172c39f472eSBen Skeggs 	return data;
173c39f472eSBen Skeggs }
174