xref: /linux/drivers/gpu/drm/nouveau/nvkm/subdev/acr/tu102.c (revision 0ea5c948cb64bab5bc7a5516774eb8536f05aa0d)
13fa8fe15SBen Skeggs /*
23fa8fe15SBen Skeggs  * Copyright 2019 Red Hat Inc.
33fa8fe15SBen Skeggs  *
43fa8fe15SBen Skeggs  * Permission is hereby granted, free of charge, to any person obtaining a
53fa8fe15SBen Skeggs  * copy of this software and associated documentation files (the "Software"),
63fa8fe15SBen Skeggs  * to deal in the Software without restriction, including without limitation
73fa8fe15SBen Skeggs  * the rights to use, copy, modify, merge, publish, distribute, sublicense,
83fa8fe15SBen Skeggs  * and/or sell copies of the Software, and to permit persons to whom the
93fa8fe15SBen Skeggs  * Software is furnished to do so, subject to the following conditions:
103fa8fe15SBen Skeggs  *
113fa8fe15SBen Skeggs  * The above copyright notice and this permission notice shall be included in
123fa8fe15SBen Skeggs  * all copies or substantial portions of the Software.
133fa8fe15SBen Skeggs  *
143fa8fe15SBen Skeggs  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
153fa8fe15SBen Skeggs  * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
163fa8fe15SBen Skeggs  * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
173fa8fe15SBen Skeggs  * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
183fa8fe15SBen Skeggs  * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
193fa8fe15SBen Skeggs  * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
203fa8fe15SBen Skeggs  * OTHER DEALINGS IN THE SOFTWARE.
213fa8fe15SBen Skeggs  */
223fa8fe15SBen Skeggs #include "priv.h"
233fa8fe15SBen Skeggs 
243fa8fe15SBen Skeggs #include <core/firmware.h>
253fa8fe15SBen Skeggs #include <core/memory.h>
263fa8fe15SBen Skeggs #include <subdev/gsp.h>
273fa8fe15SBen Skeggs #include <subdev/pmu.h>
283fa8fe15SBen Skeggs #include <engine/sec2.h>
293fa8fe15SBen Skeggs 
303fa8fe15SBen Skeggs #include <nvfw/acr.h>
313fa8fe15SBen Skeggs 
324b569dedSBen Skeggs int
tu102_acr_init(struct nvkm_acr * acr)333fa8fe15SBen Skeggs tu102_acr_init(struct nvkm_acr *acr)
343fa8fe15SBen Skeggs {
352541626cSBen Skeggs 	int ret = nvkm_acr_hsfw_boot(acr, "AHESASC");
363fa8fe15SBen Skeggs 	if (ret)
373fa8fe15SBen Skeggs 		return ret;
383fa8fe15SBen Skeggs 
392541626cSBen Skeggs 	return nvkm_acr_hsfw_boot(acr, "ASB");
403fa8fe15SBen Skeggs }
413fa8fe15SBen Skeggs 
423fa8fe15SBen Skeggs static int
tu102_acr_wpr_build(struct nvkm_acr * acr,struct nvkm_acr_lsf * rtos)433fa8fe15SBen Skeggs tu102_acr_wpr_build(struct nvkm_acr *acr, struct nvkm_acr_lsf *rtos)
443fa8fe15SBen Skeggs {
453fa8fe15SBen Skeggs 	struct nvkm_acr_lsfw *lsfw;
463fa8fe15SBen Skeggs 	u32 offset = 0;
473fa8fe15SBen Skeggs 	int ret;
483fa8fe15SBen Skeggs 
493fa8fe15SBen Skeggs 	/*XXX: shared sub-WPR headers, fill terminator for now. */
503fa8fe15SBen Skeggs 	nvkm_wo32(acr->wpr, 0x200, 0xffffffff);
513fa8fe15SBen Skeggs 
523fa8fe15SBen Skeggs 	/* Fill per-LSF structures. */
533fa8fe15SBen Skeggs 	list_for_each_entry(lsfw, &acr->lsfw, head) {
543fa8fe15SBen Skeggs 		struct lsf_signature_v1 *sig = (void *)lsfw->sig->data;
553fa8fe15SBen Skeggs 		struct wpr_header_v1 hdr = {
563fa8fe15SBen Skeggs 			.falcon_id = lsfw->id,
573fa8fe15SBen Skeggs 			.lsb_offset = lsfw->offset.lsb,
583fa8fe15SBen Skeggs 			.bootstrap_owner = NVKM_ACR_LSF_GSPLITE,
593fa8fe15SBen Skeggs 			.lazy_bootstrap = 1,
603fa8fe15SBen Skeggs 			.bin_version = sig->version,
613fa8fe15SBen Skeggs 			.status = WPR_HEADER_V1_STATUS_COPY,
623fa8fe15SBen Skeggs 		};
633fa8fe15SBen Skeggs 
643fa8fe15SBen Skeggs 		/* Write WPR header. */
653fa8fe15SBen Skeggs 		nvkm_wobj(acr->wpr, offset, &hdr, sizeof(hdr));
663fa8fe15SBen Skeggs 		offset += sizeof(hdr);
673fa8fe15SBen Skeggs 
683fa8fe15SBen Skeggs 		/* Write LSB header. */
693fa8fe15SBen Skeggs 		ret = gp102_acr_wpr_build_lsb(acr, lsfw);
703fa8fe15SBen Skeggs 		if (ret)
713fa8fe15SBen Skeggs 			return ret;
723fa8fe15SBen Skeggs 
733fa8fe15SBen Skeggs 		/* Write ucode image. */
743fa8fe15SBen Skeggs 		nvkm_wobj(acr->wpr, lsfw->offset.img,
753fa8fe15SBen Skeggs 				    lsfw->img.data,
763fa8fe15SBen Skeggs 				    lsfw->img.size);
773fa8fe15SBen Skeggs 
783fa8fe15SBen Skeggs 		/* Write bootloader data. */
793fa8fe15SBen Skeggs 		lsfw->func->bld_write(acr, lsfw->offset.bld, lsfw);
803fa8fe15SBen Skeggs 	}
813fa8fe15SBen Skeggs 
823fa8fe15SBen Skeggs 	/* Finalise WPR. */
833fa8fe15SBen Skeggs 	nvkm_wo32(acr->wpr, offset, WPR_HEADER_V1_FALCON_ID_INVALID);
843fa8fe15SBen Skeggs 	return 0;
853fa8fe15SBen Skeggs }
863fa8fe15SBen Skeggs 
873fa8fe15SBen Skeggs static int
tu102_acr_hsfw_nofw(struct nvkm_acr * acr,const char * bl,const char * fw,const char * name,int version,const struct nvkm_acr_hsf_fwif * fwif)883fa8fe15SBen Skeggs tu102_acr_hsfw_nofw(struct nvkm_acr *acr, const char *bl, const char *fw,
893fa8fe15SBen Skeggs 		    const char *name, int version,
903fa8fe15SBen Skeggs 		    const struct nvkm_acr_hsf_fwif *fwif)
913fa8fe15SBen Skeggs {
923fa8fe15SBen Skeggs 	return 0;
933fa8fe15SBen Skeggs }
943fa8fe15SBen Skeggs 
953fa8fe15SBen Skeggs MODULE_FIRMWARE("nvidia/tu102/acr/unload_bl.bin");
963fa8fe15SBen Skeggs MODULE_FIRMWARE("nvidia/tu102/acr/ucode_unload.bin");
973fa8fe15SBen Skeggs 
983fa8fe15SBen Skeggs MODULE_FIRMWARE("nvidia/tu104/acr/unload_bl.bin");
993fa8fe15SBen Skeggs MODULE_FIRMWARE("nvidia/tu104/acr/ucode_unload.bin");
1003fa8fe15SBen Skeggs 
1013fa8fe15SBen Skeggs MODULE_FIRMWARE("nvidia/tu106/acr/unload_bl.bin");
1023fa8fe15SBen Skeggs MODULE_FIRMWARE("nvidia/tu106/acr/ucode_unload.bin");
1033fa8fe15SBen Skeggs 
104072663f8SBen Skeggs MODULE_FIRMWARE("nvidia/tu116/acr/unload_bl.bin");
105072663f8SBen Skeggs MODULE_FIRMWARE("nvidia/tu116/acr/ucode_unload.bin");
106072663f8SBen Skeggs 
107072663f8SBen Skeggs MODULE_FIRMWARE("nvidia/tu117/acr/unload_bl.bin");
108072663f8SBen Skeggs MODULE_FIRMWARE("nvidia/tu117/acr/ucode_unload.bin");
109072663f8SBen Skeggs 
1103fa8fe15SBen Skeggs static const struct nvkm_acr_hsf_fwif
1113fa8fe15SBen Skeggs tu102_acr_unload_fwif[] = {
1122541626cSBen Skeggs 	{  0, gm200_acr_hsfw_ctor, &gp108_acr_hsfw_0, NVKM_ACR_HSF_PMU, 0, 0x00000000 },
1133fa8fe15SBen Skeggs 	{ -1, tu102_acr_hsfw_nofw },
1143fa8fe15SBen Skeggs 	{}
1153fa8fe15SBen Skeggs };
1163fa8fe15SBen Skeggs 
1173fa8fe15SBen Skeggs MODULE_FIRMWARE("nvidia/tu102/acr/ucode_asb.bin");
1183fa8fe15SBen Skeggs MODULE_FIRMWARE("nvidia/tu104/acr/ucode_asb.bin");
1193fa8fe15SBen Skeggs MODULE_FIRMWARE("nvidia/tu106/acr/ucode_asb.bin");
120072663f8SBen Skeggs MODULE_FIRMWARE("nvidia/tu116/acr/ucode_asb.bin");
121072663f8SBen Skeggs MODULE_FIRMWARE("nvidia/tu117/acr/ucode_asb.bin");
1223fa8fe15SBen Skeggs 
1233fa8fe15SBen Skeggs static const struct nvkm_acr_hsf_fwif
1243fa8fe15SBen Skeggs tu102_acr_asb_fwif[] = {
1252541626cSBen Skeggs 	{  0, gm200_acr_hsfw_ctor, &gp108_acr_hsfw_0, NVKM_ACR_HSF_GSP, 0, 0x00000000 },
1263fa8fe15SBen Skeggs 	{ -1, tu102_acr_hsfw_nofw },
1273fa8fe15SBen Skeggs 	{}
1283fa8fe15SBen Skeggs };
1293fa8fe15SBen Skeggs 
1303fa8fe15SBen Skeggs MODULE_FIRMWARE("nvidia/tu102/acr/bl.bin");
1313fa8fe15SBen Skeggs MODULE_FIRMWARE("nvidia/tu102/acr/ucode_ahesasc.bin");
1323fa8fe15SBen Skeggs 
1333fa8fe15SBen Skeggs MODULE_FIRMWARE("nvidia/tu104/acr/bl.bin");
1343fa8fe15SBen Skeggs MODULE_FIRMWARE("nvidia/tu104/acr/ucode_ahesasc.bin");
1353fa8fe15SBen Skeggs 
1363fa8fe15SBen Skeggs MODULE_FIRMWARE("nvidia/tu106/acr/bl.bin");
1373fa8fe15SBen Skeggs MODULE_FIRMWARE("nvidia/tu106/acr/ucode_ahesasc.bin");
1383fa8fe15SBen Skeggs 
139072663f8SBen Skeggs MODULE_FIRMWARE("nvidia/tu116/acr/bl.bin");
140072663f8SBen Skeggs MODULE_FIRMWARE("nvidia/tu116/acr/ucode_ahesasc.bin");
141072663f8SBen Skeggs 
142072663f8SBen Skeggs MODULE_FIRMWARE("nvidia/tu117/acr/bl.bin");
143072663f8SBen Skeggs MODULE_FIRMWARE("nvidia/tu117/acr/ucode_ahesasc.bin");
144072663f8SBen Skeggs 
1453fa8fe15SBen Skeggs static const struct nvkm_acr_hsf_fwif
1463fa8fe15SBen Skeggs tu102_acr_ahesasc_fwif[] = {
1472541626cSBen Skeggs 	{  0, gm200_acr_hsfw_ctor, &gp108_acr_load_0, NVKM_ACR_HSF_SEC2, 0, 0x00000000 },
1483fa8fe15SBen Skeggs 	{ -1, tu102_acr_hsfw_nofw },
1493fa8fe15SBen Skeggs 	{}
1503fa8fe15SBen Skeggs };
1513fa8fe15SBen Skeggs 
1523fa8fe15SBen Skeggs static const struct nvkm_acr_func
1533fa8fe15SBen Skeggs tu102_acr = {
1543fa8fe15SBen Skeggs 	.ahesasc = tu102_acr_ahesasc_fwif,
1553fa8fe15SBen Skeggs 	.asb = tu102_acr_asb_fwif,
1563fa8fe15SBen Skeggs 	.unload = tu102_acr_unload_fwif,
1573fa8fe15SBen Skeggs 	.wpr_parse = gp102_acr_wpr_parse,
1583fa8fe15SBen Skeggs 	.wpr_layout = gp102_acr_wpr_layout,
1593fa8fe15SBen Skeggs 	.wpr_alloc = gp102_acr_wpr_alloc,
1603fa8fe15SBen Skeggs 	.wpr_patch = gp102_acr_wpr_patch,
1613fa8fe15SBen Skeggs 	.wpr_build = tu102_acr_wpr_build,
1623fa8fe15SBen Skeggs 	.wpr_check = gm200_acr_wpr_check,
1633fa8fe15SBen Skeggs 	.init = tu102_acr_init,
1643fa8fe15SBen Skeggs };
1653fa8fe15SBen Skeggs 
1663fa8fe15SBen Skeggs static int
tu102_acr_load(struct nvkm_acr * acr,int version,const struct nvkm_acr_fwif * fwif)1673fa8fe15SBen Skeggs tu102_acr_load(struct nvkm_acr *acr, int version,
1683fa8fe15SBen Skeggs 	       const struct nvkm_acr_fwif *fwif)
1693fa8fe15SBen Skeggs {
1703fa8fe15SBen Skeggs 	struct nvkm_subdev *subdev = &acr->subdev;
1713fa8fe15SBen Skeggs 	const struct nvkm_acr_hsf_fwif *hsfwif;
1723fa8fe15SBen Skeggs 
1733fa8fe15SBen Skeggs 	hsfwif = nvkm_firmware_load(subdev, fwif->func->ahesasc, "AcrAHESASC",
1743fa8fe15SBen Skeggs 				    acr, "acr/bl", "acr/ucode_ahesasc",
1753fa8fe15SBen Skeggs 				    "AHESASC");
1763fa8fe15SBen Skeggs 	if (IS_ERR(hsfwif))
1773fa8fe15SBen Skeggs 		return PTR_ERR(hsfwif);
1783fa8fe15SBen Skeggs 
1793fa8fe15SBen Skeggs 	hsfwif = nvkm_firmware_load(subdev, fwif->func->asb, "AcrASB",
1803fa8fe15SBen Skeggs 				    acr, "acr/bl", "acr/ucode_asb", "ASB");
1813fa8fe15SBen Skeggs 	if (IS_ERR(hsfwif))
1823fa8fe15SBen Skeggs 		return PTR_ERR(hsfwif);
1833fa8fe15SBen Skeggs 
1843fa8fe15SBen Skeggs 	hsfwif = nvkm_firmware_load(subdev, fwif->func->unload, "AcrUnload",
1853fa8fe15SBen Skeggs 				    acr, "acr/unload_bl", "acr/ucode_unload",
1863fa8fe15SBen Skeggs 				    "unload");
1873fa8fe15SBen Skeggs 	if (IS_ERR(hsfwif))
1883fa8fe15SBen Skeggs 		return PTR_ERR(hsfwif);
1893fa8fe15SBen Skeggs 
1903fa8fe15SBen Skeggs 	return 0;
1913fa8fe15SBen Skeggs }
1923fa8fe15SBen Skeggs 
1933fa8fe15SBen Skeggs static const struct nvkm_acr_fwif
1943fa8fe15SBen Skeggs tu102_acr_fwif[] = {
1953fa8fe15SBen Skeggs 	{  0, tu102_acr_load, &tu102_acr },
19690e9cf74SBen Skeggs 	{ -1, gm200_acr_nofw, &gm200_acr },
1973fa8fe15SBen Skeggs 	{}
1983fa8fe15SBen Skeggs };
1993fa8fe15SBen Skeggs 
2003fa8fe15SBen Skeggs int
tu102_acr_new(struct nvkm_device * device,enum nvkm_subdev_type type,int inst,struct nvkm_acr ** pacr)201c288b4deSBen Skeggs tu102_acr_new(struct nvkm_device *device, enum nvkm_subdev_type type, int inst,
202c288b4deSBen Skeggs 	      struct nvkm_acr **pacr)
2033fa8fe15SBen Skeggs {
204*74e2011bSBen Skeggs 	if (nvkm_gsp_rm(device->gsp))
205*74e2011bSBen Skeggs 		return -ENODEV;
206*74e2011bSBen Skeggs 
207c288b4deSBen Skeggs 	return nvkm_acr_new_(tu102_acr_fwif, device, type, inst, pacr);
2083fa8fe15SBen Skeggs }
209