xref: /linux/drivers/gpu/drm/nouveau/nvkm/nvfw/flcn.c (revision 8dd06ef34b6e2f41b29fbf5fc1663780f2524285)
1*22dcda45SBen Skeggs /*
2*22dcda45SBen Skeggs  * Copyright 2019 Red Hat Inc.
3*22dcda45SBen Skeggs  *
4*22dcda45SBen Skeggs  * Permission is hereby granted, free of charge, to any person obtaining a
5*22dcda45SBen Skeggs  * copy of this software and associated documentation files (the "Software"),
6*22dcda45SBen Skeggs  * to deal in the Software without restriction, including without limitation
7*22dcda45SBen Skeggs  * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8*22dcda45SBen Skeggs  * and/or sell copies of the Software, and to permit persons to whom the
9*22dcda45SBen Skeggs  * Software is furnished to do so, subject to the following conditions:
10*22dcda45SBen Skeggs  *
11*22dcda45SBen Skeggs  * The above copyright notice and this permission notice shall be included in
12*22dcda45SBen Skeggs  * all copies or substantial portions of the Software.
13*22dcda45SBen Skeggs  *
14*22dcda45SBen Skeggs  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
15*22dcda45SBen Skeggs  * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
16*22dcda45SBen Skeggs  * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
17*22dcda45SBen Skeggs  * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
18*22dcda45SBen Skeggs  * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
19*22dcda45SBen Skeggs  * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
20*22dcda45SBen Skeggs  * OTHER DEALINGS IN THE SOFTWARE.
21*22dcda45SBen Skeggs  */
22*22dcda45SBen Skeggs #include <core/subdev.h>
23*22dcda45SBen Skeggs #include <nvfw/flcn.h>
24*22dcda45SBen Skeggs 
25*22dcda45SBen Skeggs void
loader_config_dump(struct nvkm_subdev * subdev,const struct loader_config * hdr)26*22dcda45SBen Skeggs loader_config_dump(struct nvkm_subdev *subdev, const struct loader_config *hdr)
27*22dcda45SBen Skeggs {
28*22dcda45SBen Skeggs 	nvkm_debug(subdev, "loaderConfig\n");
29*22dcda45SBen Skeggs 	nvkm_debug(subdev, "\tdmaIdx        : %d\n", hdr->dma_idx);
30*22dcda45SBen Skeggs 	nvkm_debug(subdev, "\tcodeDmaBase   : 0x%xx\n", hdr->code_dma_base);
31*22dcda45SBen Skeggs 	nvkm_debug(subdev, "\tcodeSizeTotal : 0x%x\n", hdr->code_size_total);
32*22dcda45SBen Skeggs 	nvkm_debug(subdev, "\tcodeSizeToLoad: 0x%x\n", hdr->code_size_to_load);
33*22dcda45SBen Skeggs 	nvkm_debug(subdev, "\tcodeEntryPoint: 0x%x\n", hdr->code_entry_point);
34*22dcda45SBen Skeggs 	nvkm_debug(subdev, "\tdataDmaBase   : 0x%x\n", hdr->data_dma_base);
35*22dcda45SBen Skeggs 	nvkm_debug(subdev, "\tdataSize      : 0x%x\n", hdr->data_size);
36*22dcda45SBen Skeggs 	nvkm_debug(subdev, "\toverlayDmaBase: 0x%x\n", hdr->overlay_dma_base);
37*22dcda45SBen Skeggs 	nvkm_debug(subdev, "\targc          : 0x%08x\n", hdr->argc);
38*22dcda45SBen Skeggs 	nvkm_debug(subdev, "\targv          : 0x%08x\n", hdr->argv);
39*22dcda45SBen Skeggs 	nvkm_debug(subdev, "\tcodeDmaBase1  : 0x%x\n", hdr->code_dma_base1);
40*22dcda45SBen Skeggs 	nvkm_debug(subdev, "\tdataDmaBase1  : 0x%x\n", hdr->data_dma_base1);
41*22dcda45SBen Skeggs 	nvkm_debug(subdev, "\tovlyDmaBase1  : 0x%x\n", hdr->overlay_dma_base1);
42*22dcda45SBen Skeggs }
43*22dcda45SBen Skeggs 
44*22dcda45SBen Skeggs void
loader_config_v1_dump(struct nvkm_subdev * subdev,const struct loader_config_v1 * hdr)45*22dcda45SBen Skeggs loader_config_v1_dump(struct nvkm_subdev *subdev,
46*22dcda45SBen Skeggs 		      const struct loader_config_v1 *hdr)
47*22dcda45SBen Skeggs {
48*22dcda45SBen Skeggs 	nvkm_debug(subdev, "loaderConfig\n");
49*22dcda45SBen Skeggs 	nvkm_debug(subdev, "\treserved      : 0x%08x\n", hdr->reserved);
50*22dcda45SBen Skeggs 	nvkm_debug(subdev, "\tdmaIdx        : %d\n", hdr->dma_idx);
51*22dcda45SBen Skeggs 	nvkm_debug(subdev, "\tcodeDmaBase   : 0x%llxx\n", hdr->code_dma_base);
52*22dcda45SBen Skeggs 	nvkm_debug(subdev, "\tcodeSizeTotal : 0x%x\n", hdr->code_size_total);
53*22dcda45SBen Skeggs 	nvkm_debug(subdev, "\tcodeSizeToLoad: 0x%x\n", hdr->code_size_to_load);
54*22dcda45SBen Skeggs 	nvkm_debug(subdev, "\tcodeEntryPoint: 0x%x\n", hdr->code_entry_point);
55*22dcda45SBen Skeggs 	nvkm_debug(subdev, "\tdataDmaBase   : 0x%llx\n", hdr->data_dma_base);
56*22dcda45SBen Skeggs 	nvkm_debug(subdev, "\tdataSize      : 0x%x\n", hdr->data_size);
57*22dcda45SBen Skeggs 	nvkm_debug(subdev, "\toverlayDmaBase: 0x%llx\n", hdr->overlay_dma_base);
58*22dcda45SBen Skeggs 	nvkm_debug(subdev, "\targc          : 0x%08x\n", hdr->argc);
59*22dcda45SBen Skeggs 	nvkm_debug(subdev, "\targv          : 0x%08x\n", hdr->argv);
60*22dcda45SBen Skeggs }
61*22dcda45SBen Skeggs 
62*22dcda45SBen Skeggs void
flcn_bl_dmem_desc_dump(struct nvkm_subdev * subdev,const struct flcn_bl_dmem_desc * hdr)63*22dcda45SBen Skeggs flcn_bl_dmem_desc_dump(struct nvkm_subdev *subdev,
64*22dcda45SBen Skeggs 		       const struct flcn_bl_dmem_desc *hdr)
65*22dcda45SBen Skeggs {
66*22dcda45SBen Skeggs 	nvkm_debug(subdev, "flcnBlDmemDesc\n");
67*22dcda45SBen Skeggs 	nvkm_debug(subdev, "\treserved      : 0x%08x 0x%08x 0x%08x 0x%08x\n",
68*22dcda45SBen Skeggs 		   hdr->reserved[0], hdr->reserved[1], hdr->reserved[2],
69*22dcda45SBen Skeggs 		   hdr->reserved[3]);
70*22dcda45SBen Skeggs 	nvkm_debug(subdev, "\tsignature     : 0x%08x 0x%08x 0x%08x 0x%08x\n",
71*22dcda45SBen Skeggs 		   hdr->signature[0], hdr->signature[1], hdr->signature[2],
72*22dcda45SBen Skeggs 		   hdr->signature[3]);
73*22dcda45SBen Skeggs 	nvkm_debug(subdev, "\tctxDma        : %d\n", hdr->ctx_dma);
74*22dcda45SBen Skeggs 	nvkm_debug(subdev, "\tcodeDmaBase   : 0x%x\n", hdr->code_dma_base);
75*22dcda45SBen Skeggs 	nvkm_debug(subdev, "\tnonSecCodeOff : 0x%x\n", hdr->non_sec_code_off);
76*22dcda45SBen Skeggs 	nvkm_debug(subdev, "\tnonSecCodeSize: 0x%x\n", hdr->non_sec_code_size);
77*22dcda45SBen Skeggs 	nvkm_debug(subdev, "\tsecCodeOff    : 0x%x\n", hdr->sec_code_off);
78*22dcda45SBen Skeggs 	nvkm_debug(subdev, "\tsecCodeSize   : 0x%x\n", hdr->sec_code_size);
79*22dcda45SBen Skeggs 	nvkm_debug(subdev, "\tcodeEntryPoint: 0x%x\n", hdr->code_entry_point);
80*22dcda45SBen Skeggs 	nvkm_debug(subdev, "\tdataDmaBase   : 0x%x\n", hdr->data_dma_base);
81*22dcda45SBen Skeggs 	nvkm_debug(subdev, "\tdataSize      : 0x%x\n", hdr->data_size);
82*22dcda45SBen Skeggs 	nvkm_debug(subdev, "\tcodeDmaBase1  : 0x%x\n", hdr->code_dma_base1);
83*22dcda45SBen Skeggs 	nvkm_debug(subdev, "\tdataDmaBase1  : 0x%x\n", hdr->data_dma_base1);
84*22dcda45SBen Skeggs }
85*22dcda45SBen Skeggs 
86*22dcda45SBen Skeggs void
flcn_bl_dmem_desc_v1_dump(struct nvkm_subdev * subdev,const struct flcn_bl_dmem_desc_v1 * hdr)87*22dcda45SBen Skeggs flcn_bl_dmem_desc_v1_dump(struct nvkm_subdev *subdev,
88*22dcda45SBen Skeggs 			  const struct flcn_bl_dmem_desc_v1 *hdr)
89*22dcda45SBen Skeggs {
90*22dcda45SBen Skeggs 	nvkm_debug(subdev, "flcnBlDmemDesc\n");
91*22dcda45SBen Skeggs 	nvkm_debug(subdev, "\treserved      : 0x%08x 0x%08x 0x%08x 0x%08x\n",
92*22dcda45SBen Skeggs 		   hdr->reserved[0], hdr->reserved[1], hdr->reserved[2],
93*22dcda45SBen Skeggs 		   hdr->reserved[3]);
94*22dcda45SBen Skeggs 	nvkm_debug(subdev, "\tsignature     : 0x%08x 0x%08x 0x%08x 0x%08x\n",
95*22dcda45SBen Skeggs 		   hdr->signature[0], hdr->signature[1], hdr->signature[2],
96*22dcda45SBen Skeggs 		   hdr->signature[3]);
97*22dcda45SBen Skeggs 	nvkm_debug(subdev, "\tctxDma        : %d\n", hdr->ctx_dma);
98*22dcda45SBen Skeggs 	nvkm_debug(subdev, "\tcodeDmaBase   : 0x%llx\n", hdr->code_dma_base);
99*22dcda45SBen Skeggs 	nvkm_debug(subdev, "\tnonSecCodeOff : 0x%x\n", hdr->non_sec_code_off);
100*22dcda45SBen Skeggs 	nvkm_debug(subdev, "\tnonSecCodeSize: 0x%x\n", hdr->non_sec_code_size);
101*22dcda45SBen Skeggs 	nvkm_debug(subdev, "\tsecCodeOff    : 0x%x\n", hdr->sec_code_off);
102*22dcda45SBen Skeggs 	nvkm_debug(subdev, "\tsecCodeSize   : 0x%x\n", hdr->sec_code_size);
103*22dcda45SBen Skeggs 	nvkm_debug(subdev, "\tcodeEntryPoint: 0x%x\n", hdr->code_entry_point);
104*22dcda45SBen Skeggs 	nvkm_debug(subdev, "\tdataDmaBase   : 0x%llx\n", hdr->data_dma_base);
105*22dcda45SBen Skeggs 	nvkm_debug(subdev, "\tdataSize      : 0x%x\n", hdr->data_size);
106*22dcda45SBen Skeggs }
107*22dcda45SBen Skeggs 
108*22dcda45SBen Skeggs void
flcn_bl_dmem_desc_v2_dump(struct nvkm_subdev * subdev,const struct flcn_bl_dmem_desc_v2 * hdr)109*22dcda45SBen Skeggs flcn_bl_dmem_desc_v2_dump(struct nvkm_subdev *subdev,
110*22dcda45SBen Skeggs 			  const struct flcn_bl_dmem_desc_v2 *hdr)
111*22dcda45SBen Skeggs {
112*22dcda45SBen Skeggs 	flcn_bl_dmem_desc_v1_dump(subdev, (void *)hdr);
113*22dcda45SBen Skeggs 	nvkm_debug(subdev, "\targc          : 0x%08x\n", hdr->argc);
114*22dcda45SBen Skeggs 	nvkm_debug(subdev, "\targv          : 0x%08x\n", hdr->argv);
115*22dcda45SBen Skeggs }
116