xref: /linux/drivers/gpu/drm/nouveau/nvkm/engine/gr/nv30.c (revision a940daa52167e9db8ecce82213813b735a9d9f23)
1b7019ac5SIlia Mirkin // SPDX-License-Identifier: MIT
2b8bf04e1SBen Skeggs #include "nv20.h"
3b8bf04e1SBen Skeggs #include "regs.h"
4b8bf04e1SBen Skeggs 
513de7f46SBen Skeggs #include <core/gpuobj.h>
6e3c71eb2SBen Skeggs #include <engine/fifo.h>
79a65a38cSBen Skeggs #include <engine/fifo/chan.h>
8e3c71eb2SBen Skeggs #include <subdev/fb.h>
9e3c71eb2SBen Skeggs 
10b8bf04e1SBen Skeggs /*******************************************************************************
11b8bf04e1SBen Skeggs  * PGRAPH context
12b8bf04e1SBen Skeggs  ******************************************************************************/
13b8bf04e1SBen Skeggs 
1427f3d6cfSBen Skeggs static const struct nvkm_object_func
1527f3d6cfSBen Skeggs nv30_gr_chan = {
1627f3d6cfSBen Skeggs 	.dtor = nv20_gr_chan_dtor,
1727f3d6cfSBen Skeggs 	.init = nv20_gr_chan_init,
1827f3d6cfSBen Skeggs 	.fini = nv20_gr_chan_fini,
1927f3d6cfSBen Skeggs };
2027f3d6cfSBen Skeggs 
21b8bf04e1SBen Skeggs static int
nv30_gr_chan_new(struct nvkm_gr * base,struct nvkm_chan * fifoch,const struct nvkm_oclass * oclass,struct nvkm_object ** pobject)22*c546656fSBen Skeggs nv30_gr_chan_new(struct nvkm_gr *base, struct nvkm_chan *fifoch,
2327f3d6cfSBen Skeggs 		 const struct nvkm_oclass *oclass, struct nvkm_object **pobject)
24b8bf04e1SBen Skeggs {
2527f3d6cfSBen Skeggs 	struct nv20_gr *gr = nv20_gr(base);
26b8bf04e1SBen Skeggs 	struct nv20_gr_chan *chan;
27b8bf04e1SBen Skeggs 	int ret, i;
28b8bf04e1SBen Skeggs 
2927f3d6cfSBen Skeggs 	if (!(chan = kzalloc(sizeof(*chan), GFP_KERNEL)))
3027f3d6cfSBen Skeggs 		return -ENOMEM;
3127f3d6cfSBen Skeggs 	nvkm_object_ctor(&nv30_gr_chan, oclass, &chan->object);
3227f3d6cfSBen Skeggs 	chan->gr = gr;
33c358f538SBen Skeggs 	chan->chid = fifoch->id;
3427f3d6cfSBen Skeggs 	*pobject = &chan->object;
3527f3d6cfSBen Skeggs 
3627f3d6cfSBen Skeggs 	ret = nvkm_memory_new(gr->base.engine.subdev.device,
3727f3d6cfSBen Skeggs 			      NVKM_MEM_TARGET_INST, 0x5f48, 16, true,
3827f3d6cfSBen Skeggs 			      &chan->inst);
39b8bf04e1SBen Skeggs 	if (ret)
40b8bf04e1SBen Skeggs 		return ret;
41b8bf04e1SBen Skeggs 
4227f3d6cfSBen Skeggs 	nvkm_kmap(chan->inst);
4327f3d6cfSBen Skeggs 	nvkm_wo32(chan->inst, 0x0028, 0x00000001 | (chan->chid << 24));
4427f3d6cfSBen Skeggs 	nvkm_wo32(chan->inst, 0x0410, 0x00000101);
4527f3d6cfSBen Skeggs 	nvkm_wo32(chan->inst, 0x0424, 0x00000111);
4627f3d6cfSBen Skeggs 	nvkm_wo32(chan->inst, 0x0428, 0x00000060);
4727f3d6cfSBen Skeggs 	nvkm_wo32(chan->inst, 0x0444, 0x00000080);
4827f3d6cfSBen Skeggs 	nvkm_wo32(chan->inst, 0x0448, 0xffff0000);
4927f3d6cfSBen Skeggs 	nvkm_wo32(chan->inst, 0x044c, 0x00000001);
5027f3d6cfSBen Skeggs 	nvkm_wo32(chan->inst, 0x0460, 0x44400000);
5127f3d6cfSBen Skeggs 	nvkm_wo32(chan->inst, 0x048c, 0xffff0000);
52b8bf04e1SBen Skeggs 	for (i = 0x04e0; i < 0x04e8; i += 4)
5327f3d6cfSBen Skeggs 		nvkm_wo32(chan->inst, i, 0x0fff0000);
5427f3d6cfSBen Skeggs 	nvkm_wo32(chan->inst, 0x04ec, 0x00011100);
55b8bf04e1SBen Skeggs 	for (i = 0x0508; i < 0x0548; i += 4)
5627f3d6cfSBen Skeggs 		nvkm_wo32(chan->inst, i, 0x07ff0000);
5727f3d6cfSBen Skeggs 	nvkm_wo32(chan->inst, 0x0550, 0x4b7fffff);
5827f3d6cfSBen Skeggs 	nvkm_wo32(chan->inst, 0x058c, 0x00000080);
5927f3d6cfSBen Skeggs 	nvkm_wo32(chan->inst, 0x0590, 0x30201000);
6027f3d6cfSBen Skeggs 	nvkm_wo32(chan->inst, 0x0594, 0x70605040);
6127f3d6cfSBen Skeggs 	nvkm_wo32(chan->inst, 0x0598, 0xb8a89888);
6227f3d6cfSBen Skeggs 	nvkm_wo32(chan->inst, 0x059c, 0xf8e8d8c8);
6327f3d6cfSBen Skeggs 	nvkm_wo32(chan->inst, 0x05b0, 0xb0000000);
64b8bf04e1SBen Skeggs 	for (i = 0x0600; i < 0x0640; i += 4)
6527f3d6cfSBen Skeggs 		nvkm_wo32(chan->inst, i, 0x00010588);
66b8bf04e1SBen Skeggs 	for (i = 0x0640; i < 0x0680; i += 4)
6727f3d6cfSBen Skeggs 		nvkm_wo32(chan->inst, i, 0x00030303);
68b8bf04e1SBen Skeggs 	for (i = 0x06c0; i < 0x0700; i += 4)
6927f3d6cfSBen Skeggs 		nvkm_wo32(chan->inst, i, 0x0008aae4);
70b8bf04e1SBen Skeggs 	for (i = 0x0700; i < 0x0740; i += 4)
7127f3d6cfSBen Skeggs 		nvkm_wo32(chan->inst, i, 0x01012000);
72b8bf04e1SBen Skeggs 	for (i = 0x0740; i < 0x0780; i += 4)
7327f3d6cfSBen Skeggs 		nvkm_wo32(chan->inst, i, 0x00080008);
7427f3d6cfSBen Skeggs 	nvkm_wo32(chan->inst, 0x085c, 0x00040000);
7527f3d6cfSBen Skeggs 	nvkm_wo32(chan->inst, 0x0860, 0x00010000);
76b8bf04e1SBen Skeggs 	for (i = 0x0864; i < 0x0874; i += 4)
7727f3d6cfSBen Skeggs 		nvkm_wo32(chan->inst, i, 0x00040004);
78b8bf04e1SBen Skeggs 	for (i = 0x1f18; i <= 0x3088 ; i += 16) {
7927f3d6cfSBen Skeggs 		nvkm_wo32(chan->inst, i + 0, 0x10700ff9);
80d0e62ef6SIlia Mirkin 		nvkm_wo32(chan->inst, i + 4, 0x0436086c);
81d0e62ef6SIlia Mirkin 		nvkm_wo32(chan->inst, i + 8, 0x000c001b);
82b8bf04e1SBen Skeggs 	}
83b8bf04e1SBen Skeggs 	for (i = 0x30b8; i < 0x30c8; i += 4)
8427f3d6cfSBen Skeggs 		nvkm_wo32(chan->inst, i, 0x0000ffff);
8527f3d6cfSBen Skeggs 	nvkm_wo32(chan->inst, 0x344c, 0x3f800000);
8627f3d6cfSBen Skeggs 	nvkm_wo32(chan->inst, 0x3808, 0x3f800000);
8727f3d6cfSBen Skeggs 	nvkm_wo32(chan->inst, 0x381c, 0x3f800000);
8827f3d6cfSBen Skeggs 	nvkm_wo32(chan->inst, 0x3848, 0x40000000);
8927f3d6cfSBen Skeggs 	nvkm_wo32(chan->inst, 0x384c, 0x3f800000);
9027f3d6cfSBen Skeggs 	nvkm_wo32(chan->inst, 0x3850, 0x3f000000);
9127f3d6cfSBen Skeggs 	nvkm_wo32(chan->inst, 0x3858, 0x40000000);
9227f3d6cfSBen Skeggs 	nvkm_wo32(chan->inst, 0x385c, 0x3f800000);
9327f3d6cfSBen Skeggs 	nvkm_wo32(chan->inst, 0x3864, 0xbf800000);
9427f3d6cfSBen Skeggs 	nvkm_wo32(chan->inst, 0x386c, 0xbf800000);
9527f3d6cfSBen Skeggs 	nvkm_done(chan->inst);
96b8bf04e1SBen Skeggs 	return 0;
97b8bf04e1SBen Skeggs }
98b8bf04e1SBen Skeggs 
99b8bf04e1SBen Skeggs /*******************************************************************************
100b8bf04e1SBen Skeggs  * PGRAPH engine/subdev functions
101b8bf04e1SBen Skeggs  ******************************************************************************/
102b8bf04e1SBen Skeggs 
103b8bf04e1SBen Skeggs int
nv30_gr_init(struct nvkm_gr * base)104c85ee6caSBen Skeggs nv30_gr_init(struct nvkm_gr *base)
105b8bf04e1SBen Skeggs {
106c85ee6caSBen Skeggs 	struct nv20_gr *gr = nv20_gr(base);
107276836d4SBen Skeggs 	struct nvkm_device *device = gr->base.engine.subdev.device;
108b8bf04e1SBen Skeggs 
109227c95d9SBen Skeggs 	nvkm_wr32(device, NV20_PGRAPH_CHANNEL_CTX_TABLE,
110227c95d9SBen Skeggs 			  nvkm_memory_addr(gr->ctxtab) >> 4);
111b8bf04e1SBen Skeggs 
112276836d4SBen Skeggs 	nvkm_wr32(device, NV03_PGRAPH_INTR   , 0xFFFFFFFF);
113276836d4SBen Skeggs 	nvkm_wr32(device, NV03_PGRAPH_INTR_EN, 0xFFFFFFFF);
114b8bf04e1SBen Skeggs 
115276836d4SBen Skeggs 	nvkm_wr32(device, NV04_PGRAPH_DEBUG_0, 0xFFFFFFFF);
116276836d4SBen Skeggs 	nvkm_wr32(device, NV04_PGRAPH_DEBUG_0, 0x00000000);
117276836d4SBen Skeggs 	nvkm_wr32(device, NV04_PGRAPH_DEBUG_1, 0x401287c0);
118276836d4SBen Skeggs 	nvkm_wr32(device, 0x400890, 0x01b463ff);
119276836d4SBen Skeggs 	nvkm_wr32(device, NV04_PGRAPH_DEBUG_3, 0xf2de0475);
120276836d4SBen Skeggs 	nvkm_wr32(device, NV10_PGRAPH_DEBUG_4, 0x00008000);
121276836d4SBen Skeggs 	nvkm_wr32(device, NV04_PGRAPH_LIMIT_VIOL_PIX, 0xf04bdff6);
122276836d4SBen Skeggs 	nvkm_wr32(device, 0x400B80, 0x1003d888);
123276836d4SBen Skeggs 	nvkm_wr32(device, 0x400B84, 0x0c000000);
124276836d4SBen Skeggs 	nvkm_wr32(device, 0x400098, 0x00000000);
125276836d4SBen Skeggs 	nvkm_wr32(device, 0x40009C, 0x0005ad00);
126276836d4SBen Skeggs 	nvkm_wr32(device, 0x400B88, 0x62ff00ff); /* suspiciously like PGRAPH_DEBUG_2 */
127276836d4SBen Skeggs 	nvkm_wr32(device, 0x4000a0, 0x00000000);
128276836d4SBen Skeggs 	nvkm_wr32(device, 0x4000a4, 0x00000008);
129276836d4SBen Skeggs 	nvkm_wr32(device, 0x4008a8, 0xb784a400);
130276836d4SBen Skeggs 	nvkm_wr32(device, 0x400ba0, 0x002f8685);
131276836d4SBen Skeggs 	nvkm_wr32(device, 0x400ba4, 0x00231f3f);
132276836d4SBen Skeggs 	nvkm_wr32(device, 0x4008a4, 0x40000020);
133b8bf04e1SBen Skeggs 
134c85ee6caSBen Skeggs 	if (device->chipset == 0x34) {
135276836d4SBen Skeggs 		nvkm_wr32(device, NV10_PGRAPH_RDI_INDEX, 0x00EA0004);
136276836d4SBen Skeggs 		nvkm_wr32(device, NV10_PGRAPH_RDI_DATA , 0x00200201);
137276836d4SBen Skeggs 		nvkm_wr32(device, NV10_PGRAPH_RDI_INDEX, 0x00EA0008);
138276836d4SBen Skeggs 		nvkm_wr32(device, NV10_PGRAPH_RDI_DATA , 0x00000008);
139276836d4SBen Skeggs 		nvkm_wr32(device, NV10_PGRAPH_RDI_INDEX, 0x00EA0000);
140276836d4SBen Skeggs 		nvkm_wr32(device, NV10_PGRAPH_RDI_DATA , 0x00000032);
141276836d4SBen Skeggs 		nvkm_wr32(device, NV10_PGRAPH_RDI_INDEX, 0x00E00004);
142276836d4SBen Skeggs 		nvkm_wr32(device, NV10_PGRAPH_RDI_DATA , 0x00000002);
143b8bf04e1SBen Skeggs 	}
144b8bf04e1SBen Skeggs 
145276836d4SBen Skeggs 	nvkm_wr32(device, 0x4000c0, 0x00000016);
146b8bf04e1SBen Skeggs 
147276836d4SBen Skeggs 	nvkm_wr32(device, NV10_PGRAPH_CTX_CONTROL, 0x10000100);
148276836d4SBen Skeggs 	nvkm_wr32(device, NV10_PGRAPH_STATE      , 0xFFFFFFFF);
149276836d4SBen Skeggs 	nvkm_wr32(device, 0x0040075c             , 0x00000001);
150b8bf04e1SBen Skeggs 
151b8bf04e1SBen Skeggs 	/* begin RAM config */
152bfee3f3dSBen Skeggs 	/* vramsz = pci_resource_len(gr->dev->pdev, 1) - 1; */
153276836d4SBen Skeggs 	nvkm_wr32(device, 0x4009A4, nvkm_rd32(device, 0x100200));
154276836d4SBen Skeggs 	nvkm_wr32(device, 0x4009A8, nvkm_rd32(device, 0x100204));
155c85ee6caSBen Skeggs 	if (device->chipset != 0x34) {
156276836d4SBen Skeggs 		nvkm_wr32(device, 0x400750, 0x00EA0000);
157276836d4SBen Skeggs 		nvkm_wr32(device, 0x400754, nvkm_rd32(device, 0x100200));
158276836d4SBen Skeggs 		nvkm_wr32(device, 0x400750, 0x00EA0004);
159276836d4SBen Skeggs 		nvkm_wr32(device, 0x400754, nvkm_rd32(device, 0x100204));
160b8bf04e1SBen Skeggs 	}
161c85ee6caSBen Skeggs 
162b8bf04e1SBen Skeggs 	return 0;
163b8bf04e1SBen Skeggs }
164b8bf04e1SBen Skeggs 
165c85ee6caSBen Skeggs static const struct nvkm_gr_func
166c85ee6caSBen Skeggs nv30_gr = {
167b8bf04e1SBen Skeggs 	.dtor = nv20_gr_dtor,
168c85ee6caSBen Skeggs 	.oneinit = nv20_gr_oneinit,
169b8bf04e1SBen Skeggs 	.init = nv30_gr_init,
170c85ee6caSBen Skeggs 	.intr = nv20_gr_intr,
171c85ee6caSBen Skeggs 	.tile = nv20_gr_tile,
172c85ee6caSBen Skeggs 	.chan_new = nv30_gr_chan_new,
173c85ee6caSBen Skeggs 	.sclass = {
174c85ee6caSBen Skeggs 		{ -1, -1, 0x0012, &nv04_gr_object }, /* beta1 */
175c85ee6caSBen Skeggs 		{ -1, -1, 0x0019, &nv04_gr_object }, /* clip */
176c85ee6caSBen Skeggs 		{ -1, -1, 0x0030, &nv04_gr_object }, /* null */
177c85ee6caSBen Skeggs 		{ -1, -1, 0x0039, &nv04_gr_object }, /* m2mf */
178c85ee6caSBen Skeggs 		{ -1, -1, 0x0043, &nv04_gr_object }, /* rop */
179c85ee6caSBen Skeggs 		{ -1, -1, 0x0044, &nv04_gr_object }, /* patt */
180c85ee6caSBen Skeggs 		{ -1, -1, 0x004a, &nv04_gr_object }, /* gdi */
181c85ee6caSBen Skeggs 		{ -1, -1, 0x0062, &nv04_gr_object }, /* surf2d */
182c85ee6caSBen Skeggs 		{ -1, -1, 0x0072, &nv04_gr_object }, /* beta4 */
183c85ee6caSBen Skeggs 		{ -1, -1, 0x0089, &nv04_gr_object }, /* sifm */
184c85ee6caSBen Skeggs 		{ -1, -1, 0x008a, &nv04_gr_object }, /* ifc */
185c85ee6caSBen Skeggs 		{ -1, -1, 0x009f, &nv04_gr_object }, /* imageblit */
186c85ee6caSBen Skeggs 		{ -1, -1, 0x0362, &nv04_gr_object }, /* surf2d (nv30) */
187c85ee6caSBen Skeggs 		{ -1, -1, 0x0389, &nv04_gr_object }, /* sifm (nv30) */
188c85ee6caSBen Skeggs 		{ -1, -1, 0x038a, &nv04_gr_object }, /* ifc (nv30) */
189c85ee6caSBen Skeggs 		{ -1, -1, 0x039e, &nv04_gr_object }, /* swzsurf (nv30) */
190c85ee6caSBen Skeggs 		{ -1, -1, 0x0397, &nv04_gr_object }, /* rankine */
1911cc88ab9SIlia Mirkin 		{ -1, -1, 0x0597, &nv04_gr_object }, /* kelvin */
192c85ee6caSBen Skeggs 		{}
193c85ee6caSBen Skeggs 	}
194b8bf04e1SBen Skeggs };
195c85ee6caSBen Skeggs 
196c85ee6caSBen Skeggs int
nv30_gr_new(struct nvkm_device * device,enum nvkm_subdev_type type,int inst,struct nvkm_gr ** pgr)197864d37c3SBen Skeggs nv30_gr_new(struct nvkm_device *device, enum nvkm_subdev_type type, int inst, struct nvkm_gr **pgr)
198c85ee6caSBen Skeggs {
199864d37c3SBen Skeggs 	return nv20_gr_new_(&nv30_gr, device, type, inst, pgr);
200c85ee6caSBen Skeggs }
201