1 // SPDX-License-Identifier: GPL-2.0-only 2 /* 3 * Copyright (c) 2016-2018, 2020-2021 The Linux Foundation. All rights reserved. 4 * Copyright (C) 2013 Red Hat 5 * Author: Rob Clark <robdclark@gmail.com> 6 */ 7 8 #include <linux/dma-mapping.h> 9 #include <linux/fault-inject.h> 10 #include <linux/debugfs.h> 11 #include <linux/of_address.h> 12 #include <linux/uaccess.h> 13 14 #include <drm/drm_drv.h> 15 #include <drm/drm_file.h> 16 #include <drm/drm_ioctl.h> 17 #include <drm/drm_of.h> 18 19 #include "msm_drv.h" 20 #include "msm_debugfs.h" 21 #include "msm_gem.h" 22 #include "msm_gpu.h" 23 #include "msm_kms.h" 24 25 /* 26 * MSM driver version: 27 * - 1.0.0 - initial interface 28 * - 1.1.0 - adds madvise, and support for submits with > 4 cmd buffers 29 * - 1.2.0 - adds explicit fence support for submit ioctl 30 * - 1.3.0 - adds GMEM_BASE + NR_RINGS params, SUBMITQUEUE_NEW + 31 * SUBMITQUEUE_CLOSE ioctls, and MSM_INFO_IOVA flag for 32 * MSM_GEM_INFO ioctl. 33 * - 1.4.0 - softpin, MSM_RELOC_BO_DUMP, and GEM_INFO support to set/get 34 * GEM object's debug name 35 * - 1.5.0 - Add SUBMITQUERY_QUERY ioctl 36 * - 1.6.0 - Syncobj support 37 * - 1.7.0 - Add MSM_PARAM_SUSPENDS to access suspend count 38 * - 1.8.0 - Add MSM_BO_CACHED_COHERENT for supported GPUs (a6xx) 39 * - 1.9.0 - Add MSM_SUBMIT_FENCE_SN_IN 40 * - 1.10.0 - Add MSM_SUBMIT_BO_NO_IMPLICIT 41 * - 1.11.0 - Add wait boost (MSM_WAIT_FENCE_BOOST, MSM_PREP_BOOST) 42 * - 1.12.0 - Add MSM_INFO_SET_METADATA and MSM_INFO_GET_METADATA 43 * - 1.13.0 - Add VM_BIND 44 */ 45 #define MSM_VERSION_MAJOR 1 46 #define MSM_VERSION_MINOR 13 47 #define MSM_VERSION_PATCHLEVEL 0 48 49 bool dumpstate; 50 MODULE_PARM_DESC(dumpstate, "Dump KMS state on errors"); 51 module_param(dumpstate, bool, 0600); 52 53 static bool modeset = true; 54 MODULE_PARM_DESC(modeset, "Use kernel modesetting [KMS] (1=on (default), 0=disable)"); 55 module_param(modeset, bool, 0600); 56 57 static bool separate_gpu_kms; 58 MODULE_PARM_DESC(separate_gpu_drm, "Use separate DRM device for the GPU (0=single DRM device for both GPU and display (default), 1=two DRM devices)"); 59 module_param(separate_gpu_kms, bool, 0400); 60 61 DECLARE_FAULT_ATTR(fail_gem_alloc); 62 DECLARE_FAULT_ATTR(fail_gem_iova); 63 64 bool msm_gpu_no_components(void) 65 { 66 return separate_gpu_kms; 67 } 68 69 static int msm_drm_uninit(struct device *dev, const struct component_ops *gpu_ops) 70 { 71 struct platform_device *pdev = to_platform_device(dev); 72 struct msm_drm_private *priv = platform_get_drvdata(pdev); 73 struct drm_device *ddev = priv->dev; 74 75 /* 76 * Shutdown the hw if we're far enough along where things might be on. 77 * If we run this too early, we'll end up panicking in any variety of 78 * places. Since we don't register the drm device until late in 79 * msm_drm_init, drm_dev->registered is used as an indicator that the 80 * shutdown will be successful. 81 */ 82 if (ddev->registered) { 83 drm_dev_unregister(ddev); 84 if (priv->kms) 85 msm_drm_kms_unregister(dev); 86 } 87 88 msm_gem_shrinker_cleanup(ddev); 89 90 msm_perf_debugfs_cleanup(priv); 91 msm_rd_debugfs_cleanup(priv); 92 93 if (priv->kms) 94 msm_drm_kms_uninit(dev); 95 96 if (gpu_ops) 97 gpu_ops->unbind(dev, dev, NULL); 98 else 99 component_unbind_all(dev, ddev); 100 101 ddev->dev_private = NULL; 102 drm_dev_put(ddev); 103 104 return 0; 105 } 106 107 static int msm_drm_init(struct device *dev, const struct drm_driver *drv, 108 const struct component_ops *gpu_ops) 109 { 110 struct msm_drm_private *priv = dev_get_drvdata(dev); 111 struct drm_device *ddev; 112 int ret; 113 114 if (drm_firmware_drivers_only()) 115 return -ENODEV; 116 117 ddev = drm_dev_alloc(drv, dev); 118 if (IS_ERR(ddev)) { 119 DRM_DEV_ERROR(dev, "failed to allocate drm_device\n"); 120 return PTR_ERR(ddev); 121 } 122 ddev->dev_private = priv; 123 priv->dev = ddev; 124 125 INIT_LIST_HEAD(&priv->objects); 126 mutex_init(&priv->obj_lock); 127 128 /* 129 * Initialize the LRUs: 130 */ 131 mutex_init(&priv->lru.lock); 132 drm_gem_lru_init(&priv->lru.unbacked, &priv->lru.lock); 133 drm_gem_lru_init(&priv->lru.pinned, &priv->lru.lock); 134 drm_gem_lru_init(&priv->lru.willneed, &priv->lru.lock); 135 drm_gem_lru_init(&priv->lru.dontneed, &priv->lru.lock); 136 137 /* Initialize stall-on-fault */ 138 spin_lock_init(&priv->fault_stall_lock); 139 priv->stall_enabled = true; 140 141 /* Teach lockdep about lock ordering wrt. shrinker: */ 142 fs_reclaim_acquire(GFP_KERNEL); 143 might_lock(&priv->lru.lock); 144 fs_reclaim_release(GFP_KERNEL); 145 146 if (priv->kms_init) { 147 ret = drmm_mode_config_init(ddev); 148 if (ret) 149 goto err_put_dev; 150 } 151 152 dma_set_max_seg_size(dev, UINT_MAX); 153 154 /* Bind all our sub-components: */ 155 if (gpu_ops) 156 ret = gpu_ops->bind(dev, dev, NULL); 157 else 158 ret = component_bind_all(dev, ddev); 159 if (ret) 160 goto err_put_dev; 161 162 ret = msm_gem_shrinker_init(ddev); 163 if (ret) 164 goto err_msm_uninit; 165 166 if (priv->kms_init) { 167 ret = msm_drm_kms_init(dev, drv); 168 if (ret) 169 goto err_msm_uninit; 170 } 171 172 ret = drm_dev_register(ddev, 0); 173 if (ret) 174 goto err_msm_uninit; 175 176 ret = msm_debugfs_late_init(ddev); 177 if (ret) 178 goto err_msm_uninit; 179 180 if (priv->kms_init) 181 msm_drm_kms_post_init(dev); 182 183 return 0; 184 185 err_msm_uninit: 186 msm_drm_uninit(dev, gpu_ops); 187 188 return ret; 189 190 err_put_dev: 191 drm_dev_put(ddev); 192 193 return ret; 194 } 195 196 /* 197 * DRM operations: 198 */ 199 200 static void load_gpu(struct drm_device *dev) 201 { 202 static DEFINE_MUTEX(init_lock); 203 struct msm_drm_private *priv = dev->dev_private; 204 205 mutex_lock(&init_lock); 206 207 if (!priv->gpu) 208 priv->gpu = adreno_load_gpu(dev); 209 210 mutex_unlock(&init_lock); 211 } 212 213 /** 214 * msm_context_vm - lazily create the context's VM 215 * 216 * @dev: the drm device 217 * @ctx: the context 218 * 219 * The VM is lazily created, so that userspace has a chance to opt-in to having 220 * a userspace managed VM before the VM is created. 221 * 222 * Note that this does not return a reference to the VM. Once the VM is created, 223 * it exists for the lifetime of the context. 224 */ 225 struct drm_gpuvm *msm_context_vm(struct drm_device *dev, struct msm_context *ctx) 226 { 227 static DEFINE_MUTEX(init_lock); 228 struct msm_drm_private *priv = dev->dev_private; 229 230 /* Once ctx->vm is created it is valid for the lifetime of the context: */ 231 if (ctx->vm) 232 return ctx->vm; 233 234 mutex_lock(&init_lock); 235 if (!ctx->vm) { 236 ctx->vm = msm_gpu_create_private_vm( 237 priv->gpu, current, !ctx->userspace_managed_vm); 238 239 } 240 mutex_unlock(&init_lock); 241 242 return ctx->vm; 243 } 244 245 static int context_init(struct drm_device *dev, struct drm_file *file) 246 { 247 static atomic_t ident = ATOMIC_INIT(0); 248 struct msm_context *ctx; 249 250 ctx = kzalloc(sizeof(*ctx), GFP_KERNEL); 251 if (!ctx) 252 return -ENOMEM; 253 254 INIT_LIST_HEAD(&ctx->submitqueues); 255 rwlock_init(&ctx->queuelock); 256 257 kref_init(&ctx->ref); 258 msm_submitqueue_init(dev, ctx); 259 260 file->driver_priv = ctx; 261 262 ctx->seqno = atomic_inc_return(&ident); 263 264 return 0; 265 } 266 267 static int msm_open(struct drm_device *dev, struct drm_file *file) 268 { 269 /* For now, load gpu on open.. to avoid the requirement of having 270 * firmware in the initrd. 271 */ 272 load_gpu(dev); 273 274 return context_init(dev, file); 275 } 276 277 static void context_close(struct msm_context *ctx) 278 { 279 ctx->closed = true; 280 msm_submitqueue_close(ctx); 281 msm_context_put(ctx); 282 } 283 284 static void msm_postclose(struct drm_device *dev, struct drm_file *file) 285 { 286 struct msm_drm_private *priv = dev->dev_private; 287 struct msm_context *ctx = file->driver_priv; 288 289 /* 290 * It is not possible to set sysprof param to non-zero if gpu 291 * is not initialized: 292 */ 293 if (priv->gpu) 294 msm_context_set_sysprof(ctx, priv->gpu, 0); 295 296 context_close(ctx); 297 } 298 299 /* 300 * DRM ioctls: 301 */ 302 303 static int msm_ioctl_get_param(struct drm_device *dev, void *data, 304 struct drm_file *file) 305 { 306 struct msm_drm_private *priv = dev->dev_private; 307 struct drm_msm_param *args = data; 308 struct msm_gpu *gpu; 309 310 /* for now, we just have 3d pipe.. eventually this would need to 311 * be more clever to dispatch to appropriate gpu module: 312 */ 313 if ((args->pipe != MSM_PIPE_3D0) || (args->pad != 0)) 314 return -EINVAL; 315 316 gpu = priv->gpu; 317 318 if (!gpu) 319 return -ENXIO; 320 321 return gpu->funcs->get_param(gpu, file->driver_priv, 322 args->param, &args->value, &args->len); 323 } 324 325 static int msm_ioctl_set_param(struct drm_device *dev, void *data, 326 struct drm_file *file) 327 { 328 struct msm_drm_private *priv = dev->dev_private; 329 struct drm_msm_param *args = data; 330 struct msm_gpu *gpu; 331 332 if ((args->pipe != MSM_PIPE_3D0) || (args->pad != 0)) 333 return -EINVAL; 334 335 gpu = priv->gpu; 336 337 if (!gpu) 338 return -ENXIO; 339 340 return gpu->funcs->set_param(gpu, file->driver_priv, 341 args->param, args->value, args->len); 342 } 343 344 static int msm_ioctl_gem_new(struct drm_device *dev, void *data, 345 struct drm_file *file) 346 { 347 struct drm_msm_gem_new *args = data; 348 uint32_t flags = args->flags; 349 350 if (args->flags & ~MSM_BO_FLAGS) { 351 DRM_ERROR("invalid flags: %08x\n", args->flags); 352 return -EINVAL; 353 } 354 355 /* 356 * Uncached CPU mappings are deprecated, as of: 357 * 358 * 9ef364432db4 ("drm/msm: deprecate MSM_BO_UNCACHED (map as writecombine instead)") 359 * 360 * So promote them to WC. 361 */ 362 if (flags & MSM_BO_UNCACHED) { 363 flags &= ~MSM_BO_CACHED; 364 flags |= MSM_BO_WC; 365 } 366 367 if (should_fail(&fail_gem_alloc, args->size)) 368 return -ENOMEM; 369 370 return msm_gem_new_handle(dev, file, args->size, 371 args->flags, &args->handle, NULL); 372 } 373 374 static inline ktime_t to_ktime(struct drm_msm_timespec timeout) 375 { 376 return ktime_set(timeout.tv_sec, timeout.tv_nsec); 377 } 378 379 static int msm_ioctl_gem_cpu_prep(struct drm_device *dev, void *data, 380 struct drm_file *file) 381 { 382 struct drm_msm_gem_cpu_prep *args = data; 383 struct drm_gem_object *obj; 384 ktime_t timeout = to_ktime(args->timeout); 385 int ret; 386 387 if (args->op & ~MSM_PREP_FLAGS) { 388 DRM_ERROR("invalid op: %08x\n", args->op); 389 return -EINVAL; 390 } 391 392 obj = drm_gem_object_lookup(file, args->handle); 393 if (!obj) 394 return -ENOENT; 395 396 ret = msm_gem_cpu_prep(obj, args->op, &timeout); 397 398 drm_gem_object_put(obj); 399 400 return ret; 401 } 402 403 static int msm_ioctl_gem_cpu_fini(struct drm_device *dev, void *data, 404 struct drm_file *file) 405 { 406 struct drm_msm_gem_cpu_fini *args = data; 407 struct drm_gem_object *obj; 408 int ret; 409 410 obj = drm_gem_object_lookup(file, args->handle); 411 if (!obj) 412 return -ENOENT; 413 414 ret = msm_gem_cpu_fini(obj); 415 416 drm_gem_object_put(obj); 417 418 return ret; 419 } 420 421 static int msm_ioctl_gem_info_iova(struct drm_device *dev, 422 struct drm_file *file, struct drm_gem_object *obj, 423 uint64_t *iova) 424 { 425 struct msm_drm_private *priv = dev->dev_private; 426 struct msm_context *ctx = file->driver_priv; 427 428 if (!priv->gpu) 429 return -EINVAL; 430 431 if (msm_context_is_vmbind(ctx)) 432 return UERR(EINVAL, dev, "VM_BIND is enabled"); 433 434 if (should_fail(&fail_gem_iova, obj->size)) 435 return -ENOMEM; 436 437 /* 438 * Don't pin the memory here - just get an address so that userspace can 439 * be productive 440 */ 441 return msm_gem_get_iova(obj, msm_context_vm(dev, ctx), iova); 442 } 443 444 static int msm_ioctl_gem_info_set_iova(struct drm_device *dev, 445 struct drm_file *file, struct drm_gem_object *obj, 446 uint64_t iova) 447 { 448 struct msm_drm_private *priv = dev->dev_private; 449 struct msm_context *ctx = file->driver_priv; 450 struct drm_gpuvm *vm = msm_context_vm(dev, ctx); 451 452 if (!priv->gpu) 453 return -EINVAL; 454 455 if (msm_context_is_vmbind(ctx)) 456 return UERR(EINVAL, dev, "VM_BIND is enabled"); 457 458 /* Only supported if per-process address space is supported: */ 459 if (priv->gpu->vm == vm) 460 return UERR(EOPNOTSUPP, dev, "requires per-process pgtables"); 461 462 if (should_fail(&fail_gem_iova, obj->size)) 463 return -ENOMEM; 464 465 return msm_gem_set_iova(obj, vm, iova); 466 } 467 468 static int msm_ioctl_gem_info_set_metadata(struct drm_gem_object *obj, 469 __user void *metadata, 470 u32 metadata_size) 471 { 472 struct msm_gem_object *msm_obj = to_msm_bo(obj); 473 void *new_metadata; 474 void *buf; 475 int ret; 476 477 /* Impose a moderate upper bound on metadata size: */ 478 if (metadata_size > 128) { 479 return -EOVERFLOW; 480 } 481 482 /* Use a temporary buf to keep copy_from_user() outside of gem obj lock: */ 483 buf = memdup_user(metadata, metadata_size); 484 if (IS_ERR(buf)) 485 return PTR_ERR(buf); 486 487 ret = msm_gem_lock_interruptible(obj); 488 if (ret) 489 goto out; 490 491 new_metadata = 492 krealloc(msm_obj->metadata, metadata_size, GFP_KERNEL); 493 if (!new_metadata) { 494 ret = -ENOMEM; 495 goto out; 496 } 497 498 msm_obj->metadata = new_metadata; 499 msm_obj->metadata_size = metadata_size; 500 memcpy(msm_obj->metadata, buf, metadata_size); 501 502 msm_gem_unlock(obj); 503 504 out: 505 kfree(buf); 506 507 return ret; 508 } 509 510 static int msm_ioctl_gem_info_get_metadata(struct drm_gem_object *obj, 511 __user void *metadata, 512 u32 *metadata_size) 513 { 514 struct msm_gem_object *msm_obj = to_msm_bo(obj); 515 void *buf; 516 int ret, len; 517 518 if (!metadata) { 519 /* 520 * Querying the size is inherently racey, but 521 * EXT_external_objects expects the app to confirm 522 * via device and driver UUIDs that the exporter and 523 * importer versions match. All we can do from the 524 * kernel side is check the length under obj lock 525 * when userspace tries to retrieve the metadata 526 */ 527 *metadata_size = msm_obj->metadata_size; 528 return 0; 529 } 530 531 ret = msm_gem_lock_interruptible(obj); 532 if (ret) 533 return ret; 534 535 /* Avoid copy_to_user() under gem obj lock: */ 536 len = msm_obj->metadata_size; 537 buf = kmemdup(msm_obj->metadata, len, GFP_KERNEL); 538 539 msm_gem_unlock(obj); 540 541 if (*metadata_size < len) { 542 ret = -ETOOSMALL; 543 } else if (copy_to_user(metadata, buf, len)) { 544 ret = -EFAULT; 545 } else { 546 *metadata_size = len; 547 } 548 549 kfree(buf); 550 551 return 0; 552 } 553 554 static int msm_ioctl_gem_info(struct drm_device *dev, void *data, 555 struct drm_file *file) 556 { 557 struct drm_msm_gem_info *args = data; 558 struct drm_gem_object *obj; 559 struct msm_gem_object *msm_obj; 560 int i, ret = 0; 561 562 if (args->pad) 563 return -EINVAL; 564 565 switch (args->info) { 566 case MSM_INFO_GET_OFFSET: 567 case MSM_INFO_GET_IOVA: 568 case MSM_INFO_SET_IOVA: 569 case MSM_INFO_GET_FLAGS: 570 /* value returned as immediate, not pointer, so len==0: */ 571 if (args->len) 572 return -EINVAL; 573 break; 574 case MSM_INFO_SET_NAME: 575 case MSM_INFO_GET_NAME: 576 case MSM_INFO_SET_METADATA: 577 case MSM_INFO_GET_METADATA: 578 break; 579 default: 580 return -EINVAL; 581 } 582 583 obj = drm_gem_object_lookup(file, args->handle); 584 if (!obj) 585 return -ENOENT; 586 587 msm_obj = to_msm_bo(obj); 588 589 switch (args->info) { 590 case MSM_INFO_GET_OFFSET: 591 args->value = msm_gem_mmap_offset(obj); 592 break; 593 case MSM_INFO_GET_IOVA: 594 ret = msm_ioctl_gem_info_iova(dev, file, obj, &args->value); 595 break; 596 case MSM_INFO_SET_IOVA: 597 ret = msm_ioctl_gem_info_set_iova(dev, file, obj, args->value); 598 break; 599 case MSM_INFO_GET_FLAGS: 600 if (drm_gem_is_imported(obj)) { 601 ret = -EINVAL; 602 break; 603 } 604 /* Hide internal kernel-only flags: */ 605 args->value = to_msm_bo(obj)->flags & MSM_BO_FLAGS; 606 ret = 0; 607 break; 608 case MSM_INFO_SET_NAME: 609 /* length check should leave room for terminating null: */ 610 if (args->len >= sizeof(msm_obj->name)) { 611 ret = -EINVAL; 612 break; 613 } 614 if (copy_from_user(msm_obj->name, u64_to_user_ptr(args->value), 615 args->len)) { 616 msm_obj->name[0] = '\0'; 617 ret = -EFAULT; 618 break; 619 } 620 msm_obj->name[args->len] = '\0'; 621 for (i = 0; i < args->len; i++) { 622 if (!isprint(msm_obj->name[i])) { 623 msm_obj->name[i] = '\0'; 624 break; 625 } 626 } 627 break; 628 case MSM_INFO_GET_NAME: 629 if (args->value && (args->len < strlen(msm_obj->name))) { 630 ret = -ETOOSMALL; 631 break; 632 } 633 args->len = strlen(msm_obj->name); 634 if (args->value) { 635 if (copy_to_user(u64_to_user_ptr(args->value), 636 msm_obj->name, args->len)) 637 ret = -EFAULT; 638 } 639 break; 640 case MSM_INFO_SET_METADATA: 641 ret = msm_ioctl_gem_info_set_metadata( 642 obj, u64_to_user_ptr(args->value), args->len); 643 break; 644 case MSM_INFO_GET_METADATA: 645 ret = msm_ioctl_gem_info_get_metadata( 646 obj, u64_to_user_ptr(args->value), &args->len); 647 break; 648 } 649 650 drm_gem_object_put(obj); 651 652 return ret; 653 } 654 655 static int wait_fence(struct msm_gpu_submitqueue *queue, uint32_t fence_id, 656 ktime_t timeout, uint32_t flags) 657 { 658 struct dma_fence *fence; 659 int ret; 660 661 if (fence_after(fence_id, queue->last_fence)) { 662 DRM_ERROR_RATELIMITED("waiting on invalid fence: %u (of %u)\n", 663 fence_id, queue->last_fence); 664 return -EINVAL; 665 } 666 667 /* 668 * Map submitqueue scoped "seqno" (which is actually an idr key) 669 * back to underlying dma-fence 670 * 671 * The fence is removed from the fence_idr when the submit is 672 * retired, so if the fence is not found it means there is nothing 673 * to wait for 674 */ 675 spin_lock(&queue->idr_lock); 676 fence = idr_find(&queue->fence_idr, fence_id); 677 if (fence) 678 fence = dma_fence_get_rcu(fence); 679 spin_unlock(&queue->idr_lock); 680 681 if (!fence) 682 return 0; 683 684 if (flags & MSM_WAIT_FENCE_BOOST) 685 dma_fence_set_deadline(fence, ktime_get()); 686 687 ret = dma_fence_wait_timeout(fence, true, timeout_to_jiffies(&timeout)); 688 if (ret == 0) { 689 ret = -ETIMEDOUT; 690 } else if (ret != -ERESTARTSYS) { 691 ret = 0; 692 } 693 694 dma_fence_put(fence); 695 696 return ret; 697 } 698 699 static int msm_ioctl_wait_fence(struct drm_device *dev, void *data, 700 struct drm_file *file) 701 { 702 struct msm_drm_private *priv = dev->dev_private; 703 struct drm_msm_wait_fence *args = data; 704 struct msm_gpu_submitqueue *queue; 705 int ret; 706 707 if (args->flags & ~MSM_WAIT_FENCE_FLAGS) { 708 DRM_ERROR("invalid flags: %08x\n", args->flags); 709 return -EINVAL; 710 } 711 712 if (!priv->gpu) 713 return 0; 714 715 queue = msm_submitqueue_get(file->driver_priv, args->queueid); 716 if (!queue) 717 return -ENOENT; 718 719 ret = wait_fence(queue, args->fence, to_ktime(args->timeout), args->flags); 720 721 msm_submitqueue_put(queue); 722 723 return ret; 724 } 725 726 static int msm_ioctl_gem_madvise(struct drm_device *dev, void *data, 727 struct drm_file *file) 728 { 729 struct drm_msm_gem_madvise *args = data; 730 struct drm_gem_object *obj; 731 int ret; 732 733 switch (args->madv) { 734 case MSM_MADV_DONTNEED: 735 case MSM_MADV_WILLNEED: 736 break; 737 default: 738 return -EINVAL; 739 } 740 741 obj = drm_gem_object_lookup(file, args->handle); 742 if (!obj) { 743 return -ENOENT; 744 } 745 746 ret = msm_gem_madvise(obj, args->madv); 747 if (ret >= 0) { 748 args->retained = ret; 749 ret = 0; 750 } 751 752 drm_gem_object_put(obj); 753 754 return ret; 755 } 756 757 758 static int msm_ioctl_submitqueue_new(struct drm_device *dev, void *data, 759 struct drm_file *file) 760 { 761 struct drm_msm_submitqueue *args = data; 762 763 if (args->flags & ~MSM_SUBMITQUEUE_FLAGS) 764 return -EINVAL; 765 766 return msm_submitqueue_create(dev, file->driver_priv, args->prio, 767 args->flags, &args->id); 768 } 769 770 static int msm_ioctl_submitqueue_query(struct drm_device *dev, void *data, 771 struct drm_file *file) 772 { 773 return msm_submitqueue_query(dev, file->driver_priv, data); 774 } 775 776 static int msm_ioctl_submitqueue_close(struct drm_device *dev, void *data, 777 struct drm_file *file) 778 { 779 u32 id = *(u32 *) data; 780 781 return msm_submitqueue_remove(file->driver_priv, id); 782 } 783 784 static const struct drm_ioctl_desc msm_ioctls[] = { 785 DRM_IOCTL_DEF_DRV(MSM_GET_PARAM, msm_ioctl_get_param, DRM_RENDER_ALLOW), 786 DRM_IOCTL_DEF_DRV(MSM_SET_PARAM, msm_ioctl_set_param, DRM_RENDER_ALLOW), 787 DRM_IOCTL_DEF_DRV(MSM_GEM_NEW, msm_ioctl_gem_new, DRM_RENDER_ALLOW), 788 DRM_IOCTL_DEF_DRV(MSM_GEM_INFO, msm_ioctl_gem_info, DRM_RENDER_ALLOW), 789 DRM_IOCTL_DEF_DRV(MSM_GEM_CPU_PREP, msm_ioctl_gem_cpu_prep, DRM_RENDER_ALLOW), 790 DRM_IOCTL_DEF_DRV(MSM_GEM_CPU_FINI, msm_ioctl_gem_cpu_fini, DRM_RENDER_ALLOW), 791 DRM_IOCTL_DEF_DRV(MSM_GEM_SUBMIT, msm_ioctl_gem_submit, DRM_RENDER_ALLOW), 792 DRM_IOCTL_DEF_DRV(MSM_WAIT_FENCE, msm_ioctl_wait_fence, DRM_RENDER_ALLOW), 793 DRM_IOCTL_DEF_DRV(MSM_GEM_MADVISE, msm_ioctl_gem_madvise, DRM_RENDER_ALLOW), 794 DRM_IOCTL_DEF_DRV(MSM_SUBMITQUEUE_NEW, msm_ioctl_submitqueue_new, DRM_RENDER_ALLOW), 795 DRM_IOCTL_DEF_DRV(MSM_SUBMITQUEUE_CLOSE, msm_ioctl_submitqueue_close, DRM_RENDER_ALLOW), 796 DRM_IOCTL_DEF_DRV(MSM_SUBMITQUEUE_QUERY, msm_ioctl_submitqueue_query, DRM_RENDER_ALLOW), 797 DRM_IOCTL_DEF_DRV(MSM_VM_BIND, msm_ioctl_vm_bind, DRM_RENDER_ALLOW), 798 }; 799 800 static void msm_show_fdinfo(struct drm_printer *p, struct drm_file *file) 801 { 802 struct drm_device *dev = file->minor->dev; 803 struct msm_drm_private *priv = dev->dev_private; 804 805 if (!priv->gpu) 806 return; 807 808 msm_gpu_show_fdinfo(priv->gpu, file->driver_priv, p); 809 810 drm_show_memory_stats(p, file); 811 } 812 813 static const struct file_operations fops = { 814 .owner = THIS_MODULE, 815 DRM_GEM_FOPS, 816 .show_fdinfo = drm_show_fdinfo, 817 }; 818 819 #define DRIVER_FEATURES_GPU ( \ 820 DRIVER_GEM | \ 821 DRIVER_GEM_GPUVA | \ 822 DRIVER_RENDER | \ 823 DRIVER_SYNCOBJ | \ 824 DRIVER_SYNCOBJ_TIMELINE | \ 825 0 ) 826 827 #define DRIVER_FEATURES_KMS ( \ 828 DRIVER_GEM | \ 829 DRIVER_ATOMIC | \ 830 DRIVER_MODESET | \ 831 0 ) 832 833 static const struct drm_driver msm_driver = { 834 .driver_features = DRIVER_FEATURES_GPU | DRIVER_FEATURES_KMS, 835 .open = msm_open, 836 .postclose = msm_postclose, 837 .dumb_create = msm_gem_dumb_create, 838 .dumb_map_offset = msm_gem_dumb_map_offset, 839 .gem_prime_import = msm_gem_prime_import, 840 .gem_prime_import_sg_table = msm_gem_prime_import_sg_table, 841 #ifdef CONFIG_DEBUG_FS 842 .debugfs_init = msm_debugfs_init, 843 #endif 844 MSM_FBDEV_DRIVER_OPS, 845 .show_fdinfo = msm_show_fdinfo, 846 .ioctls = msm_ioctls, 847 .num_ioctls = ARRAY_SIZE(msm_ioctls), 848 .fops = &fops, 849 .name = "msm", 850 .desc = "MSM Snapdragon DRM", 851 .major = MSM_VERSION_MAJOR, 852 .minor = MSM_VERSION_MINOR, 853 .patchlevel = MSM_VERSION_PATCHLEVEL, 854 }; 855 856 static const struct drm_driver msm_kms_driver = { 857 .driver_features = DRIVER_FEATURES_KMS, 858 .open = msm_open, 859 .postclose = msm_postclose, 860 .dumb_create = msm_gem_dumb_create, 861 .dumb_map_offset = msm_gem_dumb_map_offset, 862 .gem_prime_import_sg_table = msm_gem_prime_import_sg_table, 863 #ifdef CONFIG_DEBUG_FS 864 .debugfs_init = msm_debugfs_init, 865 #endif 866 MSM_FBDEV_DRIVER_OPS, 867 .show_fdinfo = msm_show_fdinfo, 868 .fops = &fops, 869 .name = "msm-kms", 870 .desc = "MSM Snapdragon DRM", 871 .major = MSM_VERSION_MAJOR, 872 .minor = MSM_VERSION_MINOR, 873 .patchlevel = MSM_VERSION_PATCHLEVEL, 874 }; 875 876 static const struct drm_driver msm_gpu_driver = { 877 .driver_features = DRIVER_FEATURES_GPU, 878 .open = msm_open, 879 .postclose = msm_postclose, 880 .gem_prime_import_sg_table = msm_gem_prime_import_sg_table, 881 #ifdef CONFIG_DEBUG_FS 882 .debugfs_init = msm_debugfs_init, 883 #endif 884 .show_fdinfo = msm_show_fdinfo, 885 .ioctls = msm_ioctls, 886 .num_ioctls = ARRAY_SIZE(msm_ioctls), 887 .fops = &fops, 888 .name = "msm", 889 .desc = "MSM Snapdragon DRM", 890 .major = MSM_VERSION_MAJOR, 891 .minor = MSM_VERSION_MINOR, 892 .patchlevel = MSM_VERSION_PATCHLEVEL, 893 }; 894 895 /* 896 * Componentized driver support: 897 */ 898 899 /* 900 * Identify what components need to be added by parsing what remote-endpoints 901 * our MDP output ports are connected to. In the case of LVDS on MDP4, there 902 * is no external component that we need to add since LVDS is within MDP4 903 * itself. 904 */ 905 static int add_mdp_components(struct device *master_dev, 906 struct component_match **matchptr) 907 { 908 struct device_node *np = master_dev->of_node; 909 struct device_node *ep_node; 910 911 for_each_endpoint_of_node(np, ep_node) { 912 struct device_node *intf; 913 struct of_endpoint ep; 914 int ret; 915 916 ret = of_graph_parse_endpoint(ep_node, &ep); 917 if (ret) { 918 DRM_DEV_ERROR(master_dev, "unable to parse port endpoint\n"); 919 of_node_put(ep_node); 920 return ret; 921 } 922 923 /* 924 * The LCDC/LVDS port on MDP4 is a speacial case where the 925 * remote-endpoint isn't a component that we need to add 926 */ 927 if (of_device_is_compatible(np, "qcom,mdp4") && 928 ep.port == 0) 929 continue; 930 931 /* 932 * It's okay if some of the ports don't have a remote endpoint 933 * specified. It just means that the port isn't connected to 934 * any external interface. 935 */ 936 intf = of_graph_get_remote_port_parent(ep_node); 937 if (!intf) 938 continue; 939 940 if (of_device_is_available(intf)) 941 drm_of_component_match_add(master_dev, matchptr, 942 component_compare_of, intf); 943 944 of_node_put(intf); 945 } 946 947 return 0; 948 } 949 950 #if !IS_REACHABLE(CONFIG_DRM_MSM_MDP5) || !IS_REACHABLE(CONFIG_DRM_MSM_DPU) 951 bool msm_disp_drv_should_bind(struct device *dev, bool dpu_driver) 952 { 953 /* If just a single driver is enabled, use it no matter what */ 954 return true; 955 } 956 #else 957 958 static bool prefer_mdp5 = true; 959 MODULE_PARM_DESC(prefer_mdp5, "Select whether MDP5 or DPU driver should be preferred"); 960 module_param(prefer_mdp5, bool, 0444); 961 962 /* list all platforms supported by both mdp5 and dpu drivers */ 963 static const char *const msm_mdp5_dpu_migration[] = { 964 "qcom,msm8917-mdp5", 965 "qcom,msm8937-mdp5", 966 "qcom,msm8953-mdp5", 967 "qcom,msm8996-mdp5", 968 "qcom,sdm630-mdp5", 969 "qcom,sdm660-mdp5", 970 NULL, 971 }; 972 973 bool msm_disp_drv_should_bind(struct device *dev, bool dpu_driver) 974 { 975 /* If it is not an MDP5 device, do not try MDP5 driver */ 976 if (!of_device_is_compatible(dev->of_node, "qcom,mdp5")) 977 return dpu_driver; 978 979 /* If it is not in the migration list, use MDP5 */ 980 if (!of_device_compatible_match(dev->of_node, msm_mdp5_dpu_migration)) 981 return !dpu_driver; 982 983 return prefer_mdp5 ? !dpu_driver : dpu_driver; 984 } 985 #endif 986 987 /* 988 * We don't know what's the best binding to link the gpu with the drm device. 989 * Fow now, we just hunt for all the possible gpus that we support, and add them 990 * as components. 991 */ 992 static const struct of_device_id msm_gpu_match[] = { 993 { .compatible = "qcom,adreno" }, 994 { .compatible = "qcom,adreno-3xx" }, 995 { .compatible = "amd,imageon" }, 996 { .compatible = "qcom,kgsl-3d0" }, 997 { }, 998 }; 999 1000 static int add_gpu_components(struct device *dev, 1001 struct component_match **matchptr) 1002 { 1003 struct device_node *np; 1004 1005 np = of_find_matching_node(NULL, msm_gpu_match); 1006 if (!np) 1007 return 0; 1008 1009 if (of_device_is_available(np) && adreno_has_gpu(np)) 1010 drm_of_component_match_add(dev, matchptr, component_compare_of, np); 1011 1012 of_node_put(np); 1013 1014 return 0; 1015 } 1016 1017 static int msm_drm_bind(struct device *dev) 1018 { 1019 return msm_drm_init(dev, 1020 msm_gpu_no_components() ? 1021 &msm_kms_driver : 1022 &msm_driver, 1023 NULL); 1024 } 1025 1026 static void msm_drm_unbind(struct device *dev) 1027 { 1028 msm_drm_uninit(dev, NULL); 1029 } 1030 1031 const struct component_master_ops msm_drm_ops = { 1032 .bind = msm_drm_bind, 1033 .unbind = msm_drm_unbind, 1034 }; 1035 1036 int msm_drv_probe(struct device *master_dev, 1037 int (*kms_init)(struct drm_device *dev), 1038 struct msm_kms *kms) 1039 { 1040 struct msm_drm_private *priv; 1041 struct component_match *match = NULL; 1042 int ret; 1043 1044 priv = devm_kzalloc(master_dev, sizeof(*priv), GFP_KERNEL); 1045 if (!priv) 1046 return -ENOMEM; 1047 1048 priv->kms = kms; 1049 priv->kms_init = kms_init; 1050 dev_set_drvdata(master_dev, priv); 1051 1052 /* Add mdp components if we have KMS. */ 1053 if (kms_init) { 1054 ret = add_mdp_components(master_dev, &match); 1055 if (ret) 1056 return ret; 1057 } 1058 1059 if (!msm_gpu_no_components()) { 1060 ret = add_gpu_components(master_dev, &match); 1061 if (ret) 1062 return ret; 1063 } 1064 1065 /* on all devices that I am aware of, iommu's which can map 1066 * any address the cpu can see are used: 1067 */ 1068 ret = dma_set_mask_and_coherent(master_dev, ~0); 1069 if (ret) 1070 return ret; 1071 1072 ret = component_master_add_with_match(master_dev, &msm_drm_ops, match); 1073 if (ret) 1074 return ret; 1075 1076 return 0; 1077 } 1078 1079 int msm_gpu_probe(struct platform_device *pdev, 1080 const struct component_ops *ops) 1081 { 1082 struct msm_drm_private *priv; 1083 int ret; 1084 1085 priv = devm_kzalloc(&pdev->dev, sizeof(*priv), GFP_KERNEL); 1086 if (!priv) 1087 return -ENOMEM; 1088 1089 platform_set_drvdata(pdev, priv); 1090 1091 /* on all devices that I am aware of, iommu's which can map 1092 * any address the cpu can see are used: 1093 */ 1094 ret = dma_set_mask_and_coherent(&pdev->dev, ~0); 1095 if (ret) 1096 return ret; 1097 1098 return msm_drm_init(&pdev->dev, &msm_gpu_driver, ops); 1099 } 1100 1101 void msm_gpu_remove(struct platform_device *pdev, 1102 const struct component_ops *ops) 1103 { 1104 msm_drm_uninit(&pdev->dev, ops); 1105 } 1106 1107 static int __init msm_drm_register(void) 1108 { 1109 if (!modeset) 1110 return -EINVAL; 1111 1112 DBG("init"); 1113 msm_mdp_register(); 1114 msm_dpu_register(); 1115 msm_dsi_register(); 1116 msm_hdmi_register(); 1117 msm_dp_register(); 1118 adreno_register(); 1119 msm_mdp4_register(); 1120 msm_mdss_register(); 1121 1122 return 0; 1123 } 1124 1125 static void __exit msm_drm_unregister(void) 1126 { 1127 DBG("fini"); 1128 msm_mdss_unregister(); 1129 msm_mdp4_unregister(); 1130 msm_dp_unregister(); 1131 msm_hdmi_unregister(); 1132 adreno_unregister(); 1133 msm_dsi_unregister(); 1134 msm_mdp_unregister(); 1135 msm_dpu_unregister(); 1136 } 1137 1138 module_init(msm_drm_register); 1139 module_exit(msm_drm_unregister); 1140 1141 MODULE_AUTHOR("Rob Clark <robdclark@gmail.com"); 1142 MODULE_DESCRIPTION("MSM DRM Driver"); 1143 MODULE_LICENSE("GPL"); 1144