1 // SPDX-License-Identifier: GPL-2.0-only 2 /* 3 * Copyright (C) 2014-2018 The Linux Foundation. All rights reserved. 4 * Copyright (C) 2013 Red Hat 5 * Author: Rob Clark <robdclark@gmail.com> 6 */ 7 8 #define pr_fmt(fmt) "[drm:%s:%d] " fmt, __func__, __LINE__ 9 10 #include <linux/debugfs.h> 11 #include <linux/dma-buf.h> 12 13 #include <drm/drm_atomic.h> 14 #include <drm/drm_atomic_uapi.h> 15 #include <drm/drm_blend.h> 16 #include <drm/drm_damage_helper.h> 17 #include <drm/drm_framebuffer.h> 18 #include <drm/drm_gem_atomic_helper.h> 19 20 #include <linux/soc/qcom/ubwc.h> 21 22 #include "msm_drv.h" 23 #include "dpu_kms.h" 24 #include "dpu_hw_sspp.h" 25 #include "dpu_hw_util.h" 26 #include "dpu_trace.h" 27 #include "dpu_crtc.h" 28 #include "dpu_vbif.h" 29 #include "dpu_plane.h" 30 31 #define DPU_DEBUG_PLANE(pl, fmt, ...) DRM_DEBUG_ATOMIC("plane%d " fmt,\ 32 (pl) ? (pl)->base.base.id : -1, ##__VA_ARGS__) 33 34 #define DPU_ERROR_PLANE(pl, fmt, ...) DPU_ERROR("plane%d " fmt,\ 35 (pl) ? (pl)->base.base.id : -1, ##__VA_ARGS__) 36 37 #define DECIMATED_DIMENSION(dim, deci) (((dim) + ((1 << (deci)) - 1)) >> (deci)) 38 #define PHASE_STEP_SHIFT 21 39 #define PHASE_STEP_UNIT_SCALE ((int) (1 << PHASE_STEP_SHIFT)) 40 #define PHASE_RESIDUAL 15 41 42 #define SHARP_STRENGTH_DEFAULT 32 43 #define SHARP_EDGE_THR_DEFAULT 112 44 #define SHARP_SMOOTH_THR_DEFAULT 8 45 #define SHARP_NOISE_THR_DEFAULT 2 46 47 #define DPU_PLANE_COLOR_FILL_FLAG BIT(31) 48 #define DPU_ZPOS_MAX 255 49 50 /* 51 * Default Preload Values 52 */ 53 #define DPU_QSEED3_DEFAULT_PRELOAD_H 0x4 54 #define DPU_QSEED3_DEFAULT_PRELOAD_V 0x3 55 #define DPU_QSEED4_DEFAULT_PRELOAD_V 0x2 56 #define DPU_QSEED4_DEFAULT_PRELOAD_H 0x4 57 58 #define DEFAULT_REFRESH_RATE 60 59 60 static const uint32_t qcom_compressed_supported_formats[] = { 61 DRM_FORMAT_ABGR8888, 62 DRM_FORMAT_ARGB8888, 63 DRM_FORMAT_XBGR8888, 64 DRM_FORMAT_XRGB8888, 65 DRM_FORMAT_ARGB2101010, 66 DRM_FORMAT_XRGB2101010, 67 DRM_FORMAT_BGR565, 68 69 DRM_FORMAT_NV12, 70 DRM_FORMAT_P010, 71 }; 72 73 /* 74 * struct dpu_plane - local dpu plane structure 75 * @vm: address space pointer 76 * @csc_ptr: Points to dpu_csc_cfg structure to use for current 77 * @catalog: Points to dpu catalog structure 78 * @revalidate: force revalidation of all the plane properties 79 */ 80 struct dpu_plane { 81 struct drm_plane base; 82 83 enum dpu_sspp pipe; 84 85 uint32_t color_fill; 86 bool is_error; 87 bool is_rt_pipe; 88 const struct dpu_mdss_cfg *catalog; 89 }; 90 91 static const uint64_t supported_format_modifiers[] = { 92 DRM_FORMAT_MOD_QCOM_COMPRESSED, 93 DRM_FORMAT_MOD_LINEAR, 94 DRM_FORMAT_MOD_INVALID 95 }; 96 97 #define to_dpu_plane(x) container_of(x, struct dpu_plane, base) 98 99 static struct dpu_kms *_dpu_plane_get_kms(struct drm_plane *plane) 100 { 101 struct msm_drm_private *priv = plane->dev->dev_private; 102 103 return to_dpu_kms(priv->kms); 104 } 105 106 /** 107 * _dpu_plane_calc_bw - calculate bandwidth required for a plane 108 * @catalog: Points to dpu catalog structure 109 * @fmt: Pointer to source buffer format 110 * @mode: Pointer to drm display mode 111 * @pipe_cfg: Pointer to pipe configuration 112 * Result: Updates calculated bandwidth in the plane state. 113 * BW Equation: src_w * src_h * bpp * fps * (v_total / v_dest) 114 * Prefill BW Equation: line src bytes * line_time 115 */ 116 static u64 _dpu_plane_calc_bw(const struct dpu_mdss_cfg *catalog, 117 const struct msm_format *fmt, 118 const struct drm_display_mode *mode, 119 struct dpu_sw_pipe_cfg *pipe_cfg) 120 { 121 int src_width, src_height, dst_height, fps; 122 u64 plane_pixel_rate, plane_bit_rate; 123 u64 plane_prefill_bw; 124 u64 plane_bw; 125 u32 hw_latency_lines; 126 u64 scale_factor; 127 int vbp, vpw, vfp; 128 129 src_width = drm_rect_width(&pipe_cfg->src_rect); 130 src_height = drm_rect_height(&pipe_cfg->src_rect); 131 dst_height = drm_rect_height(&pipe_cfg->dst_rect); 132 fps = drm_mode_vrefresh(mode); 133 vbp = mode->vtotal - mode->vsync_end; 134 vpw = mode->vsync_end - mode->vsync_start; 135 vfp = mode->vsync_start - mode->vdisplay; 136 hw_latency_lines = catalog->perf->min_prefill_lines; 137 scale_factor = src_height > dst_height ? 138 mult_frac(src_height, 1, dst_height) : 1; 139 140 plane_pixel_rate = src_width * mode->vtotal * fps; 141 plane_bit_rate = plane_pixel_rate * fmt->bpp; 142 143 plane_bw = plane_bit_rate * scale_factor; 144 145 plane_prefill_bw = plane_bw * hw_latency_lines; 146 147 if ((vbp+vpw) > hw_latency_lines) 148 do_div(plane_prefill_bw, (vbp+vpw)); 149 else if ((vbp+vpw+vfp) < hw_latency_lines) 150 do_div(plane_prefill_bw, (vbp+vpw+vfp)); 151 else 152 do_div(plane_prefill_bw, hw_latency_lines); 153 154 155 return max(plane_bw, plane_prefill_bw); 156 } 157 158 /** 159 * _dpu_plane_calc_clk - calculate clock required for a plane 160 * @mode: Pointer to drm display mode 161 * @pipe_cfg: Pointer to pipe configuration 162 * Result: Updates calculated clock in the plane state. 163 * Clock equation: dst_w * v_total * fps * (src_h / dst_h) 164 */ 165 static u64 _dpu_plane_calc_clk(const struct drm_display_mode *mode, 166 struct dpu_sw_pipe_cfg *pipe_cfg) 167 { 168 int dst_width, src_height, dst_height, fps; 169 u64 plane_clk; 170 171 src_height = drm_rect_height(&pipe_cfg->src_rect); 172 dst_width = drm_rect_width(&pipe_cfg->dst_rect); 173 dst_height = drm_rect_height(&pipe_cfg->dst_rect); 174 fps = drm_mode_vrefresh(mode); 175 176 plane_clk = 177 dst_width * mode->vtotal * fps; 178 179 if (src_height > dst_height) { 180 plane_clk *= src_height; 181 do_div(plane_clk, dst_height); 182 } 183 184 return plane_clk; 185 } 186 187 /** 188 * _dpu_plane_calc_fill_level - calculate fill level of the given source format 189 * @plane: Pointer to drm plane 190 * @pipe: Pointer to software pipe 191 * @lut_usage: LUT usecase 192 * @fmt: Pointer to source buffer format 193 * @src_width: width of source buffer 194 * Return: fill level corresponding to the source buffer/format or 0 if error 195 */ 196 static int _dpu_plane_calc_fill_level(struct drm_plane *plane, 197 struct dpu_sw_pipe *pipe, 198 enum dpu_qos_lut_usage lut_usage, 199 const struct msm_format *fmt, u32 src_width) 200 { 201 struct dpu_plane *pdpu; 202 u32 fixed_buff_size; 203 u32 total_fl; 204 205 if (!fmt || !pipe || !src_width || !fmt->bpp) { 206 DPU_ERROR("invalid arguments\n"); 207 return 0; 208 } 209 210 if (lut_usage == DPU_QOS_LUT_USAGE_NRT) 211 return 0; 212 213 pdpu = to_dpu_plane(plane); 214 fixed_buff_size = pdpu->catalog->caps->pixel_ram_size; 215 216 /* FIXME: in multirect case account for the src_width of all the planes */ 217 218 if (fmt->fetch_type == MDP_PLANE_PSEUDO_PLANAR) { 219 if (fmt->chroma_sample == CHROMA_420) { 220 /* NV12 */ 221 total_fl = (fixed_buff_size / 2) / 222 ((src_width + 32) * fmt->bpp); 223 } else { 224 /* non NV12 */ 225 total_fl = (fixed_buff_size / 2) * 2 / 226 ((src_width + 32) * fmt->bpp); 227 } 228 } else { 229 if (pipe->multirect_mode == DPU_SSPP_MULTIRECT_PARALLEL) { 230 total_fl = (fixed_buff_size / 2) * 2 / 231 ((src_width + 32) * fmt->bpp); 232 } else { 233 total_fl = (fixed_buff_size) * 2 / 234 ((src_width + 32) * fmt->bpp); 235 } 236 } 237 238 DPU_DEBUG_PLANE(pdpu, "pnum:%d fmt: %p4cc w:%u fl:%u\n", 239 pipe->sspp->idx - SSPP_VIG0, 240 &fmt->pixel_format, 241 src_width, total_fl); 242 243 return total_fl; 244 } 245 246 /** 247 * _dpu_plane_set_qos_lut - set QoS LUT of the given plane 248 * @plane: Pointer to drm plane 249 * @pipe: Pointer to software pipe 250 * @fmt: Pointer to source buffer format 251 * @pipe_cfg: Pointer to pipe configuration 252 */ 253 static void _dpu_plane_set_qos_lut(struct drm_plane *plane, 254 struct dpu_sw_pipe *pipe, 255 const struct msm_format *fmt, struct dpu_sw_pipe_cfg *pipe_cfg) 256 { 257 struct dpu_plane *pdpu = to_dpu_plane(plane); 258 struct dpu_hw_qos_cfg cfg; 259 u32 total_fl, lut_usage; 260 261 if (!pdpu->is_rt_pipe) { 262 lut_usage = DPU_QOS_LUT_USAGE_NRT; 263 } else { 264 if (fmt && MSM_FORMAT_IS_LINEAR(fmt)) 265 lut_usage = DPU_QOS_LUT_USAGE_LINEAR; 266 else 267 lut_usage = DPU_QOS_LUT_USAGE_MACROTILE; 268 } 269 270 total_fl = _dpu_plane_calc_fill_level(plane, pipe, lut_usage, fmt, 271 drm_rect_width(&pipe_cfg->src_rect)); 272 273 cfg.creq_lut = _dpu_hw_get_qos_lut(&pdpu->catalog->perf->qos_lut_tbl[lut_usage], total_fl); 274 cfg.danger_lut = pdpu->catalog->perf->danger_lut_tbl[lut_usage]; 275 cfg.safe_lut = pdpu->catalog->perf->safe_lut_tbl[lut_usage]; 276 277 if (pipe->sspp->idx != SSPP_CURSOR0 && 278 pipe->sspp->idx != SSPP_CURSOR1 && 279 pdpu->is_rt_pipe) 280 cfg.danger_safe_en = true; 281 282 DPU_DEBUG_PLANE(pdpu, "pnum:%d ds:%d is_rt:%d\n", 283 pdpu->pipe - SSPP_VIG0, 284 cfg.danger_safe_en, 285 pdpu->is_rt_pipe); 286 287 trace_dpu_perf_set_qos_luts(pipe->sspp->idx - SSPP_VIG0, 288 (fmt) ? fmt->pixel_format : 0, 289 pdpu->is_rt_pipe, total_fl, cfg.creq_lut, lut_usage); 290 291 DPU_DEBUG_PLANE(pdpu, "pnum:%d fmt: %p4cc rt:%d fl:%u lut:0x%llx\n", 292 pdpu->pipe - SSPP_VIG0, 293 fmt ? &fmt->pixel_format : NULL, 294 pdpu->is_rt_pipe, total_fl, cfg.creq_lut); 295 296 trace_dpu_perf_set_danger_luts(pdpu->pipe - SSPP_VIG0, 297 (fmt) ? fmt->pixel_format : 0, 298 (fmt) ? fmt->fetch_mode : 0, 299 cfg.danger_lut, 300 cfg.safe_lut); 301 302 DPU_DEBUG_PLANE(pdpu, "pnum:%d fmt: %p4cc mode:%d luts[0x%x, 0x%x]\n", 303 pdpu->pipe - SSPP_VIG0, 304 fmt ? &fmt->pixel_format : NULL, 305 fmt ? fmt->fetch_mode : -1, 306 cfg.danger_lut, 307 cfg.safe_lut); 308 309 pipe->sspp->ops.setup_qos_lut(pipe->sspp, &cfg); 310 } 311 312 /** 313 * _dpu_plane_set_qos_ctrl - set QoS control of the given plane 314 * @plane: Pointer to drm plane 315 * @pipe: Pointer to software pipe 316 * @enable: true to enable QoS control 317 */ 318 static void _dpu_plane_set_qos_ctrl(struct drm_plane *plane, 319 struct dpu_sw_pipe *pipe, 320 bool enable) 321 { 322 struct dpu_plane *pdpu = to_dpu_plane(plane); 323 324 if (!pdpu->is_rt_pipe) 325 enable = false; 326 327 DPU_DEBUG_PLANE(pdpu, "pnum:%d ds:%d is_rt:%d\n", 328 pdpu->pipe - SSPP_VIG0, 329 enable, 330 pdpu->is_rt_pipe); 331 332 pipe->sspp->ops.setup_qos_ctrl(pipe->sspp, 333 enable); 334 } 335 336 static bool _dpu_plane_sspp_clk_force_ctrl(struct dpu_hw_sspp *sspp, 337 struct dpu_hw_mdp *mdp, 338 bool enable, bool *forced_on) 339 { 340 if (sspp->ops.setup_clk_force_ctrl) { 341 *forced_on = sspp->ops.setup_clk_force_ctrl(sspp, enable); 342 return true; 343 } 344 345 if (mdp->ops.setup_clk_force_ctrl) { 346 *forced_on = mdp->ops.setup_clk_force_ctrl(mdp, sspp->cap->clk_ctrl, enable); 347 return true; 348 } 349 350 return false; 351 } 352 353 /** 354 * _dpu_plane_set_ot_limit - set OT limit for the given plane 355 * @plane: Pointer to drm plane 356 * @pipe: Pointer to software pipe 357 * @pipe_cfg: Pointer to pipe configuration 358 * @frame_rate: CRTC's frame rate 359 */ 360 static void _dpu_plane_set_ot_limit(struct drm_plane *plane, 361 struct dpu_sw_pipe *pipe, 362 struct dpu_sw_pipe_cfg *pipe_cfg, 363 int frame_rate) 364 { 365 struct dpu_plane *pdpu = to_dpu_plane(plane); 366 struct dpu_vbif_set_ot_params ot_params; 367 struct dpu_kms *dpu_kms = _dpu_plane_get_kms(plane); 368 bool forced_on = false; 369 370 memset(&ot_params, 0, sizeof(ot_params)); 371 ot_params.xin_id = pipe->sspp->cap->xin_id; 372 ot_params.num = pipe->sspp->idx - SSPP_NONE; 373 ot_params.width = drm_rect_width(&pipe_cfg->src_rect); 374 ot_params.height = drm_rect_height(&pipe_cfg->src_rect); 375 ot_params.is_wfd = !pdpu->is_rt_pipe; 376 ot_params.frame_rate = frame_rate; 377 ot_params.vbif_idx = VBIF_RT; 378 ot_params.rd = true; 379 380 if (!_dpu_plane_sspp_clk_force_ctrl(pipe->sspp, dpu_kms->hw_mdp, 381 true, &forced_on)) 382 return; 383 384 dpu_vbif_set_ot_limit(dpu_kms, &ot_params); 385 386 if (forced_on) 387 _dpu_plane_sspp_clk_force_ctrl(pipe->sspp, dpu_kms->hw_mdp, 388 false, &forced_on); 389 } 390 391 /** 392 * _dpu_plane_set_qos_remap - set vbif QoS for the given plane 393 * @plane: Pointer to drm plane 394 * @pipe: Pointer to software pipe 395 */ 396 static void _dpu_plane_set_qos_remap(struct drm_plane *plane, 397 struct dpu_sw_pipe *pipe) 398 { 399 struct dpu_plane *pdpu = to_dpu_plane(plane); 400 struct dpu_vbif_set_qos_params qos_params; 401 struct dpu_kms *dpu_kms = _dpu_plane_get_kms(plane); 402 bool forced_on = false; 403 404 memset(&qos_params, 0, sizeof(qos_params)); 405 qos_params.vbif_idx = VBIF_RT; 406 qos_params.xin_id = pipe->sspp->cap->xin_id; 407 qos_params.num = pipe->sspp->idx - SSPP_VIG0; 408 qos_params.is_rt = pdpu->is_rt_pipe; 409 410 DPU_DEBUG_PLANE(pdpu, "pipe:%d vbif:%d xin:%d rt:%d\n", 411 qos_params.num, 412 qos_params.vbif_idx, 413 qos_params.xin_id, qos_params.is_rt); 414 415 if (!_dpu_plane_sspp_clk_force_ctrl(pipe->sspp, dpu_kms->hw_mdp, 416 true, &forced_on)) 417 return; 418 419 dpu_vbif_set_qos_remap(dpu_kms, &qos_params); 420 421 if (forced_on) 422 _dpu_plane_sspp_clk_force_ctrl(pipe->sspp, dpu_kms->hw_mdp, 423 false, &forced_on); 424 } 425 426 static void _dpu_plane_setup_scaler3(struct dpu_hw_sspp *pipe_hw, 427 uint32_t src_w, uint32_t src_h, uint32_t dst_w, uint32_t dst_h, 428 struct dpu_hw_scaler3_cfg *scale_cfg, 429 const struct msm_format *fmt, 430 uint32_t chroma_subsmpl_h, uint32_t chroma_subsmpl_v, 431 unsigned int rotation) 432 { 433 uint32_t i; 434 bool inline_rotation = rotation & DRM_MODE_ROTATE_90; 435 436 /* 437 * For inline rotation cases, scaler config is post-rotation, 438 * so swap the dimensions here. However, pixel extension will 439 * need pre-rotation settings. 440 */ 441 if (inline_rotation) 442 swap(src_w, src_h); 443 444 scale_cfg->phase_step_x[DPU_SSPP_COMP_0] = 445 mult_frac((1 << PHASE_STEP_SHIFT), src_w, dst_w); 446 scale_cfg->phase_step_y[DPU_SSPP_COMP_0] = 447 mult_frac((1 << PHASE_STEP_SHIFT), src_h, dst_h); 448 449 450 scale_cfg->phase_step_y[DPU_SSPP_COMP_1_2] = 451 scale_cfg->phase_step_y[DPU_SSPP_COMP_0] / chroma_subsmpl_v; 452 scale_cfg->phase_step_x[DPU_SSPP_COMP_1_2] = 453 scale_cfg->phase_step_x[DPU_SSPP_COMP_0] / chroma_subsmpl_h; 454 455 scale_cfg->phase_step_x[DPU_SSPP_COMP_2] = 456 scale_cfg->phase_step_x[DPU_SSPP_COMP_1_2]; 457 scale_cfg->phase_step_y[DPU_SSPP_COMP_2] = 458 scale_cfg->phase_step_y[DPU_SSPP_COMP_1_2]; 459 460 scale_cfg->phase_step_x[DPU_SSPP_COMP_3] = 461 scale_cfg->phase_step_x[DPU_SSPP_COMP_0]; 462 scale_cfg->phase_step_y[DPU_SSPP_COMP_3] = 463 scale_cfg->phase_step_y[DPU_SSPP_COMP_0]; 464 465 for (i = 0; i < DPU_MAX_PLANES; i++) { 466 scale_cfg->src_width[i] = src_w; 467 scale_cfg->src_height[i] = src_h; 468 if (i == DPU_SSPP_COMP_1_2 || i == DPU_SSPP_COMP_2) { 469 scale_cfg->src_width[i] /= chroma_subsmpl_h; 470 scale_cfg->src_height[i] /= chroma_subsmpl_v; 471 } 472 473 if (pipe_hw->cap->sblk->scaler_blk.version >= 0x3000) { 474 scale_cfg->preload_x[i] = DPU_QSEED4_DEFAULT_PRELOAD_H; 475 scale_cfg->preload_y[i] = DPU_QSEED4_DEFAULT_PRELOAD_V; 476 } else { 477 scale_cfg->preload_x[i] = DPU_QSEED3_DEFAULT_PRELOAD_H; 478 scale_cfg->preload_y[i] = DPU_QSEED3_DEFAULT_PRELOAD_V; 479 } 480 } 481 if (!(MSM_FORMAT_IS_YUV(fmt)) && (src_h == dst_h) 482 && (src_w == dst_w)) 483 return; 484 485 scale_cfg->dst_width = dst_w; 486 scale_cfg->dst_height = dst_h; 487 scale_cfg->y_rgb_filter_cfg = DPU_SCALE_BIL; 488 scale_cfg->uv_filter_cfg = DPU_SCALE_BIL; 489 scale_cfg->alpha_filter_cfg = DPU_SCALE_ALPHA_BIL; 490 scale_cfg->lut_flag = 0; 491 scale_cfg->blend_cfg = 1; 492 scale_cfg->enable = 1; 493 } 494 495 static void _dpu_plane_setup_pixel_ext(struct dpu_hw_scaler3_cfg *scale_cfg, 496 struct dpu_hw_pixel_ext *pixel_ext, 497 uint32_t src_w, uint32_t src_h, 498 uint32_t chroma_subsmpl_h, uint32_t chroma_subsmpl_v) 499 { 500 int i; 501 502 for (i = 0; i < DPU_MAX_PLANES; i++) { 503 uint32_t w = src_w, h = src_h; 504 505 if (i == DPU_SSPP_COMP_1_2 || i == DPU_SSPP_COMP_2) { 506 w /= chroma_subsmpl_h; 507 h /= chroma_subsmpl_v; 508 } 509 510 pixel_ext->num_ext_pxls_top[i] = h; 511 pixel_ext->num_ext_pxls_left[i] = w; 512 } 513 } 514 515 static const struct dpu_csc_cfg *_dpu_plane_get_csc(struct dpu_sw_pipe *pipe, 516 const struct msm_format *fmt) 517 { 518 const struct dpu_csc_cfg *csc_ptr; 519 520 if (!MSM_FORMAT_IS_YUV(fmt)) 521 return NULL; 522 523 if (BIT(DPU_SSPP_CSC_10BIT) & pipe->sspp->cap->features) 524 csc_ptr = &dpu_csc10_YUV2RGB_601L; 525 else 526 csc_ptr = &dpu_csc_YUV2RGB_601L; 527 528 return csc_ptr; 529 } 530 531 static void _dpu_plane_setup_scaler(struct dpu_sw_pipe *pipe, 532 const struct msm_format *fmt, bool color_fill, 533 struct dpu_sw_pipe_cfg *pipe_cfg) 534 { 535 struct dpu_hw_sspp *pipe_hw = pipe->sspp; 536 const struct drm_format_info *info = drm_format_info(fmt->pixel_format); 537 struct dpu_hw_scaler3_cfg scaler3_cfg; 538 struct dpu_hw_pixel_ext pixel_ext; 539 u32 src_width = drm_rect_width(&pipe_cfg->src_rect); 540 u32 src_height = drm_rect_height(&pipe_cfg->src_rect); 541 u32 dst_width = drm_rect_width(&pipe_cfg->dst_rect); 542 u32 dst_height = drm_rect_height(&pipe_cfg->dst_rect); 543 544 memset(&scaler3_cfg, 0, sizeof(scaler3_cfg)); 545 memset(&pixel_ext, 0, sizeof(pixel_ext)); 546 547 /* don't chroma subsample if decimating */ 548 /* update scaler. calculate default config for QSEED3 */ 549 _dpu_plane_setup_scaler3(pipe_hw, 550 src_width, 551 src_height, 552 dst_width, 553 dst_height, 554 &scaler3_cfg, fmt, 555 info->hsub, info->vsub, 556 pipe_cfg->rotation); 557 558 /* configure pixel extension based on scalar config */ 559 _dpu_plane_setup_pixel_ext(&scaler3_cfg, &pixel_ext, 560 src_width, src_height, info->hsub, info->vsub); 561 562 if (pipe_hw->ops.setup_pe) 563 pipe_hw->ops.setup_pe(pipe_hw, 564 &pixel_ext); 565 566 /** 567 * when programmed in multirect mode, scalar block will be 568 * bypassed. Still we need to update alpha and bitwidth 569 * ONLY for RECT0 570 */ 571 if (pipe_hw->ops.setup_scaler && 572 pipe->multirect_index != DPU_SSPP_RECT_1) 573 pipe_hw->ops.setup_scaler(pipe_hw, 574 &scaler3_cfg, 575 fmt); 576 } 577 578 static void _dpu_plane_color_fill_pipe(struct dpu_plane_state *pstate, 579 struct dpu_sw_pipe *pipe, 580 struct drm_rect *dst_rect, 581 u32 fill_color, 582 const struct msm_format *fmt) 583 { 584 struct dpu_sw_pipe_cfg pipe_cfg; 585 586 /* update sspp */ 587 if (!pipe->sspp->ops.setup_solidfill) 588 return; 589 590 pipe->sspp->ops.setup_solidfill(pipe, fill_color); 591 592 /* override scaler/decimation if solid fill */ 593 pipe_cfg.dst_rect = *dst_rect; 594 595 pipe_cfg.src_rect.x1 = 0; 596 pipe_cfg.src_rect.y1 = 0; 597 pipe_cfg.src_rect.x2 = 598 drm_rect_width(&pipe_cfg.dst_rect); 599 pipe_cfg.src_rect.y2 = 600 drm_rect_height(&pipe_cfg.dst_rect); 601 602 if (pipe->sspp->ops.setup_format) 603 pipe->sspp->ops.setup_format(pipe, fmt, DPU_SSPP_SOLID_FILL); 604 605 if (pipe->sspp->ops.setup_rects) 606 pipe->sspp->ops.setup_rects(pipe, &pipe_cfg); 607 608 _dpu_plane_setup_scaler(pipe, fmt, true, &pipe_cfg); 609 } 610 611 /** 612 * _dpu_plane_color_fill - enables color fill on plane 613 * @pdpu: Pointer to DPU plane object 614 * @color: RGB fill color value, [23..16] Blue, [15..8] Green, [7..0] Red 615 * @alpha: 8-bit fill alpha value, 255 selects 100% alpha 616 */ 617 static void _dpu_plane_color_fill(struct dpu_plane *pdpu, 618 uint32_t color, uint32_t alpha) 619 { 620 const struct msm_format *fmt; 621 const struct drm_plane *plane = &pdpu->base; 622 struct msm_drm_private *priv = plane->dev->dev_private; 623 struct dpu_plane_state *pstate = to_dpu_plane_state(plane->state); 624 u32 fill_color = (color & 0xFFFFFF) | ((alpha & 0xFF) << 24); 625 626 DPU_DEBUG_PLANE(pdpu, "\n"); 627 628 /* 629 * select fill format to match user property expectation, 630 * h/w only supports RGB variants 631 */ 632 fmt = mdp_get_format(priv->kms, DRM_FORMAT_ABGR8888, 0); 633 /* should not happen ever */ 634 if (!fmt) 635 return; 636 637 /* update sspp */ 638 _dpu_plane_color_fill_pipe(pstate, &pstate->pipe, &pstate->pipe_cfg.dst_rect, 639 fill_color, fmt); 640 641 if (pstate->r_pipe.sspp) 642 _dpu_plane_color_fill_pipe(pstate, &pstate->r_pipe, &pstate->r_pipe_cfg.dst_rect, 643 fill_color, fmt); 644 } 645 646 static int dpu_plane_prepare_fb(struct drm_plane *plane, 647 struct drm_plane_state *new_state) 648 { 649 struct drm_framebuffer *fb = new_state->fb; 650 struct dpu_plane *pdpu = to_dpu_plane(plane); 651 struct dpu_plane_state *pstate = to_dpu_plane_state(new_state); 652 int ret; 653 654 if (!new_state->fb) 655 return 0; 656 657 DPU_DEBUG_PLANE(pdpu, "FB[%u]\n", fb->base.id); 658 659 /* 660 * TODO: Need to sort out the msm_framebuffer_prepare() call below so 661 * we can use msm_atomic_prepare_fb() instead of doing the 662 * implicit fence and fb prepare by hand here. 663 */ 664 drm_gem_plane_helper_prepare_fb(plane, new_state); 665 666 ret = msm_framebuffer_prepare(new_state->fb, pstate->needs_dirtyfb); 667 if (ret) { 668 DPU_ERROR("failed to prepare framebuffer\n"); 669 return ret; 670 } 671 672 return 0; 673 } 674 675 static void dpu_plane_cleanup_fb(struct drm_plane *plane, 676 struct drm_plane_state *old_state) 677 { 678 struct dpu_plane *pdpu = to_dpu_plane(plane); 679 struct dpu_plane_state *old_pstate; 680 681 if (!old_state || !old_state->fb) 682 return; 683 684 old_pstate = to_dpu_plane_state(old_state); 685 686 DPU_DEBUG_PLANE(pdpu, "FB[%u]\n", old_state->fb->base.id); 687 688 msm_framebuffer_cleanup(old_state->fb, old_pstate->needs_dirtyfb); 689 } 690 691 static int dpu_plane_check_inline_rotation(struct dpu_plane *pdpu, 692 struct dpu_sw_pipe *pipe, 693 struct drm_rect src, 694 const struct msm_format *fmt) 695 { 696 const struct dpu_sspp_sub_blks *sblk = pipe->sspp->cap->sblk; 697 size_t num_formats; 698 const u32 *supported_formats; 699 700 if (!test_bit(DPU_SSPP_INLINE_ROTATION, &pipe->sspp->cap->features)) 701 return -EINVAL; 702 703 if (!sblk->rotation_cfg) { 704 DPU_ERROR("invalid rotation cfg\n"); 705 return -EINVAL; 706 } 707 708 if (drm_rect_width(&src) > sblk->rotation_cfg->rot_maxheight) { 709 DPU_DEBUG_PLANE(pdpu, "invalid height for inline rot:%d max:%d\n", 710 src.y2, sblk->rotation_cfg->rot_maxheight); 711 return -EINVAL; 712 } 713 714 supported_formats = sblk->rotation_cfg->rot_format_list; 715 num_formats = sblk->rotation_cfg->rot_num_formats; 716 717 if (!MSM_FORMAT_IS_UBWC(fmt) || 718 !dpu_find_format(fmt->pixel_format, supported_formats, num_formats)) 719 return -EINVAL; 720 721 return 0; 722 } 723 724 static int dpu_plane_atomic_check_pipe(struct dpu_plane *pdpu, 725 struct dpu_sw_pipe *pipe, 726 struct dpu_sw_pipe_cfg *pipe_cfg, 727 const struct drm_display_mode *mode, 728 struct drm_plane_state *new_plane_state) 729 { 730 uint32_t min_src_size; 731 struct dpu_kms *kms = _dpu_plane_get_kms(&pdpu->base); 732 int ret; 733 const struct msm_format *fmt; 734 uint32_t supported_rotations; 735 const struct dpu_sspp_cfg *pipe_hw_caps; 736 const struct dpu_sspp_sub_blks *sblk; 737 738 pipe_hw_caps = pipe->sspp->cap; 739 sblk = pipe->sspp->cap->sblk; 740 741 /* 742 * We already have verified scaling against platform limitations. 743 * Now check if the SSPP supports scaling at all. 744 */ 745 if (!(sblk->scaler_blk.len && pipe->sspp->ops.setup_scaler) && 746 ((drm_rect_width(&new_plane_state->src) >> 16 != 747 drm_rect_width(&new_plane_state->dst)) || 748 (drm_rect_height(&new_plane_state->src) >> 16 != 749 drm_rect_height(&new_plane_state->dst)))) 750 return -ERANGE; 751 752 fmt = msm_framebuffer_format(new_plane_state->fb); 753 754 supported_rotations = DRM_MODE_REFLECT_MASK | DRM_MODE_ROTATE_0; 755 756 if (pipe_hw_caps->features & BIT(DPU_SSPP_INLINE_ROTATION)) 757 supported_rotations |= DRM_MODE_ROTATE_90; 758 759 pipe_cfg->rotation = drm_rotation_simplify(new_plane_state->rotation, 760 supported_rotations); 761 762 min_src_size = MSM_FORMAT_IS_YUV(fmt) ? 2 : 1; 763 764 if (MSM_FORMAT_IS_YUV(fmt) && 765 !pipe->sspp->cap->sblk->csc_blk.len) { 766 DPU_DEBUG_PLANE(pdpu, 767 "plane doesn't have csc for yuv\n"); 768 return -EINVAL; 769 } 770 771 /* check src bounds */ 772 if (drm_rect_width(&pipe_cfg->src_rect) < min_src_size || 773 drm_rect_height(&pipe_cfg->src_rect) < min_src_size) { 774 DPU_DEBUG_PLANE(pdpu, "invalid source " DRM_RECT_FMT "\n", 775 DRM_RECT_ARG(&pipe_cfg->src_rect)); 776 return -E2BIG; 777 } 778 779 /* valid yuv image */ 780 if (MSM_FORMAT_IS_YUV(fmt) && 781 (pipe_cfg->src_rect.x1 & 0x1 || 782 pipe_cfg->src_rect.y1 & 0x1 || 783 drm_rect_width(&pipe_cfg->src_rect) & 0x1 || 784 drm_rect_height(&pipe_cfg->src_rect) & 0x1)) { 785 DPU_DEBUG_PLANE(pdpu, "invalid yuv source " DRM_RECT_FMT "\n", 786 DRM_RECT_ARG(&pipe_cfg->src_rect)); 787 return -EINVAL; 788 } 789 790 /* min dst support */ 791 if (drm_rect_width(&pipe_cfg->dst_rect) < 0x1 || 792 drm_rect_height(&pipe_cfg->dst_rect) < 0x1) { 793 DPU_DEBUG_PLANE(pdpu, "invalid dest rect " DRM_RECT_FMT "\n", 794 DRM_RECT_ARG(&pipe_cfg->dst_rect)); 795 return -EINVAL; 796 } 797 798 if (pipe_cfg->rotation & DRM_MODE_ROTATE_90) { 799 ret = dpu_plane_check_inline_rotation(pdpu, pipe, pipe_cfg->src_rect, fmt); 800 if (ret) 801 return ret; 802 } 803 804 /* max clk check */ 805 if (_dpu_plane_calc_clk(mode, pipe_cfg) > kms->perf.max_core_clk_rate) { 806 DPU_DEBUG_PLANE(pdpu, "plane exceeds max mdp core clk limits\n"); 807 return -E2BIG; 808 } 809 810 return 0; 811 } 812 813 #define MAX_UPSCALE_RATIO 20 814 #define MAX_DOWNSCALE_RATIO 4 815 816 static int dpu_plane_atomic_check_nosspp(struct drm_plane *plane, 817 struct drm_plane_state *new_plane_state, 818 const struct drm_crtc_state *crtc_state) 819 { 820 int i, ret = 0, min_scale, max_scale; 821 struct dpu_plane *pdpu = to_dpu_plane(plane); 822 struct dpu_kms *kms = _dpu_plane_get_kms(&pdpu->base); 823 u64 max_mdp_clk_rate = kms->perf.max_core_clk_rate; 824 struct dpu_plane_state *pstate = to_dpu_plane_state(new_plane_state); 825 struct dpu_sw_pipe_cfg *pipe_cfg = &pstate->pipe_cfg; 826 struct dpu_sw_pipe_cfg *r_pipe_cfg = &pstate->r_pipe_cfg; 827 struct drm_rect fb_rect = { 0 }; 828 uint32_t max_linewidth; 829 830 min_scale = FRAC_16_16(1, MAX_UPSCALE_RATIO); 831 max_scale = MAX_DOWNSCALE_RATIO << 16; 832 833 ret = drm_atomic_helper_check_plane_state(new_plane_state, crtc_state, 834 min_scale, 835 max_scale, 836 true, true); 837 if (ret) { 838 DPU_DEBUG_PLANE(pdpu, "Check plane state failed (%d)\n", ret); 839 return ret; 840 } 841 if (!new_plane_state->visible) 842 return 0; 843 844 pstate->stage = DPU_STAGE_0 + pstate->base.normalized_zpos; 845 if (pstate->stage >= pdpu->catalog->caps->max_mixer_blendstages) { 846 DPU_ERROR("> %d plane stages assigned\n", 847 pdpu->catalog->caps->max_mixer_blendstages - DPU_STAGE_0); 848 return -EINVAL; 849 } 850 851 /* state->src is 16.16, src_rect is not */ 852 drm_rect_fp_to_int(&pipe_cfg->src_rect, &new_plane_state->src); 853 854 pipe_cfg->dst_rect = new_plane_state->dst; 855 856 fb_rect.x2 = new_plane_state->fb->width; 857 fb_rect.y2 = new_plane_state->fb->height; 858 859 /* Ensure fb size is supported */ 860 if (drm_rect_width(&fb_rect) > DPU_MAX_IMG_WIDTH || 861 drm_rect_height(&fb_rect) > DPU_MAX_IMG_HEIGHT) { 862 DPU_DEBUG_PLANE(pdpu, "invalid framebuffer " DRM_RECT_FMT "\n", 863 DRM_RECT_ARG(&fb_rect)); 864 return -E2BIG; 865 } 866 867 ret = dpu_format_populate_plane_sizes(new_plane_state->fb, &pstate->layout); 868 if (ret) { 869 DPU_ERROR_PLANE(pdpu, "failed to get format plane sizes, %d\n", ret); 870 return ret; 871 } 872 873 for (i = 0; i < pstate->layout.num_planes; i++) 874 if (pstate->layout.plane_pitch[i] > DPU_SSPP_MAX_PITCH_SIZE) 875 return -E2BIG; 876 877 max_linewidth = pdpu->catalog->caps->max_linewidth; 878 879 drm_rect_rotate(&pipe_cfg->src_rect, 880 new_plane_state->fb->width, new_plane_state->fb->height, 881 new_plane_state->rotation); 882 883 if ((drm_rect_width(&pipe_cfg->src_rect) > max_linewidth) || 884 _dpu_plane_calc_clk(&crtc_state->adjusted_mode, pipe_cfg) > max_mdp_clk_rate) { 885 if (drm_rect_width(&pipe_cfg->src_rect) > 2 * max_linewidth) { 886 DPU_DEBUG_PLANE(pdpu, "invalid src " DRM_RECT_FMT " line:%u\n", 887 DRM_RECT_ARG(&pipe_cfg->src_rect), max_linewidth); 888 return -E2BIG; 889 } 890 891 *r_pipe_cfg = *pipe_cfg; 892 pipe_cfg->src_rect.x2 = (pipe_cfg->src_rect.x1 + pipe_cfg->src_rect.x2) >> 1; 893 pipe_cfg->dst_rect.x2 = (pipe_cfg->dst_rect.x1 + pipe_cfg->dst_rect.x2) >> 1; 894 r_pipe_cfg->src_rect.x1 = pipe_cfg->src_rect.x2; 895 r_pipe_cfg->dst_rect.x1 = pipe_cfg->dst_rect.x2; 896 } else { 897 memset(r_pipe_cfg, 0, sizeof(*r_pipe_cfg)); 898 } 899 900 drm_rect_rotate_inv(&pipe_cfg->src_rect, 901 new_plane_state->fb->width, new_plane_state->fb->height, 902 new_plane_state->rotation); 903 if (drm_rect_width(&r_pipe_cfg->src_rect) != 0) 904 drm_rect_rotate_inv(&r_pipe_cfg->src_rect, 905 new_plane_state->fb->width, new_plane_state->fb->height, 906 new_plane_state->rotation); 907 908 pstate->needs_qos_remap = drm_atomic_crtc_needs_modeset(crtc_state); 909 910 return 0; 911 } 912 913 static int dpu_plane_is_multirect_capable(struct dpu_hw_sspp *sspp, 914 struct dpu_sw_pipe_cfg *pipe_cfg, 915 const struct msm_format *fmt) 916 { 917 if (drm_rect_width(&pipe_cfg->src_rect) != drm_rect_width(&pipe_cfg->dst_rect) || 918 drm_rect_height(&pipe_cfg->src_rect) != drm_rect_height(&pipe_cfg->dst_rect)) 919 return false; 920 921 if (pipe_cfg->rotation & DRM_MODE_ROTATE_90) 922 return false; 923 924 if (MSM_FORMAT_IS_YUV(fmt)) 925 return false; 926 927 if (!sspp) 928 return true; 929 930 if (!test_bit(DPU_SSPP_SMART_DMA_V1, &sspp->cap->features) && 931 !test_bit(DPU_SSPP_SMART_DMA_V2, &sspp->cap->features)) 932 return false; 933 934 return true; 935 } 936 937 static int dpu_plane_is_parallel_capable(struct dpu_sw_pipe_cfg *pipe_cfg, 938 const struct msm_format *fmt, 939 uint32_t max_linewidth) 940 { 941 if (MSM_FORMAT_IS_UBWC(fmt) && 942 drm_rect_width(&pipe_cfg->src_rect) > max_linewidth / 2) 943 return false; 944 945 return true; 946 } 947 948 static int dpu_plane_is_multirect_parallel_capable(struct dpu_hw_sspp *sspp, 949 struct dpu_sw_pipe_cfg *pipe_cfg, 950 const struct msm_format *fmt, 951 uint32_t max_linewidth) 952 { 953 return dpu_plane_is_multirect_capable(sspp, pipe_cfg, fmt) && 954 dpu_plane_is_parallel_capable(pipe_cfg, fmt, max_linewidth); 955 } 956 957 958 static int dpu_plane_atomic_check_sspp(struct drm_plane *plane, 959 struct drm_atomic_state *state, 960 const struct drm_crtc_state *crtc_state) 961 { 962 struct drm_plane_state *new_plane_state = 963 drm_atomic_get_new_plane_state(state, plane); 964 struct dpu_plane *pdpu = to_dpu_plane(plane); 965 struct dpu_plane_state *pstate = to_dpu_plane_state(new_plane_state); 966 struct dpu_sw_pipe *pipe = &pstate->pipe; 967 struct dpu_sw_pipe *r_pipe = &pstate->r_pipe; 968 struct dpu_sw_pipe_cfg *pipe_cfg = &pstate->pipe_cfg; 969 struct dpu_sw_pipe_cfg *r_pipe_cfg = &pstate->r_pipe_cfg; 970 int ret = 0; 971 972 ret = dpu_plane_atomic_check_pipe(pdpu, pipe, pipe_cfg, 973 &crtc_state->adjusted_mode, 974 new_plane_state); 975 if (ret) 976 return ret; 977 978 if (drm_rect_width(&r_pipe_cfg->src_rect) != 0) { 979 ret = dpu_plane_atomic_check_pipe(pdpu, r_pipe, r_pipe_cfg, 980 &crtc_state->adjusted_mode, 981 new_plane_state); 982 if (ret) 983 return ret; 984 } 985 986 return 0; 987 } 988 989 static bool dpu_plane_try_multirect_parallel(struct dpu_sw_pipe *pipe, struct dpu_sw_pipe_cfg *pipe_cfg, 990 struct dpu_sw_pipe *r_pipe, struct dpu_sw_pipe_cfg *r_pipe_cfg, 991 struct dpu_hw_sspp *sspp, const struct msm_format *fmt, 992 uint32_t max_linewidth) 993 { 994 r_pipe->sspp = NULL; 995 996 pipe->multirect_index = DPU_SSPP_RECT_SOLO; 997 pipe->multirect_mode = DPU_SSPP_MULTIRECT_NONE; 998 999 r_pipe->multirect_index = DPU_SSPP_RECT_SOLO; 1000 r_pipe->multirect_mode = DPU_SSPP_MULTIRECT_NONE; 1001 1002 if (drm_rect_width(&r_pipe_cfg->src_rect) != 0) { 1003 if (!dpu_plane_is_multirect_parallel_capable(pipe->sspp, pipe_cfg, fmt, max_linewidth) || 1004 !dpu_plane_is_multirect_parallel_capable(pipe->sspp, r_pipe_cfg, fmt, max_linewidth)) 1005 return false; 1006 1007 r_pipe->sspp = pipe->sspp; 1008 1009 pipe->multirect_index = DPU_SSPP_RECT_0; 1010 pipe->multirect_mode = DPU_SSPP_MULTIRECT_PARALLEL; 1011 1012 r_pipe->multirect_index = DPU_SSPP_RECT_1; 1013 r_pipe->multirect_mode = DPU_SSPP_MULTIRECT_PARALLEL; 1014 } 1015 1016 return true; 1017 } 1018 1019 static int dpu_plane_try_multirect_shared(struct dpu_plane_state *pstate, 1020 struct dpu_plane_state *prev_adjacent_pstate, 1021 const struct msm_format *fmt, 1022 uint32_t max_linewidth) 1023 { 1024 struct dpu_sw_pipe *pipe = &pstate->pipe; 1025 struct dpu_sw_pipe *r_pipe = &pstate->r_pipe; 1026 struct dpu_sw_pipe_cfg *pipe_cfg = &pstate->pipe_cfg; 1027 struct dpu_sw_pipe *prev_pipe = &prev_adjacent_pstate->pipe; 1028 struct dpu_sw_pipe_cfg *prev_pipe_cfg = &prev_adjacent_pstate->pipe_cfg; 1029 const struct msm_format *prev_fmt = msm_framebuffer_format(prev_adjacent_pstate->base.fb); 1030 u16 max_tile_height = 1; 1031 1032 if (prev_adjacent_pstate->r_pipe.sspp != NULL || 1033 prev_pipe->multirect_mode != DPU_SSPP_MULTIRECT_NONE) 1034 return false; 1035 1036 /* Do not validate SSPP of current plane when it is not ready */ 1037 if (!dpu_plane_is_multirect_capable(pipe->sspp, pipe_cfg, fmt) || 1038 !dpu_plane_is_multirect_capable(prev_pipe->sspp, prev_pipe_cfg, prev_fmt)) 1039 return false; 1040 1041 if (MSM_FORMAT_IS_UBWC(fmt)) 1042 max_tile_height = max(max_tile_height, fmt->tile_height); 1043 1044 if (MSM_FORMAT_IS_UBWC(prev_fmt)) 1045 max_tile_height = max(max_tile_height, prev_fmt->tile_height); 1046 1047 r_pipe->multirect_index = DPU_SSPP_RECT_SOLO; 1048 r_pipe->multirect_mode = DPU_SSPP_MULTIRECT_NONE; 1049 1050 r_pipe->sspp = NULL; 1051 1052 if (dpu_plane_is_parallel_capable(pipe_cfg, fmt, max_linewidth) && 1053 dpu_plane_is_parallel_capable(prev_pipe_cfg, prev_fmt, max_linewidth) && 1054 (pipe_cfg->dst_rect.x1 >= prev_pipe_cfg->dst_rect.x2 || 1055 prev_pipe_cfg->dst_rect.x1 >= pipe_cfg->dst_rect.x2)) { 1056 pipe->sspp = prev_pipe->sspp; 1057 1058 pipe->multirect_index = DPU_SSPP_RECT_1; 1059 pipe->multirect_mode = DPU_SSPP_MULTIRECT_PARALLEL; 1060 1061 prev_pipe->multirect_index = DPU_SSPP_RECT_0; 1062 prev_pipe->multirect_mode = DPU_SSPP_MULTIRECT_PARALLEL; 1063 1064 return true; 1065 } 1066 1067 if (pipe_cfg->dst_rect.y1 >= prev_pipe_cfg->dst_rect.y2 + 2 * max_tile_height || 1068 prev_pipe_cfg->dst_rect.y1 >= pipe_cfg->dst_rect.y2 + 2 * max_tile_height) { 1069 pipe->sspp = prev_pipe->sspp; 1070 1071 pipe->multirect_index = DPU_SSPP_RECT_1; 1072 pipe->multirect_mode = DPU_SSPP_MULTIRECT_TIME_MX; 1073 1074 prev_pipe->multirect_index = DPU_SSPP_RECT_0; 1075 prev_pipe->multirect_mode = DPU_SSPP_MULTIRECT_TIME_MX; 1076 1077 return true; 1078 } 1079 1080 return false; 1081 } 1082 1083 static int dpu_plane_atomic_check(struct drm_plane *plane, 1084 struct drm_atomic_state *state) 1085 { 1086 struct drm_plane_state *new_plane_state = drm_atomic_get_new_plane_state(state, 1087 plane); 1088 int ret = 0; 1089 struct dpu_plane *pdpu = to_dpu_plane(plane); 1090 struct dpu_plane_state *pstate = to_dpu_plane_state(new_plane_state); 1091 struct dpu_kms *dpu_kms = _dpu_plane_get_kms(plane); 1092 struct dpu_sw_pipe *pipe = &pstate->pipe; 1093 struct dpu_sw_pipe *r_pipe = &pstate->r_pipe; 1094 struct dpu_sw_pipe_cfg *pipe_cfg = &pstate->pipe_cfg; 1095 struct dpu_sw_pipe_cfg *r_pipe_cfg = &pstate->r_pipe_cfg; 1096 const struct drm_crtc_state *crtc_state = NULL; 1097 uint32_t max_linewidth = dpu_kms->catalog->caps->max_linewidth; 1098 1099 if (new_plane_state->crtc) 1100 crtc_state = drm_atomic_get_new_crtc_state(state, 1101 new_plane_state->crtc); 1102 1103 pipe->sspp = dpu_rm_get_sspp(&dpu_kms->rm, pdpu->pipe); 1104 1105 if (!pipe->sspp) 1106 return -EINVAL; 1107 1108 ret = dpu_plane_atomic_check_nosspp(plane, new_plane_state, crtc_state); 1109 if (ret) 1110 return ret; 1111 1112 if (!new_plane_state->visible) 1113 return 0; 1114 1115 if (!dpu_plane_try_multirect_parallel(pipe, pipe_cfg, r_pipe, r_pipe_cfg, 1116 pipe->sspp, 1117 msm_framebuffer_format(new_plane_state->fb), 1118 max_linewidth)) { 1119 DPU_DEBUG_PLANE(pdpu, "invalid " DRM_RECT_FMT " /" DRM_RECT_FMT 1120 " max_line:%u, can't use split source\n", 1121 DRM_RECT_ARG(&pipe_cfg->src_rect), 1122 DRM_RECT_ARG(&r_pipe_cfg->src_rect), 1123 max_linewidth); 1124 return -E2BIG; 1125 } 1126 1127 return dpu_plane_atomic_check_sspp(plane, state, crtc_state); 1128 } 1129 1130 static int dpu_plane_virtual_atomic_check(struct drm_plane *plane, 1131 struct drm_atomic_state *state) 1132 { 1133 struct drm_plane_state *plane_state = 1134 drm_atomic_get_plane_state(state, plane); 1135 struct drm_plane_state *old_plane_state = 1136 drm_atomic_get_old_plane_state(state, plane); 1137 struct dpu_plane_state *pstate = to_dpu_plane_state(plane_state); 1138 struct drm_crtc_state *crtc_state = NULL; 1139 int ret; 1140 1141 if (IS_ERR(plane_state)) 1142 return PTR_ERR(plane_state); 1143 1144 if (plane_state->crtc) 1145 crtc_state = drm_atomic_get_new_crtc_state(state, 1146 plane_state->crtc); 1147 1148 ret = dpu_plane_atomic_check_nosspp(plane, plane_state, crtc_state); 1149 if (ret) 1150 return ret; 1151 1152 if (!plane_state->visible) { 1153 /* 1154 * resources are freed by dpu_crtc_assign_plane_resources(), 1155 * but clean them here. 1156 */ 1157 pstate->pipe.sspp = NULL; 1158 pstate->r_pipe.sspp = NULL; 1159 1160 return 0; 1161 } 1162 1163 /* 1164 * Force resource reallocation if the format of FB or src/dst have 1165 * changed. We might need to allocate different SSPP or SSPPs for this 1166 * plane than the one used previously. 1167 */ 1168 if (!old_plane_state || !old_plane_state->fb || 1169 old_plane_state->src_w != plane_state->src_w || 1170 old_plane_state->src_h != plane_state->src_h || 1171 old_plane_state->crtc_w != plane_state->crtc_w || 1172 old_plane_state->crtc_h != plane_state->crtc_h || 1173 msm_framebuffer_format(old_plane_state->fb) != 1174 msm_framebuffer_format(plane_state->fb)) 1175 crtc_state->planes_changed = true; 1176 1177 return 0; 1178 } 1179 1180 static int dpu_plane_virtual_assign_resources(struct drm_crtc *crtc, 1181 struct dpu_global_state *global_state, 1182 struct drm_atomic_state *state, 1183 struct drm_plane_state *plane_state, 1184 struct drm_plane_state *prev_adjacent_plane_state) 1185 { 1186 const struct drm_crtc_state *crtc_state = NULL; 1187 struct drm_plane *plane = plane_state->plane; 1188 struct dpu_kms *dpu_kms = _dpu_plane_get_kms(plane); 1189 struct dpu_rm_sspp_requirements reqs; 1190 struct dpu_plane_state *pstate, *prev_adjacent_pstate; 1191 struct dpu_sw_pipe *pipe; 1192 struct dpu_sw_pipe *r_pipe; 1193 struct dpu_sw_pipe_cfg *pipe_cfg; 1194 struct dpu_sw_pipe_cfg *r_pipe_cfg; 1195 const struct msm_format *fmt; 1196 1197 if (plane_state->crtc) 1198 crtc_state = drm_atomic_get_new_crtc_state(state, 1199 plane_state->crtc); 1200 1201 pstate = to_dpu_plane_state(plane_state); 1202 prev_adjacent_pstate = prev_adjacent_plane_state ? 1203 to_dpu_plane_state(prev_adjacent_plane_state) : NULL; 1204 pipe = &pstate->pipe; 1205 r_pipe = &pstate->r_pipe; 1206 pipe_cfg = &pstate->pipe_cfg; 1207 r_pipe_cfg = &pstate->r_pipe_cfg; 1208 1209 pipe->sspp = NULL; 1210 r_pipe->sspp = NULL; 1211 1212 if (!plane_state->fb) 1213 return -EINVAL; 1214 1215 fmt = msm_framebuffer_format(plane_state->fb); 1216 reqs.yuv = MSM_FORMAT_IS_YUV(fmt); 1217 reqs.scale = (plane_state->src_w >> 16 != plane_state->crtc_w) || 1218 (plane_state->src_h >> 16 != plane_state->crtc_h); 1219 1220 reqs.rot90 = drm_rotation_90_or_270(plane_state->rotation); 1221 1222 if (drm_rect_width(&r_pipe_cfg->src_rect) == 0) { 1223 if (!prev_adjacent_pstate || 1224 !dpu_plane_try_multirect_shared(pstate, prev_adjacent_pstate, fmt, 1225 dpu_kms->catalog->caps->max_linewidth)) { 1226 pipe->sspp = dpu_rm_reserve_sspp(&dpu_kms->rm, global_state, crtc, &reqs); 1227 if (!pipe->sspp) 1228 return -ENODEV; 1229 1230 r_pipe->sspp = NULL; 1231 1232 pipe->multirect_index = DPU_SSPP_RECT_SOLO; 1233 pipe->multirect_mode = DPU_SSPP_MULTIRECT_NONE; 1234 1235 r_pipe->multirect_index = DPU_SSPP_RECT_SOLO; 1236 r_pipe->multirect_mode = DPU_SSPP_MULTIRECT_NONE; 1237 } 1238 } else { 1239 pipe->sspp = dpu_rm_reserve_sspp(&dpu_kms->rm, global_state, crtc, &reqs); 1240 if (!pipe->sspp) 1241 return -ENODEV; 1242 1243 if (!dpu_plane_try_multirect_parallel(pipe, pipe_cfg, r_pipe, r_pipe_cfg, 1244 pipe->sspp, 1245 msm_framebuffer_format(plane_state->fb), 1246 dpu_kms->catalog->caps->max_linewidth)) { 1247 /* multirect is not possible, use two SSPP blocks */ 1248 r_pipe->sspp = dpu_rm_reserve_sspp(&dpu_kms->rm, global_state, crtc, &reqs); 1249 if (!r_pipe->sspp) 1250 return -ENODEV; 1251 1252 pipe->multirect_index = DPU_SSPP_RECT_SOLO; 1253 pipe->multirect_mode = DPU_SSPP_MULTIRECT_NONE; 1254 1255 r_pipe->multirect_index = DPU_SSPP_RECT_SOLO; 1256 r_pipe->multirect_mode = DPU_SSPP_MULTIRECT_NONE; 1257 } 1258 } 1259 1260 return dpu_plane_atomic_check_sspp(plane, state, crtc_state); 1261 } 1262 1263 int dpu_assign_plane_resources(struct dpu_global_state *global_state, 1264 struct drm_atomic_state *state, 1265 struct drm_crtc *crtc, 1266 struct drm_plane_state **states, 1267 unsigned int num_planes) 1268 { 1269 unsigned int i; 1270 struct drm_plane_state *prev_adjacent_plane_state = NULL; 1271 1272 for (i = 0; i < num_planes; i++) { 1273 struct drm_plane_state *plane_state = states[i]; 1274 1275 if (!plane_state || 1276 !plane_state->visible) 1277 continue; 1278 1279 int ret = dpu_plane_virtual_assign_resources(crtc, global_state, 1280 state, plane_state, 1281 prev_adjacent_plane_state); 1282 if (ret) 1283 return ret; 1284 1285 prev_adjacent_plane_state = plane_state; 1286 } 1287 1288 return 0; 1289 } 1290 1291 static void dpu_plane_flush_csc(struct dpu_plane *pdpu, struct dpu_sw_pipe *pipe) 1292 { 1293 const struct msm_format *format = 1294 msm_framebuffer_format(pdpu->base.state->fb); 1295 const struct dpu_csc_cfg *csc_ptr; 1296 1297 if (!pipe->sspp || !pipe->sspp->ops.setup_csc) 1298 return; 1299 1300 csc_ptr = _dpu_plane_get_csc(pipe, format); 1301 if (!csc_ptr) 1302 return; 1303 1304 DPU_DEBUG_PLANE(pdpu, "using 0x%X 0x%X 0x%X...\n", 1305 csc_ptr->csc_mv[0], 1306 csc_ptr->csc_mv[1], 1307 csc_ptr->csc_mv[2]); 1308 1309 pipe->sspp->ops.setup_csc(pipe->sspp, csc_ptr); 1310 1311 } 1312 1313 /** 1314 * dpu_plane_flush - final plane operations before commit flush 1315 * @plane: Pointer to drm plane structure 1316 */ 1317 void dpu_plane_flush(struct drm_plane *plane) 1318 { 1319 struct dpu_plane *pdpu; 1320 struct dpu_plane_state *pstate; 1321 1322 if (!plane || !plane->state) { 1323 DPU_ERROR("invalid plane\n"); 1324 return; 1325 } 1326 1327 pdpu = to_dpu_plane(plane); 1328 pstate = to_dpu_plane_state(plane->state); 1329 1330 /* 1331 * These updates have to be done immediately before the plane flush 1332 * timing, and may not be moved to the atomic_update/mode_set functions. 1333 */ 1334 if (pdpu->is_error) 1335 /* force white frame with 100% alpha pipe output on error */ 1336 _dpu_plane_color_fill(pdpu, 0xFFFFFF, 0xFF); 1337 else if (pdpu->color_fill & DPU_PLANE_COLOR_FILL_FLAG) 1338 /* force 100% alpha */ 1339 _dpu_plane_color_fill(pdpu, pdpu->color_fill, 0xFF); 1340 else { 1341 dpu_plane_flush_csc(pdpu, &pstate->pipe); 1342 dpu_plane_flush_csc(pdpu, &pstate->r_pipe); 1343 } 1344 1345 /* flag h/w flush complete */ 1346 if (plane->state) 1347 pstate->pending = false; 1348 } 1349 1350 /** 1351 * dpu_plane_set_error: enable/disable error condition 1352 * @plane: pointer to drm_plane structure 1353 * @error: error value to set 1354 */ 1355 void dpu_plane_set_error(struct drm_plane *plane, bool error) 1356 { 1357 struct dpu_plane *pdpu; 1358 1359 if (!plane) 1360 return; 1361 1362 pdpu = to_dpu_plane(plane); 1363 pdpu->is_error = error; 1364 } 1365 1366 static void dpu_plane_sspp_update_pipe(struct drm_plane *plane, 1367 struct dpu_sw_pipe *pipe, 1368 struct dpu_sw_pipe_cfg *pipe_cfg, 1369 const struct msm_format *fmt, 1370 int frame_rate, 1371 struct dpu_hw_fmt_layout *layout) 1372 { 1373 uint32_t src_flags; 1374 struct dpu_plane *pdpu = to_dpu_plane(plane); 1375 struct drm_plane_state *state = plane->state; 1376 struct dpu_plane_state *pstate = to_dpu_plane_state(state); 1377 1378 if (layout && pipe->sspp->ops.setup_sourceaddress) { 1379 trace_dpu_plane_set_scanout(pipe, layout); 1380 pipe->sspp->ops.setup_sourceaddress(pipe, layout); 1381 } 1382 1383 /* override for color fill */ 1384 if (pdpu->color_fill & DPU_PLANE_COLOR_FILL_FLAG) { 1385 _dpu_plane_set_qos_ctrl(plane, pipe, false); 1386 1387 /* skip remaining processing on color fill */ 1388 return; 1389 } 1390 1391 if (pipe->sspp->ops.setup_rects) { 1392 pipe->sspp->ops.setup_rects(pipe, 1393 pipe_cfg); 1394 } 1395 1396 _dpu_plane_setup_scaler(pipe, fmt, false, pipe_cfg); 1397 1398 if (pipe->sspp->ops.setup_multirect) 1399 pipe->sspp->ops.setup_multirect( 1400 pipe); 1401 1402 if (pipe->sspp->ops.setup_format) { 1403 unsigned int rotation = pipe_cfg->rotation; 1404 1405 src_flags = 0x0; 1406 1407 if (rotation & DRM_MODE_REFLECT_X) 1408 src_flags |= DPU_SSPP_FLIP_LR; 1409 1410 if (rotation & DRM_MODE_REFLECT_Y) 1411 src_flags |= DPU_SSPP_FLIP_UD; 1412 1413 if (rotation & DRM_MODE_ROTATE_90) 1414 src_flags |= DPU_SSPP_ROT_90; 1415 1416 /* update format */ 1417 pipe->sspp->ops.setup_format(pipe, fmt, src_flags); 1418 1419 if (pipe->sspp->ops.setup_cdp) { 1420 const struct dpu_perf_cfg *perf = pdpu->catalog->perf; 1421 1422 pipe->sspp->ops.setup_cdp(pipe, fmt, 1423 perf->cdp_cfg[DPU_PERF_CDP_USAGE_RT].rd_enable); 1424 } 1425 } 1426 1427 _dpu_plane_set_qos_lut(plane, pipe, fmt, pipe_cfg); 1428 1429 if (pipe->sspp->idx != SSPP_CURSOR0 && 1430 pipe->sspp->idx != SSPP_CURSOR1) 1431 _dpu_plane_set_ot_limit(plane, pipe, pipe_cfg, frame_rate); 1432 1433 if (pstate->needs_qos_remap) 1434 _dpu_plane_set_qos_remap(plane, pipe); 1435 } 1436 1437 static void dpu_plane_sspp_atomic_update(struct drm_plane *plane, 1438 struct drm_plane_state *new_state) 1439 { 1440 struct dpu_plane *pdpu = to_dpu_plane(plane); 1441 struct drm_plane_state *state = plane->state; 1442 struct dpu_plane_state *pstate = to_dpu_plane_state(state); 1443 struct dpu_sw_pipe *pipe = &pstate->pipe; 1444 struct dpu_sw_pipe *r_pipe = &pstate->r_pipe; 1445 struct drm_crtc *crtc = state->crtc; 1446 struct drm_framebuffer *fb = state->fb; 1447 bool is_rt_pipe; 1448 const struct msm_format *fmt = 1449 msm_framebuffer_format(fb); 1450 struct dpu_sw_pipe_cfg *pipe_cfg = &pstate->pipe_cfg; 1451 struct dpu_sw_pipe_cfg *r_pipe_cfg = &pstate->r_pipe_cfg; 1452 1453 pstate->pending = true; 1454 1455 is_rt_pipe = (dpu_crtc_get_client_type(crtc) != NRT_CLIENT); 1456 pstate->needs_qos_remap |= (is_rt_pipe != pdpu->is_rt_pipe); 1457 pdpu->is_rt_pipe = is_rt_pipe; 1458 1459 dpu_format_populate_addrs(new_state->fb, &pstate->layout); 1460 1461 DPU_DEBUG_PLANE(pdpu, "FB[%u] " DRM_RECT_FP_FMT "->crtc%u " DRM_RECT_FMT 1462 ", %p4cc ubwc %d\n", fb->base.id, DRM_RECT_FP_ARG(&state->src), 1463 crtc->base.id, DRM_RECT_ARG(&state->dst), 1464 &fmt->pixel_format, MSM_FORMAT_IS_UBWC(fmt)); 1465 1466 dpu_plane_sspp_update_pipe(plane, pipe, pipe_cfg, fmt, 1467 drm_mode_vrefresh(&crtc->mode), 1468 &pstate->layout); 1469 1470 if (r_pipe->sspp) { 1471 dpu_plane_sspp_update_pipe(plane, r_pipe, r_pipe_cfg, fmt, 1472 drm_mode_vrefresh(&crtc->mode), 1473 &pstate->layout); 1474 } 1475 1476 if (pstate->needs_qos_remap) 1477 pstate->needs_qos_remap = false; 1478 1479 pstate->plane_fetch_bw = _dpu_plane_calc_bw(pdpu->catalog, fmt, 1480 &crtc->mode, pipe_cfg); 1481 1482 pstate->plane_clk = _dpu_plane_calc_clk(&crtc->mode, pipe_cfg); 1483 1484 if (r_pipe->sspp) { 1485 pstate->plane_fetch_bw += _dpu_plane_calc_bw(pdpu->catalog, fmt, &crtc->mode, r_pipe_cfg); 1486 1487 pstate->plane_clk = max(pstate->plane_clk, _dpu_plane_calc_clk(&crtc->mode, r_pipe_cfg)); 1488 } 1489 } 1490 1491 static void _dpu_plane_atomic_disable(struct drm_plane *plane) 1492 { 1493 struct drm_plane_state *state = plane->state; 1494 struct dpu_plane_state *pstate = to_dpu_plane_state(state); 1495 struct dpu_sw_pipe *r_pipe = &pstate->r_pipe; 1496 1497 trace_dpu_plane_disable(DRMID(plane), false, 1498 pstate->pipe.multirect_mode); 1499 1500 if (r_pipe->sspp) { 1501 r_pipe->multirect_index = DPU_SSPP_RECT_SOLO; 1502 r_pipe->multirect_mode = DPU_SSPP_MULTIRECT_NONE; 1503 1504 if (r_pipe->sspp->ops.setup_multirect) 1505 r_pipe->sspp->ops.setup_multirect(r_pipe); 1506 } 1507 1508 pstate->pending = true; 1509 } 1510 1511 static void dpu_plane_atomic_update(struct drm_plane *plane, 1512 struct drm_atomic_state *state) 1513 { 1514 struct dpu_plane *pdpu = to_dpu_plane(plane); 1515 struct drm_plane_state *new_state = drm_atomic_get_new_plane_state(state, 1516 plane); 1517 1518 pdpu->is_error = false; 1519 1520 DPU_DEBUG_PLANE(pdpu, "\n"); 1521 1522 if (!new_state->visible) { 1523 _dpu_plane_atomic_disable(plane); 1524 } else { 1525 dpu_plane_sspp_atomic_update(plane, new_state); 1526 } 1527 } 1528 1529 static void dpu_plane_destroy_state(struct drm_plane *plane, 1530 struct drm_plane_state *state) 1531 { 1532 __drm_atomic_helper_plane_destroy_state(state); 1533 kfree(to_dpu_plane_state(state)); 1534 } 1535 1536 static struct drm_plane_state * 1537 dpu_plane_duplicate_state(struct drm_plane *plane) 1538 { 1539 struct dpu_plane *pdpu; 1540 struct dpu_plane_state *pstate; 1541 struct dpu_plane_state *old_state; 1542 1543 if (!plane) { 1544 DPU_ERROR("invalid plane\n"); 1545 return NULL; 1546 } else if (!plane->state) { 1547 DPU_ERROR("invalid plane state\n"); 1548 return NULL; 1549 } 1550 1551 old_state = to_dpu_plane_state(plane->state); 1552 pdpu = to_dpu_plane(plane); 1553 pstate = kmemdup(old_state, sizeof(*old_state), GFP_KERNEL); 1554 if (!pstate) { 1555 DPU_ERROR_PLANE(pdpu, "failed to allocate state\n"); 1556 return NULL; 1557 } 1558 1559 DPU_DEBUG_PLANE(pdpu, "\n"); 1560 1561 pstate->pending = false; 1562 1563 __drm_atomic_helper_plane_duplicate_state(plane, &pstate->base); 1564 1565 return &pstate->base; 1566 } 1567 1568 static const char * const multirect_mode_name[] = { 1569 [DPU_SSPP_MULTIRECT_NONE] = "none", 1570 [DPU_SSPP_MULTIRECT_PARALLEL] = "parallel", 1571 [DPU_SSPP_MULTIRECT_TIME_MX] = "time_mx", 1572 }; 1573 1574 static const char * const multirect_index_name[] = { 1575 [DPU_SSPP_RECT_SOLO] = "solo", 1576 [DPU_SSPP_RECT_0] = "rect_0", 1577 [DPU_SSPP_RECT_1] = "rect_1", 1578 }; 1579 1580 static const char *dpu_get_multirect_mode(enum dpu_sspp_multirect_mode mode) 1581 { 1582 if (WARN_ON(mode >= ARRAY_SIZE(multirect_mode_name))) 1583 return "unknown"; 1584 1585 return multirect_mode_name[mode]; 1586 } 1587 1588 static const char *dpu_get_multirect_index(enum dpu_sspp_multirect_index index) 1589 { 1590 if (WARN_ON(index >= ARRAY_SIZE(multirect_index_name))) 1591 return "unknown"; 1592 1593 return multirect_index_name[index]; 1594 } 1595 1596 static void dpu_plane_atomic_print_state(struct drm_printer *p, 1597 const struct drm_plane_state *state) 1598 { 1599 const struct dpu_plane_state *pstate = to_dpu_plane_state(state); 1600 const struct dpu_sw_pipe *pipe = &pstate->pipe; 1601 const struct dpu_sw_pipe_cfg *pipe_cfg = &pstate->pipe_cfg; 1602 const struct dpu_sw_pipe *r_pipe = &pstate->r_pipe; 1603 const struct dpu_sw_pipe_cfg *r_pipe_cfg = &pstate->r_pipe_cfg; 1604 1605 drm_printf(p, "\tstage=%d\n", pstate->stage); 1606 1607 if (pipe->sspp) { 1608 drm_printf(p, "\tsspp[0]=%s\n", pipe->sspp->cap->name); 1609 drm_printf(p, "\tmultirect_mode[0]=%s\n", 1610 dpu_get_multirect_mode(pipe->multirect_mode)); 1611 drm_printf(p, "\tmultirect_index[0]=%s\n", 1612 dpu_get_multirect_index(pipe->multirect_index)); 1613 drm_printf(p, "\tsrc[0]=" DRM_RECT_FMT "\n", DRM_RECT_ARG(&pipe_cfg->src_rect)); 1614 drm_printf(p, "\tdst[0]=" DRM_RECT_FMT "\n", DRM_RECT_ARG(&pipe_cfg->dst_rect)); 1615 } 1616 1617 if (r_pipe->sspp) { 1618 drm_printf(p, "\tsspp[1]=%s\n", r_pipe->sspp->cap->name); 1619 drm_printf(p, "\tmultirect_mode[1]=%s\n", 1620 dpu_get_multirect_mode(r_pipe->multirect_mode)); 1621 drm_printf(p, "\tmultirect_index[1]=%s\n", 1622 dpu_get_multirect_index(r_pipe->multirect_index)); 1623 drm_printf(p, "\tsrc[1]=" DRM_RECT_FMT "\n", DRM_RECT_ARG(&r_pipe_cfg->src_rect)); 1624 drm_printf(p, "\tdst[1]=" DRM_RECT_FMT "\n", DRM_RECT_ARG(&r_pipe_cfg->dst_rect)); 1625 } 1626 } 1627 1628 static void dpu_plane_reset(struct drm_plane *plane) 1629 { 1630 struct dpu_plane *pdpu; 1631 struct dpu_plane_state *pstate; 1632 1633 if (!plane) { 1634 DPU_ERROR("invalid plane\n"); 1635 return; 1636 } 1637 1638 pdpu = to_dpu_plane(plane); 1639 DPU_DEBUG_PLANE(pdpu, "\n"); 1640 1641 /* remove previous state, if present */ 1642 if (plane->state) { 1643 dpu_plane_destroy_state(plane, plane->state); 1644 plane->state = NULL; 1645 } 1646 1647 pstate = kzalloc(sizeof(*pstate), GFP_KERNEL); 1648 if (!pstate) { 1649 DPU_ERROR_PLANE(pdpu, "failed to allocate state\n"); 1650 return; 1651 } 1652 1653 __drm_atomic_helper_plane_reset(plane, &pstate->base); 1654 } 1655 1656 #ifdef CONFIG_DEBUG_FS 1657 void dpu_plane_danger_signal_ctrl(struct drm_plane *plane, bool enable) 1658 { 1659 struct dpu_plane *pdpu = to_dpu_plane(plane); 1660 struct dpu_plane_state *pstate = to_dpu_plane_state(plane->state); 1661 struct dpu_kms *dpu_kms = _dpu_plane_get_kms(plane); 1662 1663 if (!pdpu->is_rt_pipe) 1664 return; 1665 1666 pm_runtime_get_sync(&dpu_kms->pdev->dev); 1667 _dpu_plane_set_qos_ctrl(plane, &pstate->pipe, enable); 1668 if (pstate->r_pipe.sspp) 1669 _dpu_plane_set_qos_ctrl(plane, &pstate->r_pipe, enable); 1670 pm_runtime_put_sync(&dpu_kms->pdev->dev); 1671 } 1672 #endif 1673 1674 static bool dpu_plane_format_mod_supported(struct drm_plane *plane, 1675 uint32_t format, uint64_t modifier) 1676 { 1677 struct dpu_kms *dpu_kms = _dpu_plane_get_kms(plane); 1678 bool has_no_ubwc = (dpu_kms->mdss->ubwc_enc_version == 0) && 1679 (dpu_kms->mdss->ubwc_dec_version == 0); 1680 1681 if (modifier == DRM_FORMAT_MOD_LINEAR) 1682 return true; 1683 1684 if (modifier == DRM_FORMAT_MOD_QCOM_COMPRESSED && !has_no_ubwc) 1685 return dpu_find_format(format, qcom_compressed_supported_formats, 1686 ARRAY_SIZE(qcom_compressed_supported_formats)); 1687 1688 return false; 1689 } 1690 1691 static const struct drm_plane_funcs dpu_plane_funcs = { 1692 .update_plane = drm_atomic_helper_update_plane, 1693 .disable_plane = drm_atomic_helper_disable_plane, 1694 .reset = dpu_plane_reset, 1695 .atomic_duplicate_state = dpu_plane_duplicate_state, 1696 .atomic_destroy_state = dpu_plane_destroy_state, 1697 .atomic_print_state = dpu_plane_atomic_print_state, 1698 .format_mod_supported = dpu_plane_format_mod_supported, 1699 }; 1700 1701 static const struct drm_plane_helper_funcs dpu_plane_helper_funcs = { 1702 .prepare_fb = dpu_plane_prepare_fb, 1703 .cleanup_fb = dpu_plane_cleanup_fb, 1704 .atomic_check = dpu_plane_atomic_check, 1705 .atomic_update = dpu_plane_atomic_update, 1706 }; 1707 1708 static const struct drm_plane_helper_funcs dpu_plane_virtual_helper_funcs = { 1709 .prepare_fb = dpu_plane_prepare_fb, 1710 .cleanup_fb = dpu_plane_cleanup_fb, 1711 .atomic_check = dpu_plane_virtual_atomic_check, 1712 .atomic_update = dpu_plane_atomic_update, 1713 }; 1714 1715 /* initialize plane */ 1716 static struct drm_plane *dpu_plane_init_common(struct drm_device *dev, 1717 enum drm_plane_type type, 1718 unsigned long possible_crtcs, 1719 bool inline_rotation, 1720 const uint32_t *format_list, 1721 uint32_t num_formats, 1722 enum dpu_sspp pipe) 1723 { 1724 struct drm_plane *plane = NULL; 1725 struct dpu_plane *pdpu; 1726 struct msm_drm_private *priv = dev->dev_private; 1727 struct dpu_kms *kms = to_dpu_kms(priv->kms); 1728 uint32_t supported_rotations; 1729 int ret; 1730 1731 pdpu = drmm_universal_plane_alloc(dev, struct dpu_plane, base, 1732 0xff, &dpu_plane_funcs, 1733 format_list, num_formats, 1734 supported_format_modifiers, type, NULL); 1735 if (IS_ERR(pdpu)) 1736 return ERR_CAST(pdpu); 1737 1738 /* cache local stuff for later */ 1739 plane = &pdpu->base; 1740 pdpu->pipe = pipe; 1741 1742 pdpu->catalog = kms->catalog; 1743 1744 ret = drm_plane_create_zpos_property(plane, 0, 0, DPU_ZPOS_MAX); 1745 if (ret) 1746 DPU_ERROR("failed to install zpos property, rc = %d\n", ret); 1747 1748 drm_plane_create_alpha_property(plane); 1749 drm_plane_create_blend_mode_property(plane, 1750 BIT(DRM_MODE_BLEND_PIXEL_NONE) | 1751 BIT(DRM_MODE_BLEND_PREMULTI) | 1752 BIT(DRM_MODE_BLEND_COVERAGE)); 1753 1754 supported_rotations = DRM_MODE_REFLECT_MASK | DRM_MODE_ROTATE_0 | DRM_MODE_ROTATE_180; 1755 1756 if (inline_rotation) 1757 supported_rotations |= DRM_MODE_ROTATE_MASK; 1758 1759 drm_plane_create_rotation_property(plane, 1760 DRM_MODE_ROTATE_0, supported_rotations); 1761 1762 drm_plane_enable_fb_damage_clips(plane); 1763 1764 DPU_DEBUG("%s created for pipe:%u id:%u\n", plane->name, 1765 pipe, plane->base.id); 1766 return plane; 1767 } 1768 1769 /** 1770 * dpu_plane_init - create new dpu plane for the given pipe 1771 * @dev: Pointer to DRM device 1772 * @pipe: dpu hardware pipe identifier 1773 * @type: Plane type - PRIMARY/OVERLAY/CURSOR 1774 * @possible_crtcs: bitmask of crtc that can be attached to the given pipe 1775 * 1776 * Initialize the plane. 1777 */ 1778 struct drm_plane *dpu_plane_init(struct drm_device *dev, 1779 uint32_t pipe, enum drm_plane_type type, 1780 unsigned long possible_crtcs) 1781 { 1782 struct drm_plane *plane = NULL; 1783 struct msm_drm_private *priv = dev->dev_private; 1784 struct dpu_kms *kms = to_dpu_kms(priv->kms); 1785 struct dpu_hw_sspp *pipe_hw; 1786 1787 /* initialize underlying h/w driver */ 1788 pipe_hw = dpu_rm_get_sspp(&kms->rm, pipe); 1789 if (!pipe_hw || !pipe_hw->cap || !pipe_hw->cap->sblk) { 1790 DPU_ERROR("[%u]SSPP is invalid\n", pipe); 1791 return ERR_PTR(-EINVAL); 1792 } 1793 1794 1795 plane = dpu_plane_init_common(dev, type, possible_crtcs, 1796 pipe_hw->cap->features & BIT(DPU_SSPP_INLINE_ROTATION), 1797 pipe_hw->cap->sblk->format_list, 1798 pipe_hw->cap->sblk->num_formats, 1799 pipe); 1800 if (IS_ERR(plane)) 1801 return plane; 1802 1803 drm_plane_helper_add(plane, &dpu_plane_helper_funcs); 1804 1805 DPU_DEBUG("%s created for pipe:%u id:%u\n", plane->name, 1806 pipe, plane->base.id); 1807 1808 return plane; 1809 } 1810 1811 /** 1812 * dpu_plane_init_virtual - create new virtualized DPU plane 1813 * @dev: Pointer to DRM device 1814 * @type: Plane type - PRIMARY/OVERLAY/CURSOR 1815 * @possible_crtcs: bitmask of crtc that can be attached to the given pipe 1816 * 1817 * Initialize the virtual plane with no backing SSPP / pipe. 1818 */ 1819 struct drm_plane *dpu_plane_init_virtual(struct drm_device *dev, 1820 enum drm_plane_type type, 1821 unsigned long possible_crtcs) 1822 { 1823 struct drm_plane *plane = NULL; 1824 struct msm_drm_private *priv = dev->dev_private; 1825 struct dpu_kms *kms = to_dpu_kms(priv->kms); 1826 bool has_inline_rotation = false; 1827 const u32 *format_list = NULL; 1828 u32 num_formats = 0; 1829 int i; 1830 1831 /* Determine the largest configuration that we can implement */ 1832 for (i = 0; i < kms->catalog->sspp_count; i++) { 1833 const struct dpu_sspp_cfg *cfg = &kms->catalog->sspp[i]; 1834 1835 if (test_bit(DPU_SSPP_INLINE_ROTATION, &cfg->features)) 1836 has_inline_rotation = true; 1837 1838 if (!format_list || 1839 cfg->sblk->csc_blk.len) { 1840 format_list = cfg->sblk->format_list; 1841 num_formats = cfg->sblk->num_formats; 1842 } 1843 } 1844 1845 plane = dpu_plane_init_common(dev, type, possible_crtcs, 1846 has_inline_rotation, 1847 format_list, 1848 num_formats, 1849 SSPP_NONE); 1850 if (IS_ERR(plane)) 1851 return plane; 1852 1853 drm_plane_helper_add(plane, &dpu_plane_virtual_helper_funcs); 1854 1855 DPU_DEBUG("%s created virtual id:%u\n", plane->name, plane->base.id); 1856 1857 return plane; 1858 } 1859