1 // SPDX-License-Identifier: GPL-2.0-only 2 /* 3 * Copyright (C) 2013 Red Hat 4 * Copyright (c) 2014-2018, The Linux Foundation. All rights reserved. 5 * Copyright (c) 2022 Qualcomm Innovation Center, Inc. All rights reserved. 6 * 7 * Author: Rob Clark <robdclark@gmail.com> 8 */ 9 10 #define pr_fmt(fmt) "[drm:%s:%d] " fmt, __func__, __LINE__ 11 12 #include <linux/debugfs.h> 13 #include <linux/dma-buf.h> 14 #include <linux/of_irq.h> 15 #include <linux/pm_opp.h> 16 17 #include <drm/drm_crtc.h> 18 #include <drm/drm_file.h> 19 #include <drm/drm_framebuffer.h> 20 #include <drm/drm_vblank.h> 21 #include <drm/drm_writeback.h> 22 23 #include "msm_drv.h" 24 #include "msm_mmu.h" 25 #include "msm_mdss.h" 26 #include "msm_gem.h" 27 #include "disp/msm_disp_snapshot.h" 28 29 #include "dpu_core_irq.h" 30 #include "dpu_crtc.h" 31 #include "dpu_encoder.h" 32 #include "dpu_formats.h" 33 #include "dpu_hw_vbif.h" 34 #include "dpu_kms.h" 35 #include "dpu_plane.h" 36 #include "dpu_vbif.h" 37 #include "dpu_writeback.h" 38 39 #define CREATE_TRACE_POINTS 40 #include "dpu_trace.h" 41 42 /* 43 * To enable overall DRM driver logging 44 * # echo 0x2 > /sys/module/drm/parameters/debug 45 * 46 * To enable DRM driver h/w logging 47 * # echo <mask> > /sys/kernel/debug/dri/0/debug/hw_log_mask 48 * 49 * See dpu_hw_mdss.h for h/w logging mask definitions (search for DPU_DBG_MASK_) 50 */ 51 #define DPU_DEBUGFS_DIR "msm_dpu" 52 #define DPU_DEBUGFS_HWMASKNAME "hw_log_mask" 53 54 bool dpu_use_virtual_planes; 55 module_param(dpu_use_virtual_planes, bool, 0); 56 57 static int dpu_kms_hw_init(struct msm_kms *kms); 58 static void _dpu_kms_mmu_destroy(struct dpu_kms *dpu_kms); 59 60 #ifdef CONFIG_DEBUG_FS 61 static int _dpu_danger_signal_status(struct seq_file *s, 62 bool danger_status) 63 { 64 struct dpu_danger_safe_status status; 65 struct dpu_kms *kms = s->private; 66 int i; 67 68 if (!kms->hw_mdp) { 69 DPU_ERROR("invalid arg(s)\n"); 70 return 0; 71 } 72 73 memset(&status, 0, sizeof(struct dpu_danger_safe_status)); 74 75 pm_runtime_get_sync(&kms->pdev->dev); 76 if (danger_status) { 77 seq_puts(s, "\nDanger signal status:\n"); 78 if (kms->hw_mdp->ops.get_danger_status) 79 kms->hw_mdp->ops.get_danger_status(kms->hw_mdp, 80 &status); 81 } else { 82 seq_puts(s, "\nSafe signal status:\n"); 83 if (kms->hw_mdp->ops.get_safe_status) 84 kms->hw_mdp->ops.get_safe_status(kms->hw_mdp, 85 &status); 86 } 87 pm_runtime_put_sync(&kms->pdev->dev); 88 89 seq_printf(s, "MDP : 0x%x\n", status.mdp); 90 91 for (i = SSPP_VIG0; i < SSPP_MAX; i++) 92 seq_printf(s, "SSPP%d : 0x%x \n", i - SSPP_VIG0, 93 status.sspp[i]); 94 seq_puts(s, "\n"); 95 96 return 0; 97 } 98 99 static int dpu_debugfs_danger_stats_show(struct seq_file *s, void *v) 100 { 101 return _dpu_danger_signal_status(s, true); 102 } 103 DEFINE_SHOW_ATTRIBUTE(dpu_debugfs_danger_stats); 104 105 static int dpu_debugfs_safe_stats_show(struct seq_file *s, void *v) 106 { 107 return _dpu_danger_signal_status(s, false); 108 } 109 DEFINE_SHOW_ATTRIBUTE(dpu_debugfs_safe_stats); 110 111 static ssize_t _dpu_plane_danger_read(struct file *file, 112 char __user *buff, size_t count, loff_t *ppos) 113 { 114 struct dpu_kms *kms = file->private_data; 115 int len; 116 char buf[40]; 117 118 len = scnprintf(buf, sizeof(buf), "%d\n", !kms->has_danger_ctrl); 119 120 return simple_read_from_buffer(buff, count, ppos, buf, len); 121 } 122 123 static void _dpu_plane_set_danger_state(struct dpu_kms *kms, bool enable) 124 { 125 struct drm_plane *plane; 126 127 drm_for_each_plane(plane, kms->dev) { 128 if (plane->fb && plane->state) { 129 dpu_plane_danger_signal_ctrl(plane, enable); 130 DPU_DEBUG("plane:%d img:%dx%d ", 131 plane->base.id, plane->fb->width, 132 plane->fb->height); 133 DPU_DEBUG("src[%d,%d,%d,%d] dst[%d,%d,%d,%d]\n", 134 plane->state->src_x >> 16, 135 plane->state->src_y >> 16, 136 plane->state->src_w >> 16, 137 plane->state->src_h >> 16, 138 plane->state->crtc_x, plane->state->crtc_y, 139 plane->state->crtc_w, plane->state->crtc_h); 140 } else { 141 DPU_DEBUG("Inactive plane:%d\n", plane->base.id); 142 } 143 } 144 } 145 146 static ssize_t _dpu_plane_danger_write(struct file *file, 147 const char __user *user_buf, size_t count, loff_t *ppos) 148 { 149 struct dpu_kms *kms = file->private_data; 150 int disable_panic; 151 int ret; 152 153 ret = kstrtouint_from_user(user_buf, count, 0, &disable_panic); 154 if (ret) 155 return ret; 156 157 if (disable_panic) { 158 /* Disable panic signal for all active pipes */ 159 DPU_DEBUG("Disabling danger:\n"); 160 _dpu_plane_set_danger_state(kms, false); 161 kms->has_danger_ctrl = false; 162 } else { 163 /* Enable panic signal for all active pipes */ 164 DPU_DEBUG("Enabling danger:\n"); 165 kms->has_danger_ctrl = true; 166 _dpu_plane_set_danger_state(kms, true); 167 } 168 169 return count; 170 } 171 172 static const struct file_operations dpu_plane_danger_enable = { 173 .open = simple_open, 174 .read = _dpu_plane_danger_read, 175 .write = _dpu_plane_danger_write, 176 }; 177 178 static void dpu_debugfs_danger_init(struct dpu_kms *dpu_kms, 179 struct dentry *parent) 180 { 181 struct dentry *entry = debugfs_create_dir("danger", parent); 182 183 debugfs_create_file("danger_status", 0600, entry, 184 dpu_kms, &dpu_debugfs_danger_stats_fops); 185 debugfs_create_file("safe_status", 0600, entry, 186 dpu_kms, &dpu_debugfs_safe_stats_fops); 187 debugfs_create_file("disable_danger", 0600, entry, 188 dpu_kms, &dpu_plane_danger_enable); 189 190 } 191 192 /* 193 * Companion structure for dpu_debugfs_create_regset32. 194 */ 195 struct dpu_debugfs_regset32 { 196 uint32_t offset; 197 uint32_t blk_len; 198 struct dpu_kms *dpu_kms; 199 }; 200 201 static int dpu_regset32_show(struct seq_file *s, void *data) 202 { 203 struct dpu_debugfs_regset32 *regset = s->private; 204 struct dpu_kms *dpu_kms = regset->dpu_kms; 205 void __iomem *base; 206 uint32_t i, addr; 207 208 if (!dpu_kms->mmio) 209 return 0; 210 211 base = dpu_kms->mmio + regset->offset; 212 213 /* insert padding spaces, if needed */ 214 if (regset->offset & 0xF) { 215 seq_printf(s, "[%x]", regset->offset & ~0xF); 216 for (i = 0; i < (regset->offset & 0xF); i += 4) 217 seq_puts(s, " "); 218 } 219 220 pm_runtime_get_sync(&dpu_kms->pdev->dev); 221 222 /* main register output */ 223 for (i = 0; i < regset->blk_len; i += 4) { 224 addr = regset->offset + i; 225 if ((addr & 0xF) == 0x0) 226 seq_printf(s, i ? "\n[%x]" : "[%x]", addr); 227 seq_printf(s, " %08x", readl_relaxed(base + i)); 228 } 229 seq_puts(s, "\n"); 230 pm_runtime_put_sync(&dpu_kms->pdev->dev); 231 232 return 0; 233 } 234 DEFINE_SHOW_ATTRIBUTE(dpu_regset32); 235 236 /** 237 * dpu_debugfs_create_regset32 - Create register read back file for debugfs 238 * 239 * This function is almost identical to the standard debugfs_create_regset32() 240 * function, with the main difference being that a list of register 241 * names/offsets do not need to be provided. The 'read' function simply outputs 242 * sequential register values over a specified range. 243 * 244 * @name: File name within debugfs 245 * @mode: File mode within debugfs 246 * @parent: Parent directory entry within debugfs, can be NULL 247 * @offset: sub-block offset 248 * @length: sub-block length, in bytes 249 * @dpu_kms: pointer to dpu kms structure 250 */ 251 void dpu_debugfs_create_regset32(const char *name, umode_t mode, 252 void *parent, 253 uint32_t offset, uint32_t length, struct dpu_kms *dpu_kms) 254 { 255 struct dpu_debugfs_regset32 *regset; 256 257 if (WARN_ON(!name || !dpu_kms || !length)) 258 return; 259 260 regset = devm_kzalloc(&dpu_kms->pdev->dev, sizeof(*regset), GFP_KERNEL); 261 if (!regset) 262 return; 263 264 /* make sure offset is a multiple of 4 */ 265 regset->offset = round_down(offset, 4); 266 regset->blk_len = length; 267 regset->dpu_kms = dpu_kms; 268 269 debugfs_create_file(name, mode, parent, regset, &dpu_regset32_fops); 270 } 271 272 static void dpu_debugfs_sspp_init(struct dpu_kms *dpu_kms, struct dentry *debugfs_root) 273 { 274 struct dentry *entry = debugfs_create_dir("sspp", debugfs_root); 275 int i; 276 277 if (IS_ERR(entry)) 278 return; 279 280 for (i = SSPP_NONE; i < SSPP_MAX; i++) { 281 struct dpu_hw_sspp *hw = dpu_rm_get_sspp(&dpu_kms->rm, i); 282 283 if (!hw) 284 continue; 285 286 _dpu_hw_sspp_init_debugfs(hw, dpu_kms, entry); 287 } 288 } 289 290 static int dpu_kms_debugfs_init(struct msm_kms *kms, struct drm_minor *minor) 291 { 292 struct dpu_kms *dpu_kms = to_dpu_kms(kms); 293 void *p = dpu_hw_util_get_log_mask_ptr(); 294 struct dentry *entry; 295 296 if (!p) 297 return -EINVAL; 298 299 /* Only create a set of debugfs for the primary node, ignore render nodes */ 300 if (minor->type != DRM_MINOR_PRIMARY) 301 return 0; 302 303 entry = debugfs_create_dir("debug", minor->debugfs_root); 304 305 debugfs_create_x32(DPU_DEBUGFS_HWMASKNAME, 0600, entry, p); 306 307 dpu_debugfs_danger_init(dpu_kms, entry); 308 dpu_debugfs_vbif_init(dpu_kms, entry); 309 dpu_debugfs_core_irq_init(dpu_kms, entry); 310 dpu_debugfs_sspp_init(dpu_kms, entry); 311 312 return dpu_core_perf_debugfs_init(dpu_kms, entry); 313 } 314 #endif 315 316 /* Global/shared object state funcs */ 317 318 /* 319 * This is a helper that returns the private state currently in operation. 320 * Note that this would return the "old_state" if called in the atomic check 321 * path, and the "new_state" after the atomic swap has been done. 322 */ 323 struct dpu_global_state * 324 dpu_kms_get_existing_global_state(struct dpu_kms *dpu_kms) 325 { 326 return to_dpu_global_state(dpu_kms->global_state.state); 327 } 328 329 /* 330 * This acquires the modeset lock set aside for global state, creates 331 * a new duplicated private object state. 332 */ 333 struct dpu_global_state *dpu_kms_get_global_state(struct drm_atomic_state *s) 334 { 335 struct msm_drm_private *priv = s->dev->dev_private; 336 struct dpu_kms *dpu_kms = to_dpu_kms(priv->kms); 337 struct drm_private_state *priv_state; 338 339 priv_state = drm_atomic_get_private_obj_state(s, 340 &dpu_kms->global_state); 341 if (IS_ERR(priv_state)) 342 return ERR_CAST(priv_state); 343 344 return to_dpu_global_state(priv_state); 345 } 346 347 static struct drm_private_state * 348 dpu_kms_global_duplicate_state(struct drm_private_obj *obj) 349 { 350 struct dpu_global_state *state; 351 352 state = kmemdup(obj->state, sizeof(*state), GFP_KERNEL); 353 if (!state) 354 return NULL; 355 356 __drm_atomic_helper_private_obj_duplicate_state(obj, &state->base); 357 358 return &state->base; 359 } 360 361 static void dpu_kms_global_destroy_state(struct drm_private_obj *obj, 362 struct drm_private_state *state) 363 { 364 struct dpu_global_state *dpu_state = to_dpu_global_state(state); 365 366 kfree(dpu_state); 367 } 368 369 static void dpu_kms_global_print_state(struct drm_printer *p, 370 const struct drm_private_state *state) 371 { 372 const struct dpu_global_state *global_state = to_dpu_global_state(state); 373 374 dpu_rm_print_state(p, global_state); 375 } 376 377 static const struct drm_private_state_funcs dpu_kms_global_state_funcs = { 378 .atomic_duplicate_state = dpu_kms_global_duplicate_state, 379 .atomic_destroy_state = dpu_kms_global_destroy_state, 380 .atomic_print_state = dpu_kms_global_print_state, 381 }; 382 383 static int dpu_kms_global_obj_init(struct dpu_kms *dpu_kms) 384 { 385 struct dpu_global_state *state; 386 387 state = kzalloc(sizeof(*state), GFP_KERNEL); 388 if (!state) 389 return -ENOMEM; 390 391 drm_atomic_private_obj_init(dpu_kms->dev, &dpu_kms->global_state, 392 &state->base, 393 &dpu_kms_global_state_funcs); 394 395 state->rm = &dpu_kms->rm; 396 397 return 0; 398 } 399 400 static void dpu_kms_global_obj_fini(struct dpu_kms *dpu_kms) 401 { 402 drm_atomic_private_obj_fini(&dpu_kms->global_state); 403 } 404 405 static int dpu_kms_parse_data_bus_icc_path(struct dpu_kms *dpu_kms) 406 { 407 struct icc_path *path0; 408 struct icc_path *path1; 409 struct device *dpu_dev = &dpu_kms->pdev->dev; 410 411 path0 = msm_icc_get(dpu_dev, "mdp0-mem"); 412 path1 = msm_icc_get(dpu_dev, "mdp1-mem"); 413 414 if (IS_ERR_OR_NULL(path0)) 415 return PTR_ERR_OR_ZERO(path0); 416 417 dpu_kms->path[0] = path0; 418 dpu_kms->num_paths = 1; 419 420 if (!IS_ERR_OR_NULL(path1)) { 421 dpu_kms->path[1] = path1; 422 dpu_kms->num_paths++; 423 } 424 return 0; 425 } 426 427 static int dpu_kms_enable_vblank(struct msm_kms *kms, struct drm_crtc *crtc) 428 { 429 return dpu_crtc_vblank(crtc, true); 430 } 431 432 static void dpu_kms_disable_vblank(struct msm_kms *kms, struct drm_crtc *crtc) 433 { 434 dpu_crtc_vblank(crtc, false); 435 } 436 437 static void dpu_kms_enable_commit(struct msm_kms *kms) 438 { 439 struct dpu_kms *dpu_kms = to_dpu_kms(kms); 440 pm_runtime_get_sync(&dpu_kms->pdev->dev); 441 } 442 443 static void dpu_kms_disable_commit(struct msm_kms *kms) 444 { 445 struct dpu_kms *dpu_kms = to_dpu_kms(kms); 446 pm_runtime_put_sync(&dpu_kms->pdev->dev); 447 } 448 449 static void dpu_kms_flush_commit(struct msm_kms *kms, unsigned crtc_mask) 450 { 451 struct dpu_kms *dpu_kms = to_dpu_kms(kms); 452 struct drm_crtc *crtc; 453 454 for_each_crtc_mask(dpu_kms->dev, crtc, crtc_mask) { 455 if (!crtc->state->active) 456 continue; 457 458 trace_dpu_kms_commit(DRMID(crtc)); 459 dpu_crtc_commit_kickoff(crtc); 460 } 461 } 462 463 static void dpu_kms_complete_commit(struct msm_kms *kms, unsigned crtc_mask) 464 { 465 struct dpu_kms *dpu_kms = to_dpu_kms(kms); 466 struct drm_crtc *crtc; 467 468 DPU_ATRACE_BEGIN("kms_complete_commit"); 469 470 for_each_crtc_mask(dpu_kms->dev, crtc, crtc_mask) 471 dpu_crtc_complete_commit(crtc); 472 473 DPU_ATRACE_END("kms_complete_commit"); 474 } 475 476 static void dpu_kms_wait_for_commit_done(struct msm_kms *kms, 477 struct drm_crtc *crtc) 478 { 479 struct drm_encoder *encoder; 480 struct drm_device *dev; 481 int ret; 482 483 if (!kms || !crtc || !crtc->state) { 484 DPU_ERROR("invalid params\n"); 485 return; 486 } 487 488 dev = crtc->dev; 489 490 if (!crtc->state->enable) { 491 DPU_DEBUG("[crtc:%d] not enable\n", crtc->base.id); 492 return; 493 } 494 495 if (!drm_atomic_crtc_effectively_active(crtc->state)) { 496 DPU_DEBUG("[crtc:%d] not active\n", crtc->base.id); 497 return; 498 } 499 500 list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) { 501 if (encoder->crtc != crtc) 502 continue; 503 /* 504 * Wait for post-flush if necessary to delay before 505 * plane_cleanup. For example, wait for vsync in case of video 506 * mode panels. This may be a no-op for command mode panels. 507 */ 508 trace_dpu_kms_wait_for_commit_done(DRMID(crtc)); 509 ret = dpu_encoder_wait_for_commit_done(encoder); 510 if (ret && ret != -EWOULDBLOCK) { 511 DPU_ERROR("wait for commit done returned %d\n", ret); 512 break; 513 } 514 } 515 } 516 517 static void dpu_kms_wait_flush(struct msm_kms *kms, unsigned crtc_mask) 518 { 519 struct dpu_kms *dpu_kms = to_dpu_kms(kms); 520 struct drm_crtc *crtc; 521 522 for_each_crtc_mask(dpu_kms->dev, crtc, crtc_mask) 523 dpu_kms_wait_for_commit_done(kms, crtc); 524 } 525 526 static const char *dpu_vsync_sources[] = { 527 [DPU_VSYNC_SOURCE_GPIO_0] = "mdp_vsync_p", 528 [DPU_VSYNC_SOURCE_GPIO_1] = "mdp_vsync_s", 529 [DPU_VSYNC_SOURCE_GPIO_2] = "mdp_vsync_e", 530 [DPU_VSYNC_SOURCE_INTF_0] = "mdp_intf0", 531 [DPU_VSYNC_SOURCE_INTF_1] = "mdp_intf1", 532 [DPU_VSYNC_SOURCE_INTF_2] = "mdp_intf2", 533 [DPU_VSYNC_SOURCE_INTF_3] = "mdp_intf3", 534 [DPU_VSYNC_SOURCE_WD_TIMER_0] = "timer0", 535 [DPU_VSYNC_SOURCE_WD_TIMER_1] = "timer1", 536 [DPU_VSYNC_SOURCE_WD_TIMER_2] = "timer2", 537 [DPU_VSYNC_SOURCE_WD_TIMER_3] = "timer3", 538 [DPU_VSYNC_SOURCE_WD_TIMER_4] = "timer4", 539 }; 540 541 static int dpu_kms_dsi_set_te_source(struct msm_display_info *info, 542 struct msm_dsi *dsi) 543 { 544 const char *te_source = msm_dsi_get_te_source(dsi); 545 int i; 546 547 if (!te_source) { 548 info->vsync_source = DPU_VSYNC_SOURCE_GPIO_0; 549 return 0; 550 } 551 552 /* we can not use match_string since dpu_vsync_sources is a sparse array */ 553 for (i = 0; i < ARRAY_SIZE(dpu_vsync_sources); i++) { 554 if (dpu_vsync_sources[i] && 555 !strcmp(dpu_vsync_sources[i], te_source)) { 556 info->vsync_source = i; 557 return 0; 558 } 559 } 560 561 return -EINVAL; 562 } 563 564 static int _dpu_kms_initialize_dsi(struct drm_device *dev, 565 struct msm_drm_private *priv, 566 struct dpu_kms *dpu_kms) 567 { 568 struct drm_encoder *encoder = NULL; 569 struct msm_display_info info; 570 int i, rc = 0; 571 572 if (!(priv->dsi[0] || priv->dsi[1])) 573 return rc; 574 575 /* 576 * We support following confiurations: 577 * - Single DSI host (dsi0 or dsi1) 578 * - Two independent DSI hosts 579 * - Bonded DSI0 and DSI1 hosts 580 * 581 * TODO: Support swapping DSI0 and DSI1 in the bonded setup. 582 */ 583 for (i = 0; i < ARRAY_SIZE(priv->dsi); i++) { 584 int other = (i + 1) % 2; 585 586 if (!priv->dsi[i]) 587 continue; 588 589 if (msm_dsi_is_bonded_dsi(priv->dsi[i]) && 590 !msm_dsi_is_master_dsi(priv->dsi[i])) 591 continue; 592 593 memset(&info, 0, sizeof(info)); 594 info.intf_type = INTF_DSI; 595 596 info.h_tile_instance[info.num_of_h_tiles++] = i; 597 if (msm_dsi_is_bonded_dsi(priv->dsi[i])) 598 info.h_tile_instance[info.num_of_h_tiles++] = other; 599 600 info.is_cmd_mode = msm_dsi_is_cmd_mode(priv->dsi[i]); 601 602 rc = dpu_kms_dsi_set_te_source(&info, priv->dsi[i]); 603 if (rc) { 604 DPU_ERROR("failed to identify TE source for dsi display\n"); 605 return rc; 606 } 607 608 encoder = dpu_encoder_init(dev, DRM_MODE_ENCODER_DSI, &info); 609 if (IS_ERR(encoder)) { 610 DPU_ERROR("encoder init failed for dsi display\n"); 611 return PTR_ERR(encoder); 612 } 613 614 rc = msm_dsi_modeset_init(priv->dsi[i], dev, encoder); 615 if (rc) { 616 DPU_ERROR("modeset_init failed for dsi[%d], rc = %d\n", 617 i, rc); 618 break; 619 } 620 621 if (msm_dsi_is_bonded_dsi(priv->dsi[i]) && priv->dsi[other]) { 622 rc = msm_dsi_modeset_init(priv->dsi[other], dev, encoder); 623 if (rc) { 624 DPU_ERROR("modeset_init failed for dsi[%d], rc = %d\n", 625 other, rc); 626 break; 627 } 628 } 629 } 630 631 return rc; 632 } 633 634 static int _dpu_kms_initialize_displayport(struct drm_device *dev, 635 struct msm_drm_private *priv, 636 struct dpu_kms *dpu_kms) 637 { 638 struct drm_encoder *encoder = NULL; 639 struct msm_display_info info; 640 bool yuv_supported; 641 int rc; 642 int i; 643 644 for (i = 0; i < ARRAY_SIZE(priv->dp); i++) { 645 if (!priv->dp[i]) 646 continue; 647 648 memset(&info, 0, sizeof(info)); 649 info.num_of_h_tiles = 1; 650 info.h_tile_instance[0] = i; 651 info.intf_type = INTF_DP; 652 653 encoder = dpu_encoder_init(dev, DRM_MODE_ENCODER_TMDS, &info); 654 if (IS_ERR(encoder)) { 655 DPU_ERROR("encoder init failed for dsi display\n"); 656 return PTR_ERR(encoder); 657 } 658 659 yuv_supported = !!dpu_kms->catalog->cdm; 660 rc = msm_dp_modeset_init(priv->dp[i], dev, encoder, yuv_supported); 661 if (rc) { 662 DPU_ERROR("modeset_init failed for DP, rc = %d\n", rc); 663 return rc; 664 } 665 } 666 667 return 0; 668 } 669 670 static int _dpu_kms_initialize_hdmi(struct drm_device *dev, 671 struct msm_drm_private *priv, 672 struct dpu_kms *dpu_kms) 673 { 674 struct drm_encoder *encoder = NULL; 675 struct msm_display_info info; 676 int rc; 677 678 if (!priv->hdmi) 679 return 0; 680 681 memset(&info, 0, sizeof(info)); 682 info.num_of_h_tiles = 1; 683 info.h_tile_instance[0] = 0; 684 info.intf_type = INTF_HDMI; 685 686 encoder = dpu_encoder_init(dev, DRM_MODE_ENCODER_TMDS, &info); 687 if (IS_ERR(encoder)) { 688 DPU_ERROR("encoder init failed for HDMI display\n"); 689 return PTR_ERR(encoder); 690 } 691 692 rc = msm_hdmi_modeset_init(priv->hdmi, dev, encoder); 693 if (rc) { 694 DPU_ERROR("modeset_init failed for DP, rc = %d\n", rc); 695 return rc; 696 } 697 698 return 0; 699 } 700 701 static int _dpu_kms_initialize_writeback(struct drm_device *dev, 702 struct msm_drm_private *priv, struct dpu_kms *dpu_kms, 703 const u32 *wb_formats, int n_formats) 704 { 705 struct drm_encoder *encoder = NULL; 706 struct msm_display_info info; 707 const enum dpu_wb wb_idx = WB_2; 708 u32 maxlinewidth; 709 int rc; 710 711 memset(&info, 0, sizeof(info)); 712 713 info.num_of_h_tiles = 1; 714 /* use only WB idx 2 instance for DPU */ 715 info.h_tile_instance[0] = wb_idx; 716 info.intf_type = INTF_WB; 717 718 maxlinewidth = dpu_rm_get_wb(&dpu_kms->rm, info.h_tile_instance[0])->caps->maxlinewidth; 719 720 encoder = dpu_encoder_init(dev, DRM_MODE_ENCODER_VIRTUAL, &info); 721 if (IS_ERR(encoder)) { 722 DPU_ERROR("encoder init failed for dsi display\n"); 723 return PTR_ERR(encoder); 724 } 725 726 rc = dpu_writeback_init(dev, encoder, wb_formats, n_formats, maxlinewidth); 727 if (rc) { 728 DPU_ERROR("dpu_writeback_init, rc = %d\n", rc); 729 return rc; 730 } 731 732 return 0; 733 } 734 735 /** 736 * _dpu_kms_setup_displays - create encoders, bridges and connectors 737 * for underlying displays 738 * @dev: Pointer to drm device structure 739 * @priv: Pointer to private drm device data 740 * @dpu_kms: Pointer to dpu kms structure 741 * Returns: Zero on success 742 */ 743 static int _dpu_kms_setup_displays(struct drm_device *dev, 744 struct msm_drm_private *priv, 745 struct dpu_kms *dpu_kms) 746 { 747 int rc = 0; 748 int i; 749 750 rc = _dpu_kms_initialize_dsi(dev, priv, dpu_kms); 751 if (rc) { 752 DPU_ERROR("initialize_dsi failed, rc = %d\n", rc); 753 return rc; 754 } 755 756 rc = _dpu_kms_initialize_displayport(dev, priv, dpu_kms); 757 if (rc) { 758 DPU_ERROR("initialize_DP failed, rc = %d\n", rc); 759 return rc; 760 } 761 762 rc = _dpu_kms_initialize_hdmi(dev, priv, dpu_kms); 763 if (rc) { 764 DPU_ERROR("initialize HDMI failed, rc = %d\n", rc); 765 return rc; 766 } 767 768 /* Since WB isn't a driver check the catalog before initializing */ 769 if (dpu_kms->catalog->wb_count) { 770 for (i = 0; i < dpu_kms->catalog->wb_count; i++) { 771 if (dpu_kms->catalog->wb[i].id == WB_2) { 772 rc = _dpu_kms_initialize_writeback(dev, priv, dpu_kms, 773 dpu_kms->catalog->wb[i].format_list, 774 dpu_kms->catalog->wb[i].num_formats); 775 if (rc) { 776 DPU_ERROR("initialize_WB failed, rc = %d\n", rc); 777 return rc; 778 } 779 } 780 } 781 } 782 783 return rc; 784 } 785 786 #define MAX_PLANES 20 787 static int _dpu_kms_drm_obj_init(struct dpu_kms *dpu_kms) 788 { 789 struct drm_device *dev; 790 struct drm_plane *primary_planes[MAX_PLANES], *plane; 791 struct drm_plane *cursor_planes[MAX_PLANES] = { NULL }; 792 struct drm_crtc *crtc; 793 struct drm_encoder *encoder; 794 unsigned int num_encoders; 795 796 struct msm_drm_private *priv; 797 const struct dpu_mdss_cfg *catalog; 798 799 int primary_planes_idx = 0, cursor_planes_idx = 0, i, ret; 800 int max_crtc_count; 801 dev = dpu_kms->dev; 802 priv = dev->dev_private; 803 catalog = dpu_kms->catalog; 804 805 /* 806 * Create encoder and query display drivers to create 807 * bridges and connectors 808 */ 809 ret = _dpu_kms_setup_displays(dev, priv, dpu_kms); 810 if (ret) 811 return ret; 812 813 num_encoders = 0; 814 drm_for_each_encoder(encoder, dev) 815 num_encoders++; 816 817 max_crtc_count = min(catalog->mixer_count, num_encoders); 818 819 /* Create the planes, keeping track of one primary/cursor per crtc */ 820 for (i = 0; i < catalog->sspp_count; i++) { 821 enum drm_plane_type type; 822 823 if ((catalog->sspp[i].features & BIT(DPU_SSPP_CURSOR)) 824 && cursor_planes_idx < max_crtc_count) 825 type = DRM_PLANE_TYPE_CURSOR; 826 else if (primary_planes_idx < max_crtc_count) 827 type = DRM_PLANE_TYPE_PRIMARY; 828 else 829 type = DRM_PLANE_TYPE_OVERLAY; 830 831 DPU_DEBUG("Create plane type %d with features %lx (cur %lx)\n", 832 type, catalog->sspp[i].features, 833 catalog->sspp[i].features & BIT(DPU_SSPP_CURSOR)); 834 835 if (dpu_use_virtual_planes) 836 plane = dpu_plane_init_virtual(dev, type, (1UL << max_crtc_count) - 1); 837 else 838 plane = dpu_plane_init(dev, catalog->sspp[i].id, type, 839 (1UL << max_crtc_count) - 1); 840 if (IS_ERR(plane)) { 841 DPU_ERROR("dpu_plane_init failed\n"); 842 ret = PTR_ERR(plane); 843 return ret; 844 } 845 846 if (type == DRM_PLANE_TYPE_CURSOR) 847 cursor_planes[cursor_planes_idx++] = plane; 848 else if (type == DRM_PLANE_TYPE_PRIMARY) 849 primary_planes[primary_planes_idx++] = plane; 850 } 851 852 max_crtc_count = min(max_crtc_count, primary_planes_idx); 853 854 /* Create one CRTC per encoder */ 855 for (i = 0; i < max_crtc_count; i++) { 856 crtc = dpu_crtc_init(dev, primary_planes[i], cursor_planes[i]); 857 if (IS_ERR(crtc)) { 858 ret = PTR_ERR(crtc); 859 return ret; 860 } 861 priv->num_crtcs++; 862 } 863 864 /* All CRTCs are compatible with all encoders */ 865 drm_for_each_encoder(encoder, dev) 866 encoder->possible_crtcs = (1 << priv->num_crtcs) - 1; 867 868 return 0; 869 } 870 871 static void _dpu_kms_hw_destroy(struct dpu_kms *dpu_kms) 872 { 873 int i; 874 875 dpu_kms->hw_intr = NULL; 876 877 /* safe to call these more than once during shutdown */ 878 _dpu_kms_mmu_destroy(dpu_kms); 879 880 for (i = 0; i < ARRAY_SIZE(dpu_kms->hw_vbif); i++) { 881 dpu_kms->hw_vbif[i] = NULL; 882 } 883 884 dpu_kms_global_obj_fini(dpu_kms); 885 886 dpu_kms->catalog = NULL; 887 888 dpu_kms->hw_mdp = NULL; 889 } 890 891 static void dpu_kms_destroy(struct msm_kms *kms) 892 { 893 struct dpu_kms *dpu_kms; 894 895 if (!kms) { 896 DPU_ERROR("invalid kms\n"); 897 return; 898 } 899 900 dpu_kms = to_dpu_kms(kms); 901 902 _dpu_kms_hw_destroy(dpu_kms); 903 904 msm_kms_destroy(&dpu_kms->base); 905 906 if (dpu_kms->rpm_enabled) 907 pm_runtime_disable(&dpu_kms->pdev->dev); 908 } 909 910 static int dpu_irq_postinstall(struct msm_kms *kms) 911 { 912 struct msm_drm_private *priv; 913 struct dpu_kms *dpu_kms = to_dpu_kms(kms); 914 915 if (!dpu_kms || !dpu_kms->dev) 916 return -EINVAL; 917 918 priv = dpu_kms->dev->dev_private; 919 if (!priv) 920 return -EINVAL; 921 922 return 0; 923 } 924 925 static void dpu_kms_mdp_snapshot(struct msm_disp_state *disp_state, struct msm_kms *kms) 926 { 927 int i; 928 struct dpu_kms *dpu_kms; 929 const struct dpu_mdss_cfg *cat; 930 void __iomem *base; 931 932 dpu_kms = to_dpu_kms(kms); 933 934 cat = dpu_kms->catalog; 935 936 pm_runtime_get_sync(&dpu_kms->pdev->dev); 937 938 /* dump CTL sub-blocks HW regs info */ 939 for (i = 0; i < cat->ctl_count; i++) 940 msm_disp_snapshot_add_block(disp_state, cat->ctl[i].len, 941 dpu_kms->mmio + cat->ctl[i].base, "%s", 942 cat->ctl[i].name); 943 944 /* dump DSPP sub-blocks HW regs info */ 945 for (i = 0; i < cat->dspp_count; i++) { 946 base = dpu_kms->mmio + cat->dspp[i].base; 947 msm_disp_snapshot_add_block(disp_state, cat->dspp[i].len, base, 948 "%s", cat->dspp[i].name); 949 950 if (cat->dspp[i].sblk && cat->dspp[i].sblk->pcc.len > 0) 951 msm_disp_snapshot_add_block(disp_state, cat->dspp[i].sblk->pcc.len, 952 base + cat->dspp[i].sblk->pcc.base, "%s_%s", 953 cat->dspp[i].name, 954 cat->dspp[i].sblk->pcc.name); 955 } 956 957 /* dump INTF sub-blocks HW regs info */ 958 for (i = 0; i < cat->intf_count; i++) 959 msm_disp_snapshot_add_block(disp_state, cat->intf[i].len, 960 dpu_kms->mmio + cat->intf[i].base, "%s", 961 cat->intf[i].name); 962 963 /* dump PP sub-blocks HW regs info */ 964 for (i = 0; i < cat->pingpong_count; i++) { 965 base = dpu_kms->mmio + cat->pingpong[i].base; 966 msm_disp_snapshot_add_block(disp_state, cat->pingpong[i].len, base, 967 "%s", cat->pingpong[i].name); 968 969 /* TE2 sub-block has length of 0, so will not print it */ 970 971 if (cat->pingpong[i].sblk && cat->pingpong[i].sblk->dither.len > 0) 972 msm_disp_snapshot_add_block(disp_state, cat->pingpong[i].sblk->dither.len, 973 base + cat->pingpong[i].sblk->dither.base, 974 "%s_%s", cat->pingpong[i].name, 975 cat->pingpong[i].sblk->dither.name); 976 } 977 978 /* dump SSPP sub-blocks HW regs info */ 979 for (i = 0; i < cat->sspp_count; i++) { 980 base = dpu_kms->mmio + cat->sspp[i].base; 981 msm_disp_snapshot_add_block(disp_state, cat->sspp[i].len, base, 982 "%s", cat->sspp[i].name); 983 984 if (cat->sspp[i].sblk && cat->sspp[i].sblk->scaler_blk.len > 0) 985 msm_disp_snapshot_add_block(disp_state, cat->sspp[i].sblk->scaler_blk.len, 986 base + cat->sspp[i].sblk->scaler_blk.base, 987 "%s_%s", cat->sspp[i].name, 988 cat->sspp[i].sblk->scaler_blk.name); 989 990 if (cat->sspp[i].sblk && cat->sspp[i].sblk->csc_blk.len > 0) 991 msm_disp_snapshot_add_block(disp_state, cat->sspp[i].sblk->csc_blk.len, 992 base + cat->sspp[i].sblk->csc_blk.base, 993 "%s_%s", cat->sspp[i].name, 994 cat->sspp[i].sblk->csc_blk.name); 995 } 996 997 /* dump LM sub-blocks HW regs info */ 998 for (i = 0; i < cat->mixer_count; i++) 999 msm_disp_snapshot_add_block(disp_state, cat->mixer[i].len, 1000 dpu_kms->mmio + cat->mixer[i].base, 1001 "%s", cat->mixer[i].name); 1002 1003 /* dump WB sub-blocks HW regs info */ 1004 for (i = 0; i < cat->wb_count; i++) 1005 msm_disp_snapshot_add_block(disp_state, cat->wb[i].len, 1006 dpu_kms->mmio + cat->wb[i].base, "%s", 1007 cat->wb[i].name); 1008 1009 if (cat->mdp[0].features & BIT(DPU_MDP_PERIPH_0_REMOVED)) { 1010 msm_disp_snapshot_add_block(disp_state, MDP_PERIPH_TOP0, 1011 dpu_kms->mmio + cat->mdp[0].base, "top"); 1012 msm_disp_snapshot_add_block(disp_state, cat->mdp[0].len - MDP_PERIPH_TOP0_END, 1013 dpu_kms->mmio + cat->mdp[0].base + MDP_PERIPH_TOP0_END, "top_2"); 1014 } else { 1015 msm_disp_snapshot_add_block(disp_state, cat->mdp[0].len, 1016 dpu_kms->mmio + cat->mdp[0].base, "top"); 1017 } 1018 1019 /* dump CWB sub-blocks HW regs info */ 1020 for (i = 0; i < cat->cwb_count; i++) 1021 msm_disp_snapshot_add_block(disp_state, cat->cwb[i].len, 1022 dpu_kms->mmio + cat->cwb[i].base, cat->cwb[i].name); 1023 1024 /* dump DSC sub-blocks HW regs info */ 1025 for (i = 0; i < cat->dsc_count; i++) { 1026 base = dpu_kms->mmio + cat->dsc[i].base; 1027 msm_disp_snapshot_add_block(disp_state, cat->dsc[i].len, base, 1028 "%s", cat->dsc[i].name); 1029 1030 if (cat->dsc[i].features & BIT(DPU_DSC_HW_REV_1_2)) { 1031 struct dpu_dsc_blk enc = cat->dsc[i].sblk->enc; 1032 struct dpu_dsc_blk ctl = cat->dsc[i].sblk->ctl; 1033 1034 msm_disp_snapshot_add_block(disp_state, enc.len, base + enc.base, "%s_%s", 1035 cat->dsc[i].name, enc.name); 1036 msm_disp_snapshot_add_block(disp_state, ctl.len, base + ctl.base, "%s_%s", 1037 cat->dsc[i].name, ctl.name); 1038 } 1039 } 1040 1041 if (cat->cdm) 1042 msm_disp_snapshot_add_block(disp_state, cat->cdm->len, 1043 dpu_kms->mmio + cat->cdm->base, 1044 "%s", cat->cdm->name); 1045 1046 for (i = 0; i < dpu_kms->catalog->vbif_count; i++) { 1047 const struct dpu_vbif_cfg *vbif = &dpu_kms->catalog->vbif[i]; 1048 1049 msm_disp_snapshot_add_block(disp_state, vbif->len, 1050 dpu_kms->vbif[vbif->id] + vbif->base, 1051 "%s", vbif->name); 1052 } 1053 1054 pm_runtime_put_sync(&dpu_kms->pdev->dev); 1055 } 1056 1057 static const struct msm_kms_funcs kms_funcs = { 1058 .hw_init = dpu_kms_hw_init, 1059 .irq_preinstall = dpu_core_irq_preinstall, 1060 .irq_postinstall = dpu_irq_postinstall, 1061 .irq_uninstall = dpu_core_irq_uninstall, 1062 .irq = dpu_core_irq, 1063 .enable_commit = dpu_kms_enable_commit, 1064 .disable_commit = dpu_kms_disable_commit, 1065 .flush_commit = dpu_kms_flush_commit, 1066 .wait_flush = dpu_kms_wait_flush, 1067 .complete_commit = dpu_kms_complete_commit, 1068 .enable_vblank = dpu_kms_enable_vblank, 1069 .disable_vblank = dpu_kms_disable_vblank, 1070 .destroy = dpu_kms_destroy, 1071 .snapshot = dpu_kms_mdp_snapshot, 1072 #ifdef CONFIG_DEBUG_FS 1073 .debugfs_init = dpu_kms_debugfs_init, 1074 #endif 1075 }; 1076 1077 static void _dpu_kms_mmu_destroy(struct dpu_kms *dpu_kms) 1078 { 1079 struct msm_mmu *mmu; 1080 1081 if (!dpu_kms->base.aspace) 1082 return; 1083 1084 mmu = dpu_kms->base.aspace->mmu; 1085 1086 mmu->funcs->detach(mmu); 1087 msm_gem_address_space_put(dpu_kms->base.aspace); 1088 1089 dpu_kms->base.aspace = NULL; 1090 } 1091 1092 static int _dpu_kms_mmu_init(struct dpu_kms *dpu_kms) 1093 { 1094 struct msm_gem_address_space *aspace; 1095 1096 aspace = msm_kms_init_aspace(dpu_kms->dev); 1097 if (IS_ERR(aspace)) 1098 return PTR_ERR(aspace); 1099 1100 dpu_kms->base.aspace = aspace; 1101 1102 return 0; 1103 } 1104 1105 /** 1106 * dpu_kms_get_clk_rate() - get the clock rate 1107 * @dpu_kms: pointer to dpu_kms structure 1108 * @clock_name: clock name to get the rate 1109 * 1110 * Return: current clock rate 1111 */ 1112 unsigned long dpu_kms_get_clk_rate(struct dpu_kms *dpu_kms, char *clock_name) 1113 { 1114 struct clk *clk; 1115 1116 clk = msm_clk_bulk_get_clock(dpu_kms->clocks, dpu_kms->num_clocks, clock_name); 1117 if (!clk) 1118 return 0; 1119 1120 return clk_get_rate(clk); 1121 } 1122 1123 #define DPU_PERF_DEFAULT_MAX_CORE_CLK_RATE 412500000 1124 1125 static int dpu_kms_hw_init(struct msm_kms *kms) 1126 { 1127 struct dpu_kms *dpu_kms; 1128 struct drm_device *dev; 1129 int i, rc = -EINVAL; 1130 unsigned long max_core_clk_rate; 1131 u32 core_rev; 1132 1133 if (!kms) { 1134 DPU_ERROR("invalid kms\n"); 1135 return rc; 1136 } 1137 1138 dpu_kms = to_dpu_kms(kms); 1139 dev = dpu_kms->dev; 1140 1141 dev->mode_config.cursor_width = 512; 1142 dev->mode_config.cursor_height = 512; 1143 1144 rc = dpu_kms_global_obj_init(dpu_kms); 1145 if (rc) 1146 return rc; 1147 1148 atomic_set(&dpu_kms->bandwidth_ref, 0); 1149 1150 rc = pm_runtime_resume_and_get(&dpu_kms->pdev->dev); 1151 if (rc < 0) 1152 goto error; 1153 1154 core_rev = readl_relaxed(dpu_kms->mmio + 0x0); 1155 1156 pr_info("dpu hardware revision:0x%x\n", core_rev); 1157 1158 dpu_kms->catalog = of_device_get_match_data(dev->dev); 1159 if (!dpu_kms->catalog) { 1160 DPU_ERROR("device config not known!\n"); 1161 rc = -EINVAL; 1162 goto err_pm_put; 1163 } 1164 1165 /* 1166 * Now we need to read the HW catalog and initialize resources such as 1167 * clocks, regulators, GDSC/MMAGIC, ioremap the register ranges etc 1168 */ 1169 rc = _dpu_kms_mmu_init(dpu_kms); 1170 if (rc) { 1171 DPU_ERROR("dpu_kms_mmu_init failed: %d\n", rc); 1172 goto err_pm_put; 1173 } 1174 1175 dpu_kms->mdss = msm_mdss_get_mdss_data(dpu_kms->pdev->dev.parent); 1176 if (IS_ERR(dpu_kms->mdss)) { 1177 rc = PTR_ERR(dpu_kms->mdss); 1178 DPU_ERROR("failed to get MDSS data: %d\n", rc); 1179 goto err_pm_put; 1180 } 1181 1182 if (!dpu_kms->mdss) { 1183 rc = -EINVAL; 1184 DPU_ERROR("NULL MDSS data\n"); 1185 goto err_pm_put; 1186 } 1187 1188 rc = dpu_rm_init(dev, &dpu_kms->rm, dpu_kms->catalog, dpu_kms->mdss, dpu_kms->mmio); 1189 if (rc) { 1190 DPU_ERROR("rm init failed: %d\n", rc); 1191 goto err_pm_put; 1192 } 1193 1194 dpu_kms->hw_mdp = dpu_hw_mdptop_init(dev, 1195 dpu_kms->catalog->mdp, 1196 dpu_kms->mmio, 1197 dpu_kms->catalog->mdss_ver); 1198 if (IS_ERR(dpu_kms->hw_mdp)) { 1199 rc = PTR_ERR(dpu_kms->hw_mdp); 1200 DPU_ERROR("failed to get hw_mdp: %d\n", rc); 1201 dpu_kms->hw_mdp = NULL; 1202 goto err_pm_put; 1203 } 1204 1205 for (i = 0; i < dpu_kms->catalog->vbif_count; i++) { 1206 struct dpu_hw_vbif *hw; 1207 const struct dpu_vbif_cfg *vbif = &dpu_kms->catalog->vbif[i]; 1208 1209 hw = dpu_hw_vbif_init(dev, vbif, dpu_kms->vbif[vbif->id]); 1210 if (IS_ERR(hw)) { 1211 rc = PTR_ERR(hw); 1212 DPU_ERROR("failed to init vbif %d: %d\n", vbif->id, rc); 1213 goto err_pm_put; 1214 } 1215 1216 dpu_kms->hw_vbif[vbif->id] = hw; 1217 } 1218 1219 /* TODO: use the same max_freq as in dpu_kms_hw_init */ 1220 max_core_clk_rate = dpu_kms_get_clk_rate(dpu_kms, "core"); 1221 if (!max_core_clk_rate) { 1222 DPU_DEBUG("max core clk rate not determined, using default\n"); 1223 max_core_clk_rate = DPU_PERF_DEFAULT_MAX_CORE_CLK_RATE; 1224 } 1225 1226 rc = dpu_core_perf_init(&dpu_kms->perf, dpu_kms->catalog->perf, max_core_clk_rate); 1227 if (rc) { 1228 DPU_ERROR("failed to init perf %d\n", rc); 1229 goto err_pm_put; 1230 } 1231 1232 /* 1233 * We need to program DP <-> PHY relationship only for SC8180X since it 1234 * has fewer DP controllers than DP PHYs. 1235 * If any other platform requires the same kind of programming, or if 1236 * the INTF <->DP relationship isn't static anymore, this needs to be 1237 * configured through the DT. 1238 */ 1239 if (of_device_is_compatible(dpu_kms->pdev->dev.of_node, "qcom,sc8180x-dpu")) 1240 dpu_kms->hw_mdp->ops.dp_phy_intf_sel(dpu_kms->hw_mdp, (unsigned int[]){ 1, 2, }); 1241 1242 dpu_kms->hw_intr = dpu_hw_intr_init(dev, dpu_kms->mmio, dpu_kms->catalog); 1243 if (IS_ERR(dpu_kms->hw_intr)) { 1244 rc = PTR_ERR(dpu_kms->hw_intr); 1245 DPU_ERROR("hw_intr init failed: %d\n", rc); 1246 dpu_kms->hw_intr = NULL; 1247 goto err_pm_put; 1248 } 1249 1250 dev->mode_config.min_width = 0; 1251 dev->mode_config.min_height = 0; 1252 1253 dev->mode_config.max_width = DPU_MAX_IMG_WIDTH; 1254 dev->mode_config.max_height = DPU_MAX_IMG_HEIGHT; 1255 1256 dev->max_vblank_count = 0xffffffff; 1257 /* Disable vblank irqs aggressively for power-saving */ 1258 dev->vblank_disable_immediate = true; 1259 1260 /* 1261 * _dpu_kms_drm_obj_init should create the DRM related objects 1262 * i.e. CRTCs, planes, encoders, connectors and so forth 1263 */ 1264 rc = _dpu_kms_drm_obj_init(dpu_kms); 1265 if (rc) { 1266 DPU_ERROR("modeset init failed: %d\n", rc); 1267 goto err_pm_put; 1268 } 1269 1270 dpu_vbif_init_memtypes(dpu_kms); 1271 1272 pm_runtime_put_sync(&dpu_kms->pdev->dev); 1273 1274 return 0; 1275 1276 err_pm_put: 1277 pm_runtime_put_sync(&dpu_kms->pdev->dev); 1278 error: 1279 _dpu_kms_hw_destroy(dpu_kms); 1280 1281 return rc; 1282 } 1283 1284 static int dpu_kms_init(struct drm_device *ddev) 1285 { 1286 struct msm_drm_private *priv = ddev->dev_private; 1287 struct device *dev = ddev->dev; 1288 struct platform_device *pdev = to_platform_device(dev); 1289 struct dpu_kms *dpu_kms = to_dpu_kms(priv->kms); 1290 struct dev_pm_opp *opp; 1291 int ret = 0; 1292 unsigned long max_freq = ULONG_MAX; 1293 1294 opp = dev_pm_opp_find_freq_floor(dev, &max_freq); 1295 if (!IS_ERR(opp)) 1296 dev_pm_opp_put(opp); 1297 1298 dev_pm_opp_set_rate(dev, max_freq); 1299 1300 ret = msm_kms_init(&dpu_kms->base, &kms_funcs); 1301 if (ret) { 1302 DPU_ERROR("failed to init kms, ret=%d\n", ret); 1303 return ret; 1304 } 1305 dpu_kms->dev = ddev; 1306 1307 pm_runtime_enable(&pdev->dev); 1308 dpu_kms->rpm_enabled = true; 1309 1310 return 0; 1311 } 1312 1313 static int dpu_kms_mmap_mdp5(struct dpu_kms *dpu_kms) 1314 { 1315 struct platform_device *pdev = dpu_kms->pdev; 1316 struct platform_device *mdss_dev; 1317 int ret; 1318 1319 if (!dev_is_platform(dpu_kms->pdev->dev.parent)) 1320 return -EINVAL; 1321 1322 mdss_dev = to_platform_device(dpu_kms->pdev->dev.parent); 1323 1324 dpu_kms->mmio = msm_ioremap(pdev, "mdp_phys"); 1325 if (IS_ERR(dpu_kms->mmio)) { 1326 ret = PTR_ERR(dpu_kms->mmio); 1327 DPU_ERROR("mdp register memory map failed: %d\n", ret); 1328 dpu_kms->mmio = NULL; 1329 return ret; 1330 } 1331 DRM_DEBUG("mapped dpu address space @%pK\n", dpu_kms->mmio); 1332 1333 dpu_kms->vbif[VBIF_RT] = msm_ioremap_mdss(mdss_dev, 1334 dpu_kms->pdev, 1335 "vbif_phys"); 1336 if (IS_ERR(dpu_kms->vbif[VBIF_RT])) { 1337 ret = PTR_ERR(dpu_kms->vbif[VBIF_RT]); 1338 DPU_ERROR("vbif register memory map failed: %d\n", ret); 1339 dpu_kms->vbif[VBIF_RT] = NULL; 1340 return ret; 1341 } 1342 1343 dpu_kms->vbif[VBIF_NRT] = msm_ioremap_mdss(mdss_dev, 1344 dpu_kms->pdev, 1345 "vbif_nrt_phys"); 1346 if (IS_ERR(dpu_kms->vbif[VBIF_NRT])) { 1347 dpu_kms->vbif[VBIF_NRT] = NULL; 1348 DPU_DEBUG("VBIF NRT is not defined"); 1349 } 1350 1351 return 0; 1352 } 1353 1354 static int dpu_kms_mmap_dpu(struct dpu_kms *dpu_kms) 1355 { 1356 struct platform_device *pdev = dpu_kms->pdev; 1357 int ret; 1358 1359 dpu_kms->mmio = msm_ioremap(pdev, "mdp"); 1360 if (IS_ERR(dpu_kms->mmio)) { 1361 ret = PTR_ERR(dpu_kms->mmio); 1362 DPU_ERROR("mdp register memory map failed: %d\n", ret); 1363 dpu_kms->mmio = NULL; 1364 return ret; 1365 } 1366 DRM_DEBUG("mapped dpu address space @%pK\n", dpu_kms->mmio); 1367 1368 dpu_kms->vbif[VBIF_RT] = msm_ioremap(pdev, "vbif"); 1369 if (IS_ERR(dpu_kms->vbif[VBIF_RT])) { 1370 ret = PTR_ERR(dpu_kms->vbif[VBIF_RT]); 1371 DPU_ERROR("vbif register memory map failed: %d\n", ret); 1372 dpu_kms->vbif[VBIF_RT] = NULL; 1373 return ret; 1374 } 1375 1376 dpu_kms->vbif[VBIF_NRT] = msm_ioremap_quiet(pdev, "vbif_nrt"); 1377 if (IS_ERR(dpu_kms->vbif[VBIF_NRT])) { 1378 dpu_kms->vbif[VBIF_NRT] = NULL; 1379 DPU_DEBUG("VBIF NRT is not defined"); 1380 } 1381 1382 return 0; 1383 } 1384 1385 static int dpu_dev_probe(struct platform_device *pdev) 1386 { 1387 struct device *dev = &pdev->dev; 1388 struct dpu_kms *dpu_kms; 1389 int irq; 1390 int ret = 0; 1391 1392 if (!msm_disp_drv_should_bind(&pdev->dev, true)) 1393 return -ENODEV; 1394 1395 dpu_kms = devm_kzalloc(dev, sizeof(*dpu_kms), GFP_KERNEL); 1396 if (!dpu_kms) 1397 return -ENOMEM; 1398 1399 dpu_kms->pdev = pdev; 1400 1401 ret = devm_pm_opp_set_clkname(dev, "core"); 1402 if (ret) 1403 return ret; 1404 /* OPP table is optional */ 1405 ret = devm_pm_opp_of_add_table(dev); 1406 if (ret && ret != -ENODEV) 1407 return dev_err_probe(dev, ret, "invalid OPP table in device tree\n"); 1408 1409 ret = devm_clk_bulk_get_all(&pdev->dev, &dpu_kms->clocks); 1410 if (ret < 0) 1411 return dev_err_probe(dev, ret, "failed to parse clocks\n"); 1412 1413 dpu_kms->num_clocks = ret; 1414 1415 irq = platform_get_irq(pdev, 0); 1416 if (irq < 0) 1417 return dev_err_probe(dev, irq, "failed to get irq\n"); 1418 1419 dpu_kms->base.irq = irq; 1420 1421 if (of_device_is_compatible(dpu_kms->pdev->dev.of_node, "qcom,mdp5")) 1422 ret = dpu_kms_mmap_mdp5(dpu_kms); 1423 else 1424 ret = dpu_kms_mmap_dpu(dpu_kms); 1425 if (ret) 1426 return ret; 1427 1428 ret = dpu_kms_parse_data_bus_icc_path(dpu_kms); 1429 if (ret) 1430 return ret; 1431 1432 return msm_drv_probe(&pdev->dev, dpu_kms_init, &dpu_kms->base); 1433 } 1434 1435 static void dpu_dev_remove(struct platform_device *pdev) 1436 { 1437 component_master_del(&pdev->dev, &msm_drm_ops); 1438 } 1439 1440 static int __maybe_unused dpu_runtime_suspend(struct device *dev) 1441 { 1442 int i; 1443 struct platform_device *pdev = to_platform_device(dev); 1444 struct msm_drm_private *priv = platform_get_drvdata(pdev); 1445 struct dpu_kms *dpu_kms = to_dpu_kms(priv->kms); 1446 1447 /* Drop the performance state vote */ 1448 dev_pm_opp_set_rate(dev, 0); 1449 clk_bulk_disable_unprepare(dpu_kms->num_clocks, dpu_kms->clocks); 1450 1451 for (i = 0; i < dpu_kms->num_paths; i++) 1452 icc_set_bw(dpu_kms->path[i], 0, 0); 1453 1454 return 0; 1455 } 1456 1457 static int __maybe_unused dpu_runtime_resume(struct device *dev) 1458 { 1459 int rc = -1; 1460 struct platform_device *pdev = to_platform_device(dev); 1461 struct msm_drm_private *priv = platform_get_drvdata(pdev); 1462 struct dpu_kms *dpu_kms = to_dpu_kms(priv->kms); 1463 struct drm_encoder *encoder; 1464 struct drm_device *ddev; 1465 1466 ddev = dpu_kms->dev; 1467 1468 rc = clk_bulk_prepare_enable(dpu_kms->num_clocks, dpu_kms->clocks); 1469 if (rc) { 1470 DPU_ERROR("clock enable failed rc:%d\n", rc); 1471 return rc; 1472 } 1473 1474 dpu_vbif_init_memtypes(dpu_kms); 1475 1476 drm_for_each_encoder(encoder, ddev) 1477 dpu_encoder_virt_runtime_resume(encoder); 1478 1479 return rc; 1480 } 1481 1482 static const struct dev_pm_ops dpu_pm_ops = { 1483 SET_RUNTIME_PM_OPS(dpu_runtime_suspend, dpu_runtime_resume, NULL) 1484 SET_SYSTEM_SLEEP_PM_OPS(pm_runtime_force_suspend, 1485 pm_runtime_force_resume) 1486 .prepare = msm_kms_pm_prepare, 1487 .complete = msm_kms_pm_complete, 1488 }; 1489 1490 static const struct of_device_id dpu_dt_match[] = { 1491 { .compatible = "qcom,msm8917-mdp5", .data = &dpu_msm8917_cfg, }, 1492 { .compatible = "qcom,msm8937-mdp5", .data = &dpu_msm8937_cfg, }, 1493 { .compatible = "qcom,msm8953-mdp5", .data = &dpu_msm8953_cfg, }, 1494 { .compatible = "qcom,msm8996-mdp5", .data = &dpu_msm8996_cfg, }, 1495 { .compatible = "qcom,msm8998-dpu", .data = &dpu_msm8998_cfg, }, 1496 { .compatible = "qcom,qcm2290-dpu", .data = &dpu_qcm2290_cfg, }, 1497 { .compatible = "qcom,sa8775p-dpu", .data = &dpu_sa8775p_cfg, }, 1498 { .compatible = "qcom,sdm630-mdp5", .data = &dpu_sdm630_cfg, }, 1499 { .compatible = "qcom,sdm660-mdp5", .data = &dpu_sdm660_cfg, }, 1500 { .compatible = "qcom,sdm670-dpu", .data = &dpu_sdm670_cfg, }, 1501 { .compatible = "qcom,sdm845-dpu", .data = &dpu_sdm845_cfg, }, 1502 { .compatible = "qcom,sc7180-dpu", .data = &dpu_sc7180_cfg, }, 1503 { .compatible = "qcom,sc7280-dpu", .data = &dpu_sc7280_cfg, }, 1504 { .compatible = "qcom,sc8180x-dpu", .data = &dpu_sc8180x_cfg, }, 1505 { .compatible = "qcom,sc8280xp-dpu", .data = &dpu_sc8280xp_cfg, }, 1506 { .compatible = "qcom,sm6115-dpu", .data = &dpu_sm6115_cfg, }, 1507 { .compatible = "qcom,sm6125-dpu", .data = &dpu_sm6125_cfg, }, 1508 { .compatible = "qcom,sm6150-dpu", .data = &dpu_sm6150_cfg, }, 1509 { .compatible = "qcom,sm6350-dpu", .data = &dpu_sm6350_cfg, }, 1510 { .compatible = "qcom,sm6375-dpu", .data = &dpu_sm6375_cfg, }, 1511 { .compatible = "qcom,sm7150-dpu", .data = &dpu_sm7150_cfg, }, 1512 { .compatible = "qcom,sm8150-dpu", .data = &dpu_sm8150_cfg, }, 1513 { .compatible = "qcom,sm8250-dpu", .data = &dpu_sm8250_cfg, }, 1514 { .compatible = "qcom,sm8350-dpu", .data = &dpu_sm8350_cfg, }, 1515 { .compatible = "qcom,sm8450-dpu", .data = &dpu_sm8450_cfg, }, 1516 { .compatible = "qcom,sm8550-dpu", .data = &dpu_sm8550_cfg, }, 1517 { .compatible = "qcom,sm8650-dpu", .data = &dpu_sm8650_cfg, }, 1518 { .compatible = "qcom,x1e80100-dpu", .data = &dpu_x1e80100_cfg, }, 1519 {} 1520 }; 1521 MODULE_DEVICE_TABLE(of, dpu_dt_match); 1522 1523 static struct platform_driver dpu_driver = { 1524 .probe = dpu_dev_probe, 1525 .remove = dpu_dev_remove, 1526 .shutdown = msm_kms_shutdown, 1527 .driver = { 1528 .name = "msm_dpu", 1529 .of_match_table = dpu_dt_match, 1530 .pm = &dpu_pm_ops, 1531 }, 1532 }; 1533 1534 void __init msm_dpu_register(void) 1535 { 1536 platform_driver_register(&dpu_driver); 1537 } 1538 1539 void __exit msm_dpu_unregister(void) 1540 { 1541 platform_driver_unregister(&dpu_driver); 1542 } 1543