xref: /linux/drivers/gpu/drm/msm/disp/dpu1/dpu_kms.c (revision ab475966455ce285c2c9978a3e3bfe97d75ff8d4)
1 // SPDX-License-Identifier: GPL-2.0-only
2 /*
3  * Copyright (C) 2013 Red Hat
4  * Copyright (c) 2014-2018, The Linux Foundation. All rights reserved.
5  * Copyright (c) 2022 Qualcomm Innovation Center, Inc. All rights reserved.
6  *
7  * Author: Rob Clark <robdclark@gmail.com>
8  */
9 
10 #define pr_fmt(fmt)	"[drm:%s:%d] " fmt, __func__, __LINE__
11 
12 #include <linux/debugfs.h>
13 #include <linux/dma-buf.h>
14 #include <linux/of_irq.h>
15 #include <linux/pm_opp.h>
16 
17 #include <drm/drm_crtc.h>
18 #include <drm/drm_file.h>
19 #include <drm/drm_framebuffer.h>
20 #include <drm/drm_vblank.h>
21 #include <drm/drm_writeback.h>
22 
23 #include "msm_drv.h"
24 #include "msm_mmu.h"
25 #include "msm_mdss.h"
26 #include "msm_gem.h"
27 #include "disp/msm_disp_snapshot.h"
28 
29 #include "dpu_core_irq.h"
30 #include "dpu_crtc.h"
31 #include "dpu_encoder.h"
32 #include "dpu_formats.h"
33 #include "dpu_hw_vbif.h"
34 #include "dpu_kms.h"
35 #include "dpu_plane.h"
36 #include "dpu_vbif.h"
37 #include "dpu_writeback.h"
38 
39 #define CREATE_TRACE_POINTS
40 #include "dpu_trace.h"
41 
42 /*
43  * To enable overall DRM driver logging
44  * # echo 0x2 > /sys/module/drm/parameters/debug
45  *
46  * To enable DRM driver h/w logging
47  * # echo <mask> > /sys/kernel/debug/dri/0/debug/hw_log_mask
48  *
49  * See dpu_hw_mdss.h for h/w logging mask definitions (search for DPU_DBG_MASK_)
50  */
51 #define DPU_DEBUGFS_DIR "msm_dpu"
52 #define DPU_DEBUGFS_HWMASKNAME "hw_log_mask"
53 
54 static int dpu_kms_hw_init(struct msm_kms *kms);
55 static void _dpu_kms_mmu_destroy(struct dpu_kms *dpu_kms);
56 
57 #ifdef CONFIG_DEBUG_FS
58 static int _dpu_danger_signal_status(struct seq_file *s,
59 		bool danger_status)
60 {
61 	struct dpu_danger_safe_status status;
62 	struct dpu_kms *kms = s->private;
63 	int i;
64 
65 	if (!kms->hw_mdp) {
66 		DPU_ERROR("invalid arg(s)\n");
67 		return 0;
68 	}
69 
70 	memset(&status, 0, sizeof(struct dpu_danger_safe_status));
71 
72 	pm_runtime_get_sync(&kms->pdev->dev);
73 	if (danger_status) {
74 		seq_puts(s, "\nDanger signal status:\n");
75 		if (kms->hw_mdp->ops.get_danger_status)
76 			kms->hw_mdp->ops.get_danger_status(kms->hw_mdp,
77 					&status);
78 	} else {
79 		seq_puts(s, "\nSafe signal status:\n");
80 		if (kms->hw_mdp->ops.get_safe_status)
81 			kms->hw_mdp->ops.get_safe_status(kms->hw_mdp,
82 					&status);
83 	}
84 	pm_runtime_put_sync(&kms->pdev->dev);
85 
86 	seq_printf(s, "MDP     :  0x%x\n", status.mdp);
87 
88 	for (i = SSPP_VIG0; i < SSPP_MAX; i++)
89 		seq_printf(s, "SSPP%d   :  0x%x  \n", i - SSPP_VIG0,
90 				status.sspp[i]);
91 	seq_puts(s, "\n");
92 
93 	return 0;
94 }
95 
96 static int dpu_debugfs_danger_stats_show(struct seq_file *s, void *v)
97 {
98 	return _dpu_danger_signal_status(s, true);
99 }
100 DEFINE_SHOW_ATTRIBUTE(dpu_debugfs_danger_stats);
101 
102 static int dpu_debugfs_safe_stats_show(struct seq_file *s, void *v)
103 {
104 	return _dpu_danger_signal_status(s, false);
105 }
106 DEFINE_SHOW_ATTRIBUTE(dpu_debugfs_safe_stats);
107 
108 static ssize_t _dpu_plane_danger_read(struct file *file,
109 			char __user *buff, size_t count, loff_t *ppos)
110 {
111 	struct dpu_kms *kms = file->private_data;
112 	int len;
113 	char buf[40];
114 
115 	len = scnprintf(buf, sizeof(buf), "%d\n", !kms->has_danger_ctrl);
116 
117 	return simple_read_from_buffer(buff, count, ppos, buf, len);
118 }
119 
120 static void _dpu_plane_set_danger_state(struct dpu_kms *kms, bool enable)
121 {
122 	struct drm_plane *plane;
123 
124 	drm_for_each_plane(plane, kms->dev) {
125 		if (plane->fb && plane->state) {
126 			dpu_plane_danger_signal_ctrl(plane, enable);
127 			DPU_DEBUG("plane:%d img:%dx%d ",
128 				plane->base.id, plane->fb->width,
129 				plane->fb->height);
130 			DPU_DEBUG("src[%d,%d,%d,%d] dst[%d,%d,%d,%d]\n",
131 				plane->state->src_x >> 16,
132 				plane->state->src_y >> 16,
133 				plane->state->src_w >> 16,
134 				plane->state->src_h >> 16,
135 				plane->state->crtc_x, plane->state->crtc_y,
136 				plane->state->crtc_w, plane->state->crtc_h);
137 		} else {
138 			DPU_DEBUG("Inactive plane:%d\n", plane->base.id);
139 		}
140 	}
141 }
142 
143 static ssize_t _dpu_plane_danger_write(struct file *file,
144 		    const char __user *user_buf, size_t count, loff_t *ppos)
145 {
146 	struct dpu_kms *kms = file->private_data;
147 	int disable_panic;
148 	int ret;
149 
150 	ret = kstrtouint_from_user(user_buf, count, 0, &disable_panic);
151 	if (ret)
152 		return ret;
153 
154 	if (disable_panic) {
155 		/* Disable panic signal for all active pipes */
156 		DPU_DEBUG("Disabling danger:\n");
157 		_dpu_plane_set_danger_state(kms, false);
158 		kms->has_danger_ctrl = false;
159 	} else {
160 		/* Enable panic signal for all active pipes */
161 		DPU_DEBUG("Enabling danger:\n");
162 		kms->has_danger_ctrl = true;
163 		_dpu_plane_set_danger_state(kms, true);
164 	}
165 
166 	return count;
167 }
168 
169 static const struct file_operations dpu_plane_danger_enable = {
170 	.open = simple_open,
171 	.read = _dpu_plane_danger_read,
172 	.write = _dpu_plane_danger_write,
173 };
174 
175 static void dpu_debugfs_danger_init(struct dpu_kms *dpu_kms,
176 		struct dentry *parent)
177 {
178 	struct dentry *entry = debugfs_create_dir("danger", parent);
179 
180 	debugfs_create_file("danger_status", 0600, entry,
181 			dpu_kms, &dpu_debugfs_danger_stats_fops);
182 	debugfs_create_file("safe_status", 0600, entry,
183 			dpu_kms, &dpu_debugfs_safe_stats_fops);
184 	debugfs_create_file("disable_danger", 0600, entry,
185 			dpu_kms, &dpu_plane_danger_enable);
186 
187 }
188 
189 /*
190  * Companion structure for dpu_debugfs_create_regset32.
191  */
192 struct dpu_debugfs_regset32 {
193 	uint32_t offset;
194 	uint32_t blk_len;
195 	struct dpu_kms *dpu_kms;
196 };
197 
198 static int dpu_regset32_show(struct seq_file *s, void *data)
199 {
200 	struct dpu_debugfs_regset32 *regset = s->private;
201 	struct dpu_kms *dpu_kms = regset->dpu_kms;
202 	void __iomem *base;
203 	uint32_t i, addr;
204 
205 	if (!dpu_kms->mmio)
206 		return 0;
207 
208 	base = dpu_kms->mmio + regset->offset;
209 
210 	/* insert padding spaces, if needed */
211 	if (regset->offset & 0xF) {
212 		seq_printf(s, "[%x]", regset->offset & ~0xF);
213 		for (i = 0; i < (regset->offset & 0xF); i += 4)
214 			seq_puts(s, "         ");
215 	}
216 
217 	pm_runtime_get_sync(&dpu_kms->pdev->dev);
218 
219 	/* main register output */
220 	for (i = 0; i < regset->blk_len; i += 4) {
221 		addr = regset->offset + i;
222 		if ((addr & 0xF) == 0x0)
223 			seq_printf(s, i ? "\n[%x]" : "[%x]", addr);
224 		seq_printf(s, " %08x", readl_relaxed(base + i));
225 	}
226 	seq_puts(s, "\n");
227 	pm_runtime_put_sync(&dpu_kms->pdev->dev);
228 
229 	return 0;
230 }
231 DEFINE_SHOW_ATTRIBUTE(dpu_regset32);
232 
233 void dpu_debugfs_create_regset32(const char *name, umode_t mode,
234 		void *parent,
235 		uint32_t offset, uint32_t length, struct dpu_kms *dpu_kms)
236 {
237 	struct dpu_debugfs_regset32 *regset;
238 
239 	if (WARN_ON(!name || !dpu_kms || !length))
240 		return;
241 
242 	regset = devm_kzalloc(&dpu_kms->pdev->dev, sizeof(*regset), GFP_KERNEL);
243 	if (!regset)
244 		return;
245 
246 	/* make sure offset is a multiple of 4 */
247 	regset->offset = round_down(offset, 4);
248 	regset->blk_len = length;
249 	regset->dpu_kms = dpu_kms;
250 
251 	debugfs_create_file(name, mode, parent, regset, &dpu_regset32_fops);
252 }
253 
254 static void dpu_debugfs_sspp_init(struct dpu_kms *dpu_kms, struct dentry *debugfs_root)
255 {
256 	struct dentry *entry = debugfs_create_dir("sspp", debugfs_root);
257 	int i;
258 
259 	if (IS_ERR(entry))
260 		return;
261 
262 	for (i = SSPP_NONE; i < SSPP_MAX; i++) {
263 		struct dpu_hw_sspp *hw = dpu_rm_get_sspp(&dpu_kms->rm, i);
264 
265 		if (!hw)
266 			continue;
267 
268 		_dpu_hw_sspp_init_debugfs(hw, dpu_kms, entry);
269 	}
270 }
271 
272 static int dpu_kms_debugfs_init(struct msm_kms *kms, struct drm_minor *minor)
273 {
274 	struct dpu_kms *dpu_kms = to_dpu_kms(kms);
275 	void *p = dpu_hw_util_get_log_mask_ptr();
276 	struct dentry *entry;
277 	struct drm_device *dev;
278 	struct msm_drm_private *priv;
279 	int i;
280 
281 	if (!p)
282 		return -EINVAL;
283 
284 	/* Only create a set of debugfs for the primary node, ignore render nodes */
285 	if (minor->type != DRM_MINOR_PRIMARY)
286 		return 0;
287 
288 	dev = dpu_kms->dev;
289 	priv = dev->dev_private;
290 
291 	entry = debugfs_create_dir("debug", minor->debugfs_root);
292 
293 	debugfs_create_x32(DPU_DEBUGFS_HWMASKNAME, 0600, entry, p);
294 
295 	dpu_debugfs_danger_init(dpu_kms, entry);
296 	dpu_debugfs_vbif_init(dpu_kms, entry);
297 	dpu_debugfs_core_irq_init(dpu_kms, entry);
298 	dpu_debugfs_sspp_init(dpu_kms, entry);
299 
300 	for (i = 0; i < ARRAY_SIZE(priv->dp); i++) {
301 		if (priv->dp[i])
302 			msm_dp_debugfs_init(priv->dp[i], minor);
303 	}
304 
305 	return dpu_core_perf_debugfs_init(dpu_kms, entry);
306 }
307 #endif
308 
309 /* Global/shared object state funcs */
310 
311 /*
312  * This is a helper that returns the private state currently in operation.
313  * Note that this would return the "old_state" if called in the atomic check
314  * path, and the "new_state" after the atomic swap has been done.
315  */
316 struct dpu_global_state *
317 dpu_kms_get_existing_global_state(struct dpu_kms *dpu_kms)
318 {
319 	return to_dpu_global_state(dpu_kms->global_state.state);
320 }
321 
322 /*
323  * This acquires the modeset lock set aside for global state, creates
324  * a new duplicated private object state.
325  */
326 struct dpu_global_state *dpu_kms_get_global_state(struct drm_atomic_state *s)
327 {
328 	struct msm_drm_private *priv = s->dev->dev_private;
329 	struct dpu_kms *dpu_kms = to_dpu_kms(priv->kms);
330 	struct drm_private_state *priv_state;
331 	int ret;
332 
333 	ret = drm_modeset_lock(&dpu_kms->global_state_lock, s->acquire_ctx);
334 	if (ret)
335 		return ERR_PTR(ret);
336 
337 	priv_state = drm_atomic_get_private_obj_state(s,
338 						&dpu_kms->global_state);
339 	if (IS_ERR(priv_state))
340 		return ERR_CAST(priv_state);
341 
342 	return to_dpu_global_state(priv_state);
343 }
344 
345 static struct drm_private_state *
346 dpu_kms_global_duplicate_state(struct drm_private_obj *obj)
347 {
348 	struct dpu_global_state *state;
349 
350 	state = kmemdup(obj->state, sizeof(*state), GFP_KERNEL);
351 	if (!state)
352 		return NULL;
353 
354 	__drm_atomic_helper_private_obj_duplicate_state(obj, &state->base);
355 
356 	return &state->base;
357 }
358 
359 static void dpu_kms_global_destroy_state(struct drm_private_obj *obj,
360 				      struct drm_private_state *state)
361 {
362 	struct dpu_global_state *dpu_state = to_dpu_global_state(state);
363 
364 	kfree(dpu_state);
365 }
366 
367 static const struct drm_private_state_funcs dpu_kms_global_state_funcs = {
368 	.atomic_duplicate_state = dpu_kms_global_duplicate_state,
369 	.atomic_destroy_state = dpu_kms_global_destroy_state,
370 };
371 
372 static int dpu_kms_global_obj_init(struct dpu_kms *dpu_kms)
373 {
374 	struct dpu_global_state *state;
375 
376 	drm_modeset_lock_init(&dpu_kms->global_state_lock);
377 
378 	state = kzalloc(sizeof(*state), GFP_KERNEL);
379 	if (!state)
380 		return -ENOMEM;
381 
382 	drm_atomic_private_obj_init(dpu_kms->dev, &dpu_kms->global_state,
383 				    &state->base,
384 				    &dpu_kms_global_state_funcs);
385 	return 0;
386 }
387 
388 static int dpu_kms_parse_data_bus_icc_path(struct dpu_kms *dpu_kms)
389 {
390 	struct icc_path *path0;
391 	struct icc_path *path1;
392 	struct device *dpu_dev = &dpu_kms->pdev->dev;
393 
394 	path0 = msm_icc_get(dpu_dev, "mdp0-mem");
395 	path1 = msm_icc_get(dpu_dev, "mdp1-mem");
396 
397 	if (IS_ERR_OR_NULL(path0))
398 		return PTR_ERR_OR_ZERO(path0);
399 
400 	dpu_kms->path[0] = path0;
401 	dpu_kms->num_paths = 1;
402 
403 	if (!IS_ERR_OR_NULL(path1)) {
404 		dpu_kms->path[1] = path1;
405 		dpu_kms->num_paths++;
406 	}
407 	return 0;
408 }
409 
410 static int dpu_kms_enable_vblank(struct msm_kms *kms, struct drm_crtc *crtc)
411 {
412 	return dpu_crtc_vblank(crtc, true);
413 }
414 
415 static void dpu_kms_disable_vblank(struct msm_kms *kms, struct drm_crtc *crtc)
416 {
417 	dpu_crtc_vblank(crtc, false);
418 }
419 
420 static void dpu_kms_enable_commit(struct msm_kms *kms)
421 {
422 	struct dpu_kms *dpu_kms = to_dpu_kms(kms);
423 	pm_runtime_get_sync(&dpu_kms->pdev->dev);
424 }
425 
426 static void dpu_kms_disable_commit(struct msm_kms *kms)
427 {
428 	struct dpu_kms *dpu_kms = to_dpu_kms(kms);
429 	pm_runtime_put_sync(&dpu_kms->pdev->dev);
430 }
431 
432 static void dpu_kms_flush_commit(struct msm_kms *kms, unsigned crtc_mask)
433 {
434 	struct dpu_kms *dpu_kms = to_dpu_kms(kms);
435 	struct drm_crtc *crtc;
436 
437 	for_each_crtc_mask(dpu_kms->dev, crtc, crtc_mask) {
438 		if (!crtc->state->active)
439 			continue;
440 
441 		trace_dpu_kms_commit(DRMID(crtc));
442 		dpu_crtc_commit_kickoff(crtc);
443 	}
444 }
445 
446 static void dpu_kms_complete_commit(struct msm_kms *kms, unsigned crtc_mask)
447 {
448 	struct dpu_kms *dpu_kms = to_dpu_kms(kms);
449 	struct drm_crtc *crtc;
450 
451 	DPU_ATRACE_BEGIN("kms_complete_commit");
452 
453 	for_each_crtc_mask(dpu_kms->dev, crtc, crtc_mask)
454 		dpu_crtc_complete_commit(crtc);
455 
456 	DPU_ATRACE_END("kms_complete_commit");
457 }
458 
459 static void dpu_kms_wait_for_commit_done(struct msm_kms *kms,
460 		struct drm_crtc *crtc)
461 {
462 	struct drm_encoder *encoder;
463 	struct drm_device *dev;
464 	int ret;
465 
466 	if (!kms || !crtc || !crtc->state) {
467 		DPU_ERROR("invalid params\n");
468 		return;
469 	}
470 
471 	dev = crtc->dev;
472 
473 	if (!crtc->state->enable) {
474 		DPU_DEBUG("[crtc:%d] not enable\n", crtc->base.id);
475 		return;
476 	}
477 
478 	if (!drm_atomic_crtc_effectively_active(crtc->state)) {
479 		DPU_DEBUG("[crtc:%d] not active\n", crtc->base.id);
480 		return;
481 	}
482 
483 	list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
484 		if (encoder->crtc != crtc)
485 			continue;
486 		/*
487 		 * Wait for post-flush if necessary to delay before
488 		 * plane_cleanup. For example, wait for vsync in case of video
489 		 * mode panels. This may be a no-op for command mode panels.
490 		 */
491 		trace_dpu_kms_wait_for_commit_done(DRMID(crtc));
492 		ret = dpu_encoder_wait_for_event(encoder, MSM_ENC_COMMIT_DONE);
493 		if (ret && ret != -EWOULDBLOCK) {
494 			DPU_ERROR("wait for commit done returned %d\n", ret);
495 			break;
496 		}
497 	}
498 }
499 
500 static void dpu_kms_wait_flush(struct msm_kms *kms, unsigned crtc_mask)
501 {
502 	struct dpu_kms *dpu_kms = to_dpu_kms(kms);
503 	struct drm_crtc *crtc;
504 
505 	for_each_crtc_mask(dpu_kms->dev, crtc, crtc_mask)
506 		dpu_kms_wait_for_commit_done(kms, crtc);
507 }
508 
509 static int _dpu_kms_initialize_dsi(struct drm_device *dev,
510 				    struct msm_drm_private *priv,
511 				    struct dpu_kms *dpu_kms)
512 {
513 	struct drm_encoder *encoder = NULL;
514 	struct msm_display_info info;
515 	int i, rc = 0;
516 
517 	if (!(priv->dsi[0] || priv->dsi[1]))
518 		return rc;
519 
520 	/*
521 	 * We support following confiurations:
522 	 * - Single DSI host (dsi0 or dsi1)
523 	 * - Two independent DSI hosts
524 	 * - Bonded DSI0 and DSI1 hosts
525 	 *
526 	 * TODO: Support swapping DSI0 and DSI1 in the bonded setup.
527 	 */
528 	for (i = 0; i < ARRAY_SIZE(priv->dsi); i++) {
529 		int other = (i + 1) % 2;
530 
531 		if (!priv->dsi[i])
532 			continue;
533 
534 		if (msm_dsi_is_bonded_dsi(priv->dsi[i]) &&
535 		    !msm_dsi_is_master_dsi(priv->dsi[i]))
536 			continue;
537 
538 		memset(&info, 0, sizeof(info));
539 		info.intf_type = INTF_DSI;
540 
541 		info.h_tile_instance[info.num_of_h_tiles++] = i;
542 		if (msm_dsi_is_bonded_dsi(priv->dsi[i]))
543 			info.h_tile_instance[info.num_of_h_tiles++] = other;
544 
545 		info.is_cmd_mode = msm_dsi_is_cmd_mode(priv->dsi[i]);
546 
547 		encoder = dpu_encoder_init(dev, DRM_MODE_ENCODER_DSI, &info);
548 		if (IS_ERR(encoder)) {
549 			DPU_ERROR("encoder init failed for dsi display\n");
550 			return PTR_ERR(encoder);
551 		}
552 
553 		rc = msm_dsi_modeset_init(priv->dsi[i], dev, encoder);
554 		if (rc) {
555 			DPU_ERROR("modeset_init failed for dsi[%d], rc = %d\n",
556 				i, rc);
557 			break;
558 		}
559 
560 		if (msm_dsi_is_bonded_dsi(priv->dsi[i]) && priv->dsi[other]) {
561 			rc = msm_dsi_modeset_init(priv->dsi[other], dev, encoder);
562 			if (rc) {
563 				DPU_ERROR("modeset_init failed for dsi[%d], rc = %d\n",
564 					other, rc);
565 				break;
566 			}
567 		}
568 	}
569 
570 	return rc;
571 }
572 
573 static int _dpu_kms_initialize_displayport(struct drm_device *dev,
574 					    struct msm_drm_private *priv,
575 					    struct dpu_kms *dpu_kms)
576 {
577 	struct drm_encoder *encoder = NULL;
578 	struct msm_display_info info;
579 	int rc;
580 	int i;
581 
582 	for (i = 0; i < ARRAY_SIZE(priv->dp); i++) {
583 		if (!priv->dp[i])
584 			continue;
585 
586 		memset(&info, 0, sizeof(info));
587 		info.num_of_h_tiles = 1;
588 		info.h_tile_instance[0] = i;
589 		info.intf_type = INTF_DP;
590 
591 		encoder = dpu_encoder_init(dev, DRM_MODE_ENCODER_TMDS, &info);
592 		if (IS_ERR(encoder)) {
593 			DPU_ERROR("encoder init failed for dsi display\n");
594 			return PTR_ERR(encoder);
595 		}
596 
597 		rc = msm_dp_modeset_init(priv->dp[i], dev, encoder);
598 		if (rc) {
599 			DPU_ERROR("modeset_init failed for DP, rc = %d\n", rc);
600 			drm_encoder_cleanup(encoder);
601 			return rc;
602 		}
603 	}
604 
605 	return 0;
606 }
607 
608 static int _dpu_kms_initialize_hdmi(struct drm_device *dev,
609 				    struct msm_drm_private *priv,
610 				    struct dpu_kms *dpu_kms)
611 {
612 	struct drm_encoder *encoder = NULL;
613 	struct msm_display_info info;
614 	int rc;
615 
616 	if (!priv->hdmi)
617 		return 0;
618 
619 	memset(&info, 0, sizeof(info));
620 	info.num_of_h_tiles = 1;
621 	info.h_tile_instance[0] = 0;
622 	info.intf_type = INTF_HDMI;
623 
624 	encoder = dpu_encoder_init(dev, DRM_MODE_ENCODER_TMDS, &info);
625 	if (IS_ERR(encoder)) {
626 		DPU_ERROR("encoder init failed for HDMI display\n");
627 		return PTR_ERR(encoder);
628 	}
629 
630 	rc = msm_hdmi_modeset_init(priv->hdmi, dev, encoder);
631 	if (rc) {
632 		DPU_ERROR("modeset_init failed for DP, rc = %d\n", rc);
633 		drm_encoder_cleanup(encoder);
634 		return rc;
635 	}
636 
637 	return 0;
638 }
639 
640 static int _dpu_kms_initialize_writeback(struct drm_device *dev,
641 		struct msm_drm_private *priv, struct dpu_kms *dpu_kms,
642 		const u32 *wb_formats, int n_formats)
643 {
644 	struct drm_encoder *encoder = NULL;
645 	struct msm_display_info info;
646 	int rc;
647 
648 	memset(&info, 0, sizeof(info));
649 
650 	info.num_of_h_tiles = 1;
651 	/* use only WB idx 2 instance for DPU */
652 	info.h_tile_instance[0] = WB_2;
653 	info.intf_type = INTF_WB;
654 
655 	encoder = dpu_encoder_init(dev, DRM_MODE_ENCODER_VIRTUAL, &info);
656 	if (IS_ERR(encoder)) {
657 		DPU_ERROR("encoder init failed for dsi display\n");
658 		return PTR_ERR(encoder);
659 	}
660 
661 	rc = dpu_writeback_init(dev, encoder, wb_formats,
662 			n_formats);
663 	if (rc) {
664 		DPU_ERROR("dpu_writeback_init, rc = %d\n", rc);
665 		drm_encoder_cleanup(encoder);
666 		return rc;
667 	}
668 
669 	return 0;
670 }
671 
672 /**
673  * _dpu_kms_setup_displays - create encoders, bridges and connectors
674  *                           for underlying displays
675  * @dev:        Pointer to drm device structure
676  * @priv:       Pointer to private drm device data
677  * @dpu_kms:    Pointer to dpu kms structure
678  * Returns:     Zero on success
679  */
680 static int _dpu_kms_setup_displays(struct drm_device *dev,
681 				    struct msm_drm_private *priv,
682 				    struct dpu_kms *dpu_kms)
683 {
684 	int rc = 0;
685 	int i;
686 
687 	rc = _dpu_kms_initialize_dsi(dev, priv, dpu_kms);
688 	if (rc) {
689 		DPU_ERROR("initialize_dsi failed, rc = %d\n", rc);
690 		return rc;
691 	}
692 
693 	rc = _dpu_kms_initialize_displayport(dev, priv, dpu_kms);
694 	if (rc) {
695 		DPU_ERROR("initialize_DP failed, rc = %d\n", rc);
696 		return rc;
697 	}
698 
699 	rc = _dpu_kms_initialize_hdmi(dev, priv, dpu_kms);
700 	if (rc) {
701 		DPU_ERROR("initialize HDMI failed, rc = %d\n", rc);
702 		return rc;
703 	}
704 
705 	/* Since WB isn't a driver check the catalog before initializing */
706 	if (dpu_kms->catalog->wb_count) {
707 		for (i = 0; i < dpu_kms->catalog->wb_count; i++) {
708 			if (dpu_kms->catalog->wb[i].id == WB_2) {
709 				rc = _dpu_kms_initialize_writeback(dev, priv, dpu_kms,
710 						dpu_kms->catalog->wb[i].format_list,
711 						dpu_kms->catalog->wb[i].num_formats);
712 				if (rc) {
713 					DPU_ERROR("initialize_WB failed, rc = %d\n", rc);
714 					return rc;
715 				}
716 			}
717 		}
718 	}
719 
720 	return rc;
721 }
722 
723 #define MAX_PLANES 20
724 static int _dpu_kms_drm_obj_init(struct dpu_kms *dpu_kms)
725 {
726 	struct drm_device *dev;
727 	struct drm_plane *primary_planes[MAX_PLANES], *plane;
728 	struct drm_plane *cursor_planes[MAX_PLANES] = { NULL };
729 	struct drm_crtc *crtc;
730 	struct drm_encoder *encoder;
731 	unsigned int num_encoders;
732 
733 	struct msm_drm_private *priv;
734 	const struct dpu_mdss_cfg *catalog;
735 
736 	int primary_planes_idx = 0, cursor_planes_idx = 0, i, ret;
737 	int max_crtc_count;
738 	dev = dpu_kms->dev;
739 	priv = dev->dev_private;
740 	catalog = dpu_kms->catalog;
741 
742 	/*
743 	 * Create encoder and query display drivers to create
744 	 * bridges and connectors
745 	 */
746 	ret = _dpu_kms_setup_displays(dev, priv, dpu_kms);
747 	if (ret)
748 		return ret;
749 
750 	num_encoders = 0;
751 	drm_for_each_encoder(encoder, dev)
752 		num_encoders++;
753 
754 	max_crtc_count = min(catalog->mixer_count, num_encoders);
755 
756 	/* Create the planes, keeping track of one primary/cursor per crtc */
757 	for (i = 0; i < catalog->sspp_count; i++) {
758 		enum drm_plane_type type;
759 
760 		if ((catalog->sspp[i].features & BIT(DPU_SSPP_CURSOR))
761 			&& cursor_planes_idx < max_crtc_count)
762 			type = DRM_PLANE_TYPE_CURSOR;
763 		else if (primary_planes_idx < max_crtc_count)
764 			type = DRM_PLANE_TYPE_PRIMARY;
765 		else
766 			type = DRM_PLANE_TYPE_OVERLAY;
767 
768 		DPU_DEBUG("Create plane type %d with features %lx (cur %lx)\n",
769 			  type, catalog->sspp[i].features,
770 			  catalog->sspp[i].features & BIT(DPU_SSPP_CURSOR));
771 
772 		plane = dpu_plane_init(dev, catalog->sspp[i].id, type,
773 				       (1UL << max_crtc_count) - 1);
774 		if (IS_ERR(plane)) {
775 			DPU_ERROR("dpu_plane_init failed\n");
776 			ret = PTR_ERR(plane);
777 			return ret;
778 		}
779 
780 		if (type == DRM_PLANE_TYPE_CURSOR)
781 			cursor_planes[cursor_planes_idx++] = plane;
782 		else if (type == DRM_PLANE_TYPE_PRIMARY)
783 			primary_planes[primary_planes_idx++] = plane;
784 	}
785 
786 	max_crtc_count = min(max_crtc_count, primary_planes_idx);
787 
788 	/* Create one CRTC per encoder */
789 	for (i = 0; i < max_crtc_count; i++) {
790 		crtc = dpu_crtc_init(dev, primary_planes[i], cursor_planes[i]);
791 		if (IS_ERR(crtc)) {
792 			ret = PTR_ERR(crtc);
793 			return ret;
794 		}
795 		priv->num_crtcs++;
796 	}
797 
798 	/* All CRTCs are compatible with all encoders */
799 	drm_for_each_encoder(encoder, dev)
800 		encoder->possible_crtcs = (1 << priv->num_crtcs) - 1;
801 
802 	return 0;
803 }
804 
805 static void _dpu_kms_hw_destroy(struct dpu_kms *dpu_kms)
806 {
807 	int i;
808 
809 	if (dpu_kms->hw_intr)
810 		dpu_hw_intr_destroy(dpu_kms->hw_intr);
811 	dpu_kms->hw_intr = NULL;
812 
813 	/* safe to call these more than once during shutdown */
814 	_dpu_kms_mmu_destroy(dpu_kms);
815 
816 	if (dpu_kms->catalog) {
817 		for (i = 0; i < ARRAY_SIZE(dpu_kms->hw_vbif); i++) {
818 			if (dpu_kms->hw_vbif[i]) {
819 				dpu_hw_vbif_destroy(dpu_kms->hw_vbif[i]);
820 				dpu_kms->hw_vbif[i] = NULL;
821 			}
822 		}
823 	}
824 
825 	if (dpu_kms->rm_init)
826 		dpu_rm_destroy(&dpu_kms->rm);
827 	dpu_kms->rm_init = false;
828 
829 	dpu_kms->catalog = NULL;
830 
831 	if (dpu_kms->hw_mdp)
832 		dpu_hw_mdp_destroy(dpu_kms->hw_mdp);
833 	dpu_kms->hw_mdp = NULL;
834 }
835 
836 static void dpu_kms_destroy(struct msm_kms *kms)
837 {
838 	struct dpu_kms *dpu_kms;
839 
840 	if (!kms) {
841 		DPU_ERROR("invalid kms\n");
842 		return;
843 	}
844 
845 	dpu_kms = to_dpu_kms(kms);
846 
847 	_dpu_kms_hw_destroy(dpu_kms);
848 
849 	msm_kms_destroy(&dpu_kms->base);
850 
851 	if (dpu_kms->rpm_enabled)
852 		pm_runtime_disable(&dpu_kms->pdev->dev);
853 }
854 
855 static int dpu_irq_postinstall(struct msm_kms *kms)
856 {
857 	struct msm_drm_private *priv;
858 	struct dpu_kms *dpu_kms = to_dpu_kms(kms);
859 	int i;
860 
861 	if (!dpu_kms || !dpu_kms->dev)
862 		return -EINVAL;
863 
864 	priv = dpu_kms->dev->dev_private;
865 	if (!priv)
866 		return -EINVAL;
867 
868 	for (i = 0; i < ARRAY_SIZE(priv->dp); i++)
869 		msm_dp_irq_postinstall(priv->dp[i]);
870 
871 	return 0;
872 }
873 
874 static void dpu_kms_mdp_snapshot(struct msm_disp_state *disp_state, struct msm_kms *kms)
875 {
876 	int i;
877 	struct dpu_kms *dpu_kms;
878 	const struct dpu_mdss_cfg *cat;
879 	void __iomem *base;
880 
881 	dpu_kms = to_dpu_kms(kms);
882 
883 	cat = dpu_kms->catalog;
884 
885 	pm_runtime_get_sync(&dpu_kms->pdev->dev);
886 
887 	/* dump CTL sub-blocks HW regs info */
888 	for (i = 0; i < cat->ctl_count; i++)
889 		msm_disp_snapshot_add_block(disp_state, cat->ctl[i].len,
890 				dpu_kms->mmio + cat->ctl[i].base, cat->ctl[i].name);
891 
892 	/* dump DSPP sub-blocks HW regs info */
893 	for (i = 0; i < cat->dspp_count; i++) {
894 		base = dpu_kms->mmio + cat->dspp[i].base;
895 		msm_disp_snapshot_add_block(disp_state, cat->dspp[i].len, base, cat->dspp[i].name);
896 
897 		if (cat->dspp[i].sblk && cat->dspp[i].sblk->pcc.len > 0)
898 			msm_disp_snapshot_add_block(disp_state, cat->dspp[i].sblk->pcc.len,
899 						    base + cat->dspp[i].sblk->pcc.base, "%s_%s",
900 						    cat->dspp[i].name,
901 						    cat->dspp[i].sblk->pcc.name);
902 	}
903 
904 	/* dump INTF sub-blocks HW regs info */
905 	for (i = 0; i < cat->intf_count; i++)
906 		msm_disp_snapshot_add_block(disp_state, cat->intf[i].len,
907 				dpu_kms->mmio + cat->intf[i].base, cat->intf[i].name);
908 
909 	/* dump PP sub-blocks HW regs info */
910 	for (i = 0; i < cat->pingpong_count; i++) {
911 		base = dpu_kms->mmio + cat->pingpong[i].base;
912 		msm_disp_snapshot_add_block(disp_state, cat->pingpong[i].len, base,
913 					    cat->pingpong[i].name);
914 
915 		/* TE2 sub-block has length of 0, so will not print it */
916 
917 		if (cat->pingpong[i].sblk && cat->pingpong[i].sblk->dither.len > 0)
918 			msm_disp_snapshot_add_block(disp_state, cat->pingpong[i].sblk->dither.len,
919 						    base + cat->pingpong[i].sblk->dither.base,
920 						    "%s_%s", cat->pingpong[i].name,
921 						    cat->pingpong[i].sblk->dither.name);
922 	}
923 
924 	/* dump SSPP sub-blocks HW regs info */
925 	for (i = 0; i < cat->sspp_count; i++) {
926 		base = dpu_kms->mmio + cat->sspp[i].base;
927 		msm_disp_snapshot_add_block(disp_state, cat->sspp[i].len, base, cat->sspp[i].name);
928 
929 		if (cat->sspp[i].sblk && cat->sspp[i].sblk->scaler_blk.len > 0)
930 			msm_disp_snapshot_add_block(disp_state, cat->sspp[i].sblk->scaler_blk.len,
931 						    base + cat->sspp[i].sblk->scaler_blk.base,
932 						    "%s_%s", cat->sspp[i].name,
933 						    cat->sspp[i].sblk->scaler_blk.name);
934 
935 		if (cat->sspp[i].sblk && cat->sspp[i].sblk->csc_blk.len > 0)
936 			msm_disp_snapshot_add_block(disp_state, cat->sspp[i].sblk->csc_blk.len,
937 						    base + cat->sspp[i].sblk->csc_blk.base,
938 						    "%s_%s", cat->sspp[i].name,
939 						    cat->sspp[i].sblk->csc_blk.name);
940 	}
941 
942 	/* dump LM sub-blocks HW regs info */
943 	for (i = 0; i < cat->mixer_count; i++)
944 		msm_disp_snapshot_add_block(disp_state, cat->mixer[i].len,
945 				dpu_kms->mmio + cat->mixer[i].base, cat->mixer[i].name);
946 
947 	/* dump WB sub-blocks HW regs info */
948 	for (i = 0; i < cat->wb_count; i++)
949 		msm_disp_snapshot_add_block(disp_state, cat->wb[i].len,
950 				dpu_kms->mmio + cat->wb[i].base, cat->wb[i].name);
951 
952 	if (cat->mdp[0].features & BIT(DPU_MDP_PERIPH_0_REMOVED)) {
953 		msm_disp_snapshot_add_block(disp_state, MDP_PERIPH_TOP0,
954 				dpu_kms->mmio + cat->mdp[0].base, "top");
955 		msm_disp_snapshot_add_block(disp_state, cat->mdp[0].len - MDP_PERIPH_TOP0_END,
956 				dpu_kms->mmio + cat->mdp[0].base + MDP_PERIPH_TOP0_END, "top_2");
957 	} else {
958 		msm_disp_snapshot_add_block(disp_state, cat->mdp[0].len,
959 				dpu_kms->mmio + cat->mdp[0].base, "top");
960 	}
961 
962 	/* dump DSC sub-blocks HW regs info */
963 	for (i = 0; i < cat->dsc_count; i++) {
964 		base = dpu_kms->mmio + cat->dsc[i].base;
965 		msm_disp_snapshot_add_block(disp_state, cat->dsc[i].len, base, cat->dsc[i].name);
966 
967 		if (cat->dsc[i].features & BIT(DPU_DSC_HW_REV_1_2)) {
968 			struct dpu_dsc_blk enc = cat->dsc[i].sblk->enc;
969 			struct dpu_dsc_blk ctl = cat->dsc[i].sblk->ctl;
970 
971 			msm_disp_snapshot_add_block(disp_state, enc.len, base + enc.base, "%s_%s",
972 						    cat->dsc[i].name, enc.name);
973 			msm_disp_snapshot_add_block(disp_state, ctl.len, base + ctl.base, "%s_%s",
974 						    cat->dsc[i].name, ctl.name);
975 		}
976 	}
977 
978 	pm_runtime_put_sync(&dpu_kms->pdev->dev);
979 }
980 
981 static const struct msm_kms_funcs kms_funcs = {
982 	.hw_init         = dpu_kms_hw_init,
983 	.irq_preinstall  = dpu_core_irq_preinstall,
984 	.irq_postinstall = dpu_irq_postinstall,
985 	.irq_uninstall   = dpu_core_irq_uninstall,
986 	.irq             = dpu_core_irq,
987 	.enable_commit   = dpu_kms_enable_commit,
988 	.disable_commit  = dpu_kms_disable_commit,
989 	.flush_commit    = dpu_kms_flush_commit,
990 	.wait_flush      = dpu_kms_wait_flush,
991 	.complete_commit = dpu_kms_complete_commit,
992 	.enable_vblank   = dpu_kms_enable_vblank,
993 	.disable_vblank  = dpu_kms_disable_vblank,
994 	.check_modified_format = dpu_format_check_modified_format,
995 	.get_format      = dpu_get_msm_format,
996 	.destroy         = dpu_kms_destroy,
997 	.snapshot        = dpu_kms_mdp_snapshot,
998 #ifdef CONFIG_DEBUG_FS
999 	.debugfs_init    = dpu_kms_debugfs_init,
1000 #endif
1001 };
1002 
1003 static void _dpu_kms_mmu_destroy(struct dpu_kms *dpu_kms)
1004 {
1005 	struct msm_mmu *mmu;
1006 
1007 	if (!dpu_kms->base.aspace)
1008 		return;
1009 
1010 	mmu = dpu_kms->base.aspace->mmu;
1011 
1012 	mmu->funcs->detach(mmu);
1013 	msm_gem_address_space_put(dpu_kms->base.aspace);
1014 
1015 	dpu_kms->base.aspace = NULL;
1016 }
1017 
1018 static int _dpu_kms_mmu_init(struct dpu_kms *dpu_kms)
1019 {
1020 	struct msm_gem_address_space *aspace;
1021 
1022 	aspace = msm_kms_init_aspace(dpu_kms->dev);
1023 	if (IS_ERR(aspace))
1024 		return PTR_ERR(aspace);
1025 
1026 	dpu_kms->base.aspace = aspace;
1027 
1028 	return 0;
1029 }
1030 
1031 unsigned long dpu_kms_get_clk_rate(struct dpu_kms *dpu_kms, char *clock_name)
1032 {
1033 	struct clk *clk;
1034 
1035 	clk = msm_clk_bulk_get_clock(dpu_kms->clocks, dpu_kms->num_clocks, clock_name);
1036 	if (!clk)
1037 		return 0;
1038 
1039 	return clk_get_rate(clk);
1040 }
1041 
1042 #define	DPU_PERF_DEFAULT_MAX_CORE_CLK_RATE	412500000
1043 
1044 static int dpu_kms_hw_init(struct msm_kms *kms)
1045 {
1046 	struct dpu_kms *dpu_kms;
1047 	struct drm_device *dev;
1048 	int i, rc = -EINVAL;
1049 	unsigned long max_core_clk_rate;
1050 	u32 core_rev;
1051 
1052 	if (!kms) {
1053 		DPU_ERROR("invalid kms\n");
1054 		return rc;
1055 	}
1056 
1057 	dpu_kms = to_dpu_kms(kms);
1058 	dev = dpu_kms->dev;
1059 
1060 	dev->mode_config.cursor_width = 512;
1061 	dev->mode_config.cursor_height = 512;
1062 
1063 	rc = dpu_kms_global_obj_init(dpu_kms);
1064 	if (rc)
1065 		return rc;
1066 
1067 	atomic_set(&dpu_kms->bandwidth_ref, 0);
1068 
1069 	rc = pm_runtime_resume_and_get(&dpu_kms->pdev->dev);
1070 	if (rc < 0)
1071 		goto error;
1072 
1073 	core_rev = readl_relaxed(dpu_kms->mmio + 0x0);
1074 
1075 	pr_info("dpu hardware revision:0x%x\n", core_rev);
1076 
1077 	dpu_kms->catalog = of_device_get_match_data(dev->dev);
1078 	if (!dpu_kms->catalog) {
1079 		DPU_ERROR("device config not known!\n");
1080 		rc = -EINVAL;
1081 		goto power_error;
1082 	}
1083 
1084 	/*
1085 	 * Now we need to read the HW catalog and initialize resources such as
1086 	 * clocks, regulators, GDSC/MMAGIC, ioremap the register ranges etc
1087 	 */
1088 	rc = _dpu_kms_mmu_init(dpu_kms);
1089 	if (rc) {
1090 		DPU_ERROR("dpu_kms_mmu_init failed: %d\n", rc);
1091 		goto power_error;
1092 	}
1093 
1094 	dpu_kms->mdss = msm_mdss_get_mdss_data(dpu_kms->pdev->dev.parent);
1095 	if (IS_ERR(dpu_kms->mdss)) {
1096 		rc = PTR_ERR(dpu_kms->mdss);
1097 		DPU_ERROR("failed to get MDSS data: %d\n", rc);
1098 		goto power_error;
1099 	}
1100 
1101 	if (!dpu_kms->mdss) {
1102 		rc = -EINVAL;
1103 		DPU_ERROR("NULL MDSS data\n");
1104 		goto power_error;
1105 	}
1106 
1107 	rc = dpu_rm_init(&dpu_kms->rm, dpu_kms->catalog, dpu_kms->mdss, dpu_kms->mmio);
1108 	if (rc) {
1109 		DPU_ERROR("rm init failed: %d\n", rc);
1110 		goto power_error;
1111 	}
1112 
1113 	dpu_kms->rm_init = true;
1114 
1115 	dpu_kms->hw_mdp = dpu_hw_mdptop_init(dpu_kms->catalog->mdp,
1116 					     dpu_kms->mmio,
1117 					     dpu_kms->catalog);
1118 	if (IS_ERR(dpu_kms->hw_mdp)) {
1119 		rc = PTR_ERR(dpu_kms->hw_mdp);
1120 		DPU_ERROR("failed to get hw_mdp: %d\n", rc);
1121 		dpu_kms->hw_mdp = NULL;
1122 		goto power_error;
1123 	}
1124 
1125 	for (i = 0; i < dpu_kms->catalog->vbif_count; i++) {
1126 		struct dpu_hw_vbif *hw;
1127 		const struct dpu_vbif_cfg *vbif = &dpu_kms->catalog->vbif[i];
1128 
1129 		hw = dpu_hw_vbif_init(vbif, dpu_kms->vbif[vbif->id]);
1130 		if (IS_ERR(hw)) {
1131 			rc = PTR_ERR(hw);
1132 			DPU_ERROR("failed to init vbif %d: %d\n", vbif->id, rc);
1133 			goto power_error;
1134 		}
1135 
1136 		dpu_kms->hw_vbif[vbif->id] = hw;
1137 	}
1138 
1139 	/* TODO: use the same max_freq as in dpu_kms_hw_init */
1140 	max_core_clk_rate = dpu_kms_get_clk_rate(dpu_kms, "core");
1141 	if (!max_core_clk_rate) {
1142 		DPU_DEBUG("max core clk rate not determined, using default\n");
1143 		max_core_clk_rate = DPU_PERF_DEFAULT_MAX_CORE_CLK_RATE;
1144 	}
1145 
1146 	rc = dpu_core_perf_init(&dpu_kms->perf, dpu_kms->catalog->perf, max_core_clk_rate);
1147 	if (rc) {
1148 		DPU_ERROR("failed to init perf %d\n", rc);
1149 		goto perf_err;
1150 	}
1151 
1152 	dpu_kms->hw_intr = dpu_hw_intr_init(dpu_kms->mmio, dpu_kms->catalog);
1153 	if (IS_ERR_OR_NULL(dpu_kms->hw_intr)) {
1154 		rc = PTR_ERR(dpu_kms->hw_intr);
1155 		DPU_ERROR("hw_intr init failed: %d\n", rc);
1156 		dpu_kms->hw_intr = NULL;
1157 		goto hw_intr_init_err;
1158 	}
1159 
1160 	dev->mode_config.min_width = 0;
1161 	dev->mode_config.min_height = 0;
1162 
1163 	/*
1164 	 * max crtc width is equal to the max mixer width * 2 and max height is
1165 	 * is 4K
1166 	 */
1167 	dev->mode_config.max_width =
1168 			dpu_kms->catalog->caps->max_mixer_width * 2;
1169 	dev->mode_config.max_height = 4096;
1170 
1171 	dev->max_vblank_count = 0xffffffff;
1172 	/* Disable vblank irqs aggressively for power-saving */
1173 	dev->vblank_disable_immediate = true;
1174 
1175 	/*
1176 	 * _dpu_kms_drm_obj_init should create the DRM related objects
1177 	 * i.e. CRTCs, planes, encoders, connectors and so forth
1178 	 */
1179 	rc = _dpu_kms_drm_obj_init(dpu_kms);
1180 	if (rc) {
1181 		DPU_ERROR("modeset init failed: %d\n", rc);
1182 		goto drm_obj_init_err;
1183 	}
1184 
1185 	dpu_vbif_init_memtypes(dpu_kms);
1186 
1187 	pm_runtime_put_sync(&dpu_kms->pdev->dev);
1188 
1189 	return 0;
1190 
1191 drm_obj_init_err:
1192 hw_intr_init_err:
1193 perf_err:
1194 power_error:
1195 	pm_runtime_put_sync(&dpu_kms->pdev->dev);
1196 error:
1197 	_dpu_kms_hw_destroy(dpu_kms);
1198 
1199 	return rc;
1200 }
1201 
1202 static int dpu_kms_init(struct drm_device *ddev)
1203 {
1204 	struct msm_drm_private *priv = ddev->dev_private;
1205 	struct device *dev = ddev->dev;
1206 	struct platform_device *pdev = to_platform_device(dev);
1207 	struct dpu_kms *dpu_kms = to_dpu_kms(priv->kms);
1208 	struct dev_pm_opp *opp;
1209 	int ret = 0;
1210 	unsigned long max_freq = ULONG_MAX;
1211 
1212 	opp = dev_pm_opp_find_freq_floor(dev, &max_freq);
1213 	if (!IS_ERR(opp))
1214 		dev_pm_opp_put(opp);
1215 
1216 	dev_pm_opp_set_rate(dev, max_freq);
1217 
1218 	ret = msm_kms_init(&dpu_kms->base, &kms_funcs);
1219 	if (ret) {
1220 		DPU_ERROR("failed to init kms, ret=%d\n", ret);
1221 		return ret;
1222 	}
1223 	dpu_kms->dev = ddev;
1224 
1225 	pm_runtime_enable(&pdev->dev);
1226 	dpu_kms->rpm_enabled = true;
1227 
1228 	return 0;
1229 }
1230 
1231 static int dpu_dev_probe(struct platform_device *pdev)
1232 {
1233 	struct device *dev = &pdev->dev;
1234 	struct dpu_kms *dpu_kms;
1235 	int irq;
1236 	int ret = 0;
1237 
1238 	dpu_kms = devm_kzalloc(dev, sizeof(*dpu_kms), GFP_KERNEL);
1239 	if (!dpu_kms)
1240 		return -ENOMEM;
1241 
1242 	dpu_kms->pdev = pdev;
1243 
1244 	ret = devm_pm_opp_set_clkname(dev, "core");
1245 	if (ret)
1246 		return ret;
1247 	/* OPP table is optional */
1248 	ret = devm_pm_opp_of_add_table(dev);
1249 	if (ret && ret != -ENODEV)
1250 		return dev_err_probe(dev, ret, "invalid OPP table in device tree\n");
1251 
1252 	ret = devm_clk_bulk_get_all(&pdev->dev, &dpu_kms->clocks);
1253 	if (ret < 0)
1254 		return dev_err_probe(dev, ret, "failed to parse clocks\n");
1255 
1256 	dpu_kms->num_clocks = ret;
1257 
1258 	irq = platform_get_irq(pdev, 0);
1259 	if (irq < 0)
1260 		return dev_err_probe(dev, irq, "failed to get irq\n");
1261 
1262 	dpu_kms->base.irq = irq;
1263 
1264 	dpu_kms->mmio = msm_ioremap(pdev, "mdp");
1265 	if (IS_ERR(dpu_kms->mmio)) {
1266 		ret = PTR_ERR(dpu_kms->mmio);
1267 		DPU_ERROR("mdp register memory map failed: %d\n", ret);
1268 		dpu_kms->mmio = NULL;
1269 		return ret;
1270 	}
1271 	DRM_DEBUG("mapped dpu address space @%pK\n", dpu_kms->mmio);
1272 
1273 	dpu_kms->vbif[VBIF_RT] = msm_ioremap(pdev, "vbif");
1274 	if (IS_ERR(dpu_kms->vbif[VBIF_RT])) {
1275 		ret = PTR_ERR(dpu_kms->vbif[VBIF_RT]);
1276 		DPU_ERROR("vbif register memory map failed: %d\n", ret);
1277 		dpu_kms->vbif[VBIF_RT] = NULL;
1278 		return ret;
1279 	}
1280 
1281 	dpu_kms->vbif[VBIF_NRT] = msm_ioremap_quiet(pdev, "vbif_nrt");
1282 	if (IS_ERR(dpu_kms->vbif[VBIF_NRT])) {
1283 		dpu_kms->vbif[VBIF_NRT] = NULL;
1284 		DPU_DEBUG("VBIF NRT is not defined");
1285 	}
1286 
1287 	ret = dpu_kms_parse_data_bus_icc_path(dpu_kms);
1288 	if (ret)
1289 		return ret;
1290 
1291 	return msm_drv_probe(&pdev->dev, dpu_kms_init, &dpu_kms->base);
1292 }
1293 
1294 static void dpu_dev_remove(struct platform_device *pdev)
1295 {
1296 	component_master_del(&pdev->dev, &msm_drm_ops);
1297 }
1298 
1299 static int __maybe_unused dpu_runtime_suspend(struct device *dev)
1300 {
1301 	int i;
1302 	struct platform_device *pdev = to_platform_device(dev);
1303 	struct msm_drm_private *priv = platform_get_drvdata(pdev);
1304 	struct dpu_kms *dpu_kms = to_dpu_kms(priv->kms);
1305 
1306 	/* Drop the performance state vote */
1307 	dev_pm_opp_set_rate(dev, 0);
1308 	clk_bulk_disable_unprepare(dpu_kms->num_clocks, dpu_kms->clocks);
1309 
1310 	for (i = 0; i < dpu_kms->num_paths; i++)
1311 		icc_set_bw(dpu_kms->path[i], 0, 0);
1312 
1313 	return 0;
1314 }
1315 
1316 static int __maybe_unused dpu_runtime_resume(struct device *dev)
1317 {
1318 	int rc = -1;
1319 	struct platform_device *pdev = to_platform_device(dev);
1320 	struct msm_drm_private *priv = platform_get_drvdata(pdev);
1321 	struct dpu_kms *dpu_kms = to_dpu_kms(priv->kms);
1322 	struct drm_encoder *encoder;
1323 	struct drm_device *ddev;
1324 
1325 	ddev = dpu_kms->dev;
1326 
1327 	rc = clk_bulk_prepare_enable(dpu_kms->num_clocks, dpu_kms->clocks);
1328 	if (rc) {
1329 		DPU_ERROR("clock enable failed rc:%d\n", rc);
1330 		return rc;
1331 	}
1332 
1333 	dpu_vbif_init_memtypes(dpu_kms);
1334 
1335 	drm_for_each_encoder(encoder, ddev)
1336 		dpu_encoder_virt_runtime_resume(encoder);
1337 
1338 	return rc;
1339 }
1340 
1341 static const struct dev_pm_ops dpu_pm_ops = {
1342 	SET_RUNTIME_PM_OPS(dpu_runtime_suspend, dpu_runtime_resume, NULL)
1343 	SET_SYSTEM_SLEEP_PM_OPS(pm_runtime_force_suspend,
1344 				pm_runtime_force_resume)
1345 	.prepare = msm_kms_pm_prepare,
1346 	.complete = msm_kms_pm_complete,
1347 };
1348 
1349 static const struct of_device_id dpu_dt_match[] = {
1350 	{ .compatible = "qcom,msm8998-dpu", .data = &dpu_msm8998_cfg, },
1351 	{ .compatible = "qcom,qcm2290-dpu", .data = &dpu_qcm2290_cfg, },
1352 	{ .compatible = "qcom,sdm845-dpu", .data = &dpu_sdm845_cfg, },
1353 	{ .compatible = "qcom,sc7180-dpu", .data = &dpu_sc7180_cfg, },
1354 	{ .compatible = "qcom,sc7280-dpu", .data = &dpu_sc7280_cfg, },
1355 	{ .compatible = "qcom,sc8180x-dpu", .data = &dpu_sc8180x_cfg, },
1356 	{ .compatible = "qcom,sc8280xp-dpu", .data = &dpu_sc8280xp_cfg, },
1357 	{ .compatible = "qcom,sm6115-dpu", .data = &dpu_sm6115_cfg, },
1358 	{ .compatible = "qcom,sm6125-dpu", .data = &dpu_sm6125_cfg, },
1359 	{ .compatible = "qcom,sm6350-dpu", .data = &dpu_sm6350_cfg, },
1360 	{ .compatible = "qcom,sm6375-dpu", .data = &dpu_sm6375_cfg, },
1361 	{ .compatible = "qcom,sm8150-dpu", .data = &dpu_sm8150_cfg, },
1362 	{ .compatible = "qcom,sm8250-dpu", .data = &dpu_sm8250_cfg, },
1363 	{ .compatible = "qcom,sm8350-dpu", .data = &dpu_sm8350_cfg, },
1364 	{ .compatible = "qcom,sm8450-dpu", .data = &dpu_sm8450_cfg, },
1365 	{ .compatible = "qcom,sm8550-dpu", .data = &dpu_sm8550_cfg, },
1366 	{}
1367 };
1368 MODULE_DEVICE_TABLE(of, dpu_dt_match);
1369 
1370 static struct platform_driver dpu_driver = {
1371 	.probe = dpu_dev_probe,
1372 	.remove_new = dpu_dev_remove,
1373 	.shutdown = msm_kms_shutdown,
1374 	.driver = {
1375 		.name = "msm_dpu",
1376 		.of_match_table = dpu_dt_match,
1377 		.pm = &dpu_pm_ops,
1378 	},
1379 };
1380 
1381 void __init msm_dpu_register(void)
1382 {
1383 	platform_driver_register(&dpu_driver);
1384 }
1385 
1386 void __exit msm_dpu_unregister(void)
1387 {
1388 	platform_driver_unregister(&dpu_driver);
1389 }
1390