1caab277bSThomas Gleixner // SPDX-License-Identifier: GPL-2.0-only 27198e6b0SRob Clark /* 37198e6b0SRob Clark * Copyright (C) 2013 Red Hat 47198e6b0SRob Clark * Author: Rob Clark <robdclark@gmail.com> 57198e6b0SRob Clark * 691b74e97SAravind Ganesan * Copyright (c) 2014 The Linux Foundation. All rights reserved. 77198e6b0SRob Clark */ 87198e6b0SRob Clark 97198e6b0SRob Clark #include "a3xx_gpu.h" 107198e6b0SRob Clark 117198e6b0SRob Clark #define A3XX_INT0_MASK \ 127198e6b0SRob Clark (A3XX_INT0_RBBM_AHB_ERROR | \ 137198e6b0SRob Clark A3XX_INT0_RBBM_ATB_BUS_OVERFLOW | \ 147198e6b0SRob Clark A3XX_INT0_CP_T0_PACKET_IN_IB | \ 157198e6b0SRob Clark A3XX_INT0_CP_OPCODE_ERROR | \ 167198e6b0SRob Clark A3XX_INT0_CP_RESERVED_BIT_ERROR | \ 177198e6b0SRob Clark A3XX_INT0_CP_HW_FAULT | \ 187198e6b0SRob Clark A3XX_INT0_CP_IB1_INT | \ 197198e6b0SRob Clark A3XX_INT0_CP_IB2_INT | \ 207198e6b0SRob Clark A3XX_INT0_CP_RB_INT | \ 217198e6b0SRob Clark A3XX_INT0_CP_REG_PROTECT_FAULT | \ 227198e6b0SRob Clark A3XX_INT0_CP_AHB_ERROR_HALT | \ 2379d57bf6SBjorn Andersson A3XX_INT0_CACHE_FLUSH_TS | \ 247198e6b0SRob Clark A3XX_INT0_UCHE_OOB_ACCESS) 257198e6b0SRob Clark 263526e9fbSRob Clark extern bool hang_debug; 275b6ef08eSRob Clark 285b6ef08eSRob Clark static void a3xx_dump(struct msm_gpu *gpu); 29e895c7bdSJordan Crouse static bool a3xx_idle(struct msm_gpu *gpu); 305b6ef08eSRob Clark 312fb7487aSJordan Crouse static void a3xx_submit(struct msm_gpu *gpu, struct msm_gem_submit *submit) 322fb7487aSJordan Crouse { 332fb7487aSJordan Crouse struct msm_ringbuffer *ring = submit->ring; 342fb7487aSJordan Crouse unsigned int i; 352fb7487aSJordan Crouse 362fb7487aSJordan Crouse for (i = 0; i < submit->nr_cmds; i++) { 372fb7487aSJordan Crouse switch (submit->cmd[i].type) { 382fb7487aSJordan Crouse case MSM_SUBMIT_CMD_IB_TARGET_BUF: 392fb7487aSJordan Crouse /* ignore IB-targets */ 402fb7487aSJordan Crouse break; 412fb7487aSJordan Crouse case MSM_SUBMIT_CMD_CTX_RESTORE_BUF: 422fb7487aSJordan Crouse /* ignore if there has not been a ctx switch: */ 431d054c9bSRob Clark if (gpu->cur_ctx_seqno == submit->queue->ctx->seqno) 442fb7487aSJordan Crouse break; 452fb7487aSJordan Crouse fallthrough; 462fb7487aSJordan Crouse case MSM_SUBMIT_CMD_BUF: 472fb7487aSJordan Crouse OUT_PKT3(ring, CP_INDIRECT_BUFFER_PFD, 2); 482fb7487aSJordan Crouse OUT_RING(ring, lower_32_bits(submit->cmd[i].iova)); 492fb7487aSJordan Crouse OUT_RING(ring, submit->cmd[i].size); 502fb7487aSJordan Crouse OUT_PKT2(ring); 512fb7487aSJordan Crouse break; 522fb7487aSJordan Crouse } 532fb7487aSJordan Crouse } 542fb7487aSJordan Crouse 552fb7487aSJordan Crouse OUT_PKT0(ring, REG_AXXX_CP_SCRATCH_REG2, 1); 562fb7487aSJordan Crouse OUT_RING(ring, submit->seqno); 572fb7487aSJordan Crouse 582fb7487aSJordan Crouse /* Flush HLSQ lazy updates to make sure there is nothing 592fb7487aSJordan Crouse * pending for indirect loads after the timestamp has 602fb7487aSJordan Crouse * passed: 612fb7487aSJordan Crouse */ 622fb7487aSJordan Crouse OUT_PKT3(ring, CP_EVENT_WRITE, 1); 632fb7487aSJordan Crouse OUT_RING(ring, HLSQ_FLUSH); 642fb7487aSJordan Crouse 652fb7487aSJordan Crouse /* wait for idle before cache flush/interrupt */ 662fb7487aSJordan Crouse OUT_PKT3(ring, CP_WAIT_FOR_IDLE, 1); 672fb7487aSJordan Crouse OUT_RING(ring, 0x00000000); 682fb7487aSJordan Crouse 692fb7487aSJordan Crouse /* BIT(31) of CACHE_FLUSH_TS triggers CACHE_FLUSH_TS IRQ from GPU */ 702fb7487aSJordan Crouse OUT_PKT3(ring, CP_EVENT_WRITE, 3); 7180059b87SRob Clark OUT_RING(ring, CACHE_FLUSH_TS | CP_EVENT_WRITE_0_IRQ); 722fb7487aSJordan Crouse OUT_RING(ring, rbmemptr(ring, fence)); 732fb7487aSJordan Crouse OUT_RING(ring, submit->seqno); 742fb7487aSJordan Crouse 752fb7487aSJordan Crouse #if 0 762fb7487aSJordan Crouse /* Dummy set-constant to trigger context rollover */ 772fb7487aSJordan Crouse OUT_PKT3(ring, CP_SET_CONSTANT, 2); 782fb7487aSJordan Crouse OUT_RING(ring, CP_REG(REG_A3XX_HLSQ_CL_KERNEL_GROUP_X_REG)); 792fb7487aSJordan Crouse OUT_RING(ring, 0x00000000); 802fb7487aSJordan Crouse #endif 812fb7487aSJordan Crouse 822fb7487aSJordan Crouse adreno_flush(gpu, ring, REG_AXXX_CP_RB_WPTR); 832fb7487aSJordan Crouse } 842fb7487aSJordan Crouse 85c4a8d475SJordan Crouse static bool a3xx_me_init(struct msm_gpu *gpu) 867198e6b0SRob Clark { 87f97decacSJordan Crouse struct msm_ringbuffer *ring = gpu->rb[0]; 887198e6b0SRob Clark 897198e6b0SRob Clark OUT_PKT3(ring, CP_ME_INIT, 17); 907198e6b0SRob Clark OUT_RING(ring, 0x000003f7); 917198e6b0SRob Clark OUT_RING(ring, 0x00000000); 927198e6b0SRob Clark OUT_RING(ring, 0x00000000); 937198e6b0SRob Clark OUT_RING(ring, 0x00000000); 947198e6b0SRob Clark OUT_RING(ring, 0x00000080); 957198e6b0SRob Clark OUT_RING(ring, 0x00000100); 967198e6b0SRob Clark OUT_RING(ring, 0x00000180); 977198e6b0SRob Clark OUT_RING(ring, 0x00006600); 987198e6b0SRob Clark OUT_RING(ring, 0x00000150); 997198e6b0SRob Clark OUT_RING(ring, 0x0000014e); 1007198e6b0SRob Clark OUT_RING(ring, 0x00000154); 1017198e6b0SRob Clark OUT_RING(ring, 0x00000001); 1027198e6b0SRob Clark OUT_RING(ring, 0x00000000); 1037198e6b0SRob Clark OUT_RING(ring, 0x00000000); 1047198e6b0SRob Clark OUT_RING(ring, 0x00000000); 1057198e6b0SRob Clark OUT_RING(ring, 0x00000000); 1067198e6b0SRob Clark OUT_RING(ring, 0x00000000); 1077198e6b0SRob Clark 1082fb7487aSJordan Crouse adreno_flush(gpu, ring, REG_AXXX_CP_RB_WPTR); 109e895c7bdSJordan Crouse return a3xx_idle(gpu); 1107198e6b0SRob Clark } 1117198e6b0SRob Clark 1127198e6b0SRob Clark static int a3xx_hw_init(struct msm_gpu *gpu) 1137198e6b0SRob Clark { 1147198e6b0SRob Clark struct adreno_gpu *adreno_gpu = to_adreno_gpu(gpu); 11555459968SRob Clark struct a3xx_gpu *a3xx_gpu = to_a3xx_gpu(adreno_gpu); 1167198e6b0SRob Clark uint32_t *ptr, len; 1177198e6b0SRob Clark int i, ret; 1187198e6b0SRob Clark 1197198e6b0SRob Clark DBG("%s", gpu->name); 1207198e6b0SRob Clark 1217198e6b0SRob Clark if (adreno_is_a305(adreno_gpu)) { 1227198e6b0SRob Clark /* Set up 16 deep read/write request queues: */ 1237198e6b0SRob Clark gpu_write(gpu, REG_A3XX_VBIF_IN_RD_LIM_CONF0, 0x10101010); 1247198e6b0SRob Clark gpu_write(gpu, REG_A3XX_VBIF_IN_RD_LIM_CONF1, 0x10101010); 1257198e6b0SRob Clark gpu_write(gpu, REG_A3XX_VBIF_OUT_RD_LIM_CONF0, 0x10101010); 1267198e6b0SRob Clark gpu_write(gpu, REG_A3XX_VBIF_OUT_WR_LIM_CONF0, 0x10101010); 1277198e6b0SRob Clark gpu_write(gpu, REG_A3XX_VBIF_DDR_OUT_MAX_BURST, 0x0000303); 1287198e6b0SRob Clark gpu_write(gpu, REG_A3XX_VBIF_IN_WR_LIM_CONF0, 0x10101010); 1297198e6b0SRob Clark gpu_write(gpu, REG_A3XX_VBIF_IN_WR_LIM_CONF1, 0x10101010); 1307198e6b0SRob Clark /* Enable WR-REQ: */ 1317198e6b0SRob Clark gpu_write(gpu, REG_A3XX_VBIF_GATE_OFF_WRREQ_EN, 0x0000ff); 1327198e6b0SRob Clark /* Set up round robin arbitration between both AXI ports: */ 1337198e6b0SRob Clark gpu_write(gpu, REG_A3XX_VBIF_ARB_CTL, 0x00000030); 1347198e6b0SRob Clark /* Set up AOOO: */ 1357198e6b0SRob Clark gpu_write(gpu, REG_A3XX_VBIF_OUT_AXI_AOOO_EN, 0x0000003c); 1367198e6b0SRob Clark gpu_write(gpu, REG_A3XX_VBIF_OUT_AXI_AOOO, 0x003c003c); 137de558cd2SRob Clark } else if (adreno_is_a306(adreno_gpu)) { 138de558cd2SRob Clark gpu_write(gpu, REG_A3XX_VBIF_ROUND_ROBIN_QOS_ARB, 0x0003); 139de558cd2SRob Clark gpu_write(gpu, REG_A3XX_VBIF_OUT_RD_LIM_CONF0, 0x0000000a); 140de558cd2SRob Clark gpu_write(gpu, REG_A3XX_VBIF_OUT_WR_LIM_CONF0, 0x0000000a); 1417198e6b0SRob Clark } else if (adreno_is_a320(adreno_gpu)) { 1427198e6b0SRob Clark /* Set up 16 deep read/write request queues: */ 1437198e6b0SRob Clark gpu_write(gpu, REG_A3XX_VBIF_IN_RD_LIM_CONF0, 0x10101010); 1447198e6b0SRob Clark gpu_write(gpu, REG_A3XX_VBIF_IN_RD_LIM_CONF1, 0x10101010); 1457198e6b0SRob Clark gpu_write(gpu, REG_A3XX_VBIF_OUT_RD_LIM_CONF0, 0x10101010); 1467198e6b0SRob Clark gpu_write(gpu, REG_A3XX_VBIF_OUT_WR_LIM_CONF0, 0x10101010); 1477198e6b0SRob Clark gpu_write(gpu, REG_A3XX_VBIF_DDR_OUT_MAX_BURST, 0x0000303); 1487198e6b0SRob Clark gpu_write(gpu, REG_A3XX_VBIF_IN_WR_LIM_CONF0, 0x10101010); 1497198e6b0SRob Clark gpu_write(gpu, REG_A3XX_VBIF_IN_WR_LIM_CONF1, 0x10101010); 1507198e6b0SRob Clark /* Enable WR-REQ: */ 1517198e6b0SRob Clark gpu_write(gpu, REG_A3XX_VBIF_GATE_OFF_WRREQ_EN, 0x0000ff); 1527198e6b0SRob Clark /* Set up round robin arbitration between both AXI ports: */ 1537198e6b0SRob Clark gpu_write(gpu, REG_A3XX_VBIF_ARB_CTL, 0x00000030); 1547198e6b0SRob Clark /* Set up AOOO: */ 1557198e6b0SRob Clark gpu_write(gpu, REG_A3XX_VBIF_OUT_AXI_AOOO_EN, 0x0000003c); 1567198e6b0SRob Clark gpu_write(gpu, REG_A3XX_VBIF_OUT_AXI_AOOO, 0x003c003c); 1577198e6b0SRob Clark /* Enable 1K sort: */ 1587198e6b0SRob Clark gpu_write(gpu, REG_A3XX_VBIF_ABIT_SORT, 0x000000ff); 1597198e6b0SRob Clark gpu_write(gpu, REG_A3XX_VBIF_ABIT_SORT_CONF, 0x000000a4); 1607198e6b0SRob Clark 16155459968SRob Clark } else if (adreno_is_a330v2(adreno_gpu)) { 16255459968SRob Clark /* 16355459968SRob Clark * Most of the VBIF registers on 8974v2 have the correct 16455459968SRob Clark * values at power on, so we won't modify those if we don't 16555459968SRob Clark * need to 16655459968SRob Clark */ 16755459968SRob Clark /* Enable 1k sort: */ 16855459968SRob Clark gpu_write(gpu, REG_A3XX_VBIF_ABIT_SORT, 0x0001003f); 16955459968SRob Clark gpu_write(gpu, REG_A3XX_VBIF_ABIT_SORT_CONF, 0x000000a4); 17055459968SRob Clark /* Enable WR-REQ: */ 17155459968SRob Clark gpu_write(gpu, REG_A3XX_VBIF_GATE_OFF_WRREQ_EN, 0x00003f); 17255459968SRob Clark gpu_write(gpu, REG_A3XX_VBIF_DDR_OUT_MAX_BURST, 0x0000303); 17355459968SRob Clark /* Set up VBIF_ROUND_ROBIN_QOS_ARB: */ 17455459968SRob Clark gpu_write(gpu, REG_A3XX_VBIF_ROUND_ROBIN_QOS_ARB, 0x0003); 17555459968SRob Clark 1767198e6b0SRob Clark } else if (adreno_is_a330(adreno_gpu)) { 1777198e6b0SRob Clark /* Set up 16 deep read/write request queues: */ 1787198e6b0SRob Clark gpu_write(gpu, REG_A3XX_VBIF_IN_RD_LIM_CONF0, 0x18181818); 1797198e6b0SRob Clark gpu_write(gpu, REG_A3XX_VBIF_IN_RD_LIM_CONF1, 0x18181818); 1807198e6b0SRob Clark gpu_write(gpu, REG_A3XX_VBIF_OUT_RD_LIM_CONF0, 0x18181818); 1817198e6b0SRob Clark gpu_write(gpu, REG_A3XX_VBIF_OUT_WR_LIM_CONF0, 0x18181818); 1827198e6b0SRob Clark gpu_write(gpu, REG_A3XX_VBIF_DDR_OUT_MAX_BURST, 0x0000303); 1837198e6b0SRob Clark gpu_write(gpu, REG_A3XX_VBIF_IN_WR_LIM_CONF0, 0x18181818); 1847198e6b0SRob Clark gpu_write(gpu, REG_A3XX_VBIF_IN_WR_LIM_CONF1, 0x18181818); 1857198e6b0SRob Clark /* Enable WR-REQ: */ 1867198e6b0SRob Clark gpu_write(gpu, REG_A3XX_VBIF_GATE_OFF_WRREQ_EN, 0x00003f); 1877198e6b0SRob Clark /* Set up round robin arbitration between both AXI ports: */ 1887198e6b0SRob Clark gpu_write(gpu, REG_A3XX_VBIF_ARB_CTL, 0x00000030); 1897198e6b0SRob Clark /* Set up VBIF_ROUND_ROBIN_QOS_ARB: */ 1907198e6b0SRob Clark gpu_write(gpu, REG_A3XX_VBIF_ROUND_ROBIN_QOS_ARB, 0x0001); 1917198e6b0SRob Clark /* Set up AOOO: */ 19255459968SRob Clark gpu_write(gpu, REG_A3XX_VBIF_OUT_AXI_AOOO_EN, 0x0000003f); 19355459968SRob Clark gpu_write(gpu, REG_A3XX_VBIF_OUT_AXI_AOOO, 0x003f003f); 1947198e6b0SRob Clark /* Enable 1K sort: */ 19555459968SRob Clark gpu_write(gpu, REG_A3XX_VBIF_ABIT_SORT, 0x0001003f); 1967198e6b0SRob Clark gpu_write(gpu, REG_A3XX_VBIF_ABIT_SORT_CONF, 0x000000a4); 1977198e6b0SRob Clark /* Disable VBIF clock gating. This is to enable AXI running 1987198e6b0SRob Clark * higher frequency than GPU: 1997198e6b0SRob Clark */ 2007198e6b0SRob Clark gpu_write(gpu, REG_A3XX_VBIF_CLKON, 0x00000001); 2017198e6b0SRob Clark 2027198e6b0SRob Clark } else { 2037198e6b0SRob Clark BUG(); 2047198e6b0SRob Clark } 2057198e6b0SRob Clark 2067198e6b0SRob Clark /* Make all blocks contribute to the GPU BUSY perf counter: */ 2077198e6b0SRob Clark gpu_write(gpu, REG_A3XX_RBBM_GPU_BUSY_MASKED, 0xffffffff); 2087198e6b0SRob Clark 2097198e6b0SRob Clark /* Tune the hystersis counters for SP and CP idle detection: */ 2107198e6b0SRob Clark gpu_write(gpu, REG_A3XX_RBBM_SP_HYST_CNT, 0x10); 2117198e6b0SRob Clark gpu_write(gpu, REG_A3XX_RBBM_WAIT_IDLE_CLOCKS_CTL, 0x10); 2127198e6b0SRob Clark 2137198e6b0SRob Clark /* Enable the RBBM error reporting bits. This lets us get 2147198e6b0SRob Clark * useful information on failure: 2157198e6b0SRob Clark */ 2167198e6b0SRob Clark gpu_write(gpu, REG_A3XX_RBBM_AHB_CTL0, 0x00000001); 2177198e6b0SRob Clark 2187198e6b0SRob Clark /* Enable AHB error reporting: */ 2197198e6b0SRob Clark gpu_write(gpu, REG_A3XX_RBBM_AHB_CTL1, 0xa6ffffff); 2207198e6b0SRob Clark 2217198e6b0SRob Clark /* Turn on the power counters: */ 2227198e6b0SRob Clark gpu_write(gpu, REG_A3XX_RBBM_RBBM_CTL, 0x00030000); 2237198e6b0SRob Clark 2247198e6b0SRob Clark /* Turn on hang detection - this spews a lot of useful information 2257198e6b0SRob Clark * into the RBBM registers on a hang: 2267198e6b0SRob Clark */ 2277198e6b0SRob Clark gpu_write(gpu, REG_A3XX_RBBM_INTERFACE_HANG_INT_CTL, 0x00010fff); 2287198e6b0SRob Clark 2297198e6b0SRob Clark /* Enable 64-byte cacheline size. HW Default is 32-byte (0x000000E0): */ 2307198e6b0SRob Clark gpu_write(gpu, REG_A3XX_UCHE_CACHE_MODE_CONTROL_REG, 0x00000001); 2317198e6b0SRob Clark 2327198e6b0SRob Clark /* Enable Clock gating: */ 233de558cd2SRob Clark if (adreno_is_a306(adreno_gpu)) 234de558cd2SRob Clark gpu_write(gpu, REG_A3XX_RBBM_CLOCK_CTL, 0xaaaaaaaa); 235de558cd2SRob Clark else if (adreno_is_a320(adreno_gpu)) 2367198e6b0SRob Clark gpu_write(gpu, REG_A3XX_RBBM_CLOCK_CTL, 0xbfffffff); 23755459968SRob Clark else if (adreno_is_a330v2(adreno_gpu)) 23855459968SRob Clark gpu_write(gpu, REG_A3XX_RBBM_CLOCK_CTL, 0xaaaaaaaa); 23955459968SRob Clark else if (adreno_is_a330(adreno_gpu)) 24055459968SRob Clark gpu_write(gpu, REG_A3XX_RBBM_CLOCK_CTL, 0xbffcffff); 2417198e6b0SRob Clark 24255459968SRob Clark if (adreno_is_a330v2(adreno_gpu)) 24355459968SRob Clark gpu_write(gpu, REG_A3XX_RBBM_GPR0_CTL, 0x05515455); 24455459968SRob Clark else if (adreno_is_a330(adreno_gpu)) 24555459968SRob Clark gpu_write(gpu, REG_A3XX_RBBM_GPR0_CTL, 0x00000000); 24655459968SRob Clark 24755459968SRob Clark /* Set the OCMEM base address for A330, etc */ 24826c0b26dSBrian Masney if (a3xx_gpu->ocmem.hdl) { 24955459968SRob Clark gpu_write(gpu, REG_A3XX_RB_GMEM_BASE_ADDR, 25026c0b26dSBrian Masney (unsigned int)(a3xx_gpu->ocmem.base >> 14)); 25155459968SRob Clark } 2527198e6b0SRob Clark 2537198e6b0SRob Clark /* Turn on performance counters: */ 2547198e6b0SRob Clark gpu_write(gpu, REG_A3XX_RBBM_PERFCTR_CTL, 0x01); 2557198e6b0SRob Clark 25670c70f09SRob Clark /* Enable the perfcntrs that we use.. */ 25770c70f09SRob Clark for (i = 0; i < gpu->num_perfcntrs; i++) { 25870c70f09SRob Clark const struct msm_gpu_perfcntr *perfcntr = &gpu->perfcntrs[i]; 25970c70f09SRob Clark gpu_write(gpu, perfcntr->select_reg, perfcntr->select_val); 26070c70f09SRob Clark } 2617198e6b0SRob Clark 2627198e6b0SRob Clark gpu_write(gpu, REG_A3XX_RBBM_INT_0_MASK, A3XX_INT0_MASK); 2637198e6b0SRob Clark 2647198e6b0SRob Clark ret = adreno_hw_init(gpu); 2657198e6b0SRob Clark if (ret) 2667198e6b0SRob Clark return ret; 2677198e6b0SRob Clark 268f6828e0cSJordan Crouse /* 269f6828e0cSJordan Crouse * Use the default ringbuffer size and block size but disable the RPTR 270f6828e0cSJordan Crouse * shadow 271f6828e0cSJordan Crouse */ 272f6828e0cSJordan Crouse gpu_write(gpu, REG_AXXX_CP_RB_CNTL, 273f6828e0cSJordan Crouse MSM_GPU_RB_CNTL_DEFAULT | AXXX_CP_RB_CNTL_NO_UPDATE); 274f6828e0cSJordan Crouse 275f6828e0cSJordan Crouse /* Set the ringbuffer address */ 276f6828e0cSJordan Crouse gpu_write(gpu, REG_AXXX_CP_RB_BASE, lower_32_bits(gpu->rb[0]->iova)); 277f6828e0cSJordan Crouse 2787198e6b0SRob Clark /* setup access protection: */ 2797198e6b0SRob Clark gpu_write(gpu, REG_A3XX_CP_PROTECT_CTRL, 0x00000007); 2807198e6b0SRob Clark 2817198e6b0SRob Clark /* RBBM registers */ 2827198e6b0SRob Clark gpu_write(gpu, REG_A3XX_CP_PROTECT(0), 0x63000040); 2837198e6b0SRob Clark gpu_write(gpu, REG_A3XX_CP_PROTECT(1), 0x62000080); 2847198e6b0SRob Clark gpu_write(gpu, REG_A3XX_CP_PROTECT(2), 0x600000cc); 2857198e6b0SRob Clark gpu_write(gpu, REG_A3XX_CP_PROTECT(3), 0x60000108); 2867198e6b0SRob Clark gpu_write(gpu, REG_A3XX_CP_PROTECT(4), 0x64000140); 2877198e6b0SRob Clark gpu_write(gpu, REG_A3XX_CP_PROTECT(5), 0x66000400); 2887198e6b0SRob Clark 2897198e6b0SRob Clark /* CP registers */ 2907198e6b0SRob Clark gpu_write(gpu, REG_A3XX_CP_PROTECT(6), 0x65000700); 2917198e6b0SRob Clark gpu_write(gpu, REG_A3XX_CP_PROTECT(7), 0x610007d8); 2927198e6b0SRob Clark gpu_write(gpu, REG_A3XX_CP_PROTECT(8), 0x620007e0); 2937198e6b0SRob Clark gpu_write(gpu, REG_A3XX_CP_PROTECT(9), 0x61001178); 2947198e6b0SRob Clark gpu_write(gpu, REG_A3XX_CP_PROTECT(10), 0x64001180); 2957198e6b0SRob Clark 2967198e6b0SRob Clark /* RB registers */ 2977198e6b0SRob Clark gpu_write(gpu, REG_A3XX_CP_PROTECT(11), 0x60003300); 2987198e6b0SRob Clark 2997198e6b0SRob Clark /* VBIF registers */ 3007198e6b0SRob Clark gpu_write(gpu, REG_A3XX_CP_PROTECT(12), 0x6b00c000); 3017198e6b0SRob Clark 3027198e6b0SRob Clark /* NOTE: PM4/micro-engine firmware registers look to be the same 3037198e6b0SRob Clark * for a2xx and a3xx.. we could possibly push that part down to 3047198e6b0SRob Clark * adreno_gpu base class. Or push both PM4 and PFP but 3057198e6b0SRob Clark * parameterize the pfp ucode addr/data registers.. 3067198e6b0SRob Clark */ 3077198e6b0SRob Clark 3087198e6b0SRob Clark /* Load PM4: */ 309c5e3548cSJordan Crouse ptr = (uint32_t *)(adreno_gpu->fw[ADRENO_FW_PM4]->data); 310c5e3548cSJordan Crouse len = adreno_gpu->fw[ADRENO_FW_PM4]->size / 4; 311e529c7e6SRob Clark DBG("loading PM4 ucode version: %x", ptr[1]); 3127198e6b0SRob Clark 3137198e6b0SRob Clark gpu_write(gpu, REG_AXXX_CP_DEBUG, 3147198e6b0SRob Clark AXXX_CP_DEBUG_DYNAMIC_CLK_DISABLE | 3157198e6b0SRob Clark AXXX_CP_DEBUG_MIU_128BIT_WRITE_ENABLE); 3167198e6b0SRob Clark gpu_write(gpu, REG_AXXX_CP_ME_RAM_WADDR, 0); 3177198e6b0SRob Clark for (i = 1; i < len; i++) 3187198e6b0SRob Clark gpu_write(gpu, REG_AXXX_CP_ME_RAM_DATA, ptr[i]); 3197198e6b0SRob Clark 3207198e6b0SRob Clark /* Load PFP: */ 321c5e3548cSJordan Crouse ptr = (uint32_t *)(adreno_gpu->fw[ADRENO_FW_PFP]->data); 322c5e3548cSJordan Crouse len = adreno_gpu->fw[ADRENO_FW_PFP]->size / 4; 323e529c7e6SRob Clark DBG("loading PFP ucode version: %x", ptr[5]); 3247198e6b0SRob Clark 3257198e6b0SRob Clark gpu_write(gpu, REG_A3XX_CP_PFP_UCODE_ADDR, 0); 3267198e6b0SRob Clark for (i = 1; i < len; i++) 3277198e6b0SRob Clark gpu_write(gpu, REG_A3XX_CP_PFP_UCODE_DATA, ptr[i]); 3287198e6b0SRob Clark 3297198e6b0SRob Clark /* CP ROQ queue sizes (bytes) - RB:16, ST:16, IB1:32, IB2:64 */ 330de558cd2SRob Clark if (adreno_is_a305(adreno_gpu) || adreno_is_a306(adreno_gpu) || 331de558cd2SRob Clark adreno_is_a320(adreno_gpu)) { 3327198e6b0SRob Clark gpu_write(gpu, REG_AXXX_CP_QUEUE_THRESHOLDS, 3337198e6b0SRob Clark AXXX_CP_QUEUE_THRESHOLDS_CSQ_IB1_START(2) | 3347198e6b0SRob Clark AXXX_CP_QUEUE_THRESHOLDS_CSQ_IB2_START(6) | 3357198e6b0SRob Clark AXXX_CP_QUEUE_THRESHOLDS_CSQ_ST_START(14)); 33655459968SRob Clark } else if (adreno_is_a330(adreno_gpu)) { 33755459968SRob Clark /* NOTE: this (value take from downstream android driver) 33855459968SRob Clark * includes some bits outside of the known bitfields. But 33955459968SRob Clark * A330 has this "MERCIU queue" thing too, which might 34055459968SRob Clark * explain a new bitfield or reshuffling: 34155459968SRob Clark */ 34255459968SRob Clark gpu_write(gpu, REG_AXXX_CP_QUEUE_THRESHOLDS, 0x003e2008); 34355459968SRob Clark } 3447198e6b0SRob Clark 3457198e6b0SRob Clark /* clear ME_HALT to start micro engine */ 3467198e6b0SRob Clark gpu_write(gpu, REG_AXXX_CP_ME_CNTL, 0); 3477198e6b0SRob Clark 348c4a8d475SJordan Crouse return a3xx_me_init(gpu) ? 0 : -EINVAL; 3497198e6b0SRob Clark } 3507198e6b0SRob Clark 35155459968SRob Clark static void a3xx_recover(struct msm_gpu *gpu) 35255459968SRob Clark { 353398efc46SRob Clark int i; 354398efc46SRob Clark 35526716185SRob Clark adreno_dump_info(gpu); 35626716185SRob Clark 357398efc46SRob Clark for (i = 0; i < 8; i++) { 358398efc46SRob Clark printk("CP_SCRATCH_REG%d: %u\n", i, 359398efc46SRob Clark gpu_read(gpu, REG_AXXX_CP_SCRATCH_REG0 + i)); 360398efc46SRob Clark } 361398efc46SRob Clark 3625b6ef08eSRob Clark /* dump registers before resetting gpu, if enabled: */ 3635b6ef08eSRob Clark if (hang_debug) 3645b6ef08eSRob Clark a3xx_dump(gpu); 36526716185SRob Clark 36655459968SRob Clark gpu_write(gpu, REG_A3XX_RBBM_SW_RESET_CMD, 1); 36755459968SRob Clark gpu_read(gpu, REG_A3XX_RBBM_SW_RESET_CMD); 36855459968SRob Clark gpu_write(gpu, REG_A3XX_RBBM_SW_RESET_CMD, 0); 36955459968SRob Clark adreno_recover(gpu); 37055459968SRob Clark } 37155459968SRob Clark 3727198e6b0SRob Clark static void a3xx_destroy(struct msm_gpu *gpu) 3737198e6b0SRob Clark { 3747198e6b0SRob Clark struct adreno_gpu *adreno_gpu = to_adreno_gpu(gpu); 3757198e6b0SRob Clark struct a3xx_gpu *a3xx_gpu = to_a3xx_gpu(adreno_gpu); 3767198e6b0SRob Clark 3777198e6b0SRob Clark DBG("%s", gpu->name); 3787198e6b0SRob Clark 3797198e6b0SRob Clark adreno_gpu_cleanup(adreno_gpu); 38055459968SRob Clark 38126c0b26dSBrian Masney adreno_gpu_ocmem_cleanup(&a3xx_gpu->ocmem); 38255459968SRob Clark 3837198e6b0SRob Clark kfree(a3xx_gpu); 3847198e6b0SRob Clark } 3857198e6b0SRob Clark 386c4a8d475SJordan Crouse static bool a3xx_idle(struct msm_gpu *gpu) 3877198e6b0SRob Clark { 3887198e6b0SRob Clark /* wait for ringbuffer to drain: */ 389f97decacSJordan Crouse if (!adreno_idle(gpu, gpu->rb[0])) 390c4a8d475SJordan Crouse return false; 3917198e6b0SRob Clark 3927198e6b0SRob Clark /* then wait for GPU to finish: */ 3930963756fSRob Clark if (spin_until(!(gpu_read(gpu, REG_A3XX_RBBM_STATUS) & 394c4a8d475SJordan Crouse A3XX_RBBM_STATUS_GPU_BUSY))) { 3950963756fSRob Clark DRM_ERROR("%s: timeout waiting for GPU to idle!\n", gpu->name); 3967198e6b0SRob Clark 3977198e6b0SRob Clark /* TODO maybe we need to reset GPU here to recover from hang? */ 398c4a8d475SJordan Crouse return false; 399c4a8d475SJordan Crouse } 400c4a8d475SJordan Crouse 401c4a8d475SJordan Crouse return true; 4027198e6b0SRob Clark } 4037198e6b0SRob Clark 4047198e6b0SRob Clark static irqreturn_t a3xx_irq(struct msm_gpu *gpu) 4057198e6b0SRob Clark { 4067198e6b0SRob Clark uint32_t status; 4077198e6b0SRob Clark 4087198e6b0SRob Clark status = gpu_read(gpu, REG_A3XX_RBBM_INT_0_STATUS); 4097198e6b0SRob Clark DBG("%s: %08x", gpu->name, status); 4107198e6b0SRob Clark 4117198e6b0SRob Clark // TODO 4127198e6b0SRob Clark 4137198e6b0SRob Clark gpu_write(gpu, REG_A3XX_RBBM_INT_CLEAR_CMD, status); 4147198e6b0SRob Clark 4157198e6b0SRob Clark msm_gpu_retire(gpu); 4167198e6b0SRob Clark 4177198e6b0SRob Clark return IRQ_HANDLED; 4187198e6b0SRob Clark } 4197198e6b0SRob Clark 4207198e6b0SRob Clark static const unsigned int a3xx_registers[] = { 4217198e6b0SRob Clark 0x0000, 0x0002, 0x0010, 0x0012, 0x0018, 0x0018, 0x0020, 0x0027, 4227198e6b0SRob Clark 0x0029, 0x002b, 0x002e, 0x0033, 0x0040, 0x0042, 0x0050, 0x005c, 4237198e6b0SRob Clark 0x0060, 0x006c, 0x0080, 0x0082, 0x0084, 0x0088, 0x0090, 0x00e5, 4247198e6b0SRob Clark 0x00ea, 0x00ed, 0x0100, 0x0100, 0x0110, 0x0123, 0x01c0, 0x01c1, 4257198e6b0SRob Clark 0x01c3, 0x01c5, 0x01c7, 0x01c7, 0x01d5, 0x01d9, 0x01dc, 0x01dd, 4267198e6b0SRob Clark 0x01ea, 0x01ea, 0x01ee, 0x01f1, 0x01f5, 0x01f5, 0x01fc, 0x01ff, 4277198e6b0SRob Clark 0x0440, 0x0440, 0x0443, 0x0443, 0x0445, 0x0445, 0x044d, 0x044f, 4287198e6b0SRob Clark 0x0452, 0x0452, 0x0454, 0x046f, 0x047c, 0x047c, 0x047f, 0x047f, 4297198e6b0SRob Clark 0x0578, 0x057f, 0x0600, 0x0602, 0x0605, 0x0607, 0x060a, 0x060e, 4307198e6b0SRob Clark 0x0612, 0x0614, 0x0c01, 0x0c02, 0x0c06, 0x0c1d, 0x0c3d, 0x0c3f, 4317198e6b0SRob Clark 0x0c48, 0x0c4b, 0x0c80, 0x0c80, 0x0c88, 0x0c8b, 0x0ca0, 0x0cb7, 4327198e6b0SRob Clark 0x0cc0, 0x0cc1, 0x0cc6, 0x0cc7, 0x0ce4, 0x0ce5, 0x0e00, 0x0e05, 4337198e6b0SRob Clark 0x0e0c, 0x0e0c, 0x0e22, 0x0e23, 0x0e41, 0x0e45, 0x0e64, 0x0e65, 4347198e6b0SRob Clark 0x0e80, 0x0e82, 0x0e84, 0x0e89, 0x0ea0, 0x0ea1, 0x0ea4, 0x0ea7, 4357198e6b0SRob Clark 0x0ec4, 0x0ecb, 0x0ee0, 0x0ee0, 0x0f00, 0x0f01, 0x0f03, 0x0f09, 4367198e6b0SRob Clark 0x2040, 0x2040, 0x2044, 0x2044, 0x2048, 0x204d, 0x2068, 0x2069, 4377198e6b0SRob Clark 0x206c, 0x206d, 0x2070, 0x2070, 0x2072, 0x2072, 0x2074, 0x2075, 4387198e6b0SRob Clark 0x2079, 0x207a, 0x20c0, 0x20d3, 0x20e4, 0x20ef, 0x2100, 0x2109, 4397198e6b0SRob Clark 0x210c, 0x210c, 0x210e, 0x210e, 0x2110, 0x2111, 0x2114, 0x2115, 4407198e6b0SRob Clark 0x21e4, 0x21e4, 0x21ea, 0x21ea, 0x21ec, 0x21ed, 0x21f0, 0x21f0, 4417198e6b0SRob Clark 0x2200, 0x2212, 0x2214, 0x2217, 0x221a, 0x221a, 0x2240, 0x227e, 4427198e6b0SRob Clark 0x2280, 0x228b, 0x22c0, 0x22c0, 0x22c4, 0x22ce, 0x22d0, 0x22d8, 4437198e6b0SRob Clark 0x22df, 0x22e6, 0x22e8, 0x22e9, 0x22ec, 0x22ec, 0x22f0, 0x22f7, 444f47bee2bSRob Clark 0x22ff, 0x22ff, 0x2340, 0x2343, 0x2440, 0x2440, 0x2444, 0x2444, 445f47bee2bSRob Clark 0x2448, 0x244d, 0x2468, 0x2469, 0x246c, 0x246d, 0x2470, 0x2470, 446f47bee2bSRob Clark 0x2472, 0x2472, 0x2474, 0x2475, 0x2479, 0x247a, 0x24c0, 0x24d3, 447f47bee2bSRob Clark 0x24e4, 0x24ef, 0x2500, 0x2509, 0x250c, 0x250c, 0x250e, 0x250e, 448f47bee2bSRob Clark 0x2510, 0x2511, 0x2514, 0x2515, 0x25e4, 0x25e4, 0x25ea, 0x25ea, 449f47bee2bSRob Clark 0x25ec, 0x25ed, 0x25f0, 0x25f0, 0x2600, 0x2612, 0x2614, 0x2617, 450f47bee2bSRob Clark 0x261a, 0x261a, 0x2640, 0x267e, 0x2680, 0x268b, 0x26c0, 0x26c0, 451f47bee2bSRob Clark 0x26c4, 0x26ce, 0x26d0, 0x26d8, 0x26df, 0x26e6, 0x26e8, 0x26e9, 452f47bee2bSRob Clark 0x26ec, 0x26ec, 0x26f0, 0x26f7, 0x26ff, 0x26ff, 0x2740, 0x2743, 453f47bee2bSRob Clark 0x300c, 0x300e, 0x301c, 0x301d, 0x302a, 0x302a, 0x302c, 0x302d, 454f47bee2bSRob Clark 0x3030, 0x3031, 0x3034, 0x3036, 0x303c, 0x303c, 0x305e, 0x305f, 4553bcefb04SRob Clark ~0 /* sentinel */ 4567198e6b0SRob Clark }; 4577198e6b0SRob Clark 4585b6ef08eSRob Clark /* would be nice to not have to duplicate the _show() stuff with printk(): */ 4595b6ef08eSRob Clark static void a3xx_dump(struct msm_gpu *gpu) 4605b6ef08eSRob Clark { 4615b6ef08eSRob Clark printk("status: %08x\n", 4625b6ef08eSRob Clark gpu_read(gpu, REG_A3XX_RBBM_STATUS)); 4633bcefb04SRob Clark adreno_dump(gpu); 4645b6ef08eSRob Clark } 465e00e473dSJordan Crouse 466e00e473dSJordan Crouse static struct msm_gpu_state *a3xx_gpu_state_get(struct msm_gpu *gpu) 467e00e473dSJordan Crouse { 46850f8d218SJordan Crouse struct msm_gpu_state *state = kzalloc(sizeof(*state), GFP_KERNEL); 469e00e473dSJordan Crouse 47050f8d218SJordan Crouse if (!state) 47150f8d218SJordan Crouse return ERR_PTR(-ENOMEM); 47250f8d218SJordan Crouse 47350f8d218SJordan Crouse adreno_gpu_state_get(gpu, state); 474e00e473dSJordan Crouse 475e00e473dSJordan Crouse state->rbbm_status = gpu_read(gpu, REG_A3XX_RBBM_STATUS); 476e00e473dSJordan Crouse 477e00e473dSJordan Crouse return state; 478e00e473dSJordan Crouse } 479e00e473dSJordan Crouse 480*a9cf6e7fSKonrad Dybcio static u64 a3xx_gpu_busy(struct msm_gpu *gpu, unsigned long *out_sample_rate) 481*a9cf6e7fSKonrad Dybcio { 482*a9cf6e7fSKonrad Dybcio u64 busy_cycles; 483*a9cf6e7fSKonrad Dybcio 484*a9cf6e7fSKonrad Dybcio busy_cycles = gpu_read64(gpu, REG_A3XX_RBBM_PERFCTR_RBBM_1_LO); 485*a9cf6e7fSKonrad Dybcio *out_sample_rate = clk_get_rate(gpu->core_clk); 486*a9cf6e7fSKonrad Dybcio 487*a9cf6e7fSKonrad Dybcio return busy_cycles; 488*a9cf6e7fSKonrad Dybcio } 489*a9cf6e7fSKonrad Dybcio 4902fb7487aSJordan Crouse static u32 a3xx_get_rptr(struct msm_gpu *gpu, struct msm_ringbuffer *ring) 4912fb7487aSJordan Crouse { 4922fb7487aSJordan Crouse ring->memptrs->rptr = gpu_read(gpu, REG_AXXX_CP_RB_RPTR); 4932fb7487aSJordan Crouse return ring->memptrs->rptr; 4942fb7487aSJordan Crouse } 4955b6ef08eSRob Clark 4967198e6b0SRob Clark static const struct adreno_gpu_funcs funcs = { 4977198e6b0SRob Clark .base = { 4987198e6b0SRob Clark .get_param = adreno_get_param, 499f7ddbf55SRob Clark .set_param = adreno_set_param, 5007198e6b0SRob Clark .hw_init = a3xx_hw_init, 5017198e6b0SRob Clark .pm_suspend = msm_gpu_pm_suspend, 5027198e6b0SRob Clark .pm_resume = msm_gpu_pm_resume, 50355459968SRob Clark .recover = a3xx_recover, 5042fb7487aSJordan Crouse .submit = a3xx_submit, 505f97decacSJordan Crouse .active_ring = adreno_active_ring, 5067198e6b0SRob Clark .irq = a3xx_irq, 5077198e6b0SRob Clark .destroy = a3xx_destroy, 508c0fec7f5SJordan Crouse #if defined(CONFIG_DEBUG_FS) || defined(CONFIG_DEV_COREDUMP) 5094f776f45SJordan Crouse .show = adreno_show, 5107198e6b0SRob Clark #endif 511*a9cf6e7fSKonrad Dybcio .gpu_busy = a3xx_gpu_busy, 512e00e473dSJordan Crouse .gpu_state_get = a3xx_gpu_state_get, 513e00e473dSJordan Crouse .gpu_state_put = adreno_gpu_state_put, 514822ff993SDmitry Baryshkov .create_address_space = adreno_create_address_space, 5152fb7487aSJordan Crouse .get_rptr = a3xx_get_rptr, 5167198e6b0SRob Clark }, 5177198e6b0SRob Clark }; 5187198e6b0SRob Clark 51970c70f09SRob Clark static const struct msm_gpu_perfcntr perfcntrs[] = { 52070c70f09SRob Clark { REG_A3XX_SP_PERFCOUNTER6_SELECT, REG_A3XX_RBBM_PERFCTR_SP_6_LO, 52170c70f09SRob Clark SP_ALU_ACTIVE_CYCLES, "ALUACTIVE" }, 52270c70f09SRob Clark { REG_A3XX_SP_PERFCOUNTER7_SELECT, REG_A3XX_RBBM_PERFCTR_SP_7_LO, 52370c70f09SRob Clark SP_FS_FULL_ALU_INSTRUCTIONS, "ALUFULL" }, 52470c70f09SRob Clark }; 52570c70f09SRob Clark 5267198e6b0SRob Clark struct msm_gpu *a3xx_gpu_init(struct drm_device *dev) 5277198e6b0SRob Clark { 5287198e6b0SRob Clark struct a3xx_gpu *a3xx_gpu = NULL; 52955459968SRob Clark struct adreno_gpu *adreno_gpu; 5307198e6b0SRob Clark struct msm_gpu *gpu; 531060530f1SRob Clark struct msm_drm_private *priv = dev->dev_private; 532060530f1SRob Clark struct platform_device *pdev = priv->gpu_pdev; 5335785dd7aSAkhil P Oommen struct icc_path *ocmem_icc_path; 5345785dd7aSAkhil P Oommen struct icc_path *icc_path; 5357198e6b0SRob Clark int ret; 5367198e6b0SRob Clark 5377198e6b0SRob Clark if (!pdev) { 5386a41da17SMamta Shukla DRM_DEV_ERROR(dev->dev, "no a3xx device\n"); 5397198e6b0SRob Clark ret = -ENXIO; 5407198e6b0SRob Clark goto fail; 5417198e6b0SRob Clark } 5427198e6b0SRob Clark 5437198e6b0SRob Clark a3xx_gpu = kzalloc(sizeof(*a3xx_gpu), GFP_KERNEL); 5447198e6b0SRob Clark if (!a3xx_gpu) { 5457198e6b0SRob Clark ret = -ENOMEM; 5467198e6b0SRob Clark goto fail; 5477198e6b0SRob Clark } 5487198e6b0SRob Clark 54955459968SRob Clark adreno_gpu = &a3xx_gpu->base; 55055459968SRob Clark gpu = &adreno_gpu->base; 5517198e6b0SRob Clark 55270c70f09SRob Clark gpu->perfcntrs = perfcntrs; 55370c70f09SRob Clark gpu->num_perfcntrs = ARRAY_SIZE(perfcntrs); 55470c70f09SRob Clark 5553bcefb04SRob Clark adreno_gpu->registers = a3xx_registers; 5563bcefb04SRob Clark 557f97decacSJordan Crouse ret = adreno_gpu_init(dev, pdev, adreno_gpu, &funcs, 1); 5587198e6b0SRob Clark if (ret) 5597198e6b0SRob Clark goto fail; 5607198e6b0SRob Clark 56155459968SRob Clark /* if needed, allocate gmem: */ 56255459968SRob Clark if (adreno_is_a330(adreno_gpu)) { 56326c0b26dSBrian Masney ret = adreno_gpu_ocmem_init(&adreno_gpu->base.pdev->dev, 56426c0b26dSBrian Masney adreno_gpu, &a3xx_gpu->ocmem); 56526c0b26dSBrian Masney if (ret) 56626c0b26dSBrian Masney goto fail; 56755459968SRob Clark } 56855459968SRob Clark 569667ce33eSRob Clark if (!gpu->aspace) { 570871d812aSRob Clark /* TODO we think it is possible to configure the GPU to 571871d812aSRob Clark * restrict access to VRAM carveout. But the required 572871d812aSRob Clark * registers are unknown. For now just bail out and 573871d812aSRob Clark * limp along with just modesetting. If it turns out 574871d812aSRob Clark * to not be possible to restrict access, then we must 575871d812aSRob Clark * implement a cmdstream validator. 576871d812aSRob Clark */ 5776a41da17SMamta Shukla DRM_DEV_ERROR(dev->dev, "No memory protection without IOMMU\n"); 5783f7759e7SIskren Chernev if (!allow_vram_carveout) { 579871d812aSRob Clark ret = -ENXIO; 580871d812aSRob Clark goto fail; 581871d812aSRob Clark } 5823f7759e7SIskren Chernev } 583871d812aSRob Clark 5845785dd7aSAkhil P Oommen icc_path = devm_of_icc_get(&pdev->dev, "gfx-mem"); 5853eda9019SDan Carpenter if (IS_ERR(icc_path)) { 5863eda9019SDan Carpenter ret = PTR_ERR(icc_path); 5875785dd7aSAkhil P Oommen goto fail; 5883eda9019SDan Carpenter } 5895785dd7aSAkhil P Oommen 5905785dd7aSAkhil P Oommen ocmem_icc_path = devm_of_icc_get(&pdev->dev, "ocmem"); 5913eda9019SDan Carpenter if (IS_ERR(ocmem_icc_path)) { 5923eda9019SDan Carpenter ret = PTR_ERR(ocmem_icc_path); 5935785dd7aSAkhil P Oommen /* allow -ENODATA, ocmem icc is optional */ 5945785dd7aSAkhil P Oommen if (ret != -ENODATA) 5955785dd7aSAkhil P Oommen goto fail; 5965785dd7aSAkhil P Oommen ocmem_icc_path = NULL; 5975785dd7aSAkhil P Oommen } 5985785dd7aSAkhil P Oommen 5995785dd7aSAkhil P Oommen 600d163ba0bSBrian Masney /* 601d163ba0bSBrian Masney * Set the ICC path to maximum speed for now by multiplying the fastest 602d163ba0bSBrian Masney * frequency by the bus width (8). We'll want to scale this later on to 603d163ba0bSBrian Masney * improve battery life. 604d163ba0bSBrian Masney */ 6055785dd7aSAkhil P Oommen icc_set_bw(icc_path, 0, Bps_to_icc(gpu->fast_rate) * 8); 6065785dd7aSAkhil P Oommen icc_set_bw(ocmem_icc_path, 0, Bps_to_icc(gpu->fast_rate) * 8); 607d163ba0bSBrian Masney 608871d812aSRob Clark return gpu; 6097198e6b0SRob Clark 6107198e6b0SRob Clark fail: 6117198e6b0SRob Clark if (a3xx_gpu) 6127198e6b0SRob Clark a3xx_destroy(&a3xx_gpu->base.base); 6137198e6b0SRob Clark 6147198e6b0SRob Clark return ERR_PTR(ret); 6157198e6b0SRob Clark } 616